e1000_defines.h 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838
  1. /*******************************************************************************
  2. Intel(R) Gigabit Ethernet Linux driver
  3. Copyright(c) 2007-2012 Intel Corporation.
  4. This program is free software; you can redistribute it and/or modify it
  5. under the terms and conditions of the GNU General Public License,
  6. version 2, as published by the Free Software Foundation.
  7. This program is distributed in the hope it will be useful, but WITHOUT
  8. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  9. FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  10. more details.
  11. You should have received a copy of the GNU General Public License along with
  12. this program; if not, write to the Free Software Foundation, Inc.,
  13. 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  14. The full GNU General Public License is included in this distribution in
  15. the file called "COPYING".
  16. Contact Information:
  17. e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  18. Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  19. *******************************************************************************/
  20. #ifndef _E1000_DEFINES_H_
  21. #define _E1000_DEFINES_H_
  22. /* Number of Transmit and Receive Descriptors must be a multiple of 8 */
  23. #define REQ_TX_DESCRIPTOR_MULTIPLE 8
  24. #define REQ_RX_DESCRIPTOR_MULTIPLE 8
  25. /* Definitions for power management and wakeup registers */
  26. /* Wake Up Control */
  27. #define E1000_WUC_PME_EN 0x00000002 /* PME Enable */
  28. /* Wake Up Filter Control */
  29. #define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
  30. #define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */
  31. #define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */
  32. #define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */
  33. #define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */
  34. /* Extended Device Control */
  35. #define E1000_CTRL_EXT_SDP3_DATA 0x00000080 /* Value of SW Defineable Pin 3 */
  36. /* Physical Func Reset Done Indication */
  37. #define E1000_CTRL_EXT_PFRSTD 0x00004000
  38. #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000
  39. #define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES 0x00C00000
  40. #define E1000_CTRL_EXT_LINK_MODE_1000BASE_KX 0x00400000
  41. #define E1000_CTRL_EXT_LINK_MODE_SGMII 0x00800000
  42. #define E1000_CTRL_EXT_LINK_MODE_GMII 0x00000000
  43. #define E1000_CTRL_EXT_EIAME 0x01000000
  44. #define E1000_CTRL_EXT_IRCA 0x00000001
  45. /* Interrupt delay cancellation */
  46. /* Driver loaded bit for FW */
  47. #define E1000_CTRL_EXT_DRV_LOAD 0x10000000
  48. /* Interrupt acknowledge Auto-mask */
  49. /* Clear Interrupt timers after IMS clear */
  50. /* packet buffer parity error detection enabled */
  51. /* descriptor FIFO parity error detection enable */
  52. #define E1000_CTRL_EXT_PBA_CLR 0x80000000 /* PBA Clear */
  53. #define E1000_I2CCMD_REG_ADDR_SHIFT 16
  54. #define E1000_I2CCMD_PHY_ADDR_SHIFT 24
  55. #define E1000_I2CCMD_OPCODE_READ 0x08000000
  56. #define E1000_I2CCMD_OPCODE_WRITE 0x00000000
  57. #define E1000_I2CCMD_READY 0x20000000
  58. #define E1000_I2CCMD_ERROR 0x80000000
  59. #define E1000_MAX_SGMII_PHY_REG_ADDR 255
  60. #define E1000_I2CCMD_PHY_TIMEOUT 200
  61. #define E1000_IVAR_VALID 0x80
  62. #define E1000_GPIE_NSICR 0x00000001
  63. #define E1000_GPIE_MSIX_MODE 0x00000010
  64. #define E1000_GPIE_EIAME 0x40000000
  65. #define E1000_GPIE_PBA 0x80000000
  66. /* Receive Descriptor bit definitions */
  67. #define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */
  68. #define E1000_RXD_STAT_EOP 0x02 /* End of Packet */
  69. #define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */
  70. #define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */
  71. #define E1000_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */
  72. #define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */
  73. #define E1000_RXD_STAT_TS 0x10000 /* Pkt was time stamped */
  74. #define E1000_RXDEXT_STATERR_LB 0x00040000
  75. #define E1000_RXDEXT_STATERR_CE 0x01000000
  76. #define E1000_RXDEXT_STATERR_SE 0x02000000
  77. #define E1000_RXDEXT_STATERR_SEQ 0x04000000
  78. #define E1000_RXDEXT_STATERR_CXE 0x10000000
  79. #define E1000_RXDEXT_STATERR_TCPE 0x20000000
  80. #define E1000_RXDEXT_STATERR_IPE 0x40000000
  81. #define E1000_RXDEXT_STATERR_RXE 0x80000000
  82. /* Same mask, but for extended and packet split descriptors */
  83. #define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \
  84. E1000_RXDEXT_STATERR_CE | \
  85. E1000_RXDEXT_STATERR_SE | \
  86. E1000_RXDEXT_STATERR_SEQ | \
  87. E1000_RXDEXT_STATERR_CXE | \
  88. E1000_RXDEXT_STATERR_RXE)
  89. #define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000
  90. #define E1000_MRQC_RSS_FIELD_IPV4 0x00020000
  91. #define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000
  92. #define E1000_MRQC_RSS_FIELD_IPV6 0x00100000
  93. #define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000
  94. /* Management Control */
  95. #define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */
  96. #define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */
  97. #define E1000_MANC_EN_BMC2OS 0x10000000 /* OSBMC is Enabled or not */
  98. /* Enable Neighbor Discovery Filtering */
  99. #define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */
  100. #define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */
  101. /* Enable MAC address filtering */
  102. #define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000
  103. /* Receive Control */
  104. #define E1000_RCTL_EN 0x00000002 /* enable */
  105. #define E1000_RCTL_SBP 0x00000004 /* store bad packet */
  106. #define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */
  107. #define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */
  108. #define E1000_RCTL_LPE 0x00000020 /* long packet enable */
  109. #define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */
  110. #define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */
  111. #define E1000_RCTL_RDMTS_HALF 0x00000000 /* rx desc min threshold size */
  112. #define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */
  113. #define E1000_RCTL_BAM 0x00008000 /* broadcast enable */
  114. #define E1000_RCTL_SZ_512 0x00020000 /* rx buffer size 512 */
  115. #define E1000_RCTL_SZ_256 0x00030000 /* rx buffer size 256 */
  116. #define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */
  117. #define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */
  118. #define E1000_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */
  119. /*
  120. * Use byte values for the following shift parameters
  121. * Usage:
  122. * psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) &
  123. * E1000_PSRCTL_BSIZE0_MASK) |
  124. * ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) &
  125. * E1000_PSRCTL_BSIZE1_MASK) |
  126. * ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) &
  127. * E1000_PSRCTL_BSIZE2_MASK) |
  128. * ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |;
  129. * E1000_PSRCTL_BSIZE3_MASK))
  130. * where value0 = [128..16256], default=256
  131. * value1 = [1024..64512], default=4096
  132. * value2 = [0..64512], default=4096
  133. * value3 = [0..64512], default=0
  134. */
  135. #define E1000_PSRCTL_BSIZE0_MASK 0x0000007F
  136. #define E1000_PSRCTL_BSIZE1_MASK 0x00003F00
  137. #define E1000_PSRCTL_BSIZE2_MASK 0x003F0000
  138. #define E1000_PSRCTL_BSIZE3_MASK 0x3F000000
  139. #define E1000_PSRCTL_BSIZE0_SHIFT 7 /* Shift _right_ 7 */
  140. #define E1000_PSRCTL_BSIZE1_SHIFT 2 /* Shift _right_ 2 */
  141. #define E1000_PSRCTL_BSIZE2_SHIFT 6 /* Shift _left_ 6 */
  142. #define E1000_PSRCTL_BSIZE3_SHIFT 14 /* Shift _left_ 14 */
  143. /* SWFW_SYNC Definitions */
  144. #define E1000_SWFW_EEP_SM 0x1
  145. #define E1000_SWFW_PHY0_SM 0x2
  146. #define E1000_SWFW_PHY1_SM 0x4
  147. #define E1000_SWFW_PHY2_SM 0x20
  148. #define E1000_SWFW_PHY3_SM 0x40
  149. /* FACTPS Definitions */
  150. /* Device Control */
  151. #define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */
  152. #define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master requests */
  153. #define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */
  154. #define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */
  155. #define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */
  156. #define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */
  157. #define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */
  158. #define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */
  159. #define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */
  160. #define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */
  161. #define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */
  162. /* Defined polarity of Dock/Undock indication in SDP[0] */
  163. /* Reset both PHY ports, through PHYRST_N pin */
  164. /* enable link status from external LINK_0 and LINK_1 pins */
  165. #define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */
  166. #define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */
  167. #define E1000_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */
  168. #define E1000_CTRL_RST 0x04000000 /* Global reset */
  169. #define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */
  170. #define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */
  171. #define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */
  172. #define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */
  173. /* Initiate an interrupt to manageability engine */
  174. #define E1000_CTRL_I2C_ENA 0x02000000 /* I2C enable */
  175. /* Bit definitions for the Management Data IO (MDIO) and Management Data
  176. * Clock (MDC) pins in the Device Control Register.
  177. */
  178. #define E1000_CONNSW_ENRGSRC 0x4
  179. #define E1000_PCS_CFG_PCS_EN 8
  180. #define E1000_PCS_LCTL_FLV_LINK_UP 1
  181. #define E1000_PCS_LCTL_FSV_100 2
  182. #define E1000_PCS_LCTL_FSV_1000 4
  183. #define E1000_PCS_LCTL_FDV_FULL 8
  184. #define E1000_PCS_LCTL_FSD 0x10
  185. #define E1000_PCS_LCTL_FORCE_LINK 0x20
  186. #define E1000_PCS_LCTL_FORCE_FCTRL 0x80
  187. #define E1000_PCS_LCTL_AN_ENABLE 0x10000
  188. #define E1000_PCS_LCTL_AN_RESTART 0x20000
  189. #define E1000_PCS_LCTL_AN_TIMEOUT 0x40000
  190. #define E1000_ENABLE_SERDES_LOOPBACK 0x0410
  191. #define E1000_PCS_LSTS_LINK_OK 1
  192. #define E1000_PCS_LSTS_SPEED_100 2
  193. #define E1000_PCS_LSTS_SPEED_1000 4
  194. #define E1000_PCS_LSTS_DUPLEX_FULL 8
  195. #define E1000_PCS_LSTS_SYNK_OK 0x10
  196. /* Device Status */
  197. #define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */
  198. #define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */
  199. #define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */
  200. #define E1000_STATUS_FUNC_SHIFT 2
  201. #define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */
  202. #define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */
  203. #define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */
  204. #define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */
  205. /* Change in Dock/Undock state. Clear on write '0'. */
  206. /* Status of Master requests. */
  207. #define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000
  208. /* BMC external code execution disabled */
  209. /* Constants used to intrepret the masked PCI-X bus speed. */
  210. #define SPEED_10 10
  211. #define SPEED_100 100
  212. #define SPEED_1000 1000
  213. #define HALF_DUPLEX 1
  214. #define FULL_DUPLEX 2
  215. #define ADVERTISE_10_HALF 0x0001
  216. #define ADVERTISE_10_FULL 0x0002
  217. #define ADVERTISE_100_HALF 0x0004
  218. #define ADVERTISE_100_FULL 0x0008
  219. #define ADVERTISE_1000_HALF 0x0010 /* Not used, just FYI */
  220. #define ADVERTISE_1000_FULL 0x0020
  221. /* 1000/H is not supported, nor spec-compliant. */
  222. #define E1000_ALL_SPEED_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \
  223. ADVERTISE_100_HALF | ADVERTISE_100_FULL | \
  224. ADVERTISE_1000_FULL)
  225. #define E1000_ALL_NOT_GIG (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \
  226. ADVERTISE_100_HALF | ADVERTISE_100_FULL)
  227. #define E1000_ALL_100_SPEED (ADVERTISE_100_HALF | ADVERTISE_100_FULL)
  228. #define E1000_ALL_10_SPEED (ADVERTISE_10_HALF | ADVERTISE_10_FULL)
  229. #define E1000_ALL_FULL_DUPLEX (ADVERTISE_10_FULL | ADVERTISE_100_FULL | \
  230. ADVERTISE_1000_FULL)
  231. #define E1000_ALL_HALF_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_100_HALF)
  232. #define AUTONEG_ADVERTISE_SPEED_DEFAULT E1000_ALL_SPEED_DUPLEX
  233. /* LED Control */
  234. #define E1000_LEDCTL_LED0_MODE_SHIFT 0
  235. #define E1000_LEDCTL_LED0_BLINK 0x00000080
  236. #define E1000_LEDCTL_MODE_LED_ON 0xE
  237. #define E1000_LEDCTL_MODE_LED_OFF 0xF
  238. /* Transmit Descriptor bit definitions */
  239. #define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */
  240. #define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */
  241. #define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */
  242. #define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
  243. #define E1000_TXD_CMD_RS 0x08000000 /* Report Status */
  244. #define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */
  245. #define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */
  246. /* Extended desc bits for Linksec and timesync */
  247. /* Transmit Control */
  248. #define E1000_TCTL_EN 0x00000002 /* enable tx */
  249. #define E1000_TCTL_PSP 0x00000008 /* pad short packets */
  250. #define E1000_TCTL_CT 0x00000ff0 /* collision threshold */
  251. #define E1000_TCTL_COLD 0x003ff000 /* collision distance */
  252. #define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */
  253. /* DMA Coalescing register fields */
  254. #define E1000_DMACR_DMACWT_MASK 0x00003FFF /* DMA Coalescing
  255. * Watchdog Timer */
  256. #define E1000_DMACR_DMACTHR_MASK 0x00FF0000 /* DMA Coalescing Receive
  257. * Threshold */
  258. #define E1000_DMACR_DMACTHR_SHIFT 16
  259. #define E1000_DMACR_DMAC_LX_MASK 0x30000000 /* Lx when no PCIe
  260. * transactions */
  261. #define E1000_DMACR_DMAC_LX_SHIFT 28
  262. #define E1000_DMACR_DMAC_EN 0x80000000 /* Enable DMA Coalescing */
  263. #define E1000_DMCTXTH_DMCTTHR_MASK 0x00000FFF /* DMA Coalescing Transmit
  264. * Threshold */
  265. #define E1000_DMCTLX_TTLX_MASK 0x00000FFF /* Time to LX request */
  266. #define E1000_DMCRTRH_UTRESH_MASK 0x0007FFFF /* Receive Traffic Rate
  267. * Threshold */
  268. #define E1000_DMCRTRH_LRPRCW 0x80000000 /* Rcv packet rate in
  269. * current window */
  270. #define E1000_DMCCNT_CCOUNT_MASK 0x01FFFFFF /* DMA Coal Rcv Traffic
  271. * Current Cnt */
  272. #define E1000_FCRTC_RTH_COAL_MASK 0x0003FFF0 /* Flow ctrl Rcv Threshold
  273. * High val */
  274. #define E1000_FCRTC_RTH_COAL_SHIFT 4
  275. #define E1000_PCIEMISC_LX_DECISION 0x00000080 /* Lx power decision */
  276. /* SerDes Control */
  277. #define E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400
  278. /* Receive Checksum Control */
  279. #define E1000_RXCSUM_IPOFL 0x00000100 /* IPv4 checksum offload */
  280. #define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */
  281. #define E1000_RXCSUM_CRCOFL 0x00000800 /* CRC32 offload enable */
  282. #define E1000_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */
  283. /* Header split receive */
  284. #define E1000_RFCTL_LEF 0x00040000
  285. /* Collision related configuration parameters */
  286. #define E1000_COLLISION_THRESHOLD 15
  287. #define E1000_CT_SHIFT 4
  288. #define E1000_COLLISION_DISTANCE 63
  289. #define E1000_COLD_SHIFT 12
  290. /* Ethertype field values */
  291. #define ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.3ac packet */
  292. #define MAX_JUMBO_FRAME_SIZE 0x3F00
  293. /* PBA constants */
  294. #define E1000_PBA_34K 0x0022
  295. #define E1000_PBA_64K 0x0040 /* 64KB */
  296. /* SW Semaphore Register */
  297. #define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */
  298. #define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */
  299. /* Interrupt Cause Read */
  300. #define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */
  301. #define E1000_ICR_LSC 0x00000004 /* Link Status Change */
  302. #define E1000_ICR_RXSEQ 0x00000008 /* rx sequence error */
  303. #define E1000_ICR_RXDMT0 0x00000010 /* rx desc min. threshold (0) */
  304. #define E1000_ICR_RXT0 0x00000080 /* rx timer intr (ring 0) */
  305. #define E1000_ICR_VMMB 0x00000100 /* VM MB event */
  306. #define E1000_ICR_DRSTA 0x40000000 /* Device Reset Asserted */
  307. /* If this bit asserted, the driver should claim the interrupt */
  308. #define E1000_ICR_INT_ASSERTED 0x80000000
  309. /* LAN connected device generates an interrupt */
  310. #define E1000_ICR_DOUTSYNC 0x10000000 /* NIC DMA out of sync */
  311. /* Extended Interrupt Cause Read */
  312. #define E1000_EICR_RX_QUEUE0 0x00000001 /* Rx Queue 0 Interrupt */
  313. #define E1000_EICR_RX_QUEUE1 0x00000002 /* Rx Queue 1 Interrupt */
  314. #define E1000_EICR_RX_QUEUE2 0x00000004 /* Rx Queue 2 Interrupt */
  315. #define E1000_EICR_RX_QUEUE3 0x00000008 /* Rx Queue 3 Interrupt */
  316. #define E1000_EICR_TX_QUEUE0 0x00000100 /* Tx Queue 0 Interrupt */
  317. #define E1000_EICR_TX_QUEUE1 0x00000200 /* Tx Queue 1 Interrupt */
  318. #define E1000_EICR_TX_QUEUE2 0x00000400 /* Tx Queue 2 Interrupt */
  319. #define E1000_EICR_TX_QUEUE3 0x00000800 /* Tx Queue 3 Interrupt */
  320. #define E1000_EICR_OTHER 0x80000000 /* Interrupt Cause Active */
  321. /* TCP Timer */
  322. /*
  323. * This defines the bits that are set in the Interrupt Mask
  324. * Set/Read Register. Each bit is documented below:
  325. * o RXT0 = Receiver Timer Interrupt (ring 0)
  326. * o TXDW = Transmit Descriptor Written Back
  327. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  328. * o RXSEQ = Receive Sequence Error
  329. * o LSC = Link Status Change
  330. */
  331. #define IMS_ENABLE_MASK ( \
  332. E1000_IMS_RXT0 | \
  333. E1000_IMS_TXDW | \
  334. E1000_IMS_RXDMT0 | \
  335. E1000_IMS_RXSEQ | \
  336. E1000_IMS_LSC | \
  337. E1000_IMS_DOUTSYNC)
  338. /* Interrupt Mask Set */
  339. #define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */
  340. #define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */
  341. #define E1000_IMS_VMMB E1000_ICR_VMMB /* Mail box activity */
  342. #define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */
  343. #define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
  344. #define E1000_IMS_RXT0 E1000_ICR_RXT0 /* rx timer intr */
  345. #define E1000_IMS_DRSTA E1000_ICR_DRSTA /* Device Reset Asserted */
  346. #define E1000_IMS_DOUTSYNC E1000_ICR_DOUTSYNC /* NIC DMA out of sync */
  347. /* Extended Interrupt Mask Set */
  348. #define E1000_EIMS_OTHER E1000_EICR_OTHER /* Interrupt Cause Active */
  349. /* Interrupt Cause Set */
  350. #define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */
  351. #define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
  352. #define E1000_ICS_DRSTA E1000_ICR_DRSTA /* Device Reset Aserted */
  353. /* Extended Interrupt Cause Set */
  354. /* E1000_EITR_CNT_IGNR is only for 82576 and newer */
  355. #define E1000_EITR_CNT_IGNR 0x80000000 /* Don't reset counters on write */
  356. /* Transmit Descriptor Control */
  357. /* Enable the counting of descriptors still to be processed. */
  358. /* Flow Control Constants */
  359. #define FLOW_CONTROL_ADDRESS_LOW 0x00C28001
  360. #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
  361. #define FLOW_CONTROL_TYPE 0x8808
  362. /* 802.1q VLAN Packet Size */
  363. #define VLAN_TAG_SIZE 4 /* 802.3ac tag (not DMA'd) */
  364. #define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */
  365. /* Receive Address */
  366. /*
  367. * Number of high/low register pairs in the RAR. The RAR (Receive Address
  368. * Registers) holds the directed and multicast addresses that we monitor.
  369. * Technically, we have 16 spots. However, we reserve one of these spots
  370. * (RAR[15]) for our directed address used by controllers with
  371. * manageability enabled, allowing us room for 15 multicast addresses.
  372. */
  373. #define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */
  374. #define E1000_RAL_MAC_ADDR_LEN 4
  375. #define E1000_RAH_MAC_ADDR_LEN 2
  376. #define E1000_RAH_POOL_MASK 0x03FC0000
  377. #define E1000_RAH_POOL_1 0x00040000
  378. /* Error Codes */
  379. #define E1000_SUCCESS 0
  380. #define E1000_ERR_NVM 1
  381. #define E1000_ERR_PHY 2
  382. #define E1000_ERR_CONFIG 3
  383. #define E1000_ERR_PARAM 4
  384. #define E1000_ERR_MAC_INIT 5
  385. #define E1000_ERR_RESET 9
  386. #define E1000_ERR_MASTER_REQUESTS_PENDING 10
  387. #define E1000_BLK_PHY_RESET 12
  388. #define E1000_ERR_SWFW_SYNC 13
  389. #define E1000_NOT_IMPLEMENTED 14
  390. #define E1000_ERR_MBX 15
  391. #define E1000_ERR_INVALID_ARGUMENT 16
  392. #define E1000_ERR_NO_SPACE 17
  393. #define E1000_ERR_NVM_PBA_SECTION 18
  394. /* Loop limit on how long we wait for auto-negotiation to complete */
  395. #define COPPER_LINK_UP_LIMIT 10
  396. #define PHY_AUTO_NEG_LIMIT 45
  397. #define PHY_FORCE_LIMIT 20
  398. /* Number of 100 microseconds we wait for PCI Express master disable */
  399. #define MASTER_DISABLE_TIMEOUT 800
  400. /* Number of milliseconds we wait for PHY configuration done after MAC reset */
  401. #define PHY_CFG_TIMEOUT 100
  402. /* Number of 2 milliseconds we wait for acquiring MDIO ownership. */
  403. /* Number of milliseconds for NVM auto read done after MAC reset. */
  404. #define AUTO_READ_DONE_TIMEOUT 10
  405. /* Flow Control */
  406. #define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */
  407. #define E1000_TSYNCTXCTL_VALID 0x00000001 /* tx timestamp valid */
  408. #define E1000_TSYNCTXCTL_ENABLED 0x00000010 /* enable tx timestampping */
  409. #define E1000_TSYNCRXCTL_VALID 0x00000001 /* rx timestamp valid */
  410. #define E1000_TSYNCRXCTL_TYPE_MASK 0x0000000E /* rx type mask */
  411. #define E1000_TSYNCRXCTL_TYPE_L2_V2 0x00
  412. #define E1000_TSYNCRXCTL_TYPE_L4_V1 0x02
  413. #define E1000_TSYNCRXCTL_TYPE_L2_L4_V2 0x04
  414. #define E1000_TSYNCRXCTL_TYPE_ALL 0x08
  415. #define E1000_TSYNCRXCTL_TYPE_EVENT_V2 0x0A
  416. #define E1000_TSYNCRXCTL_ENABLED 0x00000010 /* enable rx timestampping */
  417. #define E1000_TSYNCRXCFG_PTP_V1_CTRLT_MASK 0x000000FF
  418. #define E1000_TSYNCRXCFG_PTP_V1_SYNC_MESSAGE 0x00
  419. #define E1000_TSYNCRXCFG_PTP_V1_DELAY_REQ_MESSAGE 0x01
  420. #define E1000_TSYNCRXCFG_PTP_V1_FOLLOWUP_MESSAGE 0x02
  421. #define E1000_TSYNCRXCFG_PTP_V1_DELAY_RESP_MESSAGE 0x03
  422. #define E1000_TSYNCRXCFG_PTP_V1_MANAGEMENT_MESSAGE 0x04
  423. #define E1000_TSYNCRXCFG_PTP_V2_MSGID_MASK 0x00000F00
  424. #define E1000_TSYNCRXCFG_PTP_V2_SYNC_MESSAGE 0x0000
  425. #define E1000_TSYNCRXCFG_PTP_V2_DELAY_REQ_MESSAGE 0x0100
  426. #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_REQ_MESSAGE 0x0200
  427. #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_RESP_MESSAGE 0x0300
  428. #define E1000_TSYNCRXCFG_PTP_V2_FOLLOWUP_MESSAGE 0x0800
  429. #define E1000_TSYNCRXCFG_PTP_V2_DELAY_RESP_MESSAGE 0x0900
  430. #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_FOLLOWUP_MESSAGE 0x0A00
  431. #define E1000_TSYNCRXCFG_PTP_V2_ANNOUNCE_MESSAGE 0x0B00
  432. #define E1000_TSYNCRXCFG_PTP_V2_SIGNALLING_MESSAGE 0x0C00
  433. #define E1000_TSYNCRXCFG_PTP_V2_MANAGEMENT_MESSAGE 0x0D00
  434. #define E1000_TIMINCA_16NS_SHIFT 24
  435. #define E1000_MDICNFG_EXT_MDIO 0x80000000 /* MDI ext/int destination */
  436. #define E1000_MDICNFG_COM_MDIO 0x40000000 /* MDI shared w/ lan 0 */
  437. #define E1000_MDICNFG_PHY_MASK 0x03E00000
  438. #define E1000_MDICNFG_PHY_SHIFT 21
  439. /* PCI Express Control */
  440. #define E1000_GCR_CMPL_TMOUT_MASK 0x0000F000
  441. #define E1000_GCR_CMPL_TMOUT_10ms 0x00001000
  442. #define E1000_GCR_CMPL_TMOUT_RESEND 0x00010000
  443. #define E1000_GCR_CAP_VER2 0x00040000
  444. /* mPHY Address Control and Data Registers */
  445. #define E1000_MPHY_ADDR_CTL 0x0024 /* mPHY Address Control Register */
  446. #define E1000_MPHY_ADDR_CTL_OFFSET_MASK 0xFFFF0000
  447. #define E1000_MPHY_DATA 0x0E10 /* mPHY Data Register */
  448. /* mPHY PCS CLK Register */
  449. #define E1000_MPHY_PCS_CLK_REG_OFFSET 0x0004 /* mPHY PCS CLK AFE CSR Offset */
  450. /* mPHY Near End Digital Loopback Override Bit */
  451. #define E1000_MPHY_PCS_CLK_REG_DIGINELBEN 0x10
  452. /* PHY Control Register */
  453. #define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */
  454. #define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */
  455. #define MII_CR_POWER_DOWN 0x0800 /* Power down */
  456. #define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */
  457. #define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */
  458. #define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */
  459. #define MII_CR_SPEED_1000 0x0040
  460. #define MII_CR_SPEED_100 0x2000
  461. #define MII_CR_SPEED_10 0x0000
  462. /* PHY Status Register */
  463. #define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */
  464. #define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */
  465. /* Autoneg Advertisement Register */
  466. #define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */
  467. #define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */
  468. #define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */
  469. #define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */
  470. #define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */
  471. #define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */
  472. /* Link Partner Ability Register (Base Page) */
  473. #define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */
  474. #define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asymmetric Pause Direction bit */
  475. /* Autoneg Expansion Register */
  476. /* 1000BASE-T Control Register */
  477. #define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */
  478. #define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */
  479. #define CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master */
  480. /* 0=Configure PHY as Slave */
  481. #define CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value */
  482. /* 0=Automatic Master/Slave config */
  483. /* 1000BASE-T Status Register */
  484. #define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */
  485. #define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */
  486. /* PHY 1000 MII Register/Bit Definitions */
  487. /* PHY Registers defined by IEEE */
  488. #define PHY_CONTROL 0x00 /* Control Register */
  489. #define PHY_STATUS 0x01 /* Status Register */
  490. #define PHY_ID1 0x02 /* Phy Id Reg (word 1) */
  491. #define PHY_ID2 0x03 /* Phy Id Reg (word 2) */
  492. #define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */
  493. #define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */
  494. #define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */
  495. #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */
  496. /* NVM Control */
  497. #define E1000_EECD_SK 0x00000001 /* NVM Clock */
  498. #define E1000_EECD_CS 0x00000002 /* NVM Chip Select */
  499. #define E1000_EECD_DI 0x00000004 /* NVM Data In */
  500. #define E1000_EECD_DO 0x00000008 /* NVM Data Out */
  501. #define E1000_EECD_REQ 0x00000040 /* NVM Access Request */
  502. #define E1000_EECD_GNT 0x00000080 /* NVM Access Grant */
  503. #define E1000_EECD_PRES 0x00000100 /* NVM Present */
  504. /* NVM Addressing bits based on type 0=small, 1=large */
  505. #define E1000_EECD_ADDR_BITS 0x00000400
  506. #define E1000_NVM_GRANT_ATTEMPTS 1000 /* NVM # attempts to gain grant */
  507. #define E1000_EECD_AUTO_RD 0x00000200 /* NVM Auto Read done */
  508. #define E1000_EECD_SIZE_EX_MASK 0x00007800 /* NVM Size */
  509. #define E1000_EECD_SIZE_EX_SHIFT 11
  510. /* Offset to data in NVM read/write registers */
  511. #define E1000_NVM_RW_REG_DATA 16
  512. #define E1000_NVM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */
  513. #define E1000_NVM_RW_REG_START 1 /* Start operation */
  514. #define E1000_NVM_RW_ADDR_SHIFT 2 /* Shift to the address bits */
  515. #define E1000_NVM_POLL_READ 0 /* Flag for polling for read complete */
  516. /* NVM Word Offsets */
  517. #define NVM_COMPAT 0x0003
  518. #define NVM_ID_LED_SETTINGS 0x0004 /* SERDES output amplitude */
  519. #define NVM_INIT_CONTROL2_REG 0x000F
  520. #define NVM_INIT_CONTROL3_PORT_B 0x0014
  521. #define NVM_INIT_CONTROL3_PORT_A 0x0024
  522. #define NVM_ALT_MAC_ADDR_PTR 0x0037
  523. #define NVM_CHECKSUM_REG 0x003F
  524. #define NVM_COMPATIBILITY_REG_3 0x0003
  525. #define NVM_COMPATIBILITY_BIT_MASK 0x8000
  526. #define E1000_NVM_CFG_DONE_PORT_0 0x040000 /* MNG config cycle done */
  527. #define E1000_NVM_CFG_DONE_PORT_1 0x080000 /* ...for second port */
  528. #define E1000_NVM_CFG_DONE_PORT_2 0x100000 /* ...for third port */
  529. #define E1000_NVM_CFG_DONE_PORT_3 0x200000 /* ...for fourth port */
  530. #define NVM_82580_LAN_FUNC_OFFSET(a) (a ? (0x40 + (0x40 * a)) : 0)
  531. /* Mask bits for fields in Word 0x24 of the NVM */
  532. #define NVM_WORD24_COM_MDIO 0x0008 /* MDIO interface shared */
  533. #define NVM_WORD24_EXT_MDIO 0x0004 /* MDIO accesses routed external */
  534. /* Mask bits for fields in Word 0x0f of the NVM */
  535. #define NVM_WORD0F_PAUSE_MASK 0x3000
  536. #define NVM_WORD0F_ASM_DIR 0x2000
  537. /* Mask bits for fields in Word 0x1a of the NVM */
  538. /* length of string needed to store part num */
  539. #define E1000_PBANUM_LENGTH 11
  540. /* For checksumming, the sum of all words in the NVM should equal 0xBABA. */
  541. #define NVM_SUM 0xBABA
  542. #define NVM_PBA_OFFSET_0 8
  543. #define NVM_PBA_OFFSET_1 9
  544. #define NVM_PBA_PTR_GUARD 0xFAFA
  545. #define NVM_WORD_SIZE_BASE_SHIFT 6
  546. /* NVM Commands - Microwire */
  547. /* NVM Commands - SPI */
  548. #define NVM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */
  549. #define NVM_WRITE_OPCODE_SPI 0x02 /* NVM write opcode */
  550. #define NVM_READ_OPCODE_SPI 0x03 /* NVM read opcode */
  551. #define NVM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */
  552. #define NVM_WREN_OPCODE_SPI 0x06 /* NVM set Write Enable latch */
  553. #define NVM_RDSR_OPCODE_SPI 0x05 /* NVM read Status register */
  554. /* SPI NVM Status Register */
  555. #define NVM_STATUS_RDY_SPI 0x01
  556. /* Word definitions for ID LED Settings */
  557. #define ID_LED_RESERVED_0000 0x0000
  558. #define ID_LED_RESERVED_FFFF 0xFFFF
  559. #define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \
  560. (ID_LED_OFF1_OFF2 << 8) | \
  561. (ID_LED_DEF1_DEF2 << 4) | \
  562. (ID_LED_DEF1_DEF2))
  563. #define ID_LED_DEF1_DEF2 0x1
  564. #define ID_LED_DEF1_ON2 0x2
  565. #define ID_LED_DEF1_OFF2 0x3
  566. #define ID_LED_ON1_DEF2 0x4
  567. #define ID_LED_ON1_ON2 0x5
  568. #define ID_LED_ON1_OFF2 0x6
  569. #define ID_LED_OFF1_DEF2 0x7
  570. #define ID_LED_OFF1_ON2 0x8
  571. #define ID_LED_OFF1_OFF2 0x9
  572. #define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF
  573. #define IGP_ACTIVITY_LED_ENABLE 0x0300
  574. #define IGP_LED3_MODE 0x07000000
  575. /* PCI/PCI-X/PCI-EX Config space */
  576. #define PCIE_DEVICE_CONTROL2 0x28
  577. #define PCIE_DEVICE_CONTROL2_16ms 0x0005
  578. #define PHY_REVISION_MASK 0xFFFFFFF0
  579. #define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */
  580. #define MAX_PHY_MULTI_PAGE_REG 0xF
  581. /* Bit definitions for valid PHY IDs. */
  582. /*
  583. * I = Integrated
  584. * E = External
  585. */
  586. #define M88E1111_I_PHY_ID 0x01410CC0
  587. #define M88E1112_E_PHY_ID 0x01410C90
  588. #define I347AT4_E_PHY_ID 0x01410DC0
  589. #define IGP03E1000_E_PHY_ID 0x02A80390
  590. #define I82580_I_PHY_ID 0x015403A0
  591. #define I350_I_PHY_ID 0x015403B0
  592. #define M88_VENDOR 0x0141
  593. /* M88E1000 Specific Registers */
  594. #define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */
  595. #define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */
  596. #define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */
  597. #define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */
  598. #define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */
  599. /* M88E1000 PHY Specific Control Register */
  600. #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */
  601. /* 1=CLK125 low, 0=CLK125 toggling */
  602. #define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */
  603. /* Manual MDI configuration */
  604. #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */
  605. /* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */
  606. #define M88E1000_PSCR_AUTO_X_1000T 0x0040
  607. /* Auto crossover enabled all speeds */
  608. #define M88E1000_PSCR_AUTO_X_MODE 0x0060
  609. /*
  610. * 1=Enable Extended 10BASE-T distance (Lower 10BASE-T Rx Threshold
  611. * 0=Normal 10BASE-T Rx Threshold
  612. */
  613. /* 1=5-bit interface in 100BASE-TX, 0=MII interface in 100BASE-TX */
  614. #define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */
  615. /* M88E1000 PHY Specific Status Register */
  616. #define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */
  617. #define M88E1000_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */
  618. #define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */
  619. /*
  620. * 0 = <50M
  621. * 1 = 50-80M
  622. * 2 = 80-110M
  623. * 3 = 110-140M
  624. * 4 = >140M
  625. */
  626. #define M88E1000_PSSR_CABLE_LENGTH 0x0380
  627. #define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */
  628. #define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */
  629. #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
  630. /* M88E1000 Extended PHY Specific Control Register */
  631. /*
  632. * 1 = Lost lock detect enabled.
  633. * Will assert lost lock and bring
  634. * link down if idle not seen
  635. * within 1ms in 1000BASE-T
  636. */
  637. /*
  638. * Number of times we will attempt to autonegotiate before downshifting if we
  639. * are the master
  640. */
  641. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
  642. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000
  643. /*
  644. * Number of times we will attempt to autonegotiate before downshifting if we
  645. * are the slave
  646. */
  647. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300
  648. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100
  649. #define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */
  650. /* Intel i347-AT4 Registers */
  651. #define I347AT4_PCDL 0x10 /* PHY Cable Diagnostics Length */
  652. #define I347AT4_PCDC 0x15 /* PHY Cable Diagnostics Control */
  653. #define I347AT4_PAGE_SELECT 0x16
  654. /* i347-AT4 Extended PHY Specific Control Register */
  655. /*
  656. * Number of times we will attempt to autonegotiate before downshifting if we
  657. * are the master
  658. */
  659. #define I347AT4_PSCR_DOWNSHIFT_ENABLE 0x0800
  660. #define I347AT4_PSCR_DOWNSHIFT_MASK 0x7000
  661. #define I347AT4_PSCR_DOWNSHIFT_1X 0x0000
  662. #define I347AT4_PSCR_DOWNSHIFT_2X 0x1000
  663. #define I347AT4_PSCR_DOWNSHIFT_3X 0x2000
  664. #define I347AT4_PSCR_DOWNSHIFT_4X 0x3000
  665. #define I347AT4_PSCR_DOWNSHIFT_5X 0x4000
  666. #define I347AT4_PSCR_DOWNSHIFT_6X 0x5000
  667. #define I347AT4_PSCR_DOWNSHIFT_7X 0x6000
  668. #define I347AT4_PSCR_DOWNSHIFT_8X 0x7000
  669. /* i347-AT4 PHY Cable Diagnostics Control */
  670. #define I347AT4_PCDC_CABLE_LENGTH_UNIT 0x0400 /* 0=cm 1=meters */
  671. /* Marvell 1112 only registers */
  672. #define M88E1112_VCT_DSP_DISTANCE 0x001A
  673. /* M88EC018 Rev 2 specific DownShift settings */
  674. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00
  675. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800
  676. /* MDI Control */
  677. #define E1000_MDIC_DATA_MASK 0x0000FFFF
  678. #define E1000_MDIC_REG_MASK 0x001F0000
  679. #define E1000_MDIC_REG_SHIFT 16
  680. #define E1000_MDIC_PHY_MASK 0x03E00000
  681. #define E1000_MDIC_PHY_SHIFT 21
  682. #define E1000_MDIC_OP_WRITE 0x04000000
  683. #define E1000_MDIC_OP_READ 0x08000000
  684. #define E1000_MDIC_READY 0x10000000
  685. #define E1000_MDIC_INT_EN 0x20000000
  686. #define E1000_MDIC_ERROR 0x40000000
  687. #define E1000_MDIC_DEST 0x80000000
  688. /* Thermal Sensor */
  689. #define E1000_THSTAT_PWR_DOWN 0x00000001 /* Power Down Event */
  690. #define E1000_THSTAT_LINK_THROTTLE 0x00000002 /* Link Speed Throttle Event */
  691. /* Energy Efficient Ethernet */
  692. #define E1000_IPCNFG_EEE_1G_AN 0x00000008 /* EEE Enable 1G AN */
  693. #define E1000_IPCNFG_EEE_100M_AN 0x00000004 /* EEE Enable 100M AN */
  694. #define E1000_EEER_TX_LPI_EN 0x00010000 /* EEE Tx LPI Enable */
  695. #define E1000_EEER_RX_LPI_EN 0x00020000 /* EEE Rx LPI Enable */
  696. #define E1000_EEER_LPI_FC 0x00040000 /* EEE Enable on FC */
  697. /* SerDes Control */
  698. #define E1000_GEN_CTL_READY 0x80000000
  699. #define E1000_GEN_CTL_ADDRESS_SHIFT 8
  700. #define E1000_GEN_POLL_TIMEOUT 640
  701. #define E1000_VFTA_ENTRY_SHIFT 5
  702. #define E1000_VFTA_ENTRY_MASK 0x7F
  703. #define E1000_VFTA_ENTRY_BIT_SHIFT_MASK 0x1F
  704. /* DMA Coalescing register fields */
  705. #define E1000_PCIEMISC_LX_DECISION 0x00000080 /* Lx power decision based
  706. on DMA coal */
  707. /* Tx Rate-Scheduler Config fields */
  708. #define E1000_RTTBCNRC_RS_ENA 0x80000000
  709. #define E1000_RTTBCNRC_RF_DEC_MASK 0x00003FFF
  710. #define E1000_RTTBCNRC_RF_INT_SHIFT 14
  711. #define E1000_RTTBCNRC_RF_INT_MASK \
  712. (E1000_RTTBCNRC_RF_DEC_MASK << E1000_RTTBCNRC_RF_INT_SHIFT)
  713. #endif