ftgmac100.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368
  1. /*
  2. * Faraday FTGMAC100 Gigabit Ethernet
  3. *
  4. * (C) Copyright 2009-2011 Faraday Technology
  5. * Po-Yu Chuang <ratbert@faraday-tech.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. */
  21. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  22. #include <linux/dma-mapping.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/ethtool.h>
  25. #include <linux/init.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/io.h>
  28. #include <linux/module.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/phy.h>
  31. #include <linux/platform_device.h>
  32. #include <net/ip.h>
  33. #include "ftgmac100.h"
  34. #define DRV_NAME "ftgmac100"
  35. #define DRV_VERSION "0.7"
  36. #define RX_QUEUE_ENTRIES 256 /* must be power of 2 */
  37. #define TX_QUEUE_ENTRIES 512 /* must be power of 2 */
  38. #define MAX_PKT_SIZE 1518
  39. #define RX_BUF_SIZE PAGE_SIZE /* must be smaller than 0x3fff */
  40. /******************************************************************************
  41. * private data
  42. *****************************************************************************/
  43. struct ftgmac100_descs {
  44. struct ftgmac100_rxdes rxdes[RX_QUEUE_ENTRIES];
  45. struct ftgmac100_txdes txdes[TX_QUEUE_ENTRIES];
  46. };
  47. struct ftgmac100 {
  48. struct resource *res;
  49. void __iomem *base;
  50. int irq;
  51. struct ftgmac100_descs *descs;
  52. dma_addr_t descs_dma_addr;
  53. unsigned int rx_pointer;
  54. unsigned int tx_clean_pointer;
  55. unsigned int tx_pointer;
  56. unsigned int tx_pending;
  57. spinlock_t tx_lock;
  58. struct net_device *netdev;
  59. struct device *dev;
  60. struct napi_struct napi;
  61. struct mii_bus *mii_bus;
  62. int phy_irq[PHY_MAX_ADDR];
  63. struct phy_device *phydev;
  64. int old_speed;
  65. };
  66. static int ftgmac100_alloc_rx_page(struct ftgmac100 *priv,
  67. struct ftgmac100_rxdes *rxdes, gfp_t gfp);
  68. /******************************************************************************
  69. * internal functions (hardware register access)
  70. *****************************************************************************/
  71. #define INT_MASK_ALL_ENABLED (FTGMAC100_INT_RPKT_LOST | \
  72. FTGMAC100_INT_XPKT_ETH | \
  73. FTGMAC100_INT_XPKT_LOST | \
  74. FTGMAC100_INT_AHB_ERR | \
  75. FTGMAC100_INT_PHYSTS_CHG | \
  76. FTGMAC100_INT_RPKT_BUF | \
  77. FTGMAC100_INT_NO_RXBUF)
  78. static void ftgmac100_set_rx_ring_base(struct ftgmac100 *priv, dma_addr_t addr)
  79. {
  80. iowrite32(addr, priv->base + FTGMAC100_OFFSET_RXR_BADR);
  81. }
  82. static void ftgmac100_set_rx_buffer_size(struct ftgmac100 *priv,
  83. unsigned int size)
  84. {
  85. size = FTGMAC100_RBSR_SIZE(size);
  86. iowrite32(size, priv->base + FTGMAC100_OFFSET_RBSR);
  87. }
  88. static void ftgmac100_set_normal_prio_tx_ring_base(struct ftgmac100 *priv,
  89. dma_addr_t addr)
  90. {
  91. iowrite32(addr, priv->base + FTGMAC100_OFFSET_NPTXR_BADR);
  92. }
  93. static void ftgmac100_txdma_normal_prio_start_polling(struct ftgmac100 *priv)
  94. {
  95. iowrite32(1, priv->base + FTGMAC100_OFFSET_NPTXPD);
  96. }
  97. static int ftgmac100_reset_hw(struct ftgmac100 *priv)
  98. {
  99. struct net_device *netdev = priv->netdev;
  100. int i;
  101. /* NOTE: reset clears all registers */
  102. iowrite32(FTGMAC100_MACCR_SW_RST, priv->base + FTGMAC100_OFFSET_MACCR);
  103. for (i = 0; i < 5; i++) {
  104. unsigned int maccr;
  105. maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
  106. if (!(maccr & FTGMAC100_MACCR_SW_RST))
  107. return 0;
  108. udelay(1000);
  109. }
  110. netdev_err(netdev, "software reset failed\n");
  111. return -EIO;
  112. }
  113. static void ftgmac100_set_mac(struct ftgmac100 *priv, const unsigned char *mac)
  114. {
  115. unsigned int maddr = mac[0] << 8 | mac[1];
  116. unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
  117. iowrite32(maddr, priv->base + FTGMAC100_OFFSET_MAC_MADR);
  118. iowrite32(laddr, priv->base + FTGMAC100_OFFSET_MAC_LADR);
  119. }
  120. static void ftgmac100_init_hw(struct ftgmac100 *priv)
  121. {
  122. /* setup ring buffer base registers */
  123. ftgmac100_set_rx_ring_base(priv,
  124. priv->descs_dma_addr +
  125. offsetof(struct ftgmac100_descs, rxdes));
  126. ftgmac100_set_normal_prio_tx_ring_base(priv,
  127. priv->descs_dma_addr +
  128. offsetof(struct ftgmac100_descs, txdes));
  129. ftgmac100_set_rx_buffer_size(priv, RX_BUF_SIZE);
  130. iowrite32(FTGMAC100_APTC_RXPOLL_CNT(1), priv->base + FTGMAC100_OFFSET_APTC);
  131. ftgmac100_set_mac(priv, priv->netdev->dev_addr);
  132. }
  133. #define MACCR_ENABLE_ALL (FTGMAC100_MACCR_TXDMA_EN | \
  134. FTGMAC100_MACCR_RXDMA_EN | \
  135. FTGMAC100_MACCR_TXMAC_EN | \
  136. FTGMAC100_MACCR_RXMAC_EN | \
  137. FTGMAC100_MACCR_FULLDUP | \
  138. FTGMAC100_MACCR_CRC_APD | \
  139. FTGMAC100_MACCR_RX_RUNT | \
  140. FTGMAC100_MACCR_RX_BROADPKT)
  141. static void ftgmac100_start_hw(struct ftgmac100 *priv, int speed)
  142. {
  143. int maccr = MACCR_ENABLE_ALL;
  144. switch (speed) {
  145. default:
  146. case 10:
  147. break;
  148. case 100:
  149. maccr |= FTGMAC100_MACCR_FAST_MODE;
  150. break;
  151. case 1000:
  152. maccr |= FTGMAC100_MACCR_GIGA_MODE;
  153. break;
  154. }
  155. iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
  156. }
  157. static void ftgmac100_stop_hw(struct ftgmac100 *priv)
  158. {
  159. iowrite32(0, priv->base + FTGMAC100_OFFSET_MACCR);
  160. }
  161. /******************************************************************************
  162. * internal functions (receive descriptor)
  163. *****************************************************************************/
  164. static bool ftgmac100_rxdes_first_segment(struct ftgmac100_rxdes *rxdes)
  165. {
  166. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_FRS);
  167. }
  168. static bool ftgmac100_rxdes_last_segment(struct ftgmac100_rxdes *rxdes)
  169. {
  170. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_LRS);
  171. }
  172. static bool ftgmac100_rxdes_packet_ready(struct ftgmac100_rxdes *rxdes)
  173. {
  174. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RXPKT_RDY);
  175. }
  176. static void ftgmac100_rxdes_set_dma_own(struct ftgmac100_rxdes *rxdes)
  177. {
  178. /* clear status bits */
  179. rxdes->rxdes0 &= cpu_to_le32(FTGMAC100_RXDES0_EDORR);
  180. }
  181. static bool ftgmac100_rxdes_rx_error(struct ftgmac100_rxdes *rxdes)
  182. {
  183. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RX_ERR);
  184. }
  185. static bool ftgmac100_rxdes_crc_error(struct ftgmac100_rxdes *rxdes)
  186. {
  187. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_CRC_ERR);
  188. }
  189. static bool ftgmac100_rxdes_frame_too_long(struct ftgmac100_rxdes *rxdes)
  190. {
  191. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_FTL);
  192. }
  193. static bool ftgmac100_rxdes_runt(struct ftgmac100_rxdes *rxdes)
  194. {
  195. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RUNT);
  196. }
  197. static bool ftgmac100_rxdes_odd_nibble(struct ftgmac100_rxdes *rxdes)
  198. {
  199. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RX_ODD_NB);
  200. }
  201. static unsigned int ftgmac100_rxdes_data_length(struct ftgmac100_rxdes *rxdes)
  202. {
  203. return le32_to_cpu(rxdes->rxdes0) & FTGMAC100_RXDES0_VDBC;
  204. }
  205. static bool ftgmac100_rxdes_multicast(struct ftgmac100_rxdes *rxdes)
  206. {
  207. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_MULTICAST);
  208. }
  209. static void ftgmac100_rxdes_set_end_of_ring(struct ftgmac100_rxdes *rxdes)
  210. {
  211. rxdes->rxdes0 |= cpu_to_le32(FTGMAC100_RXDES0_EDORR);
  212. }
  213. static void ftgmac100_rxdes_set_dma_addr(struct ftgmac100_rxdes *rxdes,
  214. dma_addr_t addr)
  215. {
  216. rxdes->rxdes3 = cpu_to_le32(addr);
  217. }
  218. static dma_addr_t ftgmac100_rxdes_get_dma_addr(struct ftgmac100_rxdes *rxdes)
  219. {
  220. return le32_to_cpu(rxdes->rxdes3);
  221. }
  222. static bool ftgmac100_rxdes_is_tcp(struct ftgmac100_rxdes *rxdes)
  223. {
  224. return (rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_PROT_MASK)) ==
  225. cpu_to_le32(FTGMAC100_RXDES1_PROT_TCPIP);
  226. }
  227. static bool ftgmac100_rxdes_is_udp(struct ftgmac100_rxdes *rxdes)
  228. {
  229. return (rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_PROT_MASK)) ==
  230. cpu_to_le32(FTGMAC100_RXDES1_PROT_UDPIP);
  231. }
  232. static bool ftgmac100_rxdes_tcpcs_err(struct ftgmac100_rxdes *rxdes)
  233. {
  234. return rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_TCP_CHKSUM_ERR);
  235. }
  236. static bool ftgmac100_rxdes_udpcs_err(struct ftgmac100_rxdes *rxdes)
  237. {
  238. return rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_UDP_CHKSUM_ERR);
  239. }
  240. static bool ftgmac100_rxdes_ipcs_err(struct ftgmac100_rxdes *rxdes)
  241. {
  242. return rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_IP_CHKSUM_ERR);
  243. }
  244. /*
  245. * rxdes2 is not used by hardware. We use it to keep track of page.
  246. * Since hardware does not touch it, we can skip cpu_to_le32()/le32_to_cpu().
  247. */
  248. static void ftgmac100_rxdes_set_page(struct ftgmac100_rxdes *rxdes, struct page *page)
  249. {
  250. rxdes->rxdes2 = (unsigned int)page;
  251. }
  252. static struct page *ftgmac100_rxdes_get_page(struct ftgmac100_rxdes *rxdes)
  253. {
  254. return (struct page *)rxdes->rxdes2;
  255. }
  256. /******************************************************************************
  257. * internal functions (receive)
  258. *****************************************************************************/
  259. static int ftgmac100_next_rx_pointer(int pointer)
  260. {
  261. return (pointer + 1) & (RX_QUEUE_ENTRIES - 1);
  262. }
  263. static void ftgmac100_rx_pointer_advance(struct ftgmac100 *priv)
  264. {
  265. priv->rx_pointer = ftgmac100_next_rx_pointer(priv->rx_pointer);
  266. }
  267. static struct ftgmac100_rxdes *ftgmac100_current_rxdes(struct ftgmac100 *priv)
  268. {
  269. return &priv->descs->rxdes[priv->rx_pointer];
  270. }
  271. static struct ftgmac100_rxdes *
  272. ftgmac100_rx_locate_first_segment(struct ftgmac100 *priv)
  273. {
  274. struct ftgmac100_rxdes *rxdes = ftgmac100_current_rxdes(priv);
  275. while (ftgmac100_rxdes_packet_ready(rxdes)) {
  276. if (ftgmac100_rxdes_first_segment(rxdes))
  277. return rxdes;
  278. ftgmac100_rxdes_set_dma_own(rxdes);
  279. ftgmac100_rx_pointer_advance(priv);
  280. rxdes = ftgmac100_current_rxdes(priv);
  281. }
  282. return NULL;
  283. }
  284. static bool ftgmac100_rx_packet_error(struct ftgmac100 *priv,
  285. struct ftgmac100_rxdes *rxdes)
  286. {
  287. struct net_device *netdev = priv->netdev;
  288. bool error = false;
  289. if (unlikely(ftgmac100_rxdes_rx_error(rxdes))) {
  290. if (net_ratelimit())
  291. netdev_info(netdev, "rx err\n");
  292. netdev->stats.rx_errors++;
  293. error = true;
  294. }
  295. if (unlikely(ftgmac100_rxdes_crc_error(rxdes))) {
  296. if (net_ratelimit())
  297. netdev_info(netdev, "rx crc err\n");
  298. netdev->stats.rx_crc_errors++;
  299. error = true;
  300. } else if (unlikely(ftgmac100_rxdes_ipcs_err(rxdes))) {
  301. if (net_ratelimit())
  302. netdev_info(netdev, "rx IP checksum err\n");
  303. error = true;
  304. }
  305. if (unlikely(ftgmac100_rxdes_frame_too_long(rxdes))) {
  306. if (net_ratelimit())
  307. netdev_info(netdev, "rx frame too long\n");
  308. netdev->stats.rx_length_errors++;
  309. error = true;
  310. } else if (unlikely(ftgmac100_rxdes_runt(rxdes))) {
  311. if (net_ratelimit())
  312. netdev_info(netdev, "rx runt\n");
  313. netdev->stats.rx_length_errors++;
  314. error = true;
  315. } else if (unlikely(ftgmac100_rxdes_odd_nibble(rxdes))) {
  316. if (net_ratelimit())
  317. netdev_info(netdev, "rx odd nibble\n");
  318. netdev->stats.rx_length_errors++;
  319. error = true;
  320. }
  321. return error;
  322. }
  323. static void ftgmac100_rx_drop_packet(struct ftgmac100 *priv)
  324. {
  325. struct net_device *netdev = priv->netdev;
  326. struct ftgmac100_rxdes *rxdes = ftgmac100_current_rxdes(priv);
  327. bool done = false;
  328. if (net_ratelimit())
  329. netdev_dbg(netdev, "drop packet %p\n", rxdes);
  330. do {
  331. if (ftgmac100_rxdes_last_segment(rxdes))
  332. done = true;
  333. ftgmac100_rxdes_set_dma_own(rxdes);
  334. ftgmac100_rx_pointer_advance(priv);
  335. rxdes = ftgmac100_current_rxdes(priv);
  336. } while (!done && ftgmac100_rxdes_packet_ready(rxdes));
  337. netdev->stats.rx_dropped++;
  338. }
  339. static bool ftgmac100_rx_packet(struct ftgmac100 *priv, int *processed)
  340. {
  341. struct net_device *netdev = priv->netdev;
  342. struct ftgmac100_rxdes *rxdes;
  343. struct sk_buff *skb;
  344. bool done = false;
  345. rxdes = ftgmac100_rx_locate_first_segment(priv);
  346. if (!rxdes)
  347. return false;
  348. if (unlikely(ftgmac100_rx_packet_error(priv, rxdes))) {
  349. ftgmac100_rx_drop_packet(priv);
  350. return true;
  351. }
  352. /* start processing */
  353. skb = netdev_alloc_skb_ip_align(netdev, 128);
  354. if (unlikely(!skb)) {
  355. if (net_ratelimit())
  356. netdev_err(netdev, "rx skb alloc failed\n");
  357. ftgmac100_rx_drop_packet(priv);
  358. return true;
  359. }
  360. if (unlikely(ftgmac100_rxdes_multicast(rxdes)))
  361. netdev->stats.multicast++;
  362. /*
  363. * It seems that HW does checksum incorrectly with fragmented packets,
  364. * so we are conservative here - if HW checksum error, let software do
  365. * the checksum again.
  366. */
  367. if ((ftgmac100_rxdes_is_tcp(rxdes) && !ftgmac100_rxdes_tcpcs_err(rxdes)) ||
  368. (ftgmac100_rxdes_is_udp(rxdes) && !ftgmac100_rxdes_udpcs_err(rxdes)))
  369. skb->ip_summed = CHECKSUM_UNNECESSARY;
  370. do {
  371. dma_addr_t map = ftgmac100_rxdes_get_dma_addr(rxdes);
  372. struct page *page = ftgmac100_rxdes_get_page(rxdes);
  373. unsigned int size;
  374. dma_unmap_page(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
  375. size = ftgmac100_rxdes_data_length(rxdes);
  376. skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags, page, 0, size);
  377. skb->len += size;
  378. skb->data_len += size;
  379. skb->truesize += PAGE_SIZE;
  380. if (ftgmac100_rxdes_last_segment(rxdes))
  381. done = true;
  382. ftgmac100_alloc_rx_page(priv, rxdes, GFP_ATOMIC);
  383. ftgmac100_rx_pointer_advance(priv);
  384. rxdes = ftgmac100_current_rxdes(priv);
  385. } while (!done);
  386. if (skb->len <= 64)
  387. skb->truesize -= PAGE_SIZE;
  388. __pskb_pull_tail(skb, min(skb->len, 64U));
  389. skb->protocol = eth_type_trans(skb, netdev);
  390. netdev->stats.rx_packets++;
  391. netdev->stats.rx_bytes += skb->len;
  392. /* push packet to protocol stack */
  393. napi_gro_receive(&priv->napi, skb);
  394. (*processed)++;
  395. return true;
  396. }
  397. /******************************************************************************
  398. * internal functions (transmit descriptor)
  399. *****************************************************************************/
  400. static void ftgmac100_txdes_reset(struct ftgmac100_txdes *txdes)
  401. {
  402. /* clear all except end of ring bit */
  403. txdes->txdes0 &= cpu_to_le32(FTGMAC100_TXDES0_EDOTR);
  404. txdes->txdes1 = 0;
  405. txdes->txdes2 = 0;
  406. txdes->txdes3 = 0;
  407. }
  408. static bool ftgmac100_txdes_owned_by_dma(struct ftgmac100_txdes *txdes)
  409. {
  410. return txdes->txdes0 & cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
  411. }
  412. static void ftgmac100_txdes_set_dma_own(struct ftgmac100_txdes *txdes)
  413. {
  414. /*
  415. * Make sure dma own bit will not be set before any other
  416. * descriptor fields.
  417. */
  418. wmb();
  419. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
  420. }
  421. static void ftgmac100_txdes_set_end_of_ring(struct ftgmac100_txdes *txdes)
  422. {
  423. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_EDOTR);
  424. }
  425. static void ftgmac100_txdes_set_first_segment(struct ftgmac100_txdes *txdes)
  426. {
  427. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_FTS);
  428. }
  429. static void ftgmac100_txdes_set_last_segment(struct ftgmac100_txdes *txdes)
  430. {
  431. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_LTS);
  432. }
  433. static void ftgmac100_txdes_set_buffer_size(struct ftgmac100_txdes *txdes,
  434. unsigned int len)
  435. {
  436. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXBUF_SIZE(len));
  437. }
  438. static void ftgmac100_txdes_set_txint(struct ftgmac100_txdes *txdes)
  439. {
  440. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_TXIC);
  441. }
  442. static void ftgmac100_txdes_set_tcpcs(struct ftgmac100_txdes *txdes)
  443. {
  444. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_TCP_CHKSUM);
  445. }
  446. static void ftgmac100_txdes_set_udpcs(struct ftgmac100_txdes *txdes)
  447. {
  448. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_UDP_CHKSUM);
  449. }
  450. static void ftgmac100_txdes_set_ipcs(struct ftgmac100_txdes *txdes)
  451. {
  452. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_IP_CHKSUM);
  453. }
  454. static void ftgmac100_txdes_set_dma_addr(struct ftgmac100_txdes *txdes,
  455. dma_addr_t addr)
  456. {
  457. txdes->txdes3 = cpu_to_le32(addr);
  458. }
  459. static dma_addr_t ftgmac100_txdes_get_dma_addr(struct ftgmac100_txdes *txdes)
  460. {
  461. return le32_to_cpu(txdes->txdes3);
  462. }
  463. /*
  464. * txdes2 is not used by hardware. We use it to keep track of socket buffer.
  465. * Since hardware does not touch it, we can skip cpu_to_le32()/le32_to_cpu().
  466. */
  467. static void ftgmac100_txdes_set_skb(struct ftgmac100_txdes *txdes,
  468. struct sk_buff *skb)
  469. {
  470. txdes->txdes2 = (unsigned int)skb;
  471. }
  472. static struct sk_buff *ftgmac100_txdes_get_skb(struct ftgmac100_txdes *txdes)
  473. {
  474. return (struct sk_buff *)txdes->txdes2;
  475. }
  476. /******************************************************************************
  477. * internal functions (transmit)
  478. *****************************************************************************/
  479. static int ftgmac100_next_tx_pointer(int pointer)
  480. {
  481. return (pointer + 1) & (TX_QUEUE_ENTRIES - 1);
  482. }
  483. static void ftgmac100_tx_pointer_advance(struct ftgmac100 *priv)
  484. {
  485. priv->tx_pointer = ftgmac100_next_tx_pointer(priv->tx_pointer);
  486. }
  487. static void ftgmac100_tx_clean_pointer_advance(struct ftgmac100 *priv)
  488. {
  489. priv->tx_clean_pointer = ftgmac100_next_tx_pointer(priv->tx_clean_pointer);
  490. }
  491. static struct ftgmac100_txdes *ftgmac100_current_txdes(struct ftgmac100 *priv)
  492. {
  493. return &priv->descs->txdes[priv->tx_pointer];
  494. }
  495. static struct ftgmac100_txdes *
  496. ftgmac100_current_clean_txdes(struct ftgmac100 *priv)
  497. {
  498. return &priv->descs->txdes[priv->tx_clean_pointer];
  499. }
  500. static bool ftgmac100_tx_complete_packet(struct ftgmac100 *priv)
  501. {
  502. struct net_device *netdev = priv->netdev;
  503. struct ftgmac100_txdes *txdes;
  504. struct sk_buff *skb;
  505. dma_addr_t map;
  506. if (priv->tx_pending == 0)
  507. return false;
  508. txdes = ftgmac100_current_clean_txdes(priv);
  509. if (ftgmac100_txdes_owned_by_dma(txdes))
  510. return false;
  511. skb = ftgmac100_txdes_get_skb(txdes);
  512. map = ftgmac100_txdes_get_dma_addr(txdes);
  513. netdev->stats.tx_packets++;
  514. netdev->stats.tx_bytes += skb->len;
  515. dma_unmap_single(priv->dev, map, skb_headlen(skb), DMA_TO_DEVICE);
  516. dev_kfree_skb(skb);
  517. ftgmac100_txdes_reset(txdes);
  518. ftgmac100_tx_clean_pointer_advance(priv);
  519. spin_lock(&priv->tx_lock);
  520. priv->tx_pending--;
  521. spin_unlock(&priv->tx_lock);
  522. netif_wake_queue(netdev);
  523. return true;
  524. }
  525. static void ftgmac100_tx_complete(struct ftgmac100 *priv)
  526. {
  527. while (ftgmac100_tx_complete_packet(priv))
  528. ;
  529. }
  530. static int ftgmac100_xmit(struct ftgmac100 *priv, struct sk_buff *skb,
  531. dma_addr_t map)
  532. {
  533. struct net_device *netdev = priv->netdev;
  534. struct ftgmac100_txdes *txdes;
  535. unsigned int len = (skb->len < ETH_ZLEN) ? ETH_ZLEN : skb->len;
  536. txdes = ftgmac100_current_txdes(priv);
  537. ftgmac100_tx_pointer_advance(priv);
  538. /* setup TX descriptor */
  539. ftgmac100_txdes_set_skb(txdes, skb);
  540. ftgmac100_txdes_set_dma_addr(txdes, map);
  541. ftgmac100_txdes_set_buffer_size(txdes, len);
  542. ftgmac100_txdes_set_first_segment(txdes);
  543. ftgmac100_txdes_set_last_segment(txdes);
  544. ftgmac100_txdes_set_txint(txdes);
  545. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  546. __be16 protocol = skb->protocol;
  547. if (protocol == cpu_to_be16(ETH_P_IP)) {
  548. u8 ip_proto = ip_hdr(skb)->protocol;
  549. ftgmac100_txdes_set_ipcs(txdes);
  550. if (ip_proto == IPPROTO_TCP)
  551. ftgmac100_txdes_set_tcpcs(txdes);
  552. else if (ip_proto == IPPROTO_UDP)
  553. ftgmac100_txdes_set_udpcs(txdes);
  554. }
  555. }
  556. spin_lock(&priv->tx_lock);
  557. priv->tx_pending++;
  558. if (priv->tx_pending == TX_QUEUE_ENTRIES)
  559. netif_stop_queue(netdev);
  560. /* start transmit */
  561. ftgmac100_txdes_set_dma_own(txdes);
  562. spin_unlock(&priv->tx_lock);
  563. ftgmac100_txdma_normal_prio_start_polling(priv);
  564. return NETDEV_TX_OK;
  565. }
  566. /******************************************************************************
  567. * internal functions (buffer)
  568. *****************************************************************************/
  569. static int ftgmac100_alloc_rx_page(struct ftgmac100 *priv,
  570. struct ftgmac100_rxdes *rxdes, gfp_t gfp)
  571. {
  572. struct net_device *netdev = priv->netdev;
  573. struct page *page;
  574. dma_addr_t map;
  575. page = alloc_page(gfp);
  576. if (!page) {
  577. if (net_ratelimit())
  578. netdev_err(netdev, "failed to allocate rx page\n");
  579. return -ENOMEM;
  580. }
  581. map = dma_map_page(priv->dev, page, 0, RX_BUF_SIZE, DMA_FROM_DEVICE);
  582. if (unlikely(dma_mapping_error(priv->dev, map))) {
  583. if (net_ratelimit())
  584. netdev_err(netdev, "failed to map rx page\n");
  585. __free_page(page);
  586. return -ENOMEM;
  587. }
  588. ftgmac100_rxdes_set_page(rxdes, page);
  589. ftgmac100_rxdes_set_dma_addr(rxdes, map);
  590. ftgmac100_rxdes_set_dma_own(rxdes);
  591. return 0;
  592. }
  593. static void ftgmac100_free_buffers(struct ftgmac100 *priv)
  594. {
  595. int i;
  596. for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
  597. struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
  598. struct page *page = ftgmac100_rxdes_get_page(rxdes);
  599. dma_addr_t map = ftgmac100_rxdes_get_dma_addr(rxdes);
  600. if (!page)
  601. continue;
  602. dma_unmap_page(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
  603. __free_page(page);
  604. }
  605. for (i = 0; i < TX_QUEUE_ENTRIES; i++) {
  606. struct ftgmac100_txdes *txdes = &priv->descs->txdes[i];
  607. struct sk_buff *skb = ftgmac100_txdes_get_skb(txdes);
  608. dma_addr_t map = ftgmac100_txdes_get_dma_addr(txdes);
  609. if (!skb)
  610. continue;
  611. dma_unmap_single(priv->dev, map, skb_headlen(skb), DMA_TO_DEVICE);
  612. dev_kfree_skb(skb);
  613. }
  614. dma_free_coherent(priv->dev, sizeof(struct ftgmac100_descs),
  615. priv->descs, priv->descs_dma_addr);
  616. }
  617. static int ftgmac100_alloc_buffers(struct ftgmac100 *priv)
  618. {
  619. int i;
  620. priv->descs = dma_alloc_coherent(priv->dev,
  621. sizeof(struct ftgmac100_descs),
  622. &priv->descs_dma_addr, GFP_KERNEL);
  623. if (!priv->descs)
  624. return -ENOMEM;
  625. memset(priv->descs, 0, sizeof(struct ftgmac100_descs));
  626. /* initialize RX ring */
  627. ftgmac100_rxdes_set_end_of_ring(&priv->descs->rxdes[RX_QUEUE_ENTRIES - 1]);
  628. for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
  629. struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
  630. if (ftgmac100_alloc_rx_page(priv, rxdes, GFP_KERNEL))
  631. goto err;
  632. }
  633. /* initialize TX ring */
  634. ftgmac100_txdes_set_end_of_ring(&priv->descs->txdes[TX_QUEUE_ENTRIES - 1]);
  635. return 0;
  636. err:
  637. ftgmac100_free_buffers(priv);
  638. return -ENOMEM;
  639. }
  640. /******************************************************************************
  641. * internal functions (mdio)
  642. *****************************************************************************/
  643. static void ftgmac100_adjust_link(struct net_device *netdev)
  644. {
  645. struct ftgmac100 *priv = netdev_priv(netdev);
  646. struct phy_device *phydev = priv->phydev;
  647. int ier;
  648. if (phydev->speed == priv->old_speed)
  649. return;
  650. priv->old_speed = phydev->speed;
  651. ier = ioread32(priv->base + FTGMAC100_OFFSET_IER);
  652. /* disable all interrupts */
  653. iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
  654. netif_stop_queue(netdev);
  655. ftgmac100_stop_hw(priv);
  656. netif_start_queue(netdev);
  657. ftgmac100_init_hw(priv);
  658. ftgmac100_start_hw(priv, phydev->speed);
  659. /* re-enable interrupts */
  660. iowrite32(ier, priv->base + FTGMAC100_OFFSET_IER);
  661. }
  662. static int ftgmac100_mii_probe(struct ftgmac100 *priv)
  663. {
  664. struct net_device *netdev = priv->netdev;
  665. struct phy_device *phydev = NULL;
  666. int i;
  667. /* search for connect PHY device */
  668. for (i = 0; i < PHY_MAX_ADDR; i++) {
  669. struct phy_device *tmp = priv->mii_bus->phy_map[i];
  670. if (tmp) {
  671. phydev = tmp;
  672. break;
  673. }
  674. }
  675. /* now we are supposed to have a proper phydev, to attach to... */
  676. if (!phydev) {
  677. netdev_info(netdev, "%s: no PHY found\n", netdev->name);
  678. return -ENODEV;
  679. }
  680. phydev = phy_connect(netdev, dev_name(&phydev->dev),
  681. &ftgmac100_adjust_link, 0,
  682. PHY_INTERFACE_MODE_GMII);
  683. if (IS_ERR(phydev)) {
  684. netdev_err(netdev, "%s: Could not attach to PHY\n", netdev->name);
  685. return PTR_ERR(phydev);
  686. }
  687. priv->phydev = phydev;
  688. return 0;
  689. }
  690. /******************************************************************************
  691. * struct mii_bus functions
  692. *****************************************************************************/
  693. static int ftgmac100_mdiobus_read(struct mii_bus *bus, int phy_addr, int regnum)
  694. {
  695. struct net_device *netdev = bus->priv;
  696. struct ftgmac100 *priv = netdev_priv(netdev);
  697. unsigned int phycr;
  698. int i;
  699. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  700. /* preserve MDC cycle threshold */
  701. phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
  702. phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
  703. FTGMAC100_PHYCR_REGAD(regnum) |
  704. FTGMAC100_PHYCR_MIIRD;
  705. iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
  706. for (i = 0; i < 10; i++) {
  707. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  708. if ((phycr & FTGMAC100_PHYCR_MIIRD) == 0) {
  709. int data;
  710. data = ioread32(priv->base + FTGMAC100_OFFSET_PHYDATA);
  711. return FTGMAC100_PHYDATA_MIIRDATA(data);
  712. }
  713. udelay(100);
  714. }
  715. netdev_err(netdev, "mdio read timed out\n");
  716. return -EIO;
  717. }
  718. static int ftgmac100_mdiobus_write(struct mii_bus *bus, int phy_addr,
  719. int regnum, u16 value)
  720. {
  721. struct net_device *netdev = bus->priv;
  722. struct ftgmac100 *priv = netdev_priv(netdev);
  723. unsigned int phycr;
  724. int data;
  725. int i;
  726. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  727. /* preserve MDC cycle threshold */
  728. phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
  729. phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
  730. FTGMAC100_PHYCR_REGAD(regnum) |
  731. FTGMAC100_PHYCR_MIIWR;
  732. data = FTGMAC100_PHYDATA_MIIWDATA(value);
  733. iowrite32(data, priv->base + FTGMAC100_OFFSET_PHYDATA);
  734. iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
  735. for (i = 0; i < 10; i++) {
  736. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  737. if ((phycr & FTGMAC100_PHYCR_MIIWR) == 0)
  738. return 0;
  739. udelay(100);
  740. }
  741. netdev_err(netdev, "mdio write timed out\n");
  742. return -EIO;
  743. }
  744. static int ftgmac100_mdiobus_reset(struct mii_bus *bus)
  745. {
  746. return 0;
  747. }
  748. /******************************************************************************
  749. * struct ethtool_ops functions
  750. *****************************************************************************/
  751. static void ftgmac100_get_drvinfo(struct net_device *netdev,
  752. struct ethtool_drvinfo *info)
  753. {
  754. strcpy(info->driver, DRV_NAME);
  755. strcpy(info->version, DRV_VERSION);
  756. strcpy(info->bus_info, dev_name(&netdev->dev));
  757. }
  758. static int ftgmac100_get_settings(struct net_device *netdev,
  759. struct ethtool_cmd *cmd)
  760. {
  761. struct ftgmac100 *priv = netdev_priv(netdev);
  762. return phy_ethtool_gset(priv->phydev, cmd);
  763. }
  764. static int ftgmac100_set_settings(struct net_device *netdev,
  765. struct ethtool_cmd *cmd)
  766. {
  767. struct ftgmac100 *priv = netdev_priv(netdev);
  768. return phy_ethtool_sset(priv->phydev, cmd);
  769. }
  770. static const struct ethtool_ops ftgmac100_ethtool_ops = {
  771. .set_settings = ftgmac100_set_settings,
  772. .get_settings = ftgmac100_get_settings,
  773. .get_drvinfo = ftgmac100_get_drvinfo,
  774. .get_link = ethtool_op_get_link,
  775. };
  776. /******************************************************************************
  777. * interrupt handler
  778. *****************************************************************************/
  779. static irqreturn_t ftgmac100_interrupt(int irq, void *dev_id)
  780. {
  781. struct net_device *netdev = dev_id;
  782. struct ftgmac100 *priv = netdev_priv(netdev);
  783. if (likely(netif_running(netdev))) {
  784. /* Disable interrupts for polling */
  785. iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
  786. napi_schedule(&priv->napi);
  787. }
  788. return IRQ_HANDLED;
  789. }
  790. /******************************************************************************
  791. * struct napi_struct functions
  792. *****************************************************************************/
  793. static int ftgmac100_poll(struct napi_struct *napi, int budget)
  794. {
  795. struct ftgmac100 *priv = container_of(napi, struct ftgmac100, napi);
  796. struct net_device *netdev = priv->netdev;
  797. unsigned int status;
  798. bool completed = true;
  799. int rx = 0;
  800. status = ioread32(priv->base + FTGMAC100_OFFSET_ISR);
  801. iowrite32(status, priv->base + FTGMAC100_OFFSET_ISR);
  802. if (status & (FTGMAC100_INT_RPKT_BUF | FTGMAC100_INT_NO_RXBUF)) {
  803. /*
  804. * FTGMAC100_INT_RPKT_BUF:
  805. * RX DMA has received packets into RX buffer successfully
  806. *
  807. * FTGMAC100_INT_NO_RXBUF:
  808. * RX buffer unavailable
  809. */
  810. bool retry;
  811. do {
  812. retry = ftgmac100_rx_packet(priv, &rx);
  813. } while (retry && rx < budget);
  814. if (retry && rx == budget)
  815. completed = false;
  816. }
  817. if (status & (FTGMAC100_INT_XPKT_ETH | FTGMAC100_INT_XPKT_LOST)) {
  818. /*
  819. * FTGMAC100_INT_XPKT_ETH:
  820. * packet transmitted to ethernet successfully
  821. *
  822. * FTGMAC100_INT_XPKT_LOST:
  823. * packet transmitted to ethernet lost due to late
  824. * collision or excessive collision
  825. */
  826. ftgmac100_tx_complete(priv);
  827. }
  828. if (status & (FTGMAC100_INT_NO_RXBUF | FTGMAC100_INT_RPKT_LOST |
  829. FTGMAC100_INT_AHB_ERR | FTGMAC100_INT_PHYSTS_CHG)) {
  830. if (net_ratelimit())
  831. netdev_info(netdev, "[ISR] = 0x%x: %s%s%s%s\n", status,
  832. status & FTGMAC100_INT_NO_RXBUF ? "NO_RXBUF " : "",
  833. status & FTGMAC100_INT_RPKT_LOST ? "RPKT_LOST " : "",
  834. status & FTGMAC100_INT_AHB_ERR ? "AHB_ERR " : "",
  835. status & FTGMAC100_INT_PHYSTS_CHG ? "PHYSTS_CHG" : "");
  836. if (status & FTGMAC100_INT_NO_RXBUF) {
  837. /* RX buffer unavailable */
  838. netdev->stats.rx_over_errors++;
  839. }
  840. if (status & FTGMAC100_INT_RPKT_LOST) {
  841. /* received packet lost due to RX FIFO full */
  842. netdev->stats.rx_fifo_errors++;
  843. }
  844. }
  845. if (completed) {
  846. napi_complete(napi);
  847. /* enable all interrupts */
  848. iowrite32(INT_MASK_ALL_ENABLED, priv->base + FTGMAC100_OFFSET_IER);
  849. }
  850. return rx;
  851. }
  852. /******************************************************************************
  853. * struct net_device_ops functions
  854. *****************************************************************************/
  855. static int ftgmac100_open(struct net_device *netdev)
  856. {
  857. struct ftgmac100 *priv = netdev_priv(netdev);
  858. int err;
  859. err = ftgmac100_alloc_buffers(priv);
  860. if (err) {
  861. netdev_err(netdev, "failed to allocate buffers\n");
  862. goto err_alloc;
  863. }
  864. err = request_irq(priv->irq, ftgmac100_interrupt, 0, netdev->name, netdev);
  865. if (err) {
  866. netdev_err(netdev, "failed to request irq %d\n", priv->irq);
  867. goto err_irq;
  868. }
  869. priv->rx_pointer = 0;
  870. priv->tx_clean_pointer = 0;
  871. priv->tx_pointer = 0;
  872. priv->tx_pending = 0;
  873. err = ftgmac100_reset_hw(priv);
  874. if (err)
  875. goto err_hw;
  876. ftgmac100_init_hw(priv);
  877. ftgmac100_start_hw(priv, 10);
  878. phy_start(priv->phydev);
  879. napi_enable(&priv->napi);
  880. netif_start_queue(netdev);
  881. /* enable all interrupts */
  882. iowrite32(INT_MASK_ALL_ENABLED, priv->base + FTGMAC100_OFFSET_IER);
  883. return 0;
  884. err_hw:
  885. free_irq(priv->irq, netdev);
  886. err_irq:
  887. ftgmac100_free_buffers(priv);
  888. err_alloc:
  889. return err;
  890. }
  891. static int ftgmac100_stop(struct net_device *netdev)
  892. {
  893. struct ftgmac100 *priv = netdev_priv(netdev);
  894. /* disable all interrupts */
  895. iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
  896. netif_stop_queue(netdev);
  897. napi_disable(&priv->napi);
  898. phy_stop(priv->phydev);
  899. ftgmac100_stop_hw(priv);
  900. free_irq(priv->irq, netdev);
  901. ftgmac100_free_buffers(priv);
  902. return 0;
  903. }
  904. static int ftgmac100_hard_start_xmit(struct sk_buff *skb,
  905. struct net_device *netdev)
  906. {
  907. struct ftgmac100 *priv = netdev_priv(netdev);
  908. dma_addr_t map;
  909. if (unlikely(skb->len > MAX_PKT_SIZE)) {
  910. if (net_ratelimit())
  911. netdev_dbg(netdev, "tx packet too big\n");
  912. netdev->stats.tx_dropped++;
  913. dev_kfree_skb(skb);
  914. return NETDEV_TX_OK;
  915. }
  916. map = dma_map_single(priv->dev, skb->data, skb_headlen(skb), DMA_TO_DEVICE);
  917. if (unlikely(dma_mapping_error(priv->dev, map))) {
  918. /* drop packet */
  919. if (net_ratelimit())
  920. netdev_err(netdev, "map socket buffer failed\n");
  921. netdev->stats.tx_dropped++;
  922. dev_kfree_skb(skb);
  923. return NETDEV_TX_OK;
  924. }
  925. return ftgmac100_xmit(priv, skb, map);
  926. }
  927. /* optional */
  928. static int ftgmac100_do_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  929. {
  930. struct ftgmac100 *priv = netdev_priv(netdev);
  931. return phy_mii_ioctl(priv->phydev, ifr, cmd);
  932. }
  933. static const struct net_device_ops ftgmac100_netdev_ops = {
  934. .ndo_open = ftgmac100_open,
  935. .ndo_stop = ftgmac100_stop,
  936. .ndo_start_xmit = ftgmac100_hard_start_xmit,
  937. .ndo_set_mac_address = eth_mac_addr,
  938. .ndo_validate_addr = eth_validate_addr,
  939. .ndo_do_ioctl = ftgmac100_do_ioctl,
  940. };
  941. /******************************************************************************
  942. * struct platform_driver functions
  943. *****************************************************************************/
  944. static int ftgmac100_probe(struct platform_device *pdev)
  945. {
  946. struct resource *res;
  947. int irq;
  948. struct net_device *netdev;
  949. struct ftgmac100 *priv;
  950. int err;
  951. int i;
  952. if (!pdev)
  953. return -ENODEV;
  954. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  955. if (!res)
  956. return -ENXIO;
  957. irq = platform_get_irq(pdev, 0);
  958. if (irq < 0)
  959. return irq;
  960. /* setup net_device */
  961. netdev = alloc_etherdev(sizeof(*priv));
  962. if (!netdev) {
  963. err = -ENOMEM;
  964. goto err_alloc_etherdev;
  965. }
  966. SET_NETDEV_DEV(netdev, &pdev->dev);
  967. SET_ETHTOOL_OPS(netdev, &ftgmac100_ethtool_ops);
  968. netdev->netdev_ops = &ftgmac100_netdev_ops;
  969. netdev->features = NETIF_F_IP_CSUM | NETIF_F_GRO;
  970. platform_set_drvdata(pdev, netdev);
  971. /* setup private data */
  972. priv = netdev_priv(netdev);
  973. priv->netdev = netdev;
  974. priv->dev = &pdev->dev;
  975. spin_lock_init(&priv->tx_lock);
  976. /* initialize NAPI */
  977. netif_napi_add(netdev, &priv->napi, ftgmac100_poll, 64);
  978. /* map io memory */
  979. priv->res = request_mem_region(res->start, resource_size(res),
  980. dev_name(&pdev->dev));
  981. if (!priv->res) {
  982. dev_err(&pdev->dev, "Could not reserve memory region\n");
  983. err = -ENOMEM;
  984. goto err_req_mem;
  985. }
  986. priv->base = ioremap(res->start, resource_size(res));
  987. if (!priv->base) {
  988. dev_err(&pdev->dev, "Failed to ioremap ethernet registers\n");
  989. err = -EIO;
  990. goto err_ioremap;
  991. }
  992. priv->irq = irq;
  993. /* initialize mdio bus */
  994. priv->mii_bus = mdiobus_alloc();
  995. if (!priv->mii_bus) {
  996. err = -EIO;
  997. goto err_alloc_mdiobus;
  998. }
  999. priv->mii_bus->name = "ftgmac100_mdio";
  1000. snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "ftgmac100_mii");
  1001. priv->mii_bus->priv = netdev;
  1002. priv->mii_bus->read = ftgmac100_mdiobus_read;
  1003. priv->mii_bus->write = ftgmac100_mdiobus_write;
  1004. priv->mii_bus->reset = ftgmac100_mdiobus_reset;
  1005. priv->mii_bus->irq = priv->phy_irq;
  1006. for (i = 0; i < PHY_MAX_ADDR; i++)
  1007. priv->mii_bus->irq[i] = PHY_POLL;
  1008. err = mdiobus_register(priv->mii_bus);
  1009. if (err) {
  1010. dev_err(&pdev->dev, "Cannot register MDIO bus!\n");
  1011. goto err_register_mdiobus;
  1012. }
  1013. err = ftgmac100_mii_probe(priv);
  1014. if (err) {
  1015. dev_err(&pdev->dev, "MII Probe failed!\n");
  1016. goto err_mii_probe;
  1017. }
  1018. /* register network device */
  1019. err = register_netdev(netdev);
  1020. if (err) {
  1021. dev_err(&pdev->dev, "Failed to register netdev\n");
  1022. goto err_register_netdev;
  1023. }
  1024. netdev_info(netdev, "irq %d, mapped at %p\n", priv->irq, priv->base);
  1025. if (!is_valid_ether_addr(netdev->dev_addr)) {
  1026. random_ether_addr(netdev->dev_addr);
  1027. netdev_info(netdev, "generated random MAC address %pM\n",
  1028. netdev->dev_addr);
  1029. }
  1030. return 0;
  1031. err_register_netdev:
  1032. phy_disconnect(priv->phydev);
  1033. err_mii_probe:
  1034. mdiobus_unregister(priv->mii_bus);
  1035. err_register_mdiobus:
  1036. mdiobus_free(priv->mii_bus);
  1037. err_alloc_mdiobus:
  1038. iounmap(priv->base);
  1039. err_ioremap:
  1040. release_resource(priv->res);
  1041. err_req_mem:
  1042. netif_napi_del(&priv->napi);
  1043. platform_set_drvdata(pdev, NULL);
  1044. free_netdev(netdev);
  1045. err_alloc_etherdev:
  1046. return err;
  1047. }
  1048. static int __exit ftgmac100_remove(struct platform_device *pdev)
  1049. {
  1050. struct net_device *netdev;
  1051. struct ftgmac100 *priv;
  1052. netdev = platform_get_drvdata(pdev);
  1053. priv = netdev_priv(netdev);
  1054. unregister_netdev(netdev);
  1055. phy_disconnect(priv->phydev);
  1056. mdiobus_unregister(priv->mii_bus);
  1057. mdiobus_free(priv->mii_bus);
  1058. iounmap(priv->base);
  1059. release_resource(priv->res);
  1060. netif_napi_del(&priv->napi);
  1061. platform_set_drvdata(pdev, NULL);
  1062. free_netdev(netdev);
  1063. return 0;
  1064. }
  1065. static struct platform_driver ftgmac100_driver = {
  1066. .probe = ftgmac100_probe,
  1067. .remove = __exit_p(ftgmac100_remove),
  1068. .driver = {
  1069. .name = DRV_NAME,
  1070. .owner = THIS_MODULE,
  1071. },
  1072. };
  1073. /******************************************************************************
  1074. * initialization / finalization
  1075. *****************************************************************************/
  1076. static int __init ftgmac100_init(void)
  1077. {
  1078. pr_info("Loading version " DRV_VERSION " ...\n");
  1079. return platform_driver_register(&ftgmac100_driver);
  1080. }
  1081. static void __exit ftgmac100_exit(void)
  1082. {
  1083. platform_driver_unregister(&ftgmac100_driver);
  1084. }
  1085. module_init(ftgmac100_init);
  1086. module_exit(ftgmac100_exit);
  1087. MODULE_AUTHOR("Po-Yu Chuang <ratbert@faraday-tech.com>");
  1088. MODULE_DESCRIPTION("FTGMAC100 driver");
  1089. MODULE_LICENSE("GPL");