flexcan.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073
  1. /*
  2. * flexcan.c - FLEXCAN CAN controller driver
  3. *
  4. * Copyright (c) 2005-2006 Varma Electronics Oy
  5. * Copyright (c) 2009 Sascha Hauer, Pengutronix
  6. * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
  7. *
  8. * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
  9. *
  10. * LICENCE:
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation version 2.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. */
  21. #include <linux/netdevice.h>
  22. #include <linux/can.h>
  23. #include <linux/can/dev.h>
  24. #include <linux/can/error.h>
  25. #include <linux/can/platform/flexcan.h>
  26. #include <linux/clk.h>
  27. #include <linux/delay.h>
  28. #include <linux/if_arp.h>
  29. #include <linux/if_ether.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/io.h>
  32. #include <linux/kernel.h>
  33. #include <linux/list.h>
  34. #include <linux/module.h>
  35. #include <linux/of.h>
  36. #include <linux/platform_device.h>
  37. #define DRV_NAME "flexcan"
  38. /* 8 for RX fifo and 2 error handling */
  39. #define FLEXCAN_NAPI_WEIGHT (8 + 2)
  40. /* FLEXCAN module configuration register (CANMCR) bits */
  41. #define FLEXCAN_MCR_MDIS BIT(31)
  42. #define FLEXCAN_MCR_FRZ BIT(30)
  43. #define FLEXCAN_MCR_FEN BIT(29)
  44. #define FLEXCAN_MCR_HALT BIT(28)
  45. #define FLEXCAN_MCR_NOT_RDY BIT(27)
  46. #define FLEXCAN_MCR_WAK_MSK BIT(26)
  47. #define FLEXCAN_MCR_SOFTRST BIT(25)
  48. #define FLEXCAN_MCR_FRZ_ACK BIT(24)
  49. #define FLEXCAN_MCR_SUPV BIT(23)
  50. #define FLEXCAN_MCR_SLF_WAK BIT(22)
  51. #define FLEXCAN_MCR_WRN_EN BIT(21)
  52. #define FLEXCAN_MCR_LPM_ACK BIT(20)
  53. #define FLEXCAN_MCR_WAK_SRC BIT(19)
  54. #define FLEXCAN_MCR_DOZE BIT(18)
  55. #define FLEXCAN_MCR_SRX_DIS BIT(17)
  56. #define FLEXCAN_MCR_BCC BIT(16)
  57. #define FLEXCAN_MCR_LPRIO_EN BIT(13)
  58. #define FLEXCAN_MCR_AEN BIT(12)
  59. #define FLEXCAN_MCR_MAXMB(x) ((x) & 0xf)
  60. #define FLEXCAN_MCR_IDAM_A (0 << 8)
  61. #define FLEXCAN_MCR_IDAM_B (1 << 8)
  62. #define FLEXCAN_MCR_IDAM_C (2 << 8)
  63. #define FLEXCAN_MCR_IDAM_D (3 << 8)
  64. /* FLEXCAN control register (CANCTRL) bits */
  65. #define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
  66. #define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
  67. #define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
  68. #define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
  69. #define FLEXCAN_CTRL_BOFF_MSK BIT(15)
  70. #define FLEXCAN_CTRL_ERR_MSK BIT(14)
  71. #define FLEXCAN_CTRL_CLK_SRC BIT(13)
  72. #define FLEXCAN_CTRL_LPB BIT(12)
  73. #define FLEXCAN_CTRL_TWRN_MSK BIT(11)
  74. #define FLEXCAN_CTRL_RWRN_MSK BIT(10)
  75. #define FLEXCAN_CTRL_SMP BIT(7)
  76. #define FLEXCAN_CTRL_BOFF_REC BIT(6)
  77. #define FLEXCAN_CTRL_TSYN BIT(5)
  78. #define FLEXCAN_CTRL_LBUF BIT(4)
  79. #define FLEXCAN_CTRL_LOM BIT(3)
  80. #define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
  81. #define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
  82. #define FLEXCAN_CTRL_ERR_STATE \
  83. (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
  84. FLEXCAN_CTRL_BOFF_MSK)
  85. #define FLEXCAN_CTRL_ERR_ALL \
  86. (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
  87. /* FLEXCAN error and status register (ESR) bits */
  88. #define FLEXCAN_ESR_TWRN_INT BIT(17)
  89. #define FLEXCAN_ESR_RWRN_INT BIT(16)
  90. #define FLEXCAN_ESR_BIT1_ERR BIT(15)
  91. #define FLEXCAN_ESR_BIT0_ERR BIT(14)
  92. #define FLEXCAN_ESR_ACK_ERR BIT(13)
  93. #define FLEXCAN_ESR_CRC_ERR BIT(12)
  94. #define FLEXCAN_ESR_FRM_ERR BIT(11)
  95. #define FLEXCAN_ESR_STF_ERR BIT(10)
  96. #define FLEXCAN_ESR_TX_WRN BIT(9)
  97. #define FLEXCAN_ESR_RX_WRN BIT(8)
  98. #define FLEXCAN_ESR_IDLE BIT(7)
  99. #define FLEXCAN_ESR_TXRX BIT(6)
  100. #define FLEXCAN_EST_FLT_CONF_SHIFT (4)
  101. #define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
  102. #define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
  103. #define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
  104. #define FLEXCAN_ESR_BOFF_INT BIT(2)
  105. #define FLEXCAN_ESR_ERR_INT BIT(1)
  106. #define FLEXCAN_ESR_WAK_INT BIT(0)
  107. #define FLEXCAN_ESR_ERR_BUS \
  108. (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
  109. FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
  110. FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
  111. #define FLEXCAN_ESR_ERR_STATE \
  112. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
  113. #define FLEXCAN_ESR_ERR_ALL \
  114. (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
  115. #define FLEXCAN_ESR_ALL_INT \
  116. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
  117. FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
  118. /* FLEXCAN interrupt flag register (IFLAG) bits */
  119. #define FLEXCAN_TX_BUF_ID 8
  120. #define FLEXCAN_IFLAG_BUF(x) BIT(x)
  121. #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
  122. #define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
  123. #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
  124. #define FLEXCAN_IFLAG_DEFAULT \
  125. (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
  126. FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
  127. /* FLEXCAN message buffers */
  128. #define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
  129. #define FLEXCAN_MB_CNT_SRR BIT(22)
  130. #define FLEXCAN_MB_CNT_IDE BIT(21)
  131. #define FLEXCAN_MB_CNT_RTR BIT(20)
  132. #define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
  133. #define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
  134. #define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
  135. /* Structure of the message buffer */
  136. struct flexcan_mb {
  137. u32 can_ctrl;
  138. u32 can_id;
  139. u32 data[2];
  140. };
  141. /* Structure of the hardware registers */
  142. struct flexcan_regs {
  143. u32 mcr; /* 0x00 */
  144. u32 ctrl; /* 0x04 */
  145. u32 timer; /* 0x08 */
  146. u32 _reserved1; /* 0x0c */
  147. u32 rxgmask; /* 0x10 */
  148. u32 rx14mask; /* 0x14 */
  149. u32 rx15mask; /* 0x18 */
  150. u32 ecr; /* 0x1c */
  151. u32 esr; /* 0x20 */
  152. u32 imask2; /* 0x24 */
  153. u32 imask1; /* 0x28 */
  154. u32 iflag2; /* 0x2c */
  155. u32 iflag1; /* 0x30 */
  156. u32 _reserved2[19];
  157. struct flexcan_mb cantxfg[64];
  158. };
  159. struct flexcan_priv {
  160. struct can_priv can;
  161. struct net_device *dev;
  162. struct napi_struct napi;
  163. void __iomem *base;
  164. u32 reg_esr;
  165. u32 reg_ctrl_default;
  166. struct clk *clk;
  167. struct flexcan_platform_data *pdata;
  168. };
  169. static struct can_bittiming_const flexcan_bittiming_const = {
  170. .name = DRV_NAME,
  171. .tseg1_min = 4,
  172. .tseg1_max = 16,
  173. .tseg2_min = 2,
  174. .tseg2_max = 8,
  175. .sjw_max = 4,
  176. .brp_min = 1,
  177. .brp_max = 256,
  178. .brp_inc = 1,
  179. };
  180. /*
  181. * Abstract off the read/write for arm versus ppc.
  182. */
  183. #if defined(__BIG_ENDIAN)
  184. static inline u32 flexcan_read(void __iomem *addr)
  185. {
  186. return in_be32(addr);
  187. }
  188. static inline void flexcan_write(u32 val, void __iomem *addr)
  189. {
  190. out_be32(addr, val);
  191. }
  192. #else
  193. static inline u32 flexcan_read(void __iomem *addr)
  194. {
  195. return readl(addr);
  196. }
  197. static inline void flexcan_write(u32 val, void __iomem *addr)
  198. {
  199. writel(val, addr);
  200. }
  201. #endif
  202. /*
  203. * Swtich transceiver on or off
  204. */
  205. static void flexcan_transceiver_switch(const struct flexcan_priv *priv, int on)
  206. {
  207. if (priv->pdata && priv->pdata->transceiver_switch)
  208. priv->pdata->transceiver_switch(on);
  209. }
  210. static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
  211. u32 reg_esr)
  212. {
  213. return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
  214. (reg_esr & FLEXCAN_ESR_ERR_BUS);
  215. }
  216. static inline void flexcan_chip_enable(struct flexcan_priv *priv)
  217. {
  218. struct flexcan_regs __iomem *regs = priv->base;
  219. u32 reg;
  220. reg = flexcan_read(&regs->mcr);
  221. reg &= ~FLEXCAN_MCR_MDIS;
  222. flexcan_write(reg, &regs->mcr);
  223. udelay(10);
  224. }
  225. static inline void flexcan_chip_disable(struct flexcan_priv *priv)
  226. {
  227. struct flexcan_regs __iomem *regs = priv->base;
  228. u32 reg;
  229. reg = flexcan_read(&regs->mcr);
  230. reg |= FLEXCAN_MCR_MDIS;
  231. flexcan_write(reg, &regs->mcr);
  232. }
  233. static int flexcan_get_berr_counter(const struct net_device *dev,
  234. struct can_berr_counter *bec)
  235. {
  236. const struct flexcan_priv *priv = netdev_priv(dev);
  237. struct flexcan_regs __iomem *regs = priv->base;
  238. u32 reg = flexcan_read(&regs->ecr);
  239. bec->txerr = (reg >> 0) & 0xff;
  240. bec->rxerr = (reg >> 8) & 0xff;
  241. return 0;
  242. }
  243. static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  244. {
  245. const struct flexcan_priv *priv = netdev_priv(dev);
  246. struct net_device_stats *stats = &dev->stats;
  247. struct flexcan_regs __iomem *regs = priv->base;
  248. struct can_frame *cf = (struct can_frame *)skb->data;
  249. u32 can_id;
  250. u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
  251. if (can_dropped_invalid_skb(dev, skb))
  252. return NETDEV_TX_OK;
  253. netif_stop_queue(dev);
  254. if (cf->can_id & CAN_EFF_FLAG) {
  255. can_id = cf->can_id & CAN_EFF_MASK;
  256. ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
  257. } else {
  258. can_id = (cf->can_id & CAN_SFF_MASK) << 18;
  259. }
  260. if (cf->can_id & CAN_RTR_FLAG)
  261. ctrl |= FLEXCAN_MB_CNT_RTR;
  262. if (cf->can_dlc > 0) {
  263. u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
  264. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
  265. }
  266. if (cf->can_dlc > 3) {
  267. u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
  268. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
  269. }
  270. flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
  271. flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  272. kfree_skb(skb);
  273. /* tx_packets is incremented in flexcan_irq */
  274. stats->tx_bytes += cf->can_dlc;
  275. return NETDEV_TX_OK;
  276. }
  277. static void do_bus_err(struct net_device *dev,
  278. struct can_frame *cf, u32 reg_esr)
  279. {
  280. struct flexcan_priv *priv = netdev_priv(dev);
  281. int rx_errors = 0, tx_errors = 0;
  282. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  283. if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
  284. dev_dbg(dev->dev.parent, "BIT1_ERR irq\n");
  285. cf->data[2] |= CAN_ERR_PROT_BIT1;
  286. tx_errors = 1;
  287. }
  288. if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
  289. dev_dbg(dev->dev.parent, "BIT0_ERR irq\n");
  290. cf->data[2] |= CAN_ERR_PROT_BIT0;
  291. tx_errors = 1;
  292. }
  293. if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
  294. dev_dbg(dev->dev.parent, "ACK_ERR irq\n");
  295. cf->can_id |= CAN_ERR_ACK;
  296. cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
  297. tx_errors = 1;
  298. }
  299. if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
  300. dev_dbg(dev->dev.parent, "CRC_ERR irq\n");
  301. cf->data[2] |= CAN_ERR_PROT_BIT;
  302. cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
  303. rx_errors = 1;
  304. }
  305. if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
  306. dev_dbg(dev->dev.parent, "FRM_ERR irq\n");
  307. cf->data[2] |= CAN_ERR_PROT_FORM;
  308. rx_errors = 1;
  309. }
  310. if (reg_esr & FLEXCAN_ESR_STF_ERR) {
  311. dev_dbg(dev->dev.parent, "STF_ERR irq\n");
  312. cf->data[2] |= CAN_ERR_PROT_STUFF;
  313. rx_errors = 1;
  314. }
  315. priv->can.can_stats.bus_error++;
  316. if (rx_errors)
  317. dev->stats.rx_errors++;
  318. if (tx_errors)
  319. dev->stats.tx_errors++;
  320. }
  321. static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
  322. {
  323. struct sk_buff *skb;
  324. struct can_frame *cf;
  325. skb = alloc_can_err_skb(dev, &cf);
  326. if (unlikely(!skb))
  327. return 0;
  328. do_bus_err(dev, cf, reg_esr);
  329. netif_receive_skb(skb);
  330. dev->stats.rx_packets++;
  331. dev->stats.rx_bytes += cf->can_dlc;
  332. return 1;
  333. }
  334. static void do_state(struct net_device *dev,
  335. struct can_frame *cf, enum can_state new_state)
  336. {
  337. struct flexcan_priv *priv = netdev_priv(dev);
  338. struct can_berr_counter bec;
  339. flexcan_get_berr_counter(dev, &bec);
  340. switch (priv->can.state) {
  341. case CAN_STATE_ERROR_ACTIVE:
  342. /*
  343. * from: ERROR_ACTIVE
  344. * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
  345. * => : there was a warning int
  346. */
  347. if (new_state >= CAN_STATE_ERROR_WARNING &&
  348. new_state <= CAN_STATE_BUS_OFF) {
  349. dev_dbg(dev->dev.parent, "Error Warning IRQ\n");
  350. priv->can.can_stats.error_warning++;
  351. cf->can_id |= CAN_ERR_CRTL;
  352. cf->data[1] = (bec.txerr > bec.rxerr) ?
  353. CAN_ERR_CRTL_TX_WARNING :
  354. CAN_ERR_CRTL_RX_WARNING;
  355. }
  356. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  357. /*
  358. * from: ERROR_ACTIVE, ERROR_WARNING
  359. * to : ERROR_PASSIVE, BUS_OFF
  360. * => : error passive int
  361. */
  362. if (new_state >= CAN_STATE_ERROR_PASSIVE &&
  363. new_state <= CAN_STATE_BUS_OFF) {
  364. dev_dbg(dev->dev.parent, "Error Passive IRQ\n");
  365. priv->can.can_stats.error_passive++;
  366. cf->can_id |= CAN_ERR_CRTL;
  367. cf->data[1] = (bec.txerr > bec.rxerr) ?
  368. CAN_ERR_CRTL_TX_PASSIVE :
  369. CAN_ERR_CRTL_RX_PASSIVE;
  370. }
  371. break;
  372. case CAN_STATE_BUS_OFF:
  373. dev_err(dev->dev.parent,
  374. "BUG! hardware recovered automatically from BUS_OFF\n");
  375. break;
  376. default:
  377. break;
  378. }
  379. /* process state changes depending on the new state */
  380. switch (new_state) {
  381. case CAN_STATE_ERROR_ACTIVE:
  382. dev_dbg(dev->dev.parent, "Error Active\n");
  383. cf->can_id |= CAN_ERR_PROT;
  384. cf->data[2] = CAN_ERR_PROT_ACTIVE;
  385. break;
  386. case CAN_STATE_BUS_OFF:
  387. cf->can_id |= CAN_ERR_BUSOFF;
  388. can_bus_off(dev);
  389. break;
  390. default:
  391. break;
  392. }
  393. }
  394. static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
  395. {
  396. struct flexcan_priv *priv = netdev_priv(dev);
  397. struct sk_buff *skb;
  398. struct can_frame *cf;
  399. enum can_state new_state;
  400. int flt;
  401. flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
  402. if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
  403. if (likely(!(reg_esr & (FLEXCAN_ESR_TX_WRN |
  404. FLEXCAN_ESR_RX_WRN))))
  405. new_state = CAN_STATE_ERROR_ACTIVE;
  406. else
  407. new_state = CAN_STATE_ERROR_WARNING;
  408. } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE))
  409. new_state = CAN_STATE_ERROR_PASSIVE;
  410. else
  411. new_state = CAN_STATE_BUS_OFF;
  412. /* state hasn't changed */
  413. if (likely(new_state == priv->can.state))
  414. return 0;
  415. skb = alloc_can_err_skb(dev, &cf);
  416. if (unlikely(!skb))
  417. return 0;
  418. do_state(dev, cf, new_state);
  419. priv->can.state = new_state;
  420. netif_receive_skb(skb);
  421. dev->stats.rx_packets++;
  422. dev->stats.rx_bytes += cf->can_dlc;
  423. return 1;
  424. }
  425. static void flexcan_read_fifo(const struct net_device *dev,
  426. struct can_frame *cf)
  427. {
  428. const struct flexcan_priv *priv = netdev_priv(dev);
  429. struct flexcan_regs __iomem *regs = priv->base;
  430. struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
  431. u32 reg_ctrl, reg_id;
  432. reg_ctrl = flexcan_read(&mb->can_ctrl);
  433. reg_id = flexcan_read(&mb->can_id);
  434. if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
  435. cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  436. else
  437. cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
  438. if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
  439. cf->can_id |= CAN_RTR_FLAG;
  440. cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
  441. *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
  442. *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
  443. /* mark as read */
  444. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
  445. flexcan_read(&regs->timer);
  446. }
  447. static int flexcan_read_frame(struct net_device *dev)
  448. {
  449. struct net_device_stats *stats = &dev->stats;
  450. struct can_frame *cf;
  451. struct sk_buff *skb;
  452. skb = alloc_can_skb(dev, &cf);
  453. if (unlikely(!skb)) {
  454. stats->rx_dropped++;
  455. return 0;
  456. }
  457. flexcan_read_fifo(dev, cf);
  458. netif_receive_skb(skb);
  459. stats->rx_packets++;
  460. stats->rx_bytes += cf->can_dlc;
  461. return 1;
  462. }
  463. static int flexcan_poll(struct napi_struct *napi, int quota)
  464. {
  465. struct net_device *dev = napi->dev;
  466. const struct flexcan_priv *priv = netdev_priv(dev);
  467. struct flexcan_regs __iomem *regs = priv->base;
  468. u32 reg_iflag1, reg_esr;
  469. int work_done = 0;
  470. /*
  471. * The error bits are cleared on read,
  472. * use saved value from irq handler.
  473. */
  474. reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
  475. /* handle state changes */
  476. work_done += flexcan_poll_state(dev, reg_esr);
  477. /* handle RX-FIFO */
  478. reg_iflag1 = flexcan_read(&regs->iflag1);
  479. while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
  480. work_done < quota) {
  481. work_done += flexcan_read_frame(dev);
  482. reg_iflag1 = flexcan_read(&regs->iflag1);
  483. }
  484. /* report bus errors */
  485. if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
  486. work_done += flexcan_poll_bus_err(dev, reg_esr);
  487. if (work_done < quota) {
  488. napi_complete(napi);
  489. /* enable IRQs */
  490. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  491. flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
  492. }
  493. return work_done;
  494. }
  495. static irqreturn_t flexcan_irq(int irq, void *dev_id)
  496. {
  497. struct net_device *dev = dev_id;
  498. struct net_device_stats *stats = &dev->stats;
  499. struct flexcan_priv *priv = netdev_priv(dev);
  500. struct flexcan_regs __iomem *regs = priv->base;
  501. u32 reg_iflag1, reg_esr;
  502. reg_iflag1 = flexcan_read(&regs->iflag1);
  503. reg_esr = flexcan_read(&regs->esr);
  504. /* ACK all bus error and state change IRQ sources */
  505. if (reg_esr & FLEXCAN_ESR_ALL_INT)
  506. flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
  507. /*
  508. * schedule NAPI in case of:
  509. * - rx IRQ
  510. * - state change IRQ
  511. * - bus error IRQ and bus error reporting is activated
  512. */
  513. if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
  514. (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
  515. flexcan_has_and_handle_berr(priv, reg_esr)) {
  516. /*
  517. * The error bits are cleared on read,
  518. * save them for later use.
  519. */
  520. priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
  521. flexcan_write(FLEXCAN_IFLAG_DEFAULT &
  522. ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
  523. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  524. &regs->ctrl);
  525. napi_schedule(&priv->napi);
  526. }
  527. /* FIFO overflow */
  528. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
  529. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
  530. dev->stats.rx_over_errors++;
  531. dev->stats.rx_errors++;
  532. }
  533. /* transmission complete interrupt */
  534. if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
  535. /* tx_bytes is incremented in flexcan_start_xmit */
  536. stats->tx_packets++;
  537. flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
  538. netif_wake_queue(dev);
  539. }
  540. return IRQ_HANDLED;
  541. }
  542. static void flexcan_set_bittiming(struct net_device *dev)
  543. {
  544. const struct flexcan_priv *priv = netdev_priv(dev);
  545. const struct can_bittiming *bt = &priv->can.bittiming;
  546. struct flexcan_regs __iomem *regs = priv->base;
  547. u32 reg;
  548. reg = flexcan_read(&regs->ctrl);
  549. reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
  550. FLEXCAN_CTRL_RJW(0x3) |
  551. FLEXCAN_CTRL_PSEG1(0x7) |
  552. FLEXCAN_CTRL_PSEG2(0x7) |
  553. FLEXCAN_CTRL_PROPSEG(0x7) |
  554. FLEXCAN_CTRL_LPB |
  555. FLEXCAN_CTRL_SMP |
  556. FLEXCAN_CTRL_LOM);
  557. reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
  558. FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
  559. FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
  560. FLEXCAN_CTRL_RJW(bt->sjw - 1) |
  561. FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
  562. if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
  563. reg |= FLEXCAN_CTRL_LPB;
  564. if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  565. reg |= FLEXCAN_CTRL_LOM;
  566. if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
  567. reg |= FLEXCAN_CTRL_SMP;
  568. dev_info(dev->dev.parent, "writing ctrl=0x%08x\n", reg);
  569. flexcan_write(reg, &regs->ctrl);
  570. /* print chip status */
  571. dev_dbg(dev->dev.parent, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
  572. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  573. }
  574. /*
  575. * flexcan_chip_start
  576. *
  577. * this functions is entered with clocks enabled
  578. *
  579. */
  580. static int flexcan_chip_start(struct net_device *dev)
  581. {
  582. struct flexcan_priv *priv = netdev_priv(dev);
  583. struct flexcan_regs __iomem *regs = priv->base;
  584. unsigned int i;
  585. int err;
  586. u32 reg_mcr, reg_ctrl;
  587. /* enable module */
  588. flexcan_chip_enable(priv);
  589. /* soft reset */
  590. flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
  591. udelay(10);
  592. reg_mcr = flexcan_read(&regs->mcr);
  593. if (reg_mcr & FLEXCAN_MCR_SOFTRST) {
  594. dev_err(dev->dev.parent,
  595. "Failed to softreset can module (mcr=0x%08x)\n",
  596. reg_mcr);
  597. err = -ENODEV;
  598. goto out;
  599. }
  600. flexcan_set_bittiming(dev);
  601. /*
  602. * MCR
  603. *
  604. * enable freeze
  605. * enable fifo
  606. * halt now
  607. * only supervisor access
  608. * enable warning int
  609. * choose format C
  610. *
  611. */
  612. reg_mcr = flexcan_read(&regs->mcr);
  613. reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
  614. FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
  615. FLEXCAN_MCR_IDAM_C;
  616. dev_dbg(dev->dev.parent, "%s: writing mcr=0x%08x", __func__, reg_mcr);
  617. flexcan_write(reg_mcr, &regs->mcr);
  618. /*
  619. * CTRL
  620. *
  621. * disable timer sync feature
  622. *
  623. * disable auto busoff recovery
  624. * transmit lowest buffer first
  625. *
  626. * enable tx and rx warning interrupt
  627. * enable bus off interrupt
  628. * (== FLEXCAN_CTRL_ERR_STATE)
  629. *
  630. * _note_: we enable the "error interrupt"
  631. * (FLEXCAN_CTRL_ERR_MSK), too. Otherwise we don't get any
  632. * warning or bus passive interrupts.
  633. */
  634. reg_ctrl = flexcan_read(&regs->ctrl);
  635. reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
  636. reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
  637. FLEXCAN_CTRL_ERR_STATE | FLEXCAN_CTRL_ERR_MSK;
  638. /* save for later use */
  639. priv->reg_ctrl_default = reg_ctrl;
  640. dev_dbg(dev->dev.parent, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
  641. flexcan_write(reg_ctrl, &regs->ctrl);
  642. for (i = 0; i < ARRAY_SIZE(regs->cantxfg); i++) {
  643. flexcan_write(0, &regs->cantxfg[i].can_ctrl);
  644. flexcan_write(0, &regs->cantxfg[i].can_id);
  645. flexcan_write(0, &regs->cantxfg[i].data[0]);
  646. flexcan_write(0, &regs->cantxfg[i].data[1]);
  647. /* put MB into rx queue */
  648. flexcan_write(FLEXCAN_MB_CNT_CODE(0x4),
  649. &regs->cantxfg[i].can_ctrl);
  650. }
  651. /* acceptance mask/acceptance code (accept everything) */
  652. flexcan_write(0x0, &regs->rxgmask);
  653. flexcan_write(0x0, &regs->rx14mask);
  654. flexcan_write(0x0, &regs->rx15mask);
  655. flexcan_transceiver_switch(priv, 1);
  656. /* synchronize with the can bus */
  657. reg_mcr = flexcan_read(&regs->mcr);
  658. reg_mcr &= ~FLEXCAN_MCR_HALT;
  659. flexcan_write(reg_mcr, &regs->mcr);
  660. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  661. /* enable FIFO interrupts */
  662. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  663. /* print chip status */
  664. dev_dbg(dev->dev.parent, "%s: reading mcr=0x%08x ctrl=0x%08x\n",
  665. __func__, flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  666. return 0;
  667. out:
  668. flexcan_chip_disable(priv);
  669. return err;
  670. }
  671. /*
  672. * flexcan_chip_stop
  673. *
  674. * this functions is entered with clocks enabled
  675. *
  676. */
  677. static void flexcan_chip_stop(struct net_device *dev)
  678. {
  679. struct flexcan_priv *priv = netdev_priv(dev);
  680. struct flexcan_regs __iomem *regs = priv->base;
  681. u32 reg;
  682. /* Disable all interrupts */
  683. flexcan_write(0, &regs->imask1);
  684. /* Disable + halt module */
  685. reg = flexcan_read(&regs->mcr);
  686. reg |= FLEXCAN_MCR_MDIS | FLEXCAN_MCR_HALT;
  687. flexcan_write(reg, &regs->mcr);
  688. flexcan_transceiver_switch(priv, 0);
  689. priv->can.state = CAN_STATE_STOPPED;
  690. return;
  691. }
  692. static int flexcan_open(struct net_device *dev)
  693. {
  694. struct flexcan_priv *priv = netdev_priv(dev);
  695. int err;
  696. clk_prepare_enable(priv->clk);
  697. err = open_candev(dev);
  698. if (err)
  699. goto out;
  700. err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
  701. if (err)
  702. goto out_close;
  703. /* start chip and queuing */
  704. err = flexcan_chip_start(dev);
  705. if (err)
  706. goto out_close;
  707. napi_enable(&priv->napi);
  708. netif_start_queue(dev);
  709. return 0;
  710. out_close:
  711. close_candev(dev);
  712. out:
  713. clk_disable_unprepare(priv->clk);
  714. return err;
  715. }
  716. static int flexcan_close(struct net_device *dev)
  717. {
  718. struct flexcan_priv *priv = netdev_priv(dev);
  719. netif_stop_queue(dev);
  720. napi_disable(&priv->napi);
  721. flexcan_chip_stop(dev);
  722. free_irq(dev->irq, dev);
  723. clk_disable_unprepare(priv->clk);
  724. close_candev(dev);
  725. return 0;
  726. }
  727. static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
  728. {
  729. int err;
  730. switch (mode) {
  731. case CAN_MODE_START:
  732. err = flexcan_chip_start(dev);
  733. if (err)
  734. return err;
  735. netif_wake_queue(dev);
  736. break;
  737. default:
  738. return -EOPNOTSUPP;
  739. }
  740. return 0;
  741. }
  742. static const struct net_device_ops flexcan_netdev_ops = {
  743. .ndo_open = flexcan_open,
  744. .ndo_stop = flexcan_close,
  745. .ndo_start_xmit = flexcan_start_xmit,
  746. };
  747. static int __devinit register_flexcandev(struct net_device *dev)
  748. {
  749. struct flexcan_priv *priv = netdev_priv(dev);
  750. struct flexcan_regs __iomem *regs = priv->base;
  751. u32 reg, err;
  752. clk_prepare_enable(priv->clk);
  753. /* select "bus clock", chip must be disabled */
  754. flexcan_chip_disable(priv);
  755. reg = flexcan_read(&regs->ctrl);
  756. reg |= FLEXCAN_CTRL_CLK_SRC;
  757. flexcan_write(reg, &regs->ctrl);
  758. flexcan_chip_enable(priv);
  759. /* set freeze, halt and activate FIFO, restrict register access */
  760. reg = flexcan_read(&regs->mcr);
  761. reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
  762. FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
  763. flexcan_write(reg, &regs->mcr);
  764. /*
  765. * Currently we only support newer versions of this core
  766. * featuring a RX FIFO. Older cores found on some Coldfire
  767. * derivates are not yet supported.
  768. */
  769. reg = flexcan_read(&regs->mcr);
  770. if (!(reg & FLEXCAN_MCR_FEN)) {
  771. dev_err(dev->dev.parent,
  772. "Could not enable RX FIFO, unsupported core\n");
  773. err = -ENODEV;
  774. goto out;
  775. }
  776. err = register_candev(dev);
  777. out:
  778. /* disable core and turn off clocks */
  779. flexcan_chip_disable(priv);
  780. clk_disable_unprepare(priv->clk);
  781. return err;
  782. }
  783. static void __devexit unregister_flexcandev(struct net_device *dev)
  784. {
  785. unregister_candev(dev);
  786. }
  787. static int __devinit flexcan_probe(struct platform_device *pdev)
  788. {
  789. struct net_device *dev;
  790. struct flexcan_priv *priv;
  791. struct resource *mem;
  792. struct clk *clk = NULL;
  793. void __iomem *base;
  794. resource_size_t mem_size;
  795. int err, irq;
  796. u32 clock_freq = 0;
  797. if (pdev->dev.of_node) {
  798. const u32 *clock_freq_p;
  799. clock_freq_p = of_get_property(pdev->dev.of_node,
  800. "clock-frequency", NULL);
  801. if (clock_freq_p)
  802. clock_freq = *clock_freq_p;
  803. }
  804. if (!clock_freq) {
  805. clk = clk_get(&pdev->dev, NULL);
  806. if (IS_ERR(clk)) {
  807. dev_err(&pdev->dev, "no clock defined\n");
  808. err = PTR_ERR(clk);
  809. goto failed_clock;
  810. }
  811. clock_freq = clk_get_rate(clk);
  812. }
  813. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  814. irq = platform_get_irq(pdev, 0);
  815. if (!mem || irq <= 0) {
  816. err = -ENODEV;
  817. goto failed_get;
  818. }
  819. mem_size = resource_size(mem);
  820. if (!request_mem_region(mem->start, mem_size, pdev->name)) {
  821. err = -EBUSY;
  822. goto failed_get;
  823. }
  824. base = ioremap(mem->start, mem_size);
  825. if (!base) {
  826. err = -ENOMEM;
  827. goto failed_map;
  828. }
  829. dev = alloc_candev(sizeof(struct flexcan_priv), 0);
  830. if (!dev) {
  831. err = -ENOMEM;
  832. goto failed_alloc;
  833. }
  834. dev->netdev_ops = &flexcan_netdev_ops;
  835. dev->irq = irq;
  836. dev->flags |= IFF_ECHO; /* we support local echo in hardware */
  837. priv = netdev_priv(dev);
  838. priv->can.clock.freq = clock_freq;
  839. priv->can.bittiming_const = &flexcan_bittiming_const;
  840. priv->can.do_set_mode = flexcan_set_mode;
  841. priv->can.do_get_berr_counter = flexcan_get_berr_counter;
  842. priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
  843. CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
  844. CAN_CTRLMODE_BERR_REPORTING;
  845. priv->base = base;
  846. priv->dev = dev;
  847. priv->clk = clk;
  848. priv->pdata = pdev->dev.platform_data;
  849. netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
  850. dev_set_drvdata(&pdev->dev, dev);
  851. SET_NETDEV_DEV(dev, &pdev->dev);
  852. err = register_flexcandev(dev);
  853. if (err) {
  854. dev_err(&pdev->dev, "registering netdev failed\n");
  855. goto failed_register;
  856. }
  857. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  858. priv->base, dev->irq);
  859. return 0;
  860. failed_register:
  861. free_candev(dev);
  862. failed_alloc:
  863. iounmap(base);
  864. failed_map:
  865. release_mem_region(mem->start, mem_size);
  866. failed_get:
  867. if (clk)
  868. clk_put(clk);
  869. failed_clock:
  870. return err;
  871. }
  872. static int __devexit flexcan_remove(struct platform_device *pdev)
  873. {
  874. struct net_device *dev = platform_get_drvdata(pdev);
  875. struct flexcan_priv *priv = netdev_priv(dev);
  876. struct resource *mem;
  877. unregister_flexcandev(dev);
  878. platform_set_drvdata(pdev, NULL);
  879. iounmap(priv->base);
  880. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  881. release_mem_region(mem->start, resource_size(mem));
  882. if (priv->clk)
  883. clk_put(priv->clk);
  884. free_candev(dev);
  885. return 0;
  886. }
  887. static struct of_device_id flexcan_of_match[] = {
  888. {
  889. .compatible = "fsl,p1010-flexcan",
  890. },
  891. {},
  892. };
  893. static struct platform_driver flexcan_driver = {
  894. .driver = {
  895. .name = DRV_NAME,
  896. .owner = THIS_MODULE,
  897. .of_match_table = flexcan_of_match,
  898. },
  899. .probe = flexcan_probe,
  900. .remove = __devexit_p(flexcan_remove),
  901. };
  902. module_platform_driver(flexcan_driver);
  903. MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
  904. "Marc Kleine-Budde <kernel@pengutronix.de>");
  905. MODULE_LICENSE("GPL v2");
  906. MODULE_DESCRIPTION("CAN port driver for flexcan based chip");