r6040.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179
  1. /*
  2. * RDC R6040 Fast Ethernet MAC support
  3. *
  4. * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
  5. * Copyright (C) 2007
  6. * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
  7. * Florian Fainelli <florian@openwrt.org>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the
  21. * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
  22. * Boston, MA 02110-1301, USA.
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/version.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/string.h>
  29. #include <linux/timer.h>
  30. #include <linux/errno.h>
  31. #include <linux/ioport.h>
  32. #include <linux/slab.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/pci.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/etherdevice.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/init.h>
  39. #include <linux/delay.h>
  40. #include <linux/mii.h>
  41. #include <linux/ethtool.h>
  42. #include <linux/crc32.h>
  43. #include <linux/spinlock.h>
  44. #include <linux/bitops.h>
  45. #include <linux/io.h>
  46. #include <linux/irq.h>
  47. #include <linux/uaccess.h>
  48. #include <asm/processor.h>
  49. #define DRV_NAME "r6040"
  50. #define DRV_VERSION "0.16"
  51. #define DRV_RELDATE "10Nov2007"
  52. /* PHY CHIP Address */
  53. #define PHY1_ADDR 1 /* For MAC1 */
  54. #define PHY2_ADDR 2 /* For MAC2 */
  55. #define PHY_MODE 0x3100 /* PHY CHIP Register 0 */
  56. #define PHY_CAP 0x01E1 /* PHY CHIP Register 4 */
  57. /* Time in jiffies before concluding the transmitter is hung. */
  58. #define TX_TIMEOUT (6000 * HZ / 1000)
  59. /* RDC MAC I/O Size */
  60. #define R6040_IO_SIZE 256
  61. /* MAX RDC MAC */
  62. #define MAX_MAC 2
  63. /* MAC registers */
  64. #define MCR0 0x00 /* Control register 0 */
  65. #define MCR1 0x04 /* Control register 1 */
  66. #define MAC_RST 0x0001 /* Reset the MAC */
  67. #define MBCR 0x08 /* Bus control */
  68. #define MT_ICR 0x0C /* TX interrupt control */
  69. #define MR_ICR 0x10 /* RX interrupt control */
  70. #define MTPR 0x14 /* TX poll command register */
  71. #define MR_BSR 0x18 /* RX buffer size */
  72. #define MR_DCR 0x1A /* RX descriptor control */
  73. #define MLSR 0x1C /* Last status */
  74. #define MMDIO 0x20 /* MDIO control register */
  75. #define MDIO_WRITE 0x4000 /* MDIO write */
  76. #define MDIO_READ 0x2000 /* MDIO read */
  77. #define MMRD 0x24 /* MDIO read data register */
  78. #define MMWD 0x28 /* MDIO write data register */
  79. #define MTD_SA0 0x2C /* TX descriptor start address 0 */
  80. #define MTD_SA1 0x30 /* TX descriptor start address 1 */
  81. #define MRD_SA0 0x34 /* RX descriptor start address 0 */
  82. #define MRD_SA1 0x38 /* RX descriptor start address 1 */
  83. #define MISR 0x3C /* Status register */
  84. #define MIER 0x40 /* INT enable register */
  85. #define MSK_INT 0x0000 /* Mask off interrupts */
  86. #define RX_FINISH 0x0001 /* RX finished */
  87. #define RX_NO_DESC 0x0002 /* No RX descriptor available */
  88. #define RX_FIFO_FULL 0x0004 /* RX FIFO full */
  89. #define RX_EARLY 0x0008 /* RX early */
  90. #define TX_FINISH 0x0010 /* TX finished */
  91. #define TX_EARLY 0x0080 /* TX early */
  92. #define EVENT_OVRFL 0x0100 /* Event counter overflow */
  93. #define LINK_CHANGED 0x0200 /* PHY link changed */
  94. #define ME_CISR 0x44 /* Event counter INT status */
  95. #define ME_CIER 0x48 /* Event counter INT enable */
  96. #define MR_CNT 0x50 /* Successfully received packet counter */
  97. #define ME_CNT0 0x52 /* Event counter 0 */
  98. #define ME_CNT1 0x54 /* Event counter 1 */
  99. #define ME_CNT2 0x56 /* Event counter 2 */
  100. #define ME_CNT3 0x58 /* Event counter 3 */
  101. #define MT_CNT 0x5A /* Successfully transmit packet counter */
  102. #define ME_CNT4 0x5C /* Event counter 4 */
  103. #define MP_CNT 0x5E /* Pause frame counter register */
  104. #define MAR0 0x60 /* Hash table 0 */
  105. #define MAR1 0x62 /* Hash table 1 */
  106. #define MAR2 0x64 /* Hash table 2 */
  107. #define MAR3 0x66 /* Hash table 3 */
  108. #define MID_0L 0x68 /* Multicast address MID0 Low */
  109. #define MID_0M 0x6A /* Multicast address MID0 Medium */
  110. #define MID_0H 0x6C /* Multicast address MID0 High */
  111. #define MID_1L 0x70 /* MID1 Low */
  112. #define MID_1M 0x72 /* MID1 Medium */
  113. #define MID_1H 0x74 /* MID1 High */
  114. #define MID_2L 0x78 /* MID2 Low */
  115. #define MID_2M 0x7A /* MID2 Medium */
  116. #define MID_2H 0x7C /* MID2 High */
  117. #define MID_3L 0x80 /* MID3 Low */
  118. #define MID_3M 0x82 /* MID3 Medium */
  119. #define MID_3H 0x84 /* MID3 High */
  120. #define PHY_CC 0x88 /* PHY status change configuration register */
  121. #define PHY_ST 0x8A /* PHY status register */
  122. #define MAC_SM 0xAC /* MAC status machine */
  123. #define MAC_ID 0xBE /* Identifier register */
  124. #define TX_DCNT 0x80 /* TX descriptor count */
  125. #define RX_DCNT 0x80 /* RX descriptor count */
  126. #define MAX_BUF_SIZE 0x600
  127. #define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
  128. #define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
  129. #define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
  130. #define MCAST_MAX 4 /* Max number multicast addresses to filter */
  131. /* PHY settings */
  132. #define ICPLUS_PHY_ID 0x0243
  133. MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
  134. "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
  135. "Florian Fainelli <florian@openwrt.org>");
  136. MODULE_LICENSE("GPL");
  137. MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
  138. /* RX and TX interrupts that we handle */
  139. #define RX_INT (RX_FINISH)
  140. #define TX_INT (TX_FINISH)
  141. #define INT_MASK (RX_INT | TX_INT)
  142. struct r6040_descriptor {
  143. u16 status, len; /* 0-3 */
  144. __le32 buf; /* 4-7 */
  145. __le32 ndesc; /* 8-B */
  146. u32 rev1; /* C-F */
  147. char *vbufp; /* 10-13 */
  148. struct r6040_descriptor *vndescp; /* 14-17 */
  149. struct sk_buff *skb_ptr; /* 18-1B */
  150. u32 rev2; /* 1C-1F */
  151. } __attribute__((aligned(32)));
  152. struct r6040_private {
  153. spinlock_t lock; /* driver lock */
  154. struct timer_list timer;
  155. struct pci_dev *pdev;
  156. struct r6040_descriptor *rx_insert_ptr;
  157. struct r6040_descriptor *rx_remove_ptr;
  158. struct r6040_descriptor *tx_insert_ptr;
  159. struct r6040_descriptor *tx_remove_ptr;
  160. struct r6040_descriptor *rx_ring;
  161. struct r6040_descriptor *tx_ring;
  162. dma_addr_t rx_ring_dma;
  163. dma_addr_t tx_ring_dma;
  164. u16 tx_free_desc, phy_addr, phy_mode;
  165. u16 mcr0, mcr1;
  166. u16 switch_sig;
  167. struct net_device *dev;
  168. struct mii_if_info mii_if;
  169. struct napi_struct napi;
  170. void __iomem *base;
  171. };
  172. static char version[] __devinitdata = KERN_INFO DRV_NAME
  173. ": RDC R6040 NAPI net driver,"
  174. "version "DRV_VERSION " (" DRV_RELDATE ")\n";
  175. static int phy_table[] = { PHY1_ADDR, PHY2_ADDR };
  176. /* Read a word data from PHY Chip */
  177. static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
  178. {
  179. int limit = 2048;
  180. u16 cmd;
  181. iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
  182. /* Wait for the read bit to be cleared */
  183. while (limit--) {
  184. cmd = ioread16(ioaddr + MMDIO);
  185. if (cmd & MDIO_READ)
  186. break;
  187. }
  188. return ioread16(ioaddr + MMRD);
  189. }
  190. /* Write a word data from PHY Chip */
  191. static void r6040_phy_write(void __iomem *ioaddr, int phy_addr, int reg, u16 val)
  192. {
  193. int limit = 2048;
  194. u16 cmd;
  195. iowrite16(val, ioaddr + MMWD);
  196. /* Write the command to the MDIO bus */
  197. iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
  198. /* Wait for the write bit to be cleared */
  199. while (limit--) {
  200. cmd = ioread16(ioaddr + MMDIO);
  201. if (cmd & MDIO_WRITE)
  202. break;
  203. }
  204. }
  205. static int r6040_mdio_read(struct net_device *dev, int mii_id, int reg)
  206. {
  207. struct r6040_private *lp = netdev_priv(dev);
  208. void __iomem *ioaddr = lp->base;
  209. return (r6040_phy_read(ioaddr, lp->phy_addr, reg));
  210. }
  211. static void r6040_mdio_write(struct net_device *dev, int mii_id, int reg, int val)
  212. {
  213. struct r6040_private *lp = netdev_priv(dev);
  214. void __iomem *ioaddr = lp->base;
  215. r6040_phy_write(ioaddr, lp->phy_addr, reg, val);
  216. }
  217. static void r6040_free_txbufs(struct net_device *dev)
  218. {
  219. struct r6040_private *lp = netdev_priv(dev);
  220. int i;
  221. for (i = 0; i < TX_DCNT; i++) {
  222. if (lp->tx_insert_ptr->skb_ptr) {
  223. pci_unmap_single(lp->pdev,
  224. le32_to_cpu(lp->tx_insert_ptr->buf),
  225. MAX_BUF_SIZE, PCI_DMA_TODEVICE);
  226. dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
  227. lp->rx_insert_ptr->skb_ptr = NULL;
  228. }
  229. lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
  230. }
  231. }
  232. static void r6040_free_rxbufs(struct net_device *dev)
  233. {
  234. struct r6040_private *lp = netdev_priv(dev);
  235. int i;
  236. for (i = 0; i < RX_DCNT; i++) {
  237. if (lp->rx_insert_ptr->skb_ptr) {
  238. pci_unmap_single(lp->pdev,
  239. le32_to_cpu(lp->rx_insert_ptr->buf),
  240. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  241. dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
  242. lp->rx_insert_ptr->skb_ptr = NULL;
  243. }
  244. lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
  245. }
  246. }
  247. static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
  248. dma_addr_t desc_dma, int size)
  249. {
  250. struct r6040_descriptor *desc = desc_ring;
  251. dma_addr_t mapping = desc_dma;
  252. while (size-- > 0) {
  253. mapping += sizeof(*desc);
  254. desc->ndesc = cpu_to_le32(mapping);
  255. desc->vndescp = desc + 1;
  256. desc++;
  257. }
  258. desc--;
  259. desc->ndesc = cpu_to_le32(desc_dma);
  260. desc->vndescp = desc_ring;
  261. }
  262. static void r6040_init_txbufs(struct net_device *dev)
  263. {
  264. struct r6040_private *lp = netdev_priv(dev);
  265. lp->tx_free_desc = TX_DCNT;
  266. lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
  267. r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
  268. }
  269. static int r6040_alloc_rxbufs(struct net_device *dev)
  270. {
  271. struct r6040_private *lp = netdev_priv(dev);
  272. struct r6040_descriptor *desc;
  273. struct sk_buff *skb;
  274. int rc;
  275. lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
  276. r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
  277. /* Allocate skbs for the rx descriptors */
  278. desc = lp->rx_ring;
  279. do {
  280. skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  281. if (!skb) {
  282. printk(KERN_ERR "%s: failed to alloc skb for rx\n", dev->name);
  283. rc = -ENOMEM;
  284. goto err_exit;
  285. }
  286. desc->skb_ptr = skb;
  287. desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
  288. desc->skb_ptr->data,
  289. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  290. desc->status = 0x8000;
  291. desc = desc->vndescp;
  292. } while (desc != lp->rx_ring);
  293. return 0;
  294. err_exit:
  295. /* Deallocate all previously allocated skbs */
  296. r6040_free_rxbufs(dev);
  297. return rc;
  298. }
  299. static void r6040_init_mac_regs(struct net_device *dev)
  300. {
  301. struct r6040_private *lp = netdev_priv(dev);
  302. void __iomem *ioaddr = lp->base;
  303. int limit = 2048;
  304. u16 cmd;
  305. /* Mask Off Interrupt */
  306. iowrite16(MSK_INT, ioaddr + MIER);
  307. /* Reset RDC MAC */
  308. iowrite16(MAC_RST, ioaddr + MCR1);
  309. while (limit--) {
  310. cmd = ioread16(ioaddr + MCR1);
  311. if (cmd & 0x1)
  312. break;
  313. }
  314. /* Reset internal state machine */
  315. iowrite16(2, ioaddr + MAC_SM);
  316. iowrite16(0, ioaddr + MAC_SM);
  317. udelay(5000);
  318. /* MAC Bus Control Register */
  319. iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
  320. /* Buffer Size Register */
  321. iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
  322. /* Write TX ring start address */
  323. iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
  324. iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
  325. /* Write RX ring start address */
  326. iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
  327. iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
  328. /* Set interrupt waiting time and packet numbers */
  329. iowrite16(0x0F06, ioaddr + MT_ICR);
  330. iowrite16(0x0F06, ioaddr + MR_ICR);
  331. /* Enable interrupts */
  332. iowrite16(INT_MASK, ioaddr + MIER);
  333. /* Enable TX and RX */
  334. iowrite16(lp->mcr0 | 0x0002, ioaddr);
  335. /* Let TX poll the descriptors
  336. * we may got called by r6040_tx_timeout which has left
  337. * some unsent tx buffers */
  338. iowrite16(0x01, ioaddr + MTPR);
  339. }
  340. static void r6040_tx_timeout(struct net_device *dev)
  341. {
  342. struct r6040_private *priv = netdev_priv(dev);
  343. void __iomem *ioaddr = priv->base;
  344. printk(KERN_WARNING "%s: transmit timed out, int enable %4.4x "
  345. "status %4.4x, PHY status %4.4x\n",
  346. dev->name, ioread16(ioaddr + MIER),
  347. ioread16(ioaddr + MISR),
  348. r6040_mdio_read(dev, priv->mii_if.phy_id, MII_BMSR));
  349. dev->stats.tx_errors++;
  350. /* Reset MAC and re-init all registers */
  351. r6040_init_mac_regs(dev);
  352. }
  353. static struct net_device_stats *r6040_get_stats(struct net_device *dev)
  354. {
  355. struct r6040_private *priv = netdev_priv(dev);
  356. void __iomem *ioaddr = priv->base;
  357. unsigned long flags;
  358. spin_lock_irqsave(&priv->lock, flags);
  359. dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
  360. dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
  361. spin_unlock_irqrestore(&priv->lock, flags);
  362. return &dev->stats;
  363. }
  364. /* Stop RDC MAC and Free the allocated resource */
  365. static void r6040_down(struct net_device *dev)
  366. {
  367. struct r6040_private *lp = netdev_priv(dev);
  368. void __iomem *ioaddr = lp->base;
  369. struct pci_dev *pdev = lp->pdev;
  370. int limit = 2048;
  371. u16 *adrp;
  372. u16 cmd;
  373. /* Stop MAC */
  374. iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
  375. iowrite16(MAC_RST, ioaddr + MCR1); /* Reset RDC MAC */
  376. while (limit--) {
  377. cmd = ioread16(ioaddr + MCR1);
  378. if (cmd & 0x1)
  379. break;
  380. }
  381. /* Restore MAC Address to MIDx */
  382. adrp = (u16 *) dev->dev_addr;
  383. iowrite16(adrp[0], ioaddr + MID_0L);
  384. iowrite16(adrp[1], ioaddr + MID_0M);
  385. iowrite16(adrp[2], ioaddr + MID_0H);
  386. free_irq(dev->irq, dev);
  387. /* Free RX buffer */
  388. r6040_free_rxbufs(dev);
  389. /* Free TX buffer */
  390. r6040_free_txbufs(dev);
  391. /* Free Descriptor memory */
  392. pci_free_consistent(pdev, RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
  393. pci_free_consistent(pdev, TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
  394. }
  395. static int r6040_close(struct net_device *dev)
  396. {
  397. struct r6040_private *lp = netdev_priv(dev);
  398. /* deleted timer */
  399. del_timer_sync(&lp->timer);
  400. spin_lock_irq(&lp->lock);
  401. napi_disable(&lp->napi);
  402. netif_stop_queue(dev);
  403. r6040_down(dev);
  404. spin_unlock_irq(&lp->lock);
  405. return 0;
  406. }
  407. /* Status of PHY CHIP */
  408. static int r6040_phy_mode_chk(struct net_device *dev)
  409. {
  410. struct r6040_private *lp = netdev_priv(dev);
  411. void __iomem *ioaddr = lp->base;
  412. int phy_dat;
  413. /* PHY Link Status Check */
  414. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 1);
  415. if (!(phy_dat & 0x4))
  416. phy_dat = 0x8000; /* Link Failed, full duplex */
  417. /* PHY Chip Auto-Negotiation Status */
  418. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 1);
  419. if (phy_dat & 0x0020) {
  420. /* Auto Negotiation Mode */
  421. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 5);
  422. phy_dat &= r6040_phy_read(ioaddr, lp->phy_addr, 4);
  423. if (phy_dat & 0x140)
  424. /* Force full duplex */
  425. phy_dat = 0x8000;
  426. else
  427. phy_dat = 0;
  428. } else {
  429. /* Force Mode */
  430. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 0);
  431. if (phy_dat & 0x100)
  432. phy_dat = 0x8000;
  433. else
  434. phy_dat = 0x0000;
  435. }
  436. return phy_dat;
  437. };
  438. static void r6040_set_carrier(struct mii_if_info *mii)
  439. {
  440. if (r6040_phy_mode_chk(mii->dev)) {
  441. /* autoneg is off: Link is always assumed to be up */
  442. if (!netif_carrier_ok(mii->dev))
  443. netif_carrier_on(mii->dev);
  444. } else
  445. r6040_phy_mode_chk(mii->dev);
  446. }
  447. static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  448. {
  449. struct r6040_private *lp = netdev_priv(dev);
  450. struct mii_ioctl_data *data = if_mii(rq);
  451. int rc;
  452. if (!netif_running(dev))
  453. return -EINVAL;
  454. spin_lock_irq(&lp->lock);
  455. rc = generic_mii_ioctl(&lp->mii_if, data, cmd, NULL);
  456. spin_unlock_irq(&lp->lock);
  457. r6040_set_carrier(&lp->mii_if);
  458. return rc;
  459. }
  460. static int r6040_rx(struct net_device *dev, int limit)
  461. {
  462. struct r6040_private *priv = netdev_priv(dev);
  463. struct r6040_descriptor *descptr = priv->rx_remove_ptr;
  464. struct sk_buff *skb_ptr, *new_skb;
  465. int count = 0;
  466. u16 err;
  467. /* Limit not reached and the descriptor belongs to the CPU */
  468. while (count < limit && !(descptr->status & 0x8000)) {
  469. /* Read the descriptor status */
  470. err = descptr->status;
  471. /* Global error status set */
  472. if (err & 0x0800) {
  473. /* RX dribble */
  474. if (err & 0x0400)
  475. dev->stats.rx_frame_errors++;
  476. /* Buffer lenght exceeded */
  477. if (err & 0x0200)
  478. dev->stats.rx_length_errors++;
  479. /* Packet too long */
  480. if (err & 0x0100)
  481. dev->stats.rx_length_errors++;
  482. /* Packet < 64 bytes */
  483. if (err & 0x0080)
  484. dev->stats.rx_length_errors++;
  485. /* CRC error */
  486. if (err & 0x0040) {
  487. spin_lock(&priv->lock);
  488. dev->stats.rx_crc_errors++;
  489. spin_unlock(&priv->lock);
  490. }
  491. goto next_descr;
  492. }
  493. /* Packet successfully received */
  494. new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  495. if (!new_skb) {
  496. dev->stats.rx_dropped++;
  497. goto next_descr;
  498. }
  499. skb_ptr = descptr->skb_ptr;
  500. skb_ptr->dev = priv->dev;
  501. /* Do not count the CRC */
  502. skb_put(skb_ptr, descptr->len - 4);
  503. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  504. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  505. skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
  506. /* Send to upper layer */
  507. netif_receive_skb(skb_ptr);
  508. dev->last_rx = jiffies;
  509. dev->stats.rx_packets++;
  510. dev->stats.rx_bytes += descptr->len - 4;
  511. /* put new skb into descriptor */
  512. descptr->skb_ptr = new_skb;
  513. descptr->buf = cpu_to_le32(pci_map_single(priv->pdev,
  514. descptr->skb_ptr->data,
  515. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  516. next_descr:
  517. /* put the descriptor back to the MAC */
  518. descptr->status = 0x8000;
  519. descptr = descptr->vndescp;
  520. count++;
  521. }
  522. priv->rx_remove_ptr = descptr;
  523. return count;
  524. }
  525. static void r6040_tx(struct net_device *dev)
  526. {
  527. struct r6040_private *priv = netdev_priv(dev);
  528. struct r6040_descriptor *descptr;
  529. void __iomem *ioaddr = priv->base;
  530. struct sk_buff *skb_ptr;
  531. u16 err;
  532. spin_lock(&priv->lock);
  533. descptr = priv->tx_remove_ptr;
  534. while (priv->tx_free_desc < TX_DCNT) {
  535. /* Check for errors */
  536. err = ioread16(ioaddr + MLSR);
  537. if (err & 0x0200)
  538. dev->stats.rx_fifo_errors++;
  539. if (err & (0x2000 | 0x4000))
  540. dev->stats.tx_carrier_errors++;
  541. if (descptr->status & 0x8000)
  542. break; /* Not complete */
  543. skb_ptr = descptr->skb_ptr;
  544. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  545. skb_ptr->len, PCI_DMA_TODEVICE);
  546. /* Free buffer */
  547. dev_kfree_skb_irq(skb_ptr);
  548. descptr->skb_ptr = NULL;
  549. /* To next descriptor */
  550. descptr = descptr->vndescp;
  551. priv->tx_free_desc++;
  552. }
  553. priv->tx_remove_ptr = descptr;
  554. if (priv->tx_free_desc)
  555. netif_wake_queue(dev);
  556. spin_unlock(&priv->lock);
  557. }
  558. static int r6040_poll(struct napi_struct *napi, int budget)
  559. {
  560. struct r6040_private *priv =
  561. container_of(napi, struct r6040_private, napi);
  562. struct net_device *dev = priv->dev;
  563. void __iomem *ioaddr = priv->base;
  564. int work_done;
  565. work_done = r6040_rx(dev, budget);
  566. if (work_done < budget) {
  567. netif_rx_complete(dev, napi);
  568. /* Enable RX interrupt */
  569. iowrite16(ioread16(ioaddr + MIER) | RX_INT, ioaddr + MIER);
  570. }
  571. return work_done;
  572. }
  573. /* The RDC interrupt handler. */
  574. static irqreturn_t r6040_interrupt(int irq, void *dev_id)
  575. {
  576. struct net_device *dev = dev_id;
  577. struct r6040_private *lp = netdev_priv(dev);
  578. void __iomem *ioaddr = lp->base;
  579. u16 status;
  580. /* Mask off RDC MAC interrupt */
  581. iowrite16(MSK_INT, ioaddr + MIER);
  582. /* Read MISR status and clear */
  583. status = ioread16(ioaddr + MISR);
  584. if (status == 0x0000 || status == 0xffff)
  585. return IRQ_NONE;
  586. /* RX interrupt request */
  587. if (status & 0x01) {
  588. /* Mask off RX interrupt */
  589. iowrite16(ioread16(ioaddr + MIER) & ~RX_INT, ioaddr + MIER);
  590. netif_rx_schedule(dev, &lp->napi);
  591. }
  592. /* TX interrupt request */
  593. if (status & 0x10)
  594. r6040_tx(dev);
  595. return IRQ_HANDLED;
  596. }
  597. #ifdef CONFIG_NET_POLL_CONTROLLER
  598. static void r6040_poll_controller(struct net_device *dev)
  599. {
  600. disable_irq(dev->irq);
  601. r6040_interrupt(dev->irq, dev);
  602. enable_irq(dev->irq);
  603. }
  604. #endif
  605. /* Init RDC MAC */
  606. static int r6040_up(struct net_device *dev)
  607. {
  608. struct r6040_private *lp = netdev_priv(dev);
  609. void __iomem *ioaddr = lp->base;
  610. int ret;
  611. /* Initialise and alloc RX/TX buffers */
  612. r6040_init_txbufs(dev);
  613. ret = r6040_alloc_rxbufs(dev);
  614. if (ret)
  615. return ret;
  616. /* Read the PHY ID */
  617. lp->switch_sig = r6040_phy_read(ioaddr, 0, 2);
  618. if (lp->switch_sig == ICPLUS_PHY_ID) {
  619. r6040_phy_write(ioaddr, 29, 31, 0x175C); /* Enable registers */
  620. lp->phy_mode = 0x8000;
  621. } else {
  622. /* PHY Mode Check */
  623. r6040_phy_write(ioaddr, lp->phy_addr, 4, PHY_CAP);
  624. r6040_phy_write(ioaddr, lp->phy_addr, 0, PHY_MODE);
  625. if (PHY_MODE == 0x3100)
  626. lp->phy_mode = r6040_phy_mode_chk(dev);
  627. else
  628. lp->phy_mode = (PHY_MODE & 0x0100) ? 0x8000:0x0;
  629. }
  630. /* Set duplex mode */
  631. lp->mcr0 |= lp->phy_mode;
  632. /* improve performance (by RDC guys) */
  633. r6040_phy_write(ioaddr, 30, 17, (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
  634. r6040_phy_write(ioaddr, 30, 17, ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
  635. r6040_phy_write(ioaddr, 0, 19, 0x0000);
  636. r6040_phy_write(ioaddr, 0, 30, 0x01F0);
  637. /* Initialize all MAC registers */
  638. r6040_init_mac_regs(dev);
  639. return 0;
  640. }
  641. /*
  642. A periodic timer routine
  643. Polling PHY Chip Link Status
  644. */
  645. static void r6040_timer(unsigned long data)
  646. {
  647. struct net_device *dev = (struct net_device *)data;
  648. struct r6040_private *lp = netdev_priv(dev);
  649. void __iomem *ioaddr = lp->base;
  650. u16 phy_mode;
  651. /* Polling PHY Chip Status */
  652. if (PHY_MODE == 0x3100)
  653. phy_mode = r6040_phy_mode_chk(dev);
  654. else
  655. phy_mode = (PHY_MODE & 0x0100) ? 0x8000:0x0;
  656. if (phy_mode != lp->phy_mode) {
  657. lp->phy_mode = phy_mode;
  658. lp->mcr0 = (lp->mcr0 & 0x7fff) | phy_mode;
  659. iowrite16(lp->mcr0, ioaddr);
  660. printk(KERN_INFO "Link Change %x \n", ioread16(ioaddr));
  661. }
  662. /* Timer active again */
  663. mod_timer(&lp->timer, round_jiffies(jiffies + HZ));
  664. }
  665. /* Read/set MAC address routines */
  666. static void r6040_mac_address(struct net_device *dev)
  667. {
  668. struct r6040_private *lp = netdev_priv(dev);
  669. void __iomem *ioaddr = lp->base;
  670. u16 *adrp;
  671. /* MAC operation register */
  672. iowrite16(0x01, ioaddr + MCR1); /* Reset MAC */
  673. iowrite16(2, ioaddr + MAC_SM); /* Reset internal state machine */
  674. iowrite16(0, ioaddr + MAC_SM);
  675. udelay(5000);
  676. /* Restore MAC Address */
  677. adrp = (u16 *) dev->dev_addr;
  678. iowrite16(adrp[0], ioaddr + MID_0L);
  679. iowrite16(adrp[1], ioaddr + MID_0M);
  680. iowrite16(adrp[2], ioaddr + MID_0H);
  681. }
  682. static int r6040_open(struct net_device *dev)
  683. {
  684. struct r6040_private *lp = netdev_priv(dev);
  685. int ret;
  686. /* Request IRQ and Register interrupt handler */
  687. ret = request_irq(dev->irq, &r6040_interrupt,
  688. IRQF_SHARED, dev->name, dev);
  689. if (ret)
  690. return ret;
  691. /* Set MAC address */
  692. r6040_mac_address(dev);
  693. /* Allocate Descriptor memory */
  694. lp->rx_ring =
  695. pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
  696. if (!lp->rx_ring)
  697. return -ENOMEM;
  698. lp->tx_ring =
  699. pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
  700. if (!lp->tx_ring) {
  701. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  702. lp->rx_ring_dma);
  703. return -ENOMEM;
  704. }
  705. ret = r6040_up(dev);
  706. if (ret) {
  707. pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
  708. lp->tx_ring_dma);
  709. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  710. lp->rx_ring_dma);
  711. return ret;
  712. }
  713. napi_enable(&lp->napi);
  714. netif_start_queue(dev);
  715. /* set and active a timer process */
  716. setup_timer(&lp->timer, r6040_timer, (unsigned long) dev);
  717. if (lp->switch_sig != ICPLUS_PHY_ID)
  718. mod_timer(&lp->timer, jiffies + HZ);
  719. return 0;
  720. }
  721. static int r6040_start_xmit(struct sk_buff *skb, struct net_device *dev)
  722. {
  723. struct r6040_private *lp = netdev_priv(dev);
  724. struct r6040_descriptor *descptr;
  725. void __iomem *ioaddr = lp->base;
  726. unsigned long flags;
  727. int ret = NETDEV_TX_OK;
  728. /* Critical Section */
  729. spin_lock_irqsave(&lp->lock, flags);
  730. /* TX resource check */
  731. if (!lp->tx_free_desc) {
  732. spin_unlock_irqrestore(&lp->lock, flags);
  733. netif_stop_queue(dev);
  734. printk(KERN_ERR DRV_NAME ": no tx descriptor\n");
  735. ret = NETDEV_TX_BUSY;
  736. return ret;
  737. }
  738. /* Statistic Counter */
  739. dev->stats.tx_packets++;
  740. dev->stats.tx_bytes += skb->len;
  741. /* Set TX descriptor & Transmit it */
  742. lp->tx_free_desc--;
  743. descptr = lp->tx_insert_ptr;
  744. if (skb->len < MISR)
  745. descptr->len = MISR;
  746. else
  747. descptr->len = skb->len;
  748. descptr->skb_ptr = skb;
  749. descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
  750. skb->data, skb->len, PCI_DMA_TODEVICE));
  751. descptr->status = 0x8000;
  752. /* Trigger the MAC to check the TX descriptor */
  753. iowrite16(0x01, ioaddr + MTPR);
  754. lp->tx_insert_ptr = descptr->vndescp;
  755. /* If no tx resource, stop */
  756. if (!lp->tx_free_desc)
  757. netif_stop_queue(dev);
  758. dev->trans_start = jiffies;
  759. spin_unlock_irqrestore(&lp->lock, flags);
  760. return ret;
  761. }
  762. static void r6040_multicast_list(struct net_device *dev)
  763. {
  764. struct r6040_private *lp = netdev_priv(dev);
  765. void __iomem *ioaddr = lp->base;
  766. u16 *adrp;
  767. u16 reg;
  768. unsigned long flags;
  769. struct dev_mc_list *dmi = dev->mc_list;
  770. int i;
  771. /* MAC Address */
  772. adrp = (u16 *)dev->dev_addr;
  773. iowrite16(adrp[0], ioaddr + MID_0L);
  774. iowrite16(adrp[1], ioaddr + MID_0M);
  775. iowrite16(adrp[2], ioaddr + MID_0H);
  776. /* Promiscous Mode */
  777. spin_lock_irqsave(&lp->lock, flags);
  778. /* Clear AMCP & PROM bits */
  779. reg = ioread16(ioaddr) & ~0x0120;
  780. if (dev->flags & IFF_PROMISC) {
  781. reg |= 0x0020;
  782. lp->mcr0 |= 0x0020;
  783. }
  784. /* Too many multicast addresses
  785. * accept all traffic */
  786. else if ((dev->mc_count > MCAST_MAX)
  787. || (dev->flags & IFF_ALLMULTI))
  788. reg |= 0x0020;
  789. iowrite16(reg, ioaddr);
  790. spin_unlock_irqrestore(&lp->lock, flags);
  791. /* Build the hash table */
  792. if (dev->mc_count > MCAST_MAX) {
  793. u16 hash_table[4];
  794. u32 crc;
  795. for (i = 0; i < 4; i++)
  796. hash_table[i] = 0;
  797. for (i = 0; i < dev->mc_count; i++) {
  798. char *addrs = dmi->dmi_addr;
  799. dmi = dmi->next;
  800. if (!(*addrs & 1))
  801. continue;
  802. crc = ether_crc_le(6, addrs);
  803. crc >>= 26;
  804. hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
  805. }
  806. /* Write the index of the hash table */
  807. for (i = 0; i < 4; i++)
  808. iowrite16(hash_table[i] << 14, ioaddr + MCR1);
  809. /* Fill the MAC hash tables with their values */
  810. iowrite16(hash_table[0], ioaddr + MAR0);
  811. iowrite16(hash_table[1], ioaddr + MAR1);
  812. iowrite16(hash_table[2], ioaddr + MAR2);
  813. iowrite16(hash_table[3], ioaddr + MAR3);
  814. }
  815. /* Multicast Address 1~4 case */
  816. for (i = 0, dmi; (i < dev->mc_count) && (i < MCAST_MAX); i++) {
  817. adrp = (u16 *)dmi->dmi_addr;
  818. iowrite16(adrp[0], ioaddr + MID_1L + 8*i);
  819. iowrite16(adrp[1], ioaddr + MID_1M + 8*i);
  820. iowrite16(adrp[2], ioaddr + MID_1H + 8*i);
  821. dmi = dmi->next;
  822. }
  823. for (i = dev->mc_count; i < MCAST_MAX; i++) {
  824. iowrite16(0xffff, ioaddr + MID_0L + 8*i);
  825. iowrite16(0xffff, ioaddr + MID_0M + 8*i);
  826. iowrite16(0xffff, ioaddr + MID_0H + 8*i);
  827. }
  828. }
  829. static void netdev_get_drvinfo(struct net_device *dev,
  830. struct ethtool_drvinfo *info)
  831. {
  832. struct r6040_private *rp = netdev_priv(dev);
  833. strcpy(info->driver, DRV_NAME);
  834. strcpy(info->version, DRV_VERSION);
  835. strcpy(info->bus_info, pci_name(rp->pdev));
  836. }
  837. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  838. {
  839. struct r6040_private *rp = netdev_priv(dev);
  840. int rc;
  841. spin_lock_irq(&rp->lock);
  842. rc = mii_ethtool_gset(&rp->mii_if, cmd);
  843. spin_unlock_irq(&rp->lock);
  844. return rc;
  845. }
  846. static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  847. {
  848. struct r6040_private *rp = netdev_priv(dev);
  849. int rc;
  850. spin_lock_irq(&rp->lock);
  851. rc = mii_ethtool_sset(&rp->mii_if, cmd);
  852. spin_unlock_irq(&rp->lock);
  853. r6040_set_carrier(&rp->mii_if);
  854. return rc;
  855. }
  856. static u32 netdev_get_link(struct net_device *dev)
  857. {
  858. struct r6040_private *rp = netdev_priv(dev);
  859. return mii_link_ok(&rp->mii_if);
  860. }
  861. static struct ethtool_ops netdev_ethtool_ops = {
  862. .get_drvinfo = netdev_get_drvinfo,
  863. .get_settings = netdev_get_settings,
  864. .set_settings = netdev_set_settings,
  865. .get_link = netdev_get_link,
  866. };
  867. static int __devinit r6040_init_one(struct pci_dev *pdev,
  868. const struct pci_device_id *ent)
  869. {
  870. struct net_device *dev;
  871. struct r6040_private *lp;
  872. void __iomem *ioaddr;
  873. int err, io_size = R6040_IO_SIZE;
  874. static int card_idx = -1;
  875. int bar = 0;
  876. long pioaddr;
  877. u16 *adrp;
  878. printk(KERN_INFO "%s\n", version);
  879. err = pci_enable_device(pdev);
  880. if (err)
  881. return err;
  882. /* this should always be supported */
  883. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  884. printk(KERN_ERR DRV_NAME "32-bit PCI DMA addresses"
  885. "not supported by the card\n");
  886. return -ENODEV;
  887. }
  888. if (pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK)) {
  889. printk(KERN_ERR DRV_NAME "32-bit PCI DMA addresses"
  890. "not supported by the card\n");
  891. return -ENODEV;
  892. }
  893. /* IO Size check */
  894. if (pci_resource_len(pdev, 0) < io_size) {
  895. printk(KERN_ERR "Insufficient PCI resources, aborting\n");
  896. return -EIO;
  897. }
  898. pioaddr = pci_resource_start(pdev, 0); /* IO map base address */
  899. pci_set_master(pdev);
  900. dev = alloc_etherdev(sizeof(struct r6040_private));
  901. if (!dev) {
  902. printk(KERN_ERR "Failed to allocate etherdev\n");
  903. return -ENOMEM;
  904. }
  905. SET_NETDEV_DEV(dev, &pdev->dev);
  906. lp = netdev_priv(dev);
  907. if (pci_request_regions(pdev, DRV_NAME)) {
  908. printk(KERN_ERR DRV_NAME ": Failed to request PCI regions\n");
  909. err = -ENODEV;
  910. goto err_out_disable;
  911. }
  912. ioaddr = pci_iomap(pdev, bar, io_size);
  913. if (!ioaddr) {
  914. printk(KERN_ERR "ioremap failed for device %s\n",
  915. pci_name(pdev));
  916. return -EIO;
  917. }
  918. /* Init system & device */
  919. lp->base = ioaddr;
  920. dev->irq = pdev->irq;
  921. spin_lock_init(&lp->lock);
  922. pci_set_drvdata(pdev, dev);
  923. /* Set MAC address */
  924. card_idx++;
  925. adrp = (u16 *)dev->dev_addr;
  926. adrp[0] = ioread16(ioaddr + MID_0L);
  927. adrp[1] = ioread16(ioaddr + MID_0M);
  928. adrp[2] = ioread16(ioaddr + MID_0H);
  929. /* Link new device into r6040_root_dev */
  930. lp->pdev = pdev;
  931. lp->dev = dev;
  932. /* Init RDC private data */
  933. lp->mcr0 = 0x1002;
  934. lp->phy_addr = phy_table[card_idx];
  935. lp->switch_sig = 0;
  936. /* The RDC-specific entries in the device structure. */
  937. dev->open = &r6040_open;
  938. dev->hard_start_xmit = &r6040_start_xmit;
  939. dev->stop = &r6040_close;
  940. dev->get_stats = r6040_get_stats;
  941. dev->set_multicast_list = &r6040_multicast_list;
  942. dev->do_ioctl = &r6040_ioctl;
  943. dev->ethtool_ops = &netdev_ethtool_ops;
  944. dev->tx_timeout = &r6040_tx_timeout;
  945. dev->watchdog_timeo = TX_TIMEOUT;
  946. #ifdef CONFIG_NET_POLL_CONTROLLER
  947. dev->poll_controller = r6040_poll_controller;
  948. #endif
  949. netif_napi_add(dev, &lp->napi, r6040_poll, 64);
  950. lp->mii_if.dev = dev;
  951. lp->mii_if.mdio_read = r6040_mdio_read;
  952. lp->mii_if.mdio_write = r6040_mdio_write;
  953. lp->mii_if.phy_id = lp->phy_addr;
  954. lp->mii_if.phy_id_mask = 0x1f;
  955. lp->mii_if.reg_num_mask = 0x1f;
  956. /* Register net device. After this dev->name assign */
  957. err = register_netdev(dev);
  958. if (err) {
  959. printk(KERN_ERR DRV_NAME ": Failed to register net device\n");
  960. goto err_out_res;
  961. }
  962. return 0;
  963. err_out_res:
  964. pci_release_regions(pdev);
  965. err_out_disable:
  966. pci_disable_device(pdev);
  967. pci_set_drvdata(pdev, NULL);
  968. free_netdev(dev);
  969. return err;
  970. }
  971. static void __devexit r6040_remove_one(struct pci_dev *pdev)
  972. {
  973. struct net_device *dev = pci_get_drvdata(pdev);
  974. unregister_netdev(dev);
  975. pci_release_regions(pdev);
  976. free_netdev(dev);
  977. pci_disable_device(pdev);
  978. pci_set_drvdata(pdev, NULL);
  979. }
  980. static struct pci_device_id r6040_pci_tbl[] = {
  981. { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
  982. { 0 }
  983. };
  984. MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
  985. static struct pci_driver r6040_driver = {
  986. .name = DRV_NAME,
  987. .id_table = r6040_pci_tbl,
  988. .probe = r6040_init_one,
  989. .remove = __devexit_p(r6040_remove_one),
  990. };
  991. static int __init r6040_init(void)
  992. {
  993. return pci_register_driver(&r6040_driver);
  994. }
  995. static void __exit r6040_cleanup(void)
  996. {
  997. pci_unregister_driver(&r6040_driver);
  998. }
  999. module_init(r6040_init);
  1000. module_exit(r6040_cleanup);