ppc_asm.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586
  1. /*
  2. * Copyright (C) 1995-1999 Gary Thomas, Paul Mackerras, Cort Dougan.
  3. */
  4. #ifndef _ASM_POWERPC_PPC_ASM_H
  5. #define _ASM_POWERPC_PPC_ASM_H
  6. #include <linux/stringify.h>
  7. #include <asm/asm-compat.h>
  8. #include <asm/processor.h>
  9. #ifndef __ASSEMBLY__
  10. #error __FILE__ should only be used in assembler files
  11. #else
  12. #define SZL (BITS_PER_LONG/8)
  13. /*
  14. * Stuff for accurate CPU time accounting.
  15. * These macros handle transitions between user and system state
  16. * in exception entry and exit and accumulate time to the
  17. * user_time and system_time fields in the paca.
  18. */
  19. #ifndef CONFIG_VIRT_CPU_ACCOUNTING
  20. #define ACCOUNT_CPU_USER_ENTRY(ra, rb)
  21. #define ACCOUNT_CPU_USER_EXIT(ra, rb)
  22. #else
  23. #define ACCOUNT_CPU_USER_ENTRY(ra, rb) \
  24. beq 2f; /* if from kernel mode */ \
  25. BEGIN_FTR_SECTION; \
  26. mfspr ra,SPRN_PURR; /* get processor util. reg */ \
  27. END_FTR_SECTION_IFSET(CPU_FTR_PURR); \
  28. BEGIN_FTR_SECTION; \
  29. MFTB(ra); /* or get TB if no PURR */ \
  30. END_FTR_SECTION_IFCLR(CPU_FTR_PURR); \
  31. ld rb,PACA_STARTPURR(r13); \
  32. std ra,PACA_STARTPURR(r13); \
  33. subf rb,rb,ra; /* subtract start value */ \
  34. ld ra,PACA_USER_TIME(r13); \
  35. add ra,ra,rb; /* add on to user time */ \
  36. std ra,PACA_USER_TIME(r13); \
  37. 2:
  38. #define ACCOUNT_CPU_USER_EXIT(ra, rb) \
  39. BEGIN_FTR_SECTION; \
  40. mfspr ra,SPRN_PURR; /* get processor util. reg */ \
  41. END_FTR_SECTION_IFSET(CPU_FTR_PURR); \
  42. BEGIN_FTR_SECTION; \
  43. MFTB(ra); /* or get TB if no PURR */ \
  44. END_FTR_SECTION_IFCLR(CPU_FTR_PURR); \
  45. ld rb,PACA_STARTPURR(r13); \
  46. std ra,PACA_STARTPURR(r13); \
  47. subf rb,rb,ra; /* subtract start value */ \
  48. ld ra,PACA_SYSTEM_TIME(r13); \
  49. add ra,ra,rb; /* add on to user time */ \
  50. std ra,PACA_SYSTEM_TIME(r13);
  51. #endif
  52. /*
  53. * Macros for storing registers into and loading registers from
  54. * exception frames.
  55. */
  56. #ifdef __powerpc64__
  57. #define SAVE_GPR(n, base) std n,GPR0+8*(n)(base)
  58. #define REST_GPR(n, base) ld n,GPR0+8*(n)(base)
  59. #define SAVE_NVGPRS(base) SAVE_8GPRS(14, base); SAVE_10GPRS(22, base)
  60. #define REST_NVGPRS(base) REST_8GPRS(14, base); REST_10GPRS(22, base)
  61. #else
  62. #define SAVE_GPR(n, base) stw n,GPR0+4*(n)(base)
  63. #define REST_GPR(n, base) lwz n,GPR0+4*(n)(base)
  64. #define SAVE_NVGPRS(base) SAVE_GPR(13, base); SAVE_8GPRS(14, base); \
  65. SAVE_10GPRS(22, base)
  66. #define REST_NVGPRS(base) REST_GPR(13, base); REST_8GPRS(14, base); \
  67. REST_10GPRS(22, base)
  68. #endif
  69. #define SAVE_2GPRS(n, base) SAVE_GPR(n, base); SAVE_GPR(n+1, base)
  70. #define SAVE_4GPRS(n, base) SAVE_2GPRS(n, base); SAVE_2GPRS(n+2, base)
  71. #define SAVE_8GPRS(n, base) SAVE_4GPRS(n, base); SAVE_4GPRS(n+4, base)
  72. #define SAVE_10GPRS(n, base) SAVE_8GPRS(n, base); SAVE_2GPRS(n+8, base)
  73. #define REST_2GPRS(n, base) REST_GPR(n, base); REST_GPR(n+1, base)
  74. #define REST_4GPRS(n, base) REST_2GPRS(n, base); REST_2GPRS(n+2, base)
  75. #define REST_8GPRS(n, base) REST_4GPRS(n, base); REST_4GPRS(n+4, base)
  76. #define REST_10GPRS(n, base) REST_8GPRS(n, base); REST_2GPRS(n+8, base)
  77. #define SAVE_FPR(n, base) stfd n,THREAD_FPR0+8*TS_FPRWIDTH*(n)(base)
  78. #define SAVE_2FPRS(n, base) SAVE_FPR(n, base); SAVE_FPR(n+1, base)
  79. #define SAVE_4FPRS(n, base) SAVE_2FPRS(n, base); SAVE_2FPRS(n+2, base)
  80. #define SAVE_8FPRS(n, base) SAVE_4FPRS(n, base); SAVE_4FPRS(n+4, base)
  81. #define SAVE_16FPRS(n, base) SAVE_8FPRS(n, base); SAVE_8FPRS(n+8, base)
  82. #define SAVE_32FPRS(n, base) SAVE_16FPRS(n, base); SAVE_16FPRS(n+16, base)
  83. #define REST_FPR(n, base) lfd n,THREAD_FPR0+8*TS_FPRWIDTH*(n)(base)
  84. #define REST_2FPRS(n, base) REST_FPR(n, base); REST_FPR(n+1, base)
  85. #define REST_4FPRS(n, base) REST_2FPRS(n, base); REST_2FPRS(n+2, base)
  86. #define REST_8FPRS(n, base) REST_4FPRS(n, base); REST_4FPRS(n+4, base)
  87. #define REST_16FPRS(n, base) REST_8FPRS(n, base); REST_8FPRS(n+8, base)
  88. #define REST_32FPRS(n, base) REST_16FPRS(n, base); REST_16FPRS(n+16, base)
  89. #define SAVE_VR(n,b,base) li b,THREAD_VR0+(16*(n)); stvx n,b,base
  90. #define SAVE_2VRS(n,b,base) SAVE_VR(n,b,base); SAVE_VR(n+1,b,base)
  91. #define SAVE_4VRS(n,b,base) SAVE_2VRS(n,b,base); SAVE_2VRS(n+2,b,base)
  92. #define SAVE_8VRS(n,b,base) SAVE_4VRS(n,b,base); SAVE_4VRS(n+4,b,base)
  93. #define SAVE_16VRS(n,b,base) SAVE_8VRS(n,b,base); SAVE_8VRS(n+8,b,base)
  94. #define SAVE_32VRS(n,b,base) SAVE_16VRS(n,b,base); SAVE_16VRS(n+16,b,base)
  95. #define REST_VR(n,b,base) li b,THREAD_VR0+(16*(n)); lvx n,b,base
  96. #define REST_2VRS(n,b,base) REST_VR(n,b,base); REST_VR(n+1,b,base)
  97. #define REST_4VRS(n,b,base) REST_2VRS(n,b,base); REST_2VRS(n+2,b,base)
  98. #define REST_8VRS(n,b,base) REST_4VRS(n,b,base); REST_4VRS(n+4,b,base)
  99. #define REST_16VRS(n,b,base) REST_8VRS(n,b,base); REST_8VRS(n+8,b,base)
  100. #define REST_32VRS(n,b,base) REST_16VRS(n,b,base); REST_16VRS(n+16,b,base)
  101. #define SAVE_EVR(n,s,base) evmergehi s,s,n; stw s,THREAD_EVR0+4*(n)(base)
  102. #define SAVE_2EVRS(n,s,base) SAVE_EVR(n,s,base); SAVE_EVR(n+1,s,base)
  103. #define SAVE_4EVRS(n,s,base) SAVE_2EVRS(n,s,base); SAVE_2EVRS(n+2,s,base)
  104. #define SAVE_8EVRS(n,s,base) SAVE_4EVRS(n,s,base); SAVE_4EVRS(n+4,s,base)
  105. #define SAVE_16EVRS(n,s,base) SAVE_8EVRS(n,s,base); SAVE_8EVRS(n+8,s,base)
  106. #define SAVE_32EVRS(n,s,base) SAVE_16EVRS(n,s,base); SAVE_16EVRS(n+16,s,base)
  107. #define REST_EVR(n,s,base) lwz s,THREAD_EVR0+4*(n)(base); evmergelo n,s,n
  108. #define REST_2EVRS(n,s,base) REST_EVR(n,s,base); REST_EVR(n+1,s,base)
  109. #define REST_4EVRS(n,s,base) REST_2EVRS(n,s,base); REST_2EVRS(n+2,s,base)
  110. #define REST_8EVRS(n,s,base) REST_4EVRS(n,s,base); REST_4EVRS(n+4,s,base)
  111. #define REST_16EVRS(n,s,base) REST_8EVRS(n,s,base); REST_8EVRS(n+8,s,base)
  112. #define REST_32EVRS(n,s,base) REST_16EVRS(n,s,base); REST_16EVRS(n+16,s,base)
  113. /* Macros to adjust thread priority for hardware multithreading */
  114. #define HMT_VERY_LOW or 31,31,31 # very low priority
  115. #define HMT_LOW or 1,1,1
  116. #define HMT_MEDIUM_LOW or 6,6,6 # medium low priority
  117. #define HMT_MEDIUM or 2,2,2
  118. #define HMT_MEDIUM_HIGH or 5,5,5 # medium high priority
  119. #define HMT_HIGH or 3,3,3
  120. /* handle instructions that older assemblers may not know */
  121. #define RFCI .long 0x4c000066 /* rfci instruction */
  122. #define RFDI .long 0x4c00004e /* rfdi instruction */
  123. #define RFMCI .long 0x4c00004c /* rfmci instruction */
  124. #ifdef __KERNEL__
  125. #ifdef CONFIG_PPC64
  126. #define XGLUE(a,b) a##b
  127. #define GLUE(a,b) XGLUE(a,b)
  128. #define _GLOBAL(name) \
  129. .section ".text"; \
  130. .align 2 ; \
  131. .globl name; \
  132. .globl GLUE(.,name); \
  133. .section ".opd","aw"; \
  134. name: \
  135. .quad GLUE(.,name); \
  136. .quad .TOC.@tocbase; \
  137. .quad 0; \
  138. .previous; \
  139. .type GLUE(.,name),@function; \
  140. GLUE(.,name):
  141. #define _INIT_GLOBAL(name) \
  142. .section ".text.init.refok"; \
  143. .align 2 ; \
  144. .globl name; \
  145. .globl GLUE(.,name); \
  146. .section ".opd","aw"; \
  147. name: \
  148. .quad GLUE(.,name); \
  149. .quad .TOC.@tocbase; \
  150. .quad 0; \
  151. .previous; \
  152. .type GLUE(.,name),@function; \
  153. GLUE(.,name):
  154. #define _KPROBE(name) \
  155. .section ".kprobes.text","a"; \
  156. .align 2 ; \
  157. .globl name; \
  158. .globl GLUE(.,name); \
  159. .section ".opd","aw"; \
  160. name: \
  161. .quad GLUE(.,name); \
  162. .quad .TOC.@tocbase; \
  163. .quad 0; \
  164. .previous; \
  165. .type GLUE(.,name),@function; \
  166. GLUE(.,name):
  167. #define _STATIC(name) \
  168. .section ".text"; \
  169. .align 2 ; \
  170. .section ".opd","aw"; \
  171. name: \
  172. .quad GLUE(.,name); \
  173. .quad .TOC.@tocbase; \
  174. .quad 0; \
  175. .previous; \
  176. .type GLUE(.,name),@function; \
  177. GLUE(.,name):
  178. #define _INIT_STATIC(name) \
  179. .section ".text.init.refok"; \
  180. .align 2 ; \
  181. .section ".opd","aw"; \
  182. name: \
  183. .quad GLUE(.,name); \
  184. .quad .TOC.@tocbase; \
  185. .quad 0; \
  186. .previous; \
  187. .type GLUE(.,name),@function; \
  188. GLUE(.,name):
  189. #else /* 32-bit */
  190. #define _ENTRY(n) \
  191. .globl n; \
  192. n:
  193. #define _GLOBAL(n) \
  194. .text; \
  195. .stabs __stringify(n:F-1),N_FUN,0,0,n;\
  196. .globl n; \
  197. n:
  198. #define _KPROBE(n) \
  199. .section ".kprobes.text","a"; \
  200. .globl n; \
  201. n:
  202. #endif
  203. /*
  204. * LOAD_REG_IMMEDIATE(rn, expr)
  205. * Loads the value of the constant expression 'expr' into register 'rn'
  206. * using immediate instructions only. Use this when it's important not
  207. * to reference other data (i.e. on ppc64 when the TOC pointer is not
  208. * valid).
  209. *
  210. * LOAD_REG_ADDR(rn, name)
  211. * Loads the address of label 'name' into register 'rn'. Use this when
  212. * you don't particularly need immediate instructions only, but you need
  213. * the whole address in one register (e.g. it's a structure address and
  214. * you want to access various offsets within it). On ppc32 this is
  215. * identical to LOAD_REG_IMMEDIATE.
  216. *
  217. * LOAD_REG_ADDRBASE(rn, name)
  218. * ADDROFF(name)
  219. * LOAD_REG_ADDRBASE loads part of the address of label 'name' into
  220. * register 'rn'. ADDROFF(name) returns the remainder of the address as
  221. * a constant expression. ADDROFF(name) is a signed expression < 16 bits
  222. * in size, so is suitable for use directly as an offset in load and store
  223. * instructions. Use this when loading/storing a single word or less as:
  224. * LOAD_REG_ADDRBASE(rX, name)
  225. * ld rY,ADDROFF(name)(rX)
  226. */
  227. #ifdef __powerpc64__
  228. #define LOAD_REG_IMMEDIATE(reg,expr) \
  229. lis (reg),(expr)@highest; \
  230. ori (reg),(reg),(expr)@higher; \
  231. rldicr (reg),(reg),32,31; \
  232. oris (reg),(reg),(expr)@h; \
  233. ori (reg),(reg),(expr)@l;
  234. #define LOAD_REG_ADDR(reg,name) \
  235. ld (reg),name@got(r2)
  236. #define LOAD_REG_ADDRBASE(reg,name) LOAD_REG_ADDR(reg,name)
  237. #define ADDROFF(name) 0
  238. /* offsets for stack frame layout */
  239. #define LRSAVE 16
  240. #else /* 32-bit */
  241. #define LOAD_REG_IMMEDIATE(reg,expr) \
  242. lis (reg),(expr)@ha; \
  243. addi (reg),(reg),(expr)@l;
  244. #define LOAD_REG_ADDR(reg,name) LOAD_REG_IMMEDIATE(reg, name)
  245. #define LOAD_REG_ADDRBASE(reg, name) lis (reg),name@ha
  246. #define ADDROFF(name) name@l
  247. /* offsets for stack frame layout */
  248. #define LRSAVE 4
  249. #endif
  250. /* various errata or part fixups */
  251. #ifdef CONFIG_PPC601_SYNC_FIX
  252. #define SYNC \
  253. BEGIN_FTR_SECTION \
  254. sync; \
  255. isync; \
  256. END_FTR_SECTION_IFSET(CPU_FTR_601)
  257. #define SYNC_601 \
  258. BEGIN_FTR_SECTION \
  259. sync; \
  260. END_FTR_SECTION_IFSET(CPU_FTR_601)
  261. #define ISYNC_601 \
  262. BEGIN_FTR_SECTION \
  263. isync; \
  264. END_FTR_SECTION_IFSET(CPU_FTR_601)
  265. #else
  266. #define SYNC
  267. #define SYNC_601
  268. #define ISYNC_601
  269. #endif
  270. #ifdef CONFIG_PPC_CELL
  271. #define MFTB(dest) \
  272. 90: mftb dest; \
  273. BEGIN_FTR_SECTION_NESTED(96); \
  274. cmpwi dest,0; \
  275. beq- 90b; \
  276. END_FTR_SECTION_NESTED(CPU_FTR_CELL_TB_BUG, CPU_FTR_CELL_TB_BUG, 96)
  277. #else
  278. #define MFTB(dest) mftb dest
  279. #endif
  280. #ifndef CONFIG_SMP
  281. #define TLBSYNC
  282. #else /* CONFIG_SMP */
  283. /* tlbsync is not implemented on 601 */
  284. #define TLBSYNC \
  285. BEGIN_FTR_SECTION \
  286. tlbsync; \
  287. sync; \
  288. END_FTR_SECTION_IFCLR(CPU_FTR_601)
  289. #endif
  290. /*
  291. * This instruction is not implemented on the PPC 603 or 601; however, on
  292. * the 403GCX and 405GP tlbia IS defined and tlbie is not.
  293. * All of these instructions exist in the 8xx, they have magical powers,
  294. * and they must be used.
  295. */
  296. #if !defined(CONFIG_4xx) && !defined(CONFIG_8xx)
  297. #define tlbia \
  298. li r4,1024; \
  299. mtctr r4; \
  300. lis r4,KERNELBASE@h; \
  301. 0: tlbie r4; \
  302. addi r4,r4,0x1000; \
  303. bdnz 0b
  304. #endif
  305. #ifdef CONFIG_IBM440EP_ERR42
  306. #define PPC440EP_ERR42 isync
  307. #else
  308. #define PPC440EP_ERR42
  309. #endif
  310. #if defined(CONFIG_BOOKE)
  311. #define toreal(rd)
  312. #define fromreal(rd)
  313. /*
  314. * We use addis to ensure compatibility with the "classic" ppc versions of
  315. * these macros, which use rs = 0 to get the tophys offset in rd, rather than
  316. * converting the address in r0, and so this version has to do that too
  317. * (i.e. set register rd to 0 when rs == 0).
  318. */
  319. #define tophys(rd,rs) \
  320. addis rd,rs,0
  321. #define tovirt(rd,rs) \
  322. addis rd,rs,0
  323. #elif defined(CONFIG_PPC64)
  324. #define toreal(rd) /* we can access c000... in real mode */
  325. #define fromreal(rd)
  326. #define tophys(rd,rs) \
  327. clrldi rd,rs,2
  328. #define tovirt(rd,rs) \
  329. rotldi rd,rs,16; \
  330. ori rd,rd,((KERNELBASE>>48)&0xFFFF);\
  331. rotldi rd,rd,48
  332. #else
  333. /*
  334. * On APUS (Amiga PowerPC cpu upgrade board), we don't know the
  335. * physical base address of RAM at compile time.
  336. */
  337. #define toreal(rd) tophys(rd,rd)
  338. #define fromreal(rd) tovirt(rd,rd)
  339. #define tophys(rd,rs) \
  340. 0: addis rd,rs,-KERNELBASE@h; \
  341. .section ".vtop_fixup","aw"; \
  342. .align 1; \
  343. .long 0b; \
  344. .previous
  345. #define tovirt(rd,rs) \
  346. 0: addis rd,rs,KERNELBASE@h; \
  347. .section ".ptov_fixup","aw"; \
  348. .align 1; \
  349. .long 0b; \
  350. .previous
  351. #endif
  352. #ifdef CONFIG_PPC64
  353. #define RFI rfid
  354. #define MTMSRD(r) mtmsrd r
  355. #else
  356. #define FIX_SRR1(ra, rb)
  357. #ifndef CONFIG_40x
  358. #define RFI rfi
  359. #else
  360. #define RFI rfi; b . /* Prevent prefetch past rfi */
  361. #endif
  362. #define MTMSRD(r) mtmsr r
  363. #define CLR_TOP32(r)
  364. #endif
  365. #endif /* __KERNEL__ */
  366. /* The boring bits... */
  367. /* Condition Register Bit Fields */
  368. #define cr0 0
  369. #define cr1 1
  370. #define cr2 2
  371. #define cr3 3
  372. #define cr4 4
  373. #define cr5 5
  374. #define cr6 6
  375. #define cr7 7
  376. /* General Purpose Registers (GPRs) */
  377. #define r0 0
  378. #define r1 1
  379. #define r2 2
  380. #define r3 3
  381. #define r4 4
  382. #define r5 5
  383. #define r6 6
  384. #define r7 7
  385. #define r8 8
  386. #define r9 9
  387. #define r10 10
  388. #define r11 11
  389. #define r12 12
  390. #define r13 13
  391. #define r14 14
  392. #define r15 15
  393. #define r16 16
  394. #define r17 17
  395. #define r18 18
  396. #define r19 19
  397. #define r20 20
  398. #define r21 21
  399. #define r22 22
  400. #define r23 23
  401. #define r24 24
  402. #define r25 25
  403. #define r26 26
  404. #define r27 27
  405. #define r28 28
  406. #define r29 29
  407. #define r30 30
  408. #define r31 31
  409. /* Floating Point Registers (FPRs) */
  410. #define fr0 0
  411. #define fr1 1
  412. #define fr2 2
  413. #define fr3 3
  414. #define fr4 4
  415. #define fr5 5
  416. #define fr6 6
  417. #define fr7 7
  418. #define fr8 8
  419. #define fr9 9
  420. #define fr10 10
  421. #define fr11 11
  422. #define fr12 12
  423. #define fr13 13
  424. #define fr14 14
  425. #define fr15 15
  426. #define fr16 16
  427. #define fr17 17
  428. #define fr18 18
  429. #define fr19 19
  430. #define fr20 20
  431. #define fr21 21
  432. #define fr22 22
  433. #define fr23 23
  434. #define fr24 24
  435. #define fr25 25
  436. #define fr26 26
  437. #define fr27 27
  438. #define fr28 28
  439. #define fr29 29
  440. #define fr30 30
  441. #define fr31 31
  442. /* AltiVec Registers (VPRs) */
  443. #define vr0 0
  444. #define vr1 1
  445. #define vr2 2
  446. #define vr3 3
  447. #define vr4 4
  448. #define vr5 5
  449. #define vr6 6
  450. #define vr7 7
  451. #define vr8 8
  452. #define vr9 9
  453. #define vr10 10
  454. #define vr11 11
  455. #define vr12 12
  456. #define vr13 13
  457. #define vr14 14
  458. #define vr15 15
  459. #define vr16 16
  460. #define vr17 17
  461. #define vr18 18
  462. #define vr19 19
  463. #define vr20 20
  464. #define vr21 21
  465. #define vr22 22
  466. #define vr23 23
  467. #define vr24 24
  468. #define vr25 25
  469. #define vr26 26
  470. #define vr27 27
  471. #define vr28 28
  472. #define vr29 29
  473. #define vr30 30
  474. #define vr31 31
  475. /* SPE Registers (EVPRs) */
  476. #define evr0 0
  477. #define evr1 1
  478. #define evr2 2
  479. #define evr3 3
  480. #define evr4 4
  481. #define evr5 5
  482. #define evr6 6
  483. #define evr7 7
  484. #define evr8 8
  485. #define evr9 9
  486. #define evr10 10
  487. #define evr11 11
  488. #define evr12 12
  489. #define evr13 13
  490. #define evr14 14
  491. #define evr15 15
  492. #define evr16 16
  493. #define evr17 17
  494. #define evr18 18
  495. #define evr19 19
  496. #define evr20 20
  497. #define evr21 21
  498. #define evr22 22
  499. #define evr23 23
  500. #define evr24 24
  501. #define evr25 25
  502. #define evr26 26
  503. #define evr27 27
  504. #define evr28 28
  505. #define evr29 29
  506. #define evr30 30
  507. #define evr31 31
  508. /* some stab codes */
  509. #define N_FUN 36
  510. #define N_RSYM 64
  511. #define N_SLINE 68
  512. #define N_SO 100
  513. #endif /* __ASSEMBLY__ */
  514. #endif /* _ASM_POWERPC_PPC_ASM_H */