imx6q.dtsi 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /include/ "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. serial3 = &uart4;
  19. serial4 = &uart5;
  20. gpio0 = &gpio1;
  21. gpio1 = &gpio2;
  22. gpio2 = &gpio3;
  23. gpio3 = &gpio4;
  24. gpio4 = &gpio5;
  25. gpio5 = &gpio6;
  26. gpio6 = &gpio7;
  27. };
  28. cpus {
  29. #address-cells = <1>;
  30. #size-cells = <0>;
  31. cpu@0 {
  32. compatible = "arm,cortex-a9";
  33. reg = <0>;
  34. next-level-cache = <&L2>;
  35. operating-points = <
  36. /* kHz uV */
  37. 792000 1100000
  38. 396000 950000
  39. 198000 850000
  40. >;
  41. clock-latency = <61036>; /* two CLK32 periods */
  42. cpu0-supply = <&reg_cpu>;
  43. };
  44. cpu@1 {
  45. compatible = "arm,cortex-a9";
  46. reg = <1>;
  47. next-level-cache = <&L2>;
  48. };
  49. cpu@2 {
  50. compatible = "arm,cortex-a9";
  51. reg = <2>;
  52. next-level-cache = <&L2>;
  53. };
  54. cpu@3 {
  55. compatible = "arm,cortex-a9";
  56. reg = <3>;
  57. next-level-cache = <&L2>;
  58. };
  59. };
  60. intc: interrupt-controller@00a01000 {
  61. compatible = "arm,cortex-a9-gic";
  62. #interrupt-cells = <3>;
  63. #address-cells = <1>;
  64. #size-cells = <1>;
  65. interrupt-controller;
  66. reg = <0x00a01000 0x1000>,
  67. <0x00a00100 0x100>;
  68. };
  69. clocks {
  70. #address-cells = <1>;
  71. #size-cells = <0>;
  72. ckil {
  73. compatible = "fsl,imx-ckil", "fixed-clock";
  74. clock-frequency = <32768>;
  75. };
  76. ckih1 {
  77. compatible = "fsl,imx-ckih1", "fixed-clock";
  78. clock-frequency = <0>;
  79. };
  80. osc {
  81. compatible = "fsl,imx-osc", "fixed-clock";
  82. clock-frequency = <24000000>;
  83. };
  84. };
  85. soc {
  86. #address-cells = <1>;
  87. #size-cells = <1>;
  88. compatible = "simple-bus";
  89. interrupt-parent = <&intc>;
  90. ranges;
  91. dma-apbh@00110000 {
  92. compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
  93. reg = <0x00110000 0x2000>;
  94. clocks = <&clks 106>;
  95. };
  96. nfc: gpmi-nand@00112000 {
  97. compatible = "fsl,imx6q-gpmi-nand";
  98. #address-cells = <1>;
  99. #size-cells = <1>;
  100. reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
  101. reg-names = "gpmi-nand", "bch";
  102. interrupts = <0 13 0x04>, <0 15 0x04>;
  103. interrupt-names = "gpmi-dma", "bch";
  104. clocks = <&clks 152>, <&clks 153>, <&clks 151>,
  105. <&clks 150>, <&clks 149>;
  106. clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
  107. "gpmi_bch_apb", "per1_bch";
  108. fsl,gpmi-dma-channel = <0>;
  109. status = "disabled";
  110. };
  111. timer@00a00600 {
  112. compatible = "arm,cortex-a9-twd-timer";
  113. reg = <0x00a00600 0x20>;
  114. interrupts = <1 13 0xf01>;
  115. };
  116. L2: l2-cache@00a02000 {
  117. compatible = "arm,pl310-cache";
  118. reg = <0x00a02000 0x1000>;
  119. interrupts = <0 92 0x04>;
  120. cache-unified;
  121. cache-level = <2>;
  122. };
  123. aips-bus@02000000 { /* AIPS1 */
  124. compatible = "fsl,aips-bus", "simple-bus";
  125. #address-cells = <1>;
  126. #size-cells = <1>;
  127. reg = <0x02000000 0x100000>;
  128. ranges;
  129. spba-bus@02000000 {
  130. compatible = "fsl,spba-bus", "simple-bus";
  131. #address-cells = <1>;
  132. #size-cells = <1>;
  133. reg = <0x02000000 0x40000>;
  134. ranges;
  135. spdif: spdif@02004000 {
  136. reg = <0x02004000 0x4000>;
  137. interrupts = <0 52 0x04>;
  138. };
  139. ecspi1: ecspi@02008000 {
  140. #address-cells = <1>;
  141. #size-cells = <0>;
  142. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  143. reg = <0x02008000 0x4000>;
  144. interrupts = <0 31 0x04>;
  145. clocks = <&clks 112>, <&clks 112>;
  146. clock-names = "ipg", "per";
  147. status = "disabled";
  148. };
  149. ecspi2: ecspi@0200c000 {
  150. #address-cells = <1>;
  151. #size-cells = <0>;
  152. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  153. reg = <0x0200c000 0x4000>;
  154. interrupts = <0 32 0x04>;
  155. clocks = <&clks 113>, <&clks 113>;
  156. clock-names = "ipg", "per";
  157. status = "disabled";
  158. };
  159. ecspi3: ecspi@02010000 {
  160. #address-cells = <1>;
  161. #size-cells = <0>;
  162. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  163. reg = <0x02010000 0x4000>;
  164. interrupts = <0 33 0x04>;
  165. clocks = <&clks 114>, <&clks 114>;
  166. clock-names = "ipg", "per";
  167. status = "disabled";
  168. };
  169. ecspi4: ecspi@02014000 {
  170. #address-cells = <1>;
  171. #size-cells = <0>;
  172. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  173. reg = <0x02014000 0x4000>;
  174. interrupts = <0 34 0x04>;
  175. clocks = <&clks 115>, <&clks 115>;
  176. clock-names = "ipg", "per";
  177. status = "disabled";
  178. };
  179. ecspi5: ecspi@02018000 {
  180. #address-cells = <1>;
  181. #size-cells = <0>;
  182. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  183. reg = <0x02018000 0x4000>;
  184. interrupts = <0 35 0x04>;
  185. clocks = <&clks 116>, <&clks 116>;
  186. clock-names = "ipg", "per";
  187. status = "disabled";
  188. };
  189. uart1: serial@02020000 {
  190. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  191. reg = <0x02020000 0x4000>;
  192. interrupts = <0 26 0x04>;
  193. clocks = <&clks 160>, <&clks 161>;
  194. clock-names = "ipg", "per";
  195. status = "disabled";
  196. };
  197. esai: esai@02024000 {
  198. reg = <0x02024000 0x4000>;
  199. interrupts = <0 51 0x04>;
  200. };
  201. ssi1: ssi@02028000 {
  202. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  203. reg = <0x02028000 0x4000>;
  204. interrupts = <0 46 0x04>;
  205. clocks = <&clks 178>;
  206. fsl,fifo-depth = <15>;
  207. fsl,ssi-dma-events = <38 37>;
  208. status = "disabled";
  209. };
  210. ssi2: ssi@0202c000 {
  211. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  212. reg = <0x0202c000 0x4000>;
  213. interrupts = <0 47 0x04>;
  214. clocks = <&clks 179>;
  215. fsl,fifo-depth = <15>;
  216. fsl,ssi-dma-events = <42 41>;
  217. status = "disabled";
  218. };
  219. ssi3: ssi@02030000 {
  220. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  221. reg = <0x02030000 0x4000>;
  222. interrupts = <0 48 0x04>;
  223. clocks = <&clks 180>;
  224. fsl,fifo-depth = <15>;
  225. fsl,ssi-dma-events = <46 45>;
  226. status = "disabled";
  227. };
  228. asrc: asrc@02034000 {
  229. reg = <0x02034000 0x4000>;
  230. interrupts = <0 50 0x04>;
  231. };
  232. spba@0203c000 {
  233. reg = <0x0203c000 0x4000>;
  234. };
  235. };
  236. vpu: vpu@02040000 {
  237. reg = <0x02040000 0x3c000>;
  238. interrupts = <0 3 0x04 0 12 0x04>;
  239. };
  240. aipstz@0207c000 { /* AIPSTZ1 */
  241. reg = <0x0207c000 0x4000>;
  242. };
  243. pwm1: pwm@02080000 {
  244. reg = <0x02080000 0x4000>;
  245. interrupts = <0 83 0x04>;
  246. };
  247. pwm2: pwm@02084000 {
  248. reg = <0x02084000 0x4000>;
  249. interrupts = <0 84 0x04>;
  250. };
  251. pwm3: pwm@02088000 {
  252. reg = <0x02088000 0x4000>;
  253. interrupts = <0 85 0x04>;
  254. };
  255. pwm4: pwm@0208c000 {
  256. reg = <0x0208c000 0x4000>;
  257. interrupts = <0 86 0x04>;
  258. };
  259. can1: flexcan@02090000 {
  260. reg = <0x02090000 0x4000>;
  261. interrupts = <0 110 0x04>;
  262. };
  263. can2: flexcan@02094000 {
  264. reg = <0x02094000 0x4000>;
  265. interrupts = <0 111 0x04>;
  266. };
  267. gpt: gpt@02098000 {
  268. compatible = "fsl,imx6q-gpt";
  269. reg = <0x02098000 0x4000>;
  270. interrupts = <0 55 0x04>;
  271. };
  272. gpio1: gpio@0209c000 {
  273. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  274. reg = <0x0209c000 0x4000>;
  275. interrupts = <0 66 0x04 0 67 0x04>;
  276. gpio-controller;
  277. #gpio-cells = <2>;
  278. interrupt-controller;
  279. #interrupt-cells = <2>;
  280. };
  281. gpio2: gpio@020a0000 {
  282. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  283. reg = <0x020a0000 0x4000>;
  284. interrupts = <0 68 0x04 0 69 0x04>;
  285. gpio-controller;
  286. #gpio-cells = <2>;
  287. interrupt-controller;
  288. #interrupt-cells = <2>;
  289. };
  290. gpio3: gpio@020a4000 {
  291. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  292. reg = <0x020a4000 0x4000>;
  293. interrupts = <0 70 0x04 0 71 0x04>;
  294. gpio-controller;
  295. #gpio-cells = <2>;
  296. interrupt-controller;
  297. #interrupt-cells = <2>;
  298. };
  299. gpio4: gpio@020a8000 {
  300. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  301. reg = <0x020a8000 0x4000>;
  302. interrupts = <0 72 0x04 0 73 0x04>;
  303. gpio-controller;
  304. #gpio-cells = <2>;
  305. interrupt-controller;
  306. #interrupt-cells = <2>;
  307. };
  308. gpio5: gpio@020ac000 {
  309. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  310. reg = <0x020ac000 0x4000>;
  311. interrupts = <0 74 0x04 0 75 0x04>;
  312. gpio-controller;
  313. #gpio-cells = <2>;
  314. interrupt-controller;
  315. #interrupt-cells = <2>;
  316. };
  317. gpio6: gpio@020b0000 {
  318. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  319. reg = <0x020b0000 0x4000>;
  320. interrupts = <0 76 0x04 0 77 0x04>;
  321. gpio-controller;
  322. #gpio-cells = <2>;
  323. interrupt-controller;
  324. #interrupt-cells = <2>;
  325. };
  326. gpio7: gpio@020b4000 {
  327. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  328. reg = <0x020b4000 0x4000>;
  329. interrupts = <0 78 0x04 0 79 0x04>;
  330. gpio-controller;
  331. #gpio-cells = <2>;
  332. interrupt-controller;
  333. #interrupt-cells = <2>;
  334. };
  335. kpp: kpp@020b8000 {
  336. reg = <0x020b8000 0x4000>;
  337. interrupts = <0 82 0x04>;
  338. };
  339. wdog1: wdog@020bc000 {
  340. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  341. reg = <0x020bc000 0x4000>;
  342. interrupts = <0 80 0x04>;
  343. clocks = <&clks 0>;
  344. };
  345. wdog2: wdog@020c0000 {
  346. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  347. reg = <0x020c0000 0x4000>;
  348. interrupts = <0 81 0x04>;
  349. clocks = <&clks 0>;
  350. status = "disabled";
  351. };
  352. clks: ccm@020c4000 {
  353. compatible = "fsl,imx6q-ccm";
  354. reg = <0x020c4000 0x4000>;
  355. interrupts = <0 87 0x04 0 88 0x04>;
  356. #clock-cells = <1>;
  357. };
  358. anatop: anatop@020c8000 {
  359. compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
  360. reg = <0x020c8000 0x1000>;
  361. interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
  362. regulator-1p1@110 {
  363. compatible = "fsl,anatop-regulator";
  364. regulator-name = "vdd1p1";
  365. regulator-min-microvolt = <800000>;
  366. regulator-max-microvolt = <1375000>;
  367. regulator-always-on;
  368. anatop-reg-offset = <0x110>;
  369. anatop-vol-bit-shift = <8>;
  370. anatop-vol-bit-width = <5>;
  371. anatop-min-bit-val = <4>;
  372. anatop-min-voltage = <800000>;
  373. anatop-max-voltage = <1375000>;
  374. };
  375. regulator-3p0@120 {
  376. compatible = "fsl,anatop-regulator";
  377. regulator-name = "vdd3p0";
  378. regulator-min-microvolt = <2800000>;
  379. regulator-max-microvolt = <3150000>;
  380. regulator-always-on;
  381. anatop-reg-offset = <0x120>;
  382. anatop-vol-bit-shift = <8>;
  383. anatop-vol-bit-width = <5>;
  384. anatop-min-bit-val = <0>;
  385. anatop-min-voltage = <2625000>;
  386. anatop-max-voltage = <3400000>;
  387. };
  388. regulator-2p5@130 {
  389. compatible = "fsl,anatop-regulator";
  390. regulator-name = "vdd2p5";
  391. regulator-min-microvolt = <2000000>;
  392. regulator-max-microvolt = <2750000>;
  393. regulator-always-on;
  394. anatop-reg-offset = <0x130>;
  395. anatop-vol-bit-shift = <8>;
  396. anatop-vol-bit-width = <5>;
  397. anatop-min-bit-val = <0>;
  398. anatop-min-voltage = <2000000>;
  399. anatop-max-voltage = <2750000>;
  400. };
  401. reg_cpu: regulator-vddcore@140 {
  402. compatible = "fsl,anatop-regulator";
  403. regulator-name = "cpu";
  404. regulator-min-microvolt = <725000>;
  405. regulator-max-microvolt = <1450000>;
  406. regulator-always-on;
  407. anatop-reg-offset = <0x140>;
  408. anatop-vol-bit-shift = <0>;
  409. anatop-vol-bit-width = <5>;
  410. anatop-min-bit-val = <1>;
  411. anatop-min-voltage = <725000>;
  412. anatop-max-voltage = <1450000>;
  413. };
  414. regulator-vddpu@140 {
  415. compatible = "fsl,anatop-regulator";
  416. regulator-name = "vddpu";
  417. regulator-min-microvolt = <725000>;
  418. regulator-max-microvolt = <1450000>;
  419. regulator-always-on;
  420. anatop-reg-offset = <0x140>;
  421. anatop-vol-bit-shift = <9>;
  422. anatop-vol-bit-width = <5>;
  423. anatop-min-bit-val = <1>;
  424. anatop-min-voltage = <725000>;
  425. anatop-max-voltage = <1450000>;
  426. };
  427. regulator-vddsoc@140 {
  428. compatible = "fsl,anatop-regulator";
  429. regulator-name = "vddsoc";
  430. regulator-min-microvolt = <725000>;
  431. regulator-max-microvolt = <1450000>;
  432. regulator-always-on;
  433. anatop-reg-offset = <0x140>;
  434. anatop-vol-bit-shift = <18>;
  435. anatop-vol-bit-width = <5>;
  436. anatop-min-bit-val = <1>;
  437. anatop-min-voltage = <725000>;
  438. anatop-max-voltage = <1450000>;
  439. };
  440. };
  441. usbphy1: usbphy@020c9000 {
  442. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  443. reg = <0x020c9000 0x1000>;
  444. interrupts = <0 44 0x04>;
  445. clocks = <&clks 182>;
  446. };
  447. usbphy2: usbphy@020ca000 {
  448. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  449. reg = <0x020ca000 0x1000>;
  450. interrupts = <0 45 0x04>;
  451. clocks = <&clks 183>;
  452. };
  453. snvs@020cc000 {
  454. compatible = "fsl,sec-v4.0-mon", "simple-bus";
  455. #address-cells = <1>;
  456. #size-cells = <1>;
  457. ranges = <0 0x020cc000 0x4000>;
  458. snvs-rtc-lp@34 {
  459. compatible = "fsl,sec-v4.0-mon-rtc-lp";
  460. reg = <0x34 0x58>;
  461. interrupts = <0 19 0x04 0 20 0x04>;
  462. };
  463. };
  464. epit1: epit@020d0000 { /* EPIT1 */
  465. reg = <0x020d0000 0x4000>;
  466. interrupts = <0 56 0x04>;
  467. };
  468. epit2: epit@020d4000 { /* EPIT2 */
  469. reg = <0x020d4000 0x4000>;
  470. interrupts = <0 57 0x04>;
  471. };
  472. src: src@020d8000 {
  473. compatible = "fsl,imx6q-src";
  474. reg = <0x020d8000 0x4000>;
  475. interrupts = <0 91 0x04 0 96 0x04>;
  476. };
  477. gpc: gpc@020dc000 {
  478. compatible = "fsl,imx6q-gpc";
  479. reg = <0x020dc000 0x4000>;
  480. interrupts = <0 89 0x04 0 90 0x04>;
  481. };
  482. gpr: iomuxc-gpr@020e0000 {
  483. compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
  484. reg = <0x020e0000 0x38>;
  485. };
  486. iomuxc: iomuxc@020e0000 {
  487. compatible = "fsl,imx6q-iomuxc";
  488. reg = <0x020e0000 0x4000>;
  489. /* shared pinctrl settings */
  490. audmux {
  491. pinctrl_audmux_1: audmux-1 {
  492. fsl,pins = <
  493. 18 0x80000000 /* MX6Q_PAD_SD2_DAT0__AUDMUX_AUD4_RXD */
  494. 1586 0x80000000 /* MX6Q_PAD_SD2_DAT3__AUDMUX_AUD4_TXC */
  495. 11 0x80000000 /* MX6Q_PAD_SD2_DAT2__AUDMUX_AUD4_TXD */
  496. 3 0x80000000 /* MX6Q_PAD_SD2_DAT1__AUDMUX_AUD4_TXFS */
  497. >;
  498. };
  499. };
  500. ecspi1 {
  501. pinctrl_ecspi1_1: ecspi1grp-1 {
  502. fsl,pins = <
  503. 101 0x100b1 /* MX6Q_PAD_EIM_D17__ECSPI1_MISO */
  504. 109 0x100b1 /* MX6Q_PAD_EIM_D18__ECSPI1_MOSI */
  505. 94 0x100b1 /* MX6Q_PAD_EIM_D16__ECSPI1_SCLK */
  506. >;
  507. };
  508. };
  509. enet {
  510. pinctrl_enet_1: enetgrp-1 {
  511. fsl,pins = <
  512. 695 0x1b0b0 /* MX6Q_PAD_ENET_MDIO__ENET_MDIO */
  513. 756 0x1b0b0 /* MX6Q_PAD_ENET_MDC__ENET_MDC */
  514. 24 0x1b0b0 /* MX6Q_PAD_RGMII_TXC__ENET_RGMII_TXC */
  515. 30 0x1b0b0 /* MX6Q_PAD_RGMII_TD0__ENET_RGMII_TD0 */
  516. 34 0x1b0b0 /* MX6Q_PAD_RGMII_TD1__ENET_RGMII_TD1 */
  517. 39 0x1b0b0 /* MX6Q_PAD_RGMII_TD2__ENET_RGMII_TD2 */
  518. 44 0x1b0b0 /* MX6Q_PAD_RGMII_TD3__ENET_RGMII_TD3 */
  519. 56 0x1b0b0 /* MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL */
  520. 702 0x1b0b0 /* MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK */
  521. 74 0x1b0b0 /* MX6Q_PAD_RGMII_RXC__ENET_RGMII_RXC */
  522. 52 0x1b0b0 /* MX6Q_PAD_RGMII_RD0__ENET_RGMII_RD0 */
  523. 61 0x1b0b0 /* MX6Q_PAD_RGMII_RD1__ENET_RGMII_RD1 */
  524. 66 0x1b0b0 /* MX6Q_PAD_RGMII_RD2__ENET_RGMII_RD2 */
  525. 70 0x1b0b0 /* MX6Q_PAD_RGMII_RD3__ENET_RGMII_RD3 */
  526. 48 0x1b0b0 /* MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL */
  527. >;
  528. };
  529. pinctrl_enet_2: enetgrp-2 {
  530. fsl,pins = <
  531. 890 0x1b0b0 /* MX6Q_PAD_KEY_COL1__ENET_MDIO */
  532. 909 0x1b0b0 /* MX6Q_PAD_KEY_COL2__ENET_MDC */
  533. 24 0x1b0b0 /* MX6Q_PAD_RGMII_TXC__ENET_RGMII_TXC */
  534. 30 0x1b0b0 /* MX6Q_PAD_RGMII_TD0__ENET_RGMII_TD0 */
  535. 34 0x1b0b0 /* MX6Q_PAD_RGMII_TD1__ENET_RGMII_TD1 */
  536. 39 0x1b0b0 /* MX6Q_PAD_RGMII_TD2__ENET_RGMII_TD2 */
  537. 44 0x1b0b0 /* MX6Q_PAD_RGMII_TD3__ENET_RGMII_TD3 */
  538. 56 0x1b0b0 /* MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL */
  539. 702 0x1b0b0 /* MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK */
  540. 74 0x1b0b0 /* MX6Q_PAD_RGMII_RXC__ENET_RGMII_RXC */
  541. 52 0x1b0b0 /* MX6Q_PAD_RGMII_RD0__ENET_RGMII_RD0 */
  542. 61 0x1b0b0 /* MX6Q_PAD_RGMII_RD1__ENET_RGMII_RD1 */
  543. 66 0x1b0b0 /* MX6Q_PAD_RGMII_RD2__ENET_RGMII_RD2 */
  544. 70 0x1b0b0 /* MX6Q_PAD_RGMII_RD3__ENET_RGMII_RD3 */
  545. 48 0x1b0b0 /* MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL */
  546. >;
  547. };
  548. };
  549. gpmi-nand {
  550. pinctrl_gpmi_nand_1: gpmi-nand-1 {
  551. fsl,pins = <
  552. 1328 0xb0b1 /* MX6Q_PAD_NANDF_CLE__RAWNAND_CLE */
  553. 1336 0xb0b1 /* MX6Q_PAD_NANDF_ALE__RAWNAND_ALE */
  554. 1344 0xb0b1 /* MX6Q_PAD_NANDF_WP_B__RAWNAND_RESETN */
  555. 1352 0xb000 /* MX6Q_PAD_NANDF_RB0__RAWNAND_READY0 */
  556. 1360 0xb0b1 /* MX6Q_PAD_NANDF_CS0__RAWNAND_CE0N */
  557. 1365 0xb0b1 /* MX6Q_PAD_NANDF_CS1__RAWNAND_CE1N */
  558. 1371 0xb0b1 /* MX6Q_PAD_NANDF_CS2__RAWNAND_CE2N */
  559. 1378 0xb0b1 /* MX6Q_PAD_NANDF_CS3__RAWNAND_CE3N */
  560. 1387 0xb0b1 /* MX6Q_PAD_SD4_CMD__RAWNAND_RDN */
  561. 1393 0xb0b1 /* MX6Q_PAD_SD4_CLK__RAWNAND_WRN */
  562. 1397 0xb0b1 /* MX6Q_PAD_NANDF_D0__RAWNAND_D0 */
  563. 1405 0xb0b1 /* MX6Q_PAD_NANDF_D1__RAWNAND_D1 */
  564. 1413 0xb0b1 /* MX6Q_PAD_NANDF_D2__RAWNAND_D2 */
  565. 1421 0xb0b1 /* MX6Q_PAD_NANDF_D3__RAWNAND_D3 */
  566. 1429 0xb0b1 /* MX6Q_PAD_NANDF_D4__RAWNAND_D4 */
  567. 1437 0xb0b1 /* MX6Q_PAD_NANDF_D5__RAWNAND_D5 */
  568. 1445 0xb0b1 /* MX6Q_PAD_NANDF_D6__RAWNAND_D6 */
  569. 1453 0xb0b1 /* MX6Q_PAD_NANDF_D7__RAWNAND_D7 */
  570. 1463 0x00b1 /* MX6Q_PAD_SD4_DAT0__RAWNAND_DQS */
  571. >;
  572. };
  573. };
  574. i2c1 {
  575. pinctrl_i2c1_1: i2c1grp-1 {
  576. fsl,pins = <
  577. 137 0x4001b8b1 /* MX6Q_PAD_EIM_D21__I2C1_SCL */
  578. 196 0x4001b8b1 /* MX6Q_PAD_EIM_D28__I2C1_SDA */
  579. >;
  580. };
  581. };
  582. uart1 {
  583. pinctrl_uart1_1: uart1grp-1 {
  584. fsl,pins = <
  585. 1140 0x1b0b1 /* MX6Q_PAD_CSI0_DAT10__UART1_TXD */
  586. 1148 0x1b0b1 /* MX6Q_PAD_CSI0_DAT11__UART1_RXD */
  587. >;
  588. };
  589. };
  590. uart2 {
  591. pinctrl_uart2_1: uart2grp-1 {
  592. fsl,pins = <
  593. 183 0x1b0b1 /* MX6Q_PAD_EIM_D26__UART2_TXD */
  594. 191 0x1b0b1 /* MX6Q_PAD_EIM_D27__UART2_RXD */
  595. >;
  596. };
  597. };
  598. uart4 {
  599. pinctrl_uart4_1: uart4grp-1 {
  600. fsl,pins = <
  601. 877 0x1b0b1 /* MX6Q_PAD_KEY_COL0__UART4_TXD */
  602. 885 0x1b0b1 /* MX6Q_PAD_KEY_ROW0__UART4_RXD */
  603. >;
  604. };
  605. };
  606. usbotg {
  607. pinctrl_usbotg_1: usbotggrp-1 {
  608. fsl,pins = <
  609. 1592 0x17059 /* MX6Q_PAD_GPIO_1__ANATOP_USBOTG_ID */
  610. >;
  611. };
  612. };
  613. usdhc2 {
  614. pinctrl_usdhc2_1: usdhc2grp-1 {
  615. fsl,pins = <
  616. 1577 0x17059 /* MX6Q_PAD_SD2_CMD__USDHC2_CMD */
  617. 1569 0x10059 /* MX6Q_PAD_SD2_CLK__USDHC2_CLK */
  618. 16 0x17059 /* MX6Q_PAD_SD2_DAT0__USDHC2_DAT0 */
  619. 0 0x17059 /* MX6Q_PAD_SD2_DAT1__USDHC2_DAT1 */
  620. 8 0x17059 /* MX6Q_PAD_SD2_DAT2__USDHC2_DAT2 */
  621. 1583 0x17059 /* MX6Q_PAD_SD2_DAT3__USDHC2_DAT3 */
  622. 1430 0x17059 /* MX6Q_PAD_NANDF_D4__USDHC2_DAT4 */
  623. 1438 0x17059 /* MX6Q_PAD_NANDF_D5__USDHC2_DAT5 */
  624. 1446 0x17059 /* MX6Q_PAD_NANDF_D6__USDHC2_DAT6 */
  625. 1454 0x17059 /* MX6Q_PAD_NANDF_D7__USDHC2_DAT7 */
  626. >;
  627. };
  628. };
  629. usdhc3 {
  630. pinctrl_usdhc3_1: usdhc3grp-1 {
  631. fsl,pins = <
  632. 1273 0x17059 /* MX6Q_PAD_SD3_CMD__USDHC3_CMD */
  633. 1281 0x10059 /* MX6Q_PAD_SD3_CLK__USDHC3_CLK */
  634. 1289 0x17059 /* MX6Q_PAD_SD3_DAT0__USDHC3_DAT0 */
  635. 1297 0x17059 /* MX6Q_PAD_SD3_DAT1__USDHC3_DAT1 */
  636. 1305 0x17059 /* MX6Q_PAD_SD3_DAT2__USDHC3_DAT2 */
  637. 1312 0x17059 /* MX6Q_PAD_SD3_DAT3__USDHC3_DAT3 */
  638. 1265 0x17059 /* MX6Q_PAD_SD3_DAT4__USDHC3_DAT4 */
  639. 1257 0x17059 /* MX6Q_PAD_SD3_DAT5__USDHC3_DAT5 */
  640. 1249 0x17059 /* MX6Q_PAD_SD3_DAT6__USDHC3_DAT6 */
  641. 1241 0x17059 /* MX6Q_PAD_SD3_DAT7__USDHC3_DAT7 */
  642. >;
  643. };
  644. pinctrl_usdhc3_2: usdhc3grp-2 {
  645. fsl,pins = <
  646. 1273 0x17059 /* MX6Q_PAD_SD3_CMD__USDHC3_CMD */
  647. 1281 0x10059 /* MX6Q_PAD_SD3_CLK__USDHC3_CLK */
  648. 1289 0x17059 /* MX6Q_PAD_SD3_DAT0__USDHC3_DAT0 */
  649. 1297 0x17059 /* MX6Q_PAD_SD3_DAT1__USDHC3_DAT1 */
  650. 1305 0x17059 /* MX6Q_PAD_SD3_DAT2__USDHC3_DAT2 */
  651. 1312 0x17059 /* MX6Q_PAD_SD3_DAT3__USDHC3_DAT3 */
  652. >;
  653. };
  654. };
  655. usdhc4 {
  656. pinctrl_usdhc4_1: usdhc4grp-1 {
  657. fsl,pins = <
  658. 1386 0x17059 /* MX6Q_PAD_SD4_CMD__USDHC4_CMD */
  659. 1392 0x10059 /* MX6Q_PAD_SD4_CLK__USDHC4_CLK */
  660. 1462 0x17059 /* MX6Q_PAD_SD4_DAT0__USDHC4_DAT0 */
  661. 1470 0x17059 /* MX6Q_PAD_SD4_DAT1__USDHC4_DAT1 */
  662. 1478 0x17059 /* MX6Q_PAD_SD4_DAT2__USDHC4_DAT2 */
  663. 1486 0x17059 /* MX6Q_PAD_SD4_DAT3__USDHC4_DAT3 */
  664. 1493 0x17059 /* MX6Q_PAD_SD4_DAT4__USDHC4_DAT4 */
  665. 1501 0x17059 /* MX6Q_PAD_SD4_DAT5__USDHC4_DAT5 */
  666. 1509 0x17059 /* MX6Q_PAD_SD4_DAT6__USDHC4_DAT6 */
  667. 1517 0x17059 /* MX6Q_PAD_SD4_DAT7__USDHC4_DAT7 */
  668. >;
  669. };
  670. pinctrl_usdhc4_2: usdhc4grp-2 {
  671. fsl,pins = <
  672. 1386 0x17059 /* MX6Q_PAD_SD4_CMD__USDHC4_CMD */
  673. 1392 0x10059 /* MX6Q_PAD_SD4_CLK__USDHC4_CLK */
  674. 1462 0x17059 /* MX6Q_PAD_SD4_DAT0__USDHC4_DAT0 */
  675. 1470 0x17059 /* MX6Q_PAD_SD4_DAT1__USDHC4_DAT1 */
  676. 1478 0x17059 /* MX6Q_PAD_SD4_DAT2__USDHC4_DAT2 */
  677. 1486 0x17059 /* MX6Q_PAD_SD4_DAT3__USDHC4_DAT3 */
  678. >;
  679. };
  680. };
  681. };
  682. dcic1: dcic@020e4000 {
  683. reg = <0x020e4000 0x4000>;
  684. interrupts = <0 124 0x04>;
  685. };
  686. dcic2: dcic@020e8000 {
  687. reg = <0x020e8000 0x4000>;
  688. interrupts = <0 125 0x04>;
  689. };
  690. sdma: sdma@020ec000 {
  691. compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
  692. reg = <0x020ec000 0x4000>;
  693. interrupts = <0 2 0x04>;
  694. clocks = <&clks 155>, <&clks 155>;
  695. clock-names = "ipg", "ahb";
  696. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q-to1.bin";
  697. };
  698. };
  699. aips-bus@02100000 { /* AIPS2 */
  700. compatible = "fsl,aips-bus", "simple-bus";
  701. #address-cells = <1>;
  702. #size-cells = <1>;
  703. reg = <0x02100000 0x100000>;
  704. ranges;
  705. caam@02100000 {
  706. reg = <0x02100000 0x40000>;
  707. interrupts = <0 105 0x04 0 106 0x04>;
  708. };
  709. aipstz@0217c000 { /* AIPSTZ2 */
  710. reg = <0x0217c000 0x4000>;
  711. };
  712. usbotg: usb@02184000 {
  713. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  714. reg = <0x02184000 0x200>;
  715. interrupts = <0 43 0x04>;
  716. clocks = <&clks 162>;
  717. fsl,usbphy = <&usbphy1>;
  718. fsl,usbmisc = <&usbmisc 0>;
  719. status = "disabled";
  720. };
  721. usbh1: usb@02184200 {
  722. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  723. reg = <0x02184200 0x200>;
  724. interrupts = <0 40 0x04>;
  725. clocks = <&clks 162>;
  726. fsl,usbphy = <&usbphy2>;
  727. fsl,usbmisc = <&usbmisc 1>;
  728. status = "disabled";
  729. };
  730. usbh2: usb@02184400 {
  731. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  732. reg = <0x02184400 0x200>;
  733. interrupts = <0 41 0x04>;
  734. clocks = <&clks 162>;
  735. fsl,usbmisc = <&usbmisc 2>;
  736. status = "disabled";
  737. };
  738. usbh3: usb@02184600 {
  739. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  740. reg = <0x02184600 0x200>;
  741. interrupts = <0 42 0x04>;
  742. clocks = <&clks 162>;
  743. fsl,usbmisc = <&usbmisc 3>;
  744. status = "disabled";
  745. };
  746. usbmisc: usbmisc: usbmisc@02184800 {
  747. #index-cells = <1>;
  748. compatible = "fsl,imx6q-usbmisc";
  749. reg = <0x02184800 0x200>;
  750. clocks = <&clks 162>;
  751. };
  752. fec: ethernet@02188000 {
  753. compatible = "fsl,imx6q-fec";
  754. reg = <0x02188000 0x4000>;
  755. interrupts = <0 118 0x04 0 119 0x04>;
  756. clocks = <&clks 117>, <&clks 117>;
  757. clock-names = "ipg", "ahb";
  758. status = "disabled";
  759. };
  760. mlb@0218c000 {
  761. reg = <0x0218c000 0x4000>;
  762. interrupts = <0 53 0x04 0 117 0x04 0 126 0x04>;
  763. };
  764. usdhc1: usdhc@02190000 {
  765. compatible = "fsl,imx6q-usdhc";
  766. reg = <0x02190000 0x4000>;
  767. interrupts = <0 22 0x04>;
  768. clocks = <&clks 163>, <&clks 163>, <&clks 163>;
  769. clock-names = "ipg", "ahb", "per";
  770. bus-width = <4>;
  771. status = "disabled";
  772. };
  773. usdhc2: usdhc@02194000 {
  774. compatible = "fsl,imx6q-usdhc";
  775. reg = <0x02194000 0x4000>;
  776. interrupts = <0 23 0x04>;
  777. clocks = <&clks 164>, <&clks 164>, <&clks 164>;
  778. clock-names = "ipg", "ahb", "per";
  779. bus-width = <4>;
  780. status = "disabled";
  781. };
  782. usdhc3: usdhc@02198000 {
  783. compatible = "fsl,imx6q-usdhc";
  784. reg = <0x02198000 0x4000>;
  785. interrupts = <0 24 0x04>;
  786. clocks = <&clks 165>, <&clks 165>, <&clks 165>;
  787. clock-names = "ipg", "ahb", "per";
  788. bus-width = <4>;
  789. status = "disabled";
  790. };
  791. usdhc4: usdhc@0219c000 {
  792. compatible = "fsl,imx6q-usdhc";
  793. reg = <0x0219c000 0x4000>;
  794. interrupts = <0 25 0x04>;
  795. clocks = <&clks 166>, <&clks 166>, <&clks 166>;
  796. clock-names = "ipg", "ahb", "per";
  797. bus-width = <4>;
  798. status = "disabled";
  799. };
  800. i2c1: i2c@021a0000 {
  801. #address-cells = <1>;
  802. #size-cells = <0>;
  803. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  804. reg = <0x021a0000 0x4000>;
  805. interrupts = <0 36 0x04>;
  806. clocks = <&clks 125>;
  807. status = "disabled";
  808. };
  809. i2c2: i2c@021a4000 {
  810. #address-cells = <1>;
  811. #size-cells = <0>;
  812. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  813. reg = <0x021a4000 0x4000>;
  814. interrupts = <0 37 0x04>;
  815. clocks = <&clks 126>;
  816. status = "disabled";
  817. };
  818. i2c3: i2c@021a8000 {
  819. #address-cells = <1>;
  820. #size-cells = <0>;
  821. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  822. reg = <0x021a8000 0x4000>;
  823. interrupts = <0 38 0x04>;
  824. clocks = <&clks 127>;
  825. status = "disabled";
  826. };
  827. romcp@021ac000 {
  828. reg = <0x021ac000 0x4000>;
  829. };
  830. mmdc0: mmdc@021b0000 { /* MMDC0 */
  831. compatible = "fsl,imx6q-mmdc";
  832. reg = <0x021b0000 0x4000>;
  833. };
  834. mmdc1: mmdc@021b4000 { /* MMDC1 */
  835. reg = <0x021b4000 0x4000>;
  836. };
  837. weim@021b8000 {
  838. reg = <0x021b8000 0x4000>;
  839. interrupts = <0 14 0x04>;
  840. };
  841. ocotp@021bc000 {
  842. reg = <0x021bc000 0x4000>;
  843. };
  844. ocotp@021c0000 {
  845. reg = <0x021c0000 0x4000>;
  846. interrupts = <0 21 0x04>;
  847. };
  848. tzasc@021d0000 { /* TZASC1 */
  849. reg = <0x021d0000 0x4000>;
  850. interrupts = <0 108 0x04>;
  851. };
  852. tzasc@021d4000 { /* TZASC2 */
  853. reg = <0x021d4000 0x4000>;
  854. interrupts = <0 109 0x04>;
  855. };
  856. audmux: audmux@021d8000 {
  857. compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
  858. reg = <0x021d8000 0x4000>;
  859. status = "disabled";
  860. };
  861. mipi@021dc000 { /* MIPI-CSI */
  862. reg = <0x021dc000 0x4000>;
  863. };
  864. mipi@021e0000 { /* MIPI-DSI */
  865. reg = <0x021e0000 0x4000>;
  866. };
  867. vdoa@021e4000 {
  868. reg = <0x021e4000 0x4000>;
  869. interrupts = <0 18 0x04>;
  870. };
  871. uart2: serial@021e8000 {
  872. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  873. reg = <0x021e8000 0x4000>;
  874. interrupts = <0 27 0x04>;
  875. clocks = <&clks 160>, <&clks 161>;
  876. clock-names = "ipg", "per";
  877. status = "disabled";
  878. };
  879. uart3: serial@021ec000 {
  880. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  881. reg = <0x021ec000 0x4000>;
  882. interrupts = <0 28 0x04>;
  883. clocks = <&clks 160>, <&clks 161>;
  884. clock-names = "ipg", "per";
  885. status = "disabled";
  886. };
  887. uart4: serial@021f0000 {
  888. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  889. reg = <0x021f0000 0x4000>;
  890. interrupts = <0 29 0x04>;
  891. clocks = <&clks 160>, <&clks 161>;
  892. clock-names = "ipg", "per";
  893. status = "disabled";
  894. };
  895. uart5: serial@021f4000 {
  896. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  897. reg = <0x021f4000 0x4000>;
  898. interrupts = <0 30 0x04>;
  899. clocks = <&clks 160>, <&clks 161>;
  900. clock-names = "ipg", "per";
  901. status = "disabled";
  902. };
  903. };
  904. };
  905. };