imx51.dtsi 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /include/ "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. gpio0 = &gpio1;
  19. gpio1 = &gpio2;
  20. gpio2 = &gpio3;
  21. gpio3 = &gpio4;
  22. };
  23. tzic: tz-interrupt-controller@e0000000 {
  24. compatible = "fsl,imx51-tzic", "fsl,tzic";
  25. interrupt-controller;
  26. #interrupt-cells = <1>;
  27. reg = <0xe0000000 0x4000>;
  28. };
  29. clocks {
  30. #address-cells = <1>;
  31. #size-cells = <0>;
  32. ckil {
  33. compatible = "fsl,imx-ckil", "fixed-clock";
  34. clock-frequency = <32768>;
  35. };
  36. ckih1 {
  37. compatible = "fsl,imx-ckih1", "fixed-clock";
  38. clock-frequency = <22579200>;
  39. };
  40. ckih2 {
  41. compatible = "fsl,imx-ckih2", "fixed-clock";
  42. clock-frequency = <0>;
  43. };
  44. osc {
  45. compatible = "fsl,imx-osc", "fixed-clock";
  46. clock-frequency = <24000000>;
  47. };
  48. };
  49. soc {
  50. #address-cells = <1>;
  51. #size-cells = <1>;
  52. compatible = "simple-bus";
  53. interrupt-parent = <&tzic>;
  54. ranges;
  55. aips@70000000 { /* AIPS1 */
  56. compatible = "fsl,aips-bus", "simple-bus";
  57. #address-cells = <1>;
  58. #size-cells = <1>;
  59. reg = <0x70000000 0x10000000>;
  60. ranges;
  61. spba@70000000 {
  62. compatible = "fsl,spba-bus", "simple-bus";
  63. #address-cells = <1>;
  64. #size-cells = <1>;
  65. reg = <0x70000000 0x40000>;
  66. ranges;
  67. esdhc1: esdhc@70004000 {
  68. compatible = "fsl,imx51-esdhc";
  69. reg = <0x70004000 0x4000>;
  70. interrupts = <1>;
  71. status = "disabled";
  72. };
  73. esdhc2: esdhc@70008000 {
  74. compatible = "fsl,imx51-esdhc";
  75. reg = <0x70008000 0x4000>;
  76. interrupts = <2>;
  77. bus-width = <4>;
  78. status = "disabled";
  79. };
  80. uart3: serial@7000c000 {
  81. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  82. reg = <0x7000c000 0x4000>;
  83. interrupts = <33>;
  84. status = "disabled";
  85. };
  86. ecspi1: ecspi@70010000 {
  87. #address-cells = <1>;
  88. #size-cells = <0>;
  89. compatible = "fsl,imx51-ecspi";
  90. reg = <0x70010000 0x4000>;
  91. interrupts = <36>;
  92. status = "disabled";
  93. };
  94. ssi2: ssi@70014000 {
  95. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  96. reg = <0x70014000 0x4000>;
  97. interrupts = <30>;
  98. fsl,fifo-depth = <15>;
  99. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  100. status = "disabled";
  101. };
  102. esdhc3: esdhc@70020000 {
  103. compatible = "fsl,imx51-esdhc";
  104. reg = <0x70020000 0x4000>;
  105. interrupts = <3>;
  106. bus-width = <4>;
  107. status = "disabled";
  108. };
  109. esdhc4: esdhc@70024000 {
  110. compatible = "fsl,imx51-esdhc";
  111. reg = <0x70024000 0x4000>;
  112. interrupts = <4>;
  113. bus-width = <4>;
  114. status = "disabled";
  115. };
  116. };
  117. usbotg: usb@73f80000 {
  118. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  119. reg = <0x73f80000 0x0200>;
  120. interrupts = <18>;
  121. status = "disabled";
  122. };
  123. usbh1: usb@73f80200 {
  124. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  125. reg = <0x73f80200 0x0200>;
  126. interrupts = <14>;
  127. status = "disabled";
  128. };
  129. usbh2: usb@73f80400 {
  130. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  131. reg = <0x73f80400 0x0200>;
  132. interrupts = <16>;
  133. status = "disabled";
  134. };
  135. usbh3: usb@73f80600 {
  136. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  137. reg = <0x73f80600 0x0200>;
  138. interrupts = <17>;
  139. status = "disabled";
  140. };
  141. gpio1: gpio@73f84000 {
  142. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  143. reg = <0x73f84000 0x4000>;
  144. interrupts = <50 51>;
  145. gpio-controller;
  146. #gpio-cells = <2>;
  147. interrupt-controller;
  148. #interrupt-cells = <2>;
  149. };
  150. gpio2: gpio@73f88000 {
  151. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  152. reg = <0x73f88000 0x4000>;
  153. interrupts = <52 53>;
  154. gpio-controller;
  155. #gpio-cells = <2>;
  156. interrupt-controller;
  157. #interrupt-cells = <2>;
  158. };
  159. gpio3: gpio@73f8c000 {
  160. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  161. reg = <0x73f8c000 0x4000>;
  162. interrupts = <54 55>;
  163. gpio-controller;
  164. #gpio-cells = <2>;
  165. interrupt-controller;
  166. #interrupt-cells = <2>;
  167. };
  168. gpio4: gpio@73f90000 {
  169. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  170. reg = <0x73f90000 0x4000>;
  171. interrupts = <56 57>;
  172. gpio-controller;
  173. #gpio-cells = <2>;
  174. interrupt-controller;
  175. #interrupt-cells = <2>;
  176. };
  177. wdog1: wdog@73f98000 {
  178. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  179. reg = <0x73f98000 0x4000>;
  180. interrupts = <58>;
  181. };
  182. wdog2: wdog@73f9c000 {
  183. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  184. reg = <0x73f9c000 0x4000>;
  185. interrupts = <59>;
  186. status = "disabled";
  187. };
  188. iomuxc: iomuxc@73fa8000 {
  189. compatible = "fsl,imx51-iomuxc";
  190. reg = <0x73fa8000 0x4000>;
  191. audmux {
  192. pinctrl_audmux_1: audmuxgrp-1 {
  193. fsl,pins = <
  194. 384 0x80000000 /* MX51_PAD_AUD3_BB_TXD__AUD3_TXD */
  195. 386 0x80000000 /* MX51_PAD_AUD3_BB_RXD__AUD3_RXD */
  196. 389 0x80000000 /* MX51_PAD_AUD3_BB_CK__AUD3_TXC */
  197. 391 0x80000000 /* MX51_PAD_AUD3_BB_FS__AUD3_TXFS */
  198. >;
  199. };
  200. };
  201. fec {
  202. pinctrl_fec_1: fecgrp-1 {
  203. fsl,pins = <
  204. 128 0x80000000 /* MX51_PAD_EIM_EB2__FEC_MDIO */
  205. 134 0x80000000 /* MX51_PAD_EIM_EB3__FEC_RDATA1 */
  206. 146 0x80000000 /* MX51_PAD_EIM_CS2__FEC_RDATA2 */
  207. 152 0x80000000 /* MX51_PAD_EIM_CS3__FEC_RDATA3 */
  208. 158 0x80000000 /* MX51_PAD_EIM_CS4__FEC_RX_ER */
  209. 165 0x80000000 /* MX51_PAD_EIM_CS5__FEC_CRS */
  210. 206 0x80000000 /* MX51_PAD_NANDF_RB2__FEC_COL */
  211. 213 0x80000000 /* MX51_PAD_NANDF_RB3__FEC_RX_CLK */
  212. 293 0x80000000 /* MX51_PAD_NANDF_D9__FEC_RDATA0 */
  213. 298 0x80000000 /* MX51_PAD_NANDF_D8__FEC_TDATA0 */
  214. 225 0x80000000 /* MX51_PAD_NANDF_CS2__FEC_TX_ER */
  215. 231 0x80000000 /* MX51_PAD_NANDF_CS3__FEC_MDC */
  216. 237 0x80000000 /* MX51_PAD_NANDF_CS4__FEC_TDATA1 */
  217. 243 0x80000000 /* MX51_PAD_NANDF_CS5__FEC_TDATA2 */
  218. 250 0x80000000 /* MX51_PAD_NANDF_CS6__FEC_TDATA3 */
  219. 255 0x80000000 /* MX51_PAD_NANDF_CS7__FEC_TX_EN */
  220. 260 0x80000000 /* MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK */
  221. >;
  222. };
  223. };
  224. ecspi1 {
  225. pinctrl_ecspi1_1: ecspi1grp-1 {
  226. fsl,pins = <
  227. 398 0x185 /* MX51_PAD_CSPI1_MISO__ECSPI1_MISO */
  228. 394 0x185 /* MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI */
  229. 409 0x185 /* MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK */
  230. >;
  231. };
  232. };
  233. esdhc1 {
  234. pinctrl_esdhc1_1: esdhc1grp-1 {
  235. fsl,pins = <
  236. 666 0x400020d5 /* MX51_PAD_SD1_CMD__SD1_CMD */
  237. 669 0x20d5 /* MX51_PAD_SD1_CLK__SD1_CLK */
  238. 672 0x20d5 /* MX51_PAD_SD1_DATA0__SD1_DATA0 */
  239. 678 0x20d5 /* MX51_PAD_SD1_DATA1__SD1_DATA1 */
  240. 684 0x20d5 /* MX51_PAD_SD1_DATA2__SD1_DATA2 */
  241. 691 0x20d5 /* MX51_PAD_SD1_DATA3__SD1_DATA3 */
  242. >;
  243. };
  244. };
  245. esdhc2 {
  246. pinctrl_esdhc2_1: esdhc2grp-1 {
  247. fsl,pins = <
  248. 704 0x400020d5 /* MX51_PAD_SD2_CMD__SD2_CMD */
  249. 707 0x20d5 /* MX51_PAD_SD2_CLK__SD2_CLK */
  250. 710 0x20d5 /* MX51_PAD_SD2_DATA0__SD2_DATA0 */
  251. 712 0x20d5 /* MX51_PAD_SD2_DATA1__SD2_DATA1 */
  252. 715 0x20d5 /* MX51_PAD_SD2_DATA2__SD2_DATA2 */
  253. 719 0x20d5 /* MX51_PAD_SD2_DATA3__SD2_DATA3 */
  254. >;
  255. };
  256. };
  257. i2c2 {
  258. pinctrl_i2c2_1: i2c2grp-1 {
  259. fsl,pins = <
  260. 449 0x400001ed /* MX51_PAD_KEY_COL4__I2C2_SCL */
  261. 454 0x400001ed /* MX51_PAD_KEY_COL5__I2C2_SDA */
  262. >;
  263. };
  264. };
  265. uart1 {
  266. pinctrl_uart1_1: uart1grp-1 {
  267. fsl,pins = <
  268. 413 0x1c5 /* MX51_PAD_UART1_RXD__UART1_RXD */
  269. 416 0x1c5 /* MX51_PAD_UART1_TXD__UART1_TXD */
  270. 418 0x1c5 /* MX51_PAD_UART1_RTS__UART1_RTS */
  271. 420 0x1c5 /* MX51_PAD_UART1_CTS__UART1_CTS */
  272. >;
  273. };
  274. };
  275. uart2 {
  276. pinctrl_uart2_1: uart2grp-1 {
  277. fsl,pins = <
  278. 423 0x1c5 /* MX51_PAD_UART2_RXD__UART2_RXD */
  279. 426 0x1c5 /* MX51_PAD_UART2_TXD__UART2_TXD */
  280. >;
  281. };
  282. };
  283. uart3 {
  284. pinctrl_uart3_1: uart3grp-1 {
  285. fsl,pins = <
  286. 54 0x1c5 /* MX51_PAD_EIM_D25__UART3_RXD */
  287. 59 0x1c5 /* MX51_PAD_EIM_D26__UART3_TXD */
  288. 65 0x1c5 /* MX51_PAD_EIM_D27__UART3_RTS */
  289. 49 0x1c5 /* MX51_PAD_EIM_D24__UART3_CTS */
  290. >;
  291. };
  292. };
  293. };
  294. uart1: serial@73fbc000 {
  295. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  296. reg = <0x73fbc000 0x4000>;
  297. interrupts = <31>;
  298. status = "disabled";
  299. };
  300. uart2: serial@73fc0000 {
  301. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  302. reg = <0x73fc0000 0x4000>;
  303. interrupts = <32>;
  304. status = "disabled";
  305. };
  306. };
  307. aips@80000000 { /* AIPS2 */
  308. compatible = "fsl,aips-bus", "simple-bus";
  309. #address-cells = <1>;
  310. #size-cells = <1>;
  311. reg = <0x80000000 0x10000000>;
  312. ranges;
  313. ecspi2: ecspi@83fac000 {
  314. #address-cells = <1>;
  315. #size-cells = <0>;
  316. compatible = "fsl,imx51-ecspi";
  317. reg = <0x83fac000 0x4000>;
  318. interrupts = <37>;
  319. status = "disabled";
  320. };
  321. sdma: sdma@83fb0000 {
  322. compatible = "fsl,imx51-sdma", "fsl,imx35-sdma";
  323. reg = <0x83fb0000 0x4000>;
  324. interrupts = <6>;
  325. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx51.bin";
  326. };
  327. cspi: cspi@83fc0000 {
  328. #address-cells = <1>;
  329. #size-cells = <0>;
  330. compatible = "fsl,imx51-cspi", "fsl,imx35-cspi";
  331. reg = <0x83fc0000 0x4000>;
  332. interrupts = <38>;
  333. status = "disabled";
  334. };
  335. i2c2: i2c@83fc4000 {
  336. #address-cells = <1>;
  337. #size-cells = <0>;
  338. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  339. reg = <0x83fc4000 0x4000>;
  340. interrupts = <63>;
  341. status = "disabled";
  342. };
  343. i2c1: i2c@83fc8000 {
  344. #address-cells = <1>;
  345. #size-cells = <0>;
  346. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  347. reg = <0x83fc8000 0x4000>;
  348. interrupts = <62>;
  349. status = "disabled";
  350. };
  351. ssi1: ssi@83fcc000 {
  352. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  353. reg = <0x83fcc000 0x4000>;
  354. interrupts = <29>;
  355. fsl,fifo-depth = <15>;
  356. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  357. status = "disabled";
  358. };
  359. audmux: audmux@83fd0000 {
  360. compatible = "fsl,imx51-audmux", "fsl,imx31-audmux";
  361. reg = <0x83fd0000 0x4000>;
  362. status = "disabled";
  363. };
  364. nfc: nand@83fdb000 {
  365. compatible = "fsl,imx51-nand";
  366. reg = <0x83fdb000 0x1000 0xcfff0000 0x10000>;
  367. interrupts = <8>;
  368. status = "disabled";
  369. };
  370. ssi3: ssi@83fe8000 {
  371. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  372. reg = <0x83fe8000 0x4000>;
  373. interrupts = <96>;
  374. fsl,fifo-depth = <15>;
  375. fsl,ssi-dma-events = <47 46 37 35>; /* TX0 RX0 TX1 RX1 */
  376. status = "disabled";
  377. };
  378. fec: ethernet@83fec000 {
  379. compatible = "fsl,imx51-fec", "fsl,imx27-fec";
  380. reg = <0x83fec000 0x4000>;
  381. interrupts = <87>;
  382. status = "disabled";
  383. };
  384. };
  385. };
  386. };