intel-gtt.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <linux/delay.h>
  24. #include <asm/smp.h>
  25. #include "agp.h"
  26. #include "intel-agp.h"
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_INTEL_IOMMU
  35. #define USE_PCI_DMA_API 1
  36. #else
  37. #define USE_PCI_DMA_API 0
  38. #endif
  39. struct intel_gtt_driver {
  40. unsigned int gen : 8;
  41. unsigned int is_g33 : 1;
  42. unsigned int is_pineview : 1;
  43. unsigned int is_ironlake : 1;
  44. unsigned int has_pgtbl_enable : 1;
  45. unsigned int dma_mask_size : 8;
  46. /* Chipset specific GTT setup */
  47. int (*setup)(void);
  48. /* This should undo anything done in ->setup() save the unmapping
  49. * of the mmio register file, that's done in the generic code. */
  50. void (*cleanup)(void);
  51. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  52. /* Flags is a more or less chipset specific opaque value.
  53. * For chipsets that need to support old ums (non-gem) code, this
  54. * needs to be identical to the various supported agp memory types! */
  55. bool (*check_flags)(unsigned int flags);
  56. void (*chipset_flush)(void);
  57. };
  58. static struct _intel_private {
  59. struct intel_gtt base;
  60. const struct intel_gtt_driver *driver;
  61. struct pci_dev *pcidev; /* device one */
  62. struct pci_dev *bridge_dev;
  63. u8 __iomem *registers;
  64. phys_addr_t gtt_bus_addr;
  65. u32 PGETBL_save;
  66. u32 __iomem *gtt; /* I915G */
  67. bool clear_fake_agp; /* on first access via agp, fill with scratch */
  68. int num_dcache_entries;
  69. void __iomem *i9xx_flush_page;
  70. char *i81x_gtt_table;
  71. struct resource ifp_resource;
  72. int resource_valid;
  73. struct page *scratch_page;
  74. phys_addr_t scratch_page_dma;
  75. int refcount;
  76. } intel_private;
  77. #define INTEL_GTT_GEN intel_private.driver->gen
  78. #define IS_G33 intel_private.driver->is_g33
  79. #define IS_PINEVIEW intel_private.driver->is_pineview
  80. #define IS_IRONLAKE intel_private.driver->is_ironlake
  81. #define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
  82. static int intel_gtt_map_memory(struct page **pages,
  83. unsigned int num_entries,
  84. struct sg_table *st)
  85. {
  86. struct scatterlist *sg;
  87. int i;
  88. DBG("try mapping %lu pages\n", (unsigned long)num_entries);
  89. if (sg_alloc_table(st, num_entries, GFP_KERNEL))
  90. goto err;
  91. for_each_sg(st->sgl, sg, num_entries, i)
  92. sg_set_page(sg, pages[i], PAGE_SIZE, 0);
  93. if (!pci_map_sg(intel_private.pcidev,
  94. st->sgl, st->nents, PCI_DMA_BIDIRECTIONAL))
  95. goto err;
  96. return 0;
  97. err:
  98. sg_free_table(st);
  99. return -ENOMEM;
  100. }
  101. static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
  102. {
  103. struct sg_table st;
  104. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  105. pci_unmap_sg(intel_private.pcidev, sg_list,
  106. num_sg, PCI_DMA_BIDIRECTIONAL);
  107. st.sgl = sg_list;
  108. st.orig_nents = st.nents = num_sg;
  109. sg_free_table(&st);
  110. }
  111. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  112. {
  113. return;
  114. }
  115. /* Exists to support ARGB cursors */
  116. static struct page *i8xx_alloc_pages(void)
  117. {
  118. struct page *page;
  119. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  120. if (page == NULL)
  121. return NULL;
  122. if (set_pages_uc(page, 4) < 0) {
  123. set_pages_wb(page, 4);
  124. __free_pages(page, 2);
  125. return NULL;
  126. }
  127. get_page(page);
  128. atomic_inc(&agp_bridge->current_memory_agp);
  129. return page;
  130. }
  131. static void i8xx_destroy_pages(struct page *page)
  132. {
  133. if (page == NULL)
  134. return;
  135. set_pages_wb(page, 4);
  136. put_page(page);
  137. __free_pages(page, 2);
  138. atomic_dec(&agp_bridge->current_memory_agp);
  139. }
  140. #define I810_GTT_ORDER 4
  141. static int i810_setup(void)
  142. {
  143. u32 reg_addr;
  144. char *gtt_table;
  145. /* i81x does not preallocate the gtt. It's always 64kb in size. */
  146. gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
  147. if (gtt_table == NULL)
  148. return -ENOMEM;
  149. intel_private.i81x_gtt_table = gtt_table;
  150. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  151. reg_addr &= 0xfff80000;
  152. intel_private.registers = ioremap(reg_addr, KB(64));
  153. if (!intel_private.registers)
  154. return -ENOMEM;
  155. writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
  156. intel_private.registers+I810_PGETBL_CTL);
  157. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  158. if ((readl(intel_private.registers+I810_DRAM_CTL)
  159. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  160. dev_info(&intel_private.pcidev->dev,
  161. "detected 4MB dedicated video ram\n");
  162. intel_private.num_dcache_entries = 1024;
  163. }
  164. return 0;
  165. }
  166. static void i810_cleanup(void)
  167. {
  168. writel(0, intel_private.registers+I810_PGETBL_CTL);
  169. free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
  170. }
  171. static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
  172. int type)
  173. {
  174. int i;
  175. if ((pg_start + mem->page_count)
  176. > intel_private.num_dcache_entries)
  177. return -EINVAL;
  178. if (!mem->is_flushed)
  179. global_cache_flush();
  180. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  181. dma_addr_t addr = i << PAGE_SHIFT;
  182. intel_private.driver->write_entry(addr,
  183. i, type);
  184. }
  185. readl(intel_private.gtt+i-1);
  186. return 0;
  187. }
  188. /*
  189. * The i810/i830 requires a physical address to program its mouse
  190. * pointer into hardware.
  191. * However the Xserver still writes to it through the agp aperture.
  192. */
  193. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  194. {
  195. struct agp_memory *new;
  196. struct page *page;
  197. switch (pg_count) {
  198. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  199. break;
  200. case 4:
  201. /* kludge to get 4 physical pages for ARGB cursor */
  202. page = i8xx_alloc_pages();
  203. break;
  204. default:
  205. return NULL;
  206. }
  207. if (page == NULL)
  208. return NULL;
  209. new = agp_create_memory(pg_count);
  210. if (new == NULL)
  211. return NULL;
  212. new->pages[0] = page;
  213. if (pg_count == 4) {
  214. /* kludge to get 4 physical pages for ARGB cursor */
  215. new->pages[1] = new->pages[0] + 1;
  216. new->pages[2] = new->pages[1] + 1;
  217. new->pages[3] = new->pages[2] + 1;
  218. }
  219. new->page_count = pg_count;
  220. new->num_scratch_pages = pg_count;
  221. new->type = AGP_PHYS_MEMORY;
  222. new->physical = page_to_phys(new->pages[0]);
  223. return new;
  224. }
  225. static void intel_i810_free_by_type(struct agp_memory *curr)
  226. {
  227. agp_free_key(curr->key);
  228. if (curr->type == AGP_PHYS_MEMORY) {
  229. if (curr->page_count == 4)
  230. i8xx_destroy_pages(curr->pages[0]);
  231. else {
  232. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  233. AGP_PAGE_DESTROY_UNMAP);
  234. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  235. AGP_PAGE_DESTROY_FREE);
  236. }
  237. agp_free_page_array(curr);
  238. }
  239. kfree(curr);
  240. }
  241. static int intel_gtt_setup_scratch_page(void)
  242. {
  243. struct page *page;
  244. dma_addr_t dma_addr;
  245. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  246. if (page == NULL)
  247. return -ENOMEM;
  248. get_page(page);
  249. set_pages_uc(page, 1);
  250. if (intel_private.base.needs_dmar) {
  251. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  252. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  253. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
  254. return -EINVAL;
  255. intel_private.scratch_page_dma = dma_addr;
  256. } else
  257. intel_private.scratch_page_dma = page_to_phys(page);
  258. intel_private.scratch_page = page;
  259. return 0;
  260. }
  261. static void i810_write_entry(dma_addr_t addr, unsigned int entry,
  262. unsigned int flags)
  263. {
  264. u32 pte_flags = I810_PTE_VALID;
  265. switch (flags) {
  266. case AGP_DCACHE_MEMORY:
  267. pte_flags |= I810_PTE_LOCAL;
  268. break;
  269. case AGP_USER_CACHED_MEMORY:
  270. pte_flags |= I830_PTE_SYSTEM_CACHED;
  271. break;
  272. }
  273. writel(addr | pte_flags, intel_private.gtt + entry);
  274. }
  275. static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
  276. {32, 8192, 3},
  277. {64, 16384, 4},
  278. {128, 32768, 5},
  279. {256, 65536, 6},
  280. {512, 131072, 7},
  281. };
  282. static unsigned int intel_gtt_stolen_size(void)
  283. {
  284. u16 gmch_ctrl;
  285. u8 rdct;
  286. int local = 0;
  287. static const int ddt[4] = { 0, 16, 32, 64 };
  288. unsigned int stolen_size = 0;
  289. if (INTEL_GTT_GEN == 1)
  290. return 0; /* no stolen mem on i81x */
  291. pci_read_config_word(intel_private.bridge_dev,
  292. I830_GMCH_CTRL, &gmch_ctrl);
  293. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  294. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  295. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  296. case I830_GMCH_GMS_STOLEN_512:
  297. stolen_size = KB(512);
  298. break;
  299. case I830_GMCH_GMS_STOLEN_1024:
  300. stolen_size = MB(1);
  301. break;
  302. case I830_GMCH_GMS_STOLEN_8192:
  303. stolen_size = MB(8);
  304. break;
  305. case I830_GMCH_GMS_LOCAL:
  306. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  307. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  308. MB(ddt[I830_RDRAM_DDT(rdct)]);
  309. local = 1;
  310. break;
  311. default:
  312. stolen_size = 0;
  313. break;
  314. }
  315. } else {
  316. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  317. case I855_GMCH_GMS_STOLEN_1M:
  318. stolen_size = MB(1);
  319. break;
  320. case I855_GMCH_GMS_STOLEN_4M:
  321. stolen_size = MB(4);
  322. break;
  323. case I855_GMCH_GMS_STOLEN_8M:
  324. stolen_size = MB(8);
  325. break;
  326. case I855_GMCH_GMS_STOLEN_16M:
  327. stolen_size = MB(16);
  328. break;
  329. case I855_GMCH_GMS_STOLEN_32M:
  330. stolen_size = MB(32);
  331. break;
  332. case I915_GMCH_GMS_STOLEN_48M:
  333. stolen_size = MB(48);
  334. break;
  335. case I915_GMCH_GMS_STOLEN_64M:
  336. stolen_size = MB(64);
  337. break;
  338. case G33_GMCH_GMS_STOLEN_128M:
  339. stolen_size = MB(128);
  340. break;
  341. case G33_GMCH_GMS_STOLEN_256M:
  342. stolen_size = MB(256);
  343. break;
  344. case INTEL_GMCH_GMS_STOLEN_96M:
  345. stolen_size = MB(96);
  346. break;
  347. case INTEL_GMCH_GMS_STOLEN_160M:
  348. stolen_size = MB(160);
  349. break;
  350. case INTEL_GMCH_GMS_STOLEN_224M:
  351. stolen_size = MB(224);
  352. break;
  353. case INTEL_GMCH_GMS_STOLEN_352M:
  354. stolen_size = MB(352);
  355. break;
  356. default:
  357. stolen_size = 0;
  358. break;
  359. }
  360. }
  361. if (stolen_size > 0) {
  362. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  363. stolen_size / KB(1), local ? "local" : "stolen");
  364. } else {
  365. dev_info(&intel_private.bridge_dev->dev,
  366. "no pre-allocated video memory detected\n");
  367. stolen_size = 0;
  368. }
  369. return stolen_size;
  370. }
  371. static void i965_adjust_pgetbl_size(unsigned int size_flag)
  372. {
  373. u32 pgetbl_ctl, pgetbl_ctl2;
  374. /* ensure that ppgtt is disabled */
  375. pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
  376. pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
  377. writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
  378. /* write the new ggtt size */
  379. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  380. pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
  381. pgetbl_ctl |= size_flag;
  382. writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
  383. }
  384. static unsigned int i965_gtt_total_entries(void)
  385. {
  386. int size;
  387. u32 pgetbl_ctl;
  388. u16 gmch_ctl;
  389. pci_read_config_word(intel_private.bridge_dev,
  390. I830_GMCH_CTRL, &gmch_ctl);
  391. if (INTEL_GTT_GEN == 5) {
  392. switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
  393. case G4x_GMCH_SIZE_1M:
  394. case G4x_GMCH_SIZE_VT_1M:
  395. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
  396. break;
  397. case G4x_GMCH_SIZE_VT_1_5M:
  398. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
  399. break;
  400. case G4x_GMCH_SIZE_2M:
  401. case G4x_GMCH_SIZE_VT_2M:
  402. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
  403. break;
  404. }
  405. }
  406. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  407. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  408. case I965_PGETBL_SIZE_128KB:
  409. size = KB(128);
  410. break;
  411. case I965_PGETBL_SIZE_256KB:
  412. size = KB(256);
  413. break;
  414. case I965_PGETBL_SIZE_512KB:
  415. size = KB(512);
  416. break;
  417. /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
  418. case I965_PGETBL_SIZE_1MB:
  419. size = KB(1024);
  420. break;
  421. case I965_PGETBL_SIZE_2MB:
  422. size = KB(2048);
  423. break;
  424. case I965_PGETBL_SIZE_1_5MB:
  425. size = KB(1024 + 512);
  426. break;
  427. default:
  428. dev_info(&intel_private.pcidev->dev,
  429. "unknown page table size, assuming 512KB\n");
  430. size = KB(512);
  431. }
  432. return size/4;
  433. }
  434. static unsigned int intel_gtt_total_entries(void)
  435. {
  436. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
  437. return i965_gtt_total_entries();
  438. else {
  439. /* On previous hardware, the GTT size was just what was
  440. * required to map the aperture.
  441. */
  442. return intel_private.base.gtt_mappable_entries;
  443. }
  444. }
  445. static unsigned int intel_gtt_mappable_entries(void)
  446. {
  447. unsigned int aperture_size;
  448. if (INTEL_GTT_GEN == 1) {
  449. u32 smram_miscc;
  450. pci_read_config_dword(intel_private.bridge_dev,
  451. I810_SMRAM_MISCC, &smram_miscc);
  452. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
  453. == I810_GFX_MEM_WIN_32M)
  454. aperture_size = MB(32);
  455. else
  456. aperture_size = MB(64);
  457. } else if (INTEL_GTT_GEN == 2) {
  458. u16 gmch_ctrl;
  459. pci_read_config_word(intel_private.bridge_dev,
  460. I830_GMCH_CTRL, &gmch_ctrl);
  461. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  462. aperture_size = MB(64);
  463. else
  464. aperture_size = MB(128);
  465. } else {
  466. /* 9xx supports large sizes, just look at the length */
  467. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  468. }
  469. return aperture_size >> PAGE_SHIFT;
  470. }
  471. static void intel_gtt_teardown_scratch_page(void)
  472. {
  473. set_pages_wb(intel_private.scratch_page, 1);
  474. pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
  475. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  476. put_page(intel_private.scratch_page);
  477. __free_page(intel_private.scratch_page);
  478. }
  479. static void intel_gtt_cleanup(void)
  480. {
  481. intel_private.driver->cleanup();
  482. iounmap(intel_private.gtt);
  483. iounmap(intel_private.registers);
  484. intel_gtt_teardown_scratch_page();
  485. }
  486. static int intel_gtt_init(void)
  487. {
  488. u32 gma_addr;
  489. u32 gtt_map_size;
  490. int ret;
  491. ret = intel_private.driver->setup();
  492. if (ret != 0)
  493. return ret;
  494. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  495. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  496. /* save the PGETBL reg for resume */
  497. intel_private.PGETBL_save =
  498. readl(intel_private.registers+I810_PGETBL_CTL)
  499. & ~I810_PGETBL_ENABLED;
  500. /* we only ever restore the register when enabling the PGTBL... */
  501. if (HAS_PGTBL_EN)
  502. intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
  503. dev_info(&intel_private.bridge_dev->dev,
  504. "detected gtt size: %dK total, %dK mappable\n",
  505. intel_private.base.gtt_total_entries * 4,
  506. intel_private.base.gtt_mappable_entries * 4);
  507. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  508. intel_private.gtt = NULL;
  509. if (INTEL_GTT_GEN < 6 && INTEL_GTT_GEN > 2)
  510. intel_private.gtt = ioremap_wc(intel_private.gtt_bus_addr,
  511. gtt_map_size);
  512. if (intel_private.gtt == NULL)
  513. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  514. gtt_map_size);
  515. if (intel_private.gtt == NULL) {
  516. intel_private.driver->cleanup();
  517. iounmap(intel_private.registers);
  518. return -ENOMEM;
  519. }
  520. global_cache_flush(); /* FIXME: ? */
  521. intel_private.base.stolen_size = intel_gtt_stolen_size();
  522. intel_private.base.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
  523. ret = intel_gtt_setup_scratch_page();
  524. if (ret != 0) {
  525. intel_gtt_cleanup();
  526. return ret;
  527. }
  528. if (INTEL_GTT_GEN <= 2)
  529. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  530. &gma_addr);
  531. else
  532. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  533. &gma_addr);
  534. intel_private.base.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  535. return 0;
  536. }
  537. static int intel_fake_agp_fetch_size(void)
  538. {
  539. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  540. unsigned int aper_size;
  541. int i;
  542. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  543. / MB(1);
  544. for (i = 0; i < num_sizes; i++) {
  545. if (aper_size == intel_fake_agp_sizes[i].size) {
  546. agp_bridge->current_size =
  547. (void *) (intel_fake_agp_sizes + i);
  548. return aper_size;
  549. }
  550. }
  551. return 0;
  552. }
  553. static void i830_cleanup(void)
  554. {
  555. }
  556. /* The chipset_flush interface needs to get data that has already been
  557. * flushed out of the CPU all the way out to main memory, because the GPU
  558. * doesn't snoop those buffers.
  559. *
  560. * The 8xx series doesn't have the same lovely interface for flushing the
  561. * chipset write buffers that the later chips do. According to the 865
  562. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  563. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  564. * that it'll push whatever was in there out. It appears to work.
  565. */
  566. static void i830_chipset_flush(void)
  567. {
  568. unsigned long timeout = jiffies + msecs_to_jiffies(1000);
  569. /* Forcibly evict everything from the CPU write buffers.
  570. * clflush appears to be insufficient.
  571. */
  572. wbinvd_on_all_cpus();
  573. /* Now we've only seen documents for this magic bit on 855GM,
  574. * we hope it exists for the other gen2 chipsets...
  575. *
  576. * Also works as advertised on my 845G.
  577. */
  578. writel(readl(intel_private.registers+I830_HIC) | (1<<31),
  579. intel_private.registers+I830_HIC);
  580. while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
  581. if (time_after(jiffies, timeout))
  582. break;
  583. udelay(50);
  584. }
  585. }
  586. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  587. unsigned int flags)
  588. {
  589. u32 pte_flags = I810_PTE_VALID;
  590. if (flags == AGP_USER_CACHED_MEMORY)
  591. pte_flags |= I830_PTE_SYSTEM_CACHED;
  592. writel(addr | pte_flags, intel_private.gtt + entry);
  593. }
  594. bool intel_enable_gtt(void)
  595. {
  596. u8 __iomem *reg;
  597. if (INTEL_GTT_GEN == 2) {
  598. u16 gmch_ctrl;
  599. pci_read_config_word(intel_private.bridge_dev,
  600. I830_GMCH_CTRL, &gmch_ctrl);
  601. gmch_ctrl |= I830_GMCH_ENABLED;
  602. pci_write_config_word(intel_private.bridge_dev,
  603. I830_GMCH_CTRL, gmch_ctrl);
  604. pci_read_config_word(intel_private.bridge_dev,
  605. I830_GMCH_CTRL, &gmch_ctrl);
  606. if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
  607. dev_err(&intel_private.pcidev->dev,
  608. "failed to enable the GTT: GMCH_CTRL=%x\n",
  609. gmch_ctrl);
  610. return false;
  611. }
  612. }
  613. /* On the resume path we may be adjusting the PGTBL value, so
  614. * be paranoid and flush all chipset write buffers...
  615. */
  616. if (INTEL_GTT_GEN >= 3)
  617. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  618. reg = intel_private.registers+I810_PGETBL_CTL;
  619. writel(intel_private.PGETBL_save, reg);
  620. if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
  621. dev_err(&intel_private.pcidev->dev,
  622. "failed to enable the GTT: PGETBL=%x [expected %x]\n",
  623. readl(reg), intel_private.PGETBL_save);
  624. return false;
  625. }
  626. if (INTEL_GTT_GEN >= 3)
  627. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  628. return true;
  629. }
  630. EXPORT_SYMBOL(intel_enable_gtt);
  631. static int i830_setup(void)
  632. {
  633. u32 reg_addr;
  634. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  635. reg_addr &= 0xfff80000;
  636. intel_private.registers = ioremap(reg_addr, KB(64));
  637. if (!intel_private.registers)
  638. return -ENOMEM;
  639. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  640. return 0;
  641. }
  642. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  643. {
  644. agp_bridge->gatt_table_real = NULL;
  645. agp_bridge->gatt_table = NULL;
  646. agp_bridge->gatt_bus_addr = 0;
  647. return 0;
  648. }
  649. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  650. {
  651. return 0;
  652. }
  653. static int intel_fake_agp_configure(void)
  654. {
  655. if (!intel_enable_gtt())
  656. return -EIO;
  657. intel_private.clear_fake_agp = true;
  658. agp_bridge->gart_bus_addr = intel_private.base.gma_bus_addr;
  659. return 0;
  660. }
  661. static bool i830_check_flags(unsigned int flags)
  662. {
  663. switch (flags) {
  664. case 0:
  665. case AGP_PHYS_MEMORY:
  666. case AGP_USER_CACHED_MEMORY:
  667. case AGP_USER_MEMORY:
  668. return true;
  669. }
  670. return false;
  671. }
  672. void intel_gtt_insert_sg_entries(struct sg_table *st,
  673. unsigned int pg_start,
  674. unsigned int flags)
  675. {
  676. struct scatterlist *sg;
  677. unsigned int len, m;
  678. int i, j;
  679. j = pg_start;
  680. /* sg may merge pages, but we have to separate
  681. * per-page addr for GTT */
  682. for_each_sg(st->sgl, sg, st->nents, i) {
  683. len = sg_dma_len(sg) >> PAGE_SHIFT;
  684. for (m = 0; m < len; m++) {
  685. dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  686. intel_private.driver->write_entry(addr, j, flags);
  687. j++;
  688. }
  689. }
  690. readl(intel_private.gtt+j-1);
  691. }
  692. EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
  693. static void intel_gtt_insert_pages(unsigned int first_entry,
  694. unsigned int num_entries,
  695. struct page **pages,
  696. unsigned int flags)
  697. {
  698. int i, j;
  699. for (i = 0, j = first_entry; i < num_entries; i++, j++) {
  700. dma_addr_t addr = page_to_phys(pages[i]);
  701. intel_private.driver->write_entry(addr,
  702. j, flags);
  703. }
  704. readl(intel_private.gtt+j-1);
  705. }
  706. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  707. off_t pg_start, int type)
  708. {
  709. int ret = -EINVAL;
  710. if (intel_private.clear_fake_agp) {
  711. int start = intel_private.base.stolen_size / PAGE_SIZE;
  712. int end = intel_private.base.gtt_mappable_entries;
  713. intel_gtt_clear_range(start, end - start);
  714. intel_private.clear_fake_agp = false;
  715. }
  716. if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
  717. return i810_insert_dcache_entries(mem, pg_start, type);
  718. if (mem->page_count == 0)
  719. goto out;
  720. if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
  721. goto out_err;
  722. if (type != mem->type)
  723. goto out_err;
  724. if (!intel_private.driver->check_flags(type))
  725. goto out_err;
  726. if (!mem->is_flushed)
  727. global_cache_flush();
  728. if (intel_private.base.needs_dmar) {
  729. struct sg_table st;
  730. ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
  731. if (ret != 0)
  732. return ret;
  733. intel_gtt_insert_sg_entries(&st, pg_start, type);
  734. mem->sg_list = st.sgl;
  735. mem->num_sg = st.nents;
  736. } else
  737. intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
  738. type);
  739. out:
  740. ret = 0;
  741. out_err:
  742. mem->is_flushed = true;
  743. return ret;
  744. }
  745. void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
  746. {
  747. unsigned int i;
  748. for (i = first_entry; i < (first_entry + num_entries); i++) {
  749. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  750. i, 0);
  751. }
  752. readl(intel_private.gtt+i-1);
  753. }
  754. EXPORT_SYMBOL(intel_gtt_clear_range);
  755. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  756. off_t pg_start, int type)
  757. {
  758. if (mem->page_count == 0)
  759. return 0;
  760. intel_gtt_clear_range(pg_start, mem->page_count);
  761. if (intel_private.base.needs_dmar) {
  762. intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
  763. mem->sg_list = NULL;
  764. mem->num_sg = 0;
  765. }
  766. return 0;
  767. }
  768. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  769. int type)
  770. {
  771. struct agp_memory *new;
  772. if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
  773. if (pg_count != intel_private.num_dcache_entries)
  774. return NULL;
  775. new = agp_create_memory(1);
  776. if (new == NULL)
  777. return NULL;
  778. new->type = AGP_DCACHE_MEMORY;
  779. new->page_count = pg_count;
  780. new->num_scratch_pages = 0;
  781. agp_free_page_array(new);
  782. return new;
  783. }
  784. if (type == AGP_PHYS_MEMORY)
  785. return alloc_agpphysmem_i8xx(pg_count, type);
  786. /* always return NULL for other allocation types for now */
  787. return NULL;
  788. }
  789. static int intel_alloc_chipset_flush_resource(void)
  790. {
  791. int ret;
  792. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  793. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  794. pcibios_align_resource, intel_private.bridge_dev);
  795. return ret;
  796. }
  797. static void intel_i915_setup_chipset_flush(void)
  798. {
  799. int ret;
  800. u32 temp;
  801. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  802. if (!(temp & 0x1)) {
  803. intel_alloc_chipset_flush_resource();
  804. intel_private.resource_valid = 1;
  805. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  806. } else {
  807. temp &= ~1;
  808. intel_private.resource_valid = 1;
  809. intel_private.ifp_resource.start = temp;
  810. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  811. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  812. /* some BIOSes reserve this area in a pnp some don't */
  813. if (ret)
  814. intel_private.resource_valid = 0;
  815. }
  816. }
  817. static void intel_i965_g33_setup_chipset_flush(void)
  818. {
  819. u32 temp_hi, temp_lo;
  820. int ret;
  821. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  822. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  823. if (!(temp_lo & 0x1)) {
  824. intel_alloc_chipset_flush_resource();
  825. intel_private.resource_valid = 1;
  826. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  827. upper_32_bits(intel_private.ifp_resource.start));
  828. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  829. } else {
  830. u64 l64;
  831. temp_lo &= ~0x1;
  832. l64 = ((u64)temp_hi << 32) | temp_lo;
  833. intel_private.resource_valid = 1;
  834. intel_private.ifp_resource.start = l64;
  835. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  836. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  837. /* some BIOSes reserve this area in a pnp some don't */
  838. if (ret)
  839. intel_private.resource_valid = 0;
  840. }
  841. }
  842. static void intel_i9xx_setup_flush(void)
  843. {
  844. /* return if already configured */
  845. if (intel_private.ifp_resource.start)
  846. return;
  847. if (INTEL_GTT_GEN == 6)
  848. return;
  849. /* setup a resource for this object */
  850. intel_private.ifp_resource.name = "Intel Flush Page";
  851. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  852. /* Setup chipset flush for 915 */
  853. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  854. intel_i965_g33_setup_chipset_flush();
  855. } else {
  856. intel_i915_setup_chipset_flush();
  857. }
  858. if (intel_private.ifp_resource.start)
  859. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  860. if (!intel_private.i9xx_flush_page)
  861. dev_err(&intel_private.pcidev->dev,
  862. "can't ioremap flush page - no chipset flushing\n");
  863. }
  864. static void i9xx_cleanup(void)
  865. {
  866. if (intel_private.i9xx_flush_page)
  867. iounmap(intel_private.i9xx_flush_page);
  868. if (intel_private.resource_valid)
  869. release_resource(&intel_private.ifp_resource);
  870. intel_private.ifp_resource.start = 0;
  871. intel_private.resource_valid = 0;
  872. }
  873. static void i9xx_chipset_flush(void)
  874. {
  875. if (intel_private.i9xx_flush_page)
  876. writel(1, intel_private.i9xx_flush_page);
  877. }
  878. static void i965_write_entry(dma_addr_t addr,
  879. unsigned int entry,
  880. unsigned int flags)
  881. {
  882. u32 pte_flags;
  883. pte_flags = I810_PTE_VALID;
  884. if (flags == AGP_USER_CACHED_MEMORY)
  885. pte_flags |= I830_PTE_SYSTEM_CACHED;
  886. /* Shift high bits down */
  887. addr |= (addr >> 28) & 0xf0;
  888. writel(addr | pte_flags, intel_private.gtt + entry);
  889. }
  890. static int i9xx_setup(void)
  891. {
  892. u32 reg_addr, gtt_addr;
  893. int size = KB(512);
  894. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  895. reg_addr &= 0xfff80000;
  896. intel_private.registers = ioremap(reg_addr, size);
  897. if (!intel_private.registers)
  898. return -ENOMEM;
  899. switch (INTEL_GTT_GEN) {
  900. case 3:
  901. pci_read_config_dword(intel_private.pcidev,
  902. I915_PTEADDR, &gtt_addr);
  903. intel_private.gtt_bus_addr = gtt_addr;
  904. break;
  905. case 5:
  906. intel_private.gtt_bus_addr = reg_addr + MB(2);
  907. break;
  908. default:
  909. intel_private.gtt_bus_addr = reg_addr + KB(512);
  910. break;
  911. }
  912. intel_i9xx_setup_flush();
  913. return 0;
  914. }
  915. static const struct agp_bridge_driver intel_fake_agp_driver = {
  916. .owner = THIS_MODULE,
  917. .size_type = FIXED_APER_SIZE,
  918. .aperture_sizes = intel_fake_agp_sizes,
  919. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  920. .configure = intel_fake_agp_configure,
  921. .fetch_size = intel_fake_agp_fetch_size,
  922. .cleanup = intel_gtt_cleanup,
  923. .agp_enable = intel_fake_agp_enable,
  924. .cache_flush = global_cache_flush,
  925. .create_gatt_table = intel_fake_agp_create_gatt_table,
  926. .free_gatt_table = intel_fake_agp_free_gatt_table,
  927. .insert_memory = intel_fake_agp_insert_entries,
  928. .remove_memory = intel_fake_agp_remove_entries,
  929. .alloc_by_type = intel_fake_agp_alloc_by_type,
  930. .free_by_type = intel_i810_free_by_type,
  931. .agp_alloc_page = agp_generic_alloc_page,
  932. .agp_alloc_pages = agp_generic_alloc_pages,
  933. .agp_destroy_page = agp_generic_destroy_page,
  934. .agp_destroy_pages = agp_generic_destroy_pages,
  935. };
  936. static const struct intel_gtt_driver i81x_gtt_driver = {
  937. .gen = 1,
  938. .has_pgtbl_enable = 1,
  939. .dma_mask_size = 32,
  940. .setup = i810_setup,
  941. .cleanup = i810_cleanup,
  942. .check_flags = i830_check_flags,
  943. .write_entry = i810_write_entry,
  944. };
  945. static const struct intel_gtt_driver i8xx_gtt_driver = {
  946. .gen = 2,
  947. .has_pgtbl_enable = 1,
  948. .setup = i830_setup,
  949. .cleanup = i830_cleanup,
  950. .write_entry = i830_write_entry,
  951. .dma_mask_size = 32,
  952. .check_flags = i830_check_flags,
  953. .chipset_flush = i830_chipset_flush,
  954. };
  955. static const struct intel_gtt_driver i915_gtt_driver = {
  956. .gen = 3,
  957. .has_pgtbl_enable = 1,
  958. .setup = i9xx_setup,
  959. .cleanup = i9xx_cleanup,
  960. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  961. .write_entry = i830_write_entry,
  962. .dma_mask_size = 32,
  963. .check_flags = i830_check_flags,
  964. .chipset_flush = i9xx_chipset_flush,
  965. };
  966. static const struct intel_gtt_driver g33_gtt_driver = {
  967. .gen = 3,
  968. .is_g33 = 1,
  969. .setup = i9xx_setup,
  970. .cleanup = i9xx_cleanup,
  971. .write_entry = i965_write_entry,
  972. .dma_mask_size = 36,
  973. .check_flags = i830_check_flags,
  974. .chipset_flush = i9xx_chipset_flush,
  975. };
  976. static const struct intel_gtt_driver pineview_gtt_driver = {
  977. .gen = 3,
  978. .is_pineview = 1, .is_g33 = 1,
  979. .setup = i9xx_setup,
  980. .cleanup = i9xx_cleanup,
  981. .write_entry = i965_write_entry,
  982. .dma_mask_size = 36,
  983. .check_flags = i830_check_flags,
  984. .chipset_flush = i9xx_chipset_flush,
  985. };
  986. static const struct intel_gtt_driver i965_gtt_driver = {
  987. .gen = 4,
  988. .has_pgtbl_enable = 1,
  989. .setup = i9xx_setup,
  990. .cleanup = i9xx_cleanup,
  991. .write_entry = i965_write_entry,
  992. .dma_mask_size = 36,
  993. .check_flags = i830_check_flags,
  994. .chipset_flush = i9xx_chipset_flush,
  995. };
  996. static const struct intel_gtt_driver g4x_gtt_driver = {
  997. .gen = 5,
  998. .setup = i9xx_setup,
  999. .cleanup = i9xx_cleanup,
  1000. .write_entry = i965_write_entry,
  1001. .dma_mask_size = 36,
  1002. .check_flags = i830_check_flags,
  1003. .chipset_flush = i9xx_chipset_flush,
  1004. };
  1005. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1006. .gen = 5,
  1007. .is_ironlake = 1,
  1008. .setup = i9xx_setup,
  1009. .cleanup = i9xx_cleanup,
  1010. .write_entry = i965_write_entry,
  1011. .dma_mask_size = 36,
  1012. .check_flags = i830_check_flags,
  1013. .chipset_flush = i9xx_chipset_flush,
  1014. };
  1015. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1016. * driver and gmch_driver must be non-null, and find_gmch will determine
  1017. * which one should be used if a gmch_chip_id is present.
  1018. */
  1019. static const struct intel_gtt_driver_description {
  1020. unsigned int gmch_chip_id;
  1021. char *name;
  1022. const struct intel_gtt_driver *gtt_driver;
  1023. } intel_gtt_chipsets[] = {
  1024. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
  1025. &i81x_gtt_driver},
  1026. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
  1027. &i81x_gtt_driver},
  1028. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
  1029. &i81x_gtt_driver},
  1030. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
  1031. &i81x_gtt_driver},
  1032. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1033. &i8xx_gtt_driver},
  1034. { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
  1035. &i8xx_gtt_driver},
  1036. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1037. &i8xx_gtt_driver},
  1038. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1039. &i8xx_gtt_driver},
  1040. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1041. &i8xx_gtt_driver},
  1042. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1043. &i915_gtt_driver },
  1044. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1045. &i915_gtt_driver },
  1046. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1047. &i915_gtt_driver },
  1048. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1049. &i915_gtt_driver },
  1050. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1051. &i915_gtt_driver },
  1052. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1053. &i915_gtt_driver },
  1054. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1055. &i965_gtt_driver },
  1056. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1057. &i965_gtt_driver },
  1058. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1059. &i965_gtt_driver },
  1060. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1061. &i965_gtt_driver },
  1062. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1063. &i965_gtt_driver },
  1064. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1065. &i965_gtt_driver },
  1066. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1067. &g33_gtt_driver },
  1068. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1069. &g33_gtt_driver },
  1070. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1071. &g33_gtt_driver },
  1072. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1073. &pineview_gtt_driver },
  1074. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1075. &pineview_gtt_driver },
  1076. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1077. &g4x_gtt_driver },
  1078. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1079. &g4x_gtt_driver },
  1080. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1081. &g4x_gtt_driver },
  1082. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1083. &g4x_gtt_driver },
  1084. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1085. &g4x_gtt_driver },
  1086. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1087. &g4x_gtt_driver },
  1088. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1089. &g4x_gtt_driver },
  1090. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1091. "HD Graphics", &ironlake_gtt_driver },
  1092. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1093. "HD Graphics", &ironlake_gtt_driver },
  1094. { 0, NULL, NULL }
  1095. };
  1096. static int find_gmch(u16 device)
  1097. {
  1098. struct pci_dev *gmch_device;
  1099. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1100. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1101. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1102. device, gmch_device);
  1103. }
  1104. if (!gmch_device)
  1105. return 0;
  1106. intel_private.pcidev = gmch_device;
  1107. return 1;
  1108. }
  1109. int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
  1110. struct agp_bridge_data *bridge)
  1111. {
  1112. int i, mask;
  1113. /*
  1114. * Can be called from the fake agp driver but also directly from
  1115. * drm/i915.ko. Hence we need to check whether everything is set up
  1116. * already.
  1117. */
  1118. if (intel_private.driver) {
  1119. intel_private.refcount++;
  1120. return 1;
  1121. }
  1122. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1123. if (gpu_pdev) {
  1124. if (gpu_pdev->device ==
  1125. intel_gtt_chipsets[i].gmch_chip_id) {
  1126. intel_private.pcidev = pci_dev_get(gpu_pdev);
  1127. intel_private.driver =
  1128. intel_gtt_chipsets[i].gtt_driver;
  1129. break;
  1130. }
  1131. } else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1132. intel_private.driver =
  1133. intel_gtt_chipsets[i].gtt_driver;
  1134. break;
  1135. }
  1136. }
  1137. if (!intel_private.driver)
  1138. return 0;
  1139. intel_private.refcount++;
  1140. if (bridge) {
  1141. bridge->driver = &intel_fake_agp_driver;
  1142. bridge->dev_private_data = &intel_private;
  1143. bridge->dev = bridge_pdev;
  1144. }
  1145. intel_private.bridge_dev = pci_dev_get(bridge_pdev);
  1146. dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1147. mask = intel_private.driver->dma_mask_size;
  1148. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1149. dev_err(&intel_private.pcidev->dev,
  1150. "set gfx device dma mask %d-bit failed!\n", mask);
  1151. else
  1152. pci_set_consistent_dma_mask(intel_private.pcidev,
  1153. DMA_BIT_MASK(mask));
  1154. if (intel_gtt_init() != 0) {
  1155. intel_gmch_remove();
  1156. return 0;
  1157. }
  1158. return 1;
  1159. }
  1160. EXPORT_SYMBOL(intel_gmch_probe);
  1161. struct intel_gtt *intel_gtt_get(void)
  1162. {
  1163. return &intel_private.base;
  1164. }
  1165. EXPORT_SYMBOL(intel_gtt_get);
  1166. void intel_gtt_chipset_flush(void)
  1167. {
  1168. if (intel_private.driver->chipset_flush)
  1169. intel_private.driver->chipset_flush();
  1170. }
  1171. EXPORT_SYMBOL(intel_gtt_chipset_flush);
  1172. void intel_gmch_remove(void)
  1173. {
  1174. if (--intel_private.refcount)
  1175. return;
  1176. if (intel_private.pcidev)
  1177. pci_dev_put(intel_private.pcidev);
  1178. if (intel_private.bridge_dev)
  1179. pci_dev_put(intel_private.bridge_dev);
  1180. intel_private.driver = NULL;
  1181. }
  1182. EXPORT_SYMBOL(intel_gmch_remove);
  1183. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1184. MODULE_LICENSE("GPL and additional rights");