ocrdma_hw.c 72 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634
  1. /*******************************************************************
  2. * This file is part of the Emulex RoCE Device Driver for *
  3. * RoCE (RDMA over Converged Ethernet) CNA Adapters. *
  4. * Copyright (C) 2008-2012 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *
  20. * Contact Information:
  21. * linux-drivers@emulex.com
  22. *
  23. * Emulex
  24. * 3333 Susan Street
  25. * Costa Mesa, CA 92626
  26. *******************************************************************/
  27. #include <linux/sched.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/log2.h>
  30. #include <linux/dma-mapping.h>
  31. #include <rdma/ib_verbs.h>
  32. #include <rdma/ib_user_verbs.h>
  33. #include <rdma/ib_addr.h>
  34. #include "ocrdma.h"
  35. #include "ocrdma_hw.h"
  36. #include "ocrdma_verbs.h"
  37. #include "ocrdma_ah.h"
  38. enum mbx_status {
  39. OCRDMA_MBX_STATUS_FAILED = 1,
  40. OCRDMA_MBX_STATUS_ILLEGAL_FIELD = 3,
  41. OCRDMA_MBX_STATUS_OOR = 100,
  42. OCRDMA_MBX_STATUS_INVALID_PD = 101,
  43. OCRDMA_MBX_STATUS_PD_INUSE = 102,
  44. OCRDMA_MBX_STATUS_INVALID_CQ = 103,
  45. OCRDMA_MBX_STATUS_INVALID_QP = 104,
  46. OCRDMA_MBX_STATUS_INVALID_LKEY = 105,
  47. OCRDMA_MBX_STATUS_ORD_EXCEEDS = 106,
  48. OCRDMA_MBX_STATUS_IRD_EXCEEDS = 107,
  49. OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS = 108,
  50. OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS = 109,
  51. OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS = 110,
  52. OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS = 111,
  53. OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS = 112,
  54. OCRDMA_MBX_STATUS_INVALID_STATE_CHANGE = 113,
  55. OCRDMA_MBX_STATUS_MW_BOUND = 114,
  56. OCRDMA_MBX_STATUS_INVALID_VA = 115,
  57. OCRDMA_MBX_STATUS_INVALID_LENGTH = 116,
  58. OCRDMA_MBX_STATUS_INVALID_FBO = 117,
  59. OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS = 118,
  60. OCRDMA_MBX_STATUS_INVALID_PBE_SIZE = 119,
  61. OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY = 120,
  62. OCRDMA_MBX_STATUS_INVALID_PBL_SHIFT = 121,
  63. OCRDMA_MBX_STATUS_INVALID_SRQ_ID = 129,
  64. OCRDMA_MBX_STATUS_SRQ_ERROR = 133,
  65. OCRDMA_MBX_STATUS_RQE_EXCEEDS = 134,
  66. OCRDMA_MBX_STATUS_MTU_EXCEEDS = 135,
  67. OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS = 136,
  68. OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS = 137,
  69. OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS = 138,
  70. OCRDMA_MBX_STATUS_QP_BOUND = 130,
  71. OCRDMA_MBX_STATUS_INVALID_CHANGE = 139,
  72. OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP = 140,
  73. OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER = 141,
  74. OCRDMA_MBX_STATUS_MW_STILL_BOUND = 142,
  75. OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID = 143,
  76. OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS = 144
  77. };
  78. enum additional_status {
  79. OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES = 22
  80. };
  81. enum cqe_status {
  82. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES = 1,
  83. OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER = 2,
  84. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES = 3,
  85. OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING = 4,
  86. OCRDMA_MBX_CQE_STATUS_DMA_FAILED = 5
  87. };
  88. static inline void *ocrdma_get_eqe(struct ocrdma_eq *eq)
  89. {
  90. return eq->q.va + (eq->q.tail * sizeof(struct ocrdma_eqe));
  91. }
  92. static inline void ocrdma_eq_inc_tail(struct ocrdma_eq *eq)
  93. {
  94. eq->q.tail = (eq->q.tail + 1) & (OCRDMA_EQ_LEN - 1);
  95. }
  96. static inline void *ocrdma_get_mcqe(struct ocrdma_dev *dev)
  97. {
  98. struct ocrdma_mcqe *cqe = (struct ocrdma_mcqe *)
  99. (dev->mq.cq.va + (dev->mq.cq.tail * sizeof(struct ocrdma_mcqe)));
  100. if (!(le32_to_cpu(cqe->valid_ae_cmpl_cons) & OCRDMA_MCQE_VALID_MASK))
  101. return NULL;
  102. return cqe;
  103. }
  104. static inline void ocrdma_mcq_inc_tail(struct ocrdma_dev *dev)
  105. {
  106. dev->mq.cq.tail = (dev->mq.cq.tail + 1) & (OCRDMA_MQ_CQ_LEN - 1);
  107. }
  108. static inline struct ocrdma_mqe *ocrdma_get_mqe(struct ocrdma_dev *dev)
  109. {
  110. return dev->mq.sq.va + (dev->mq.sq.head * sizeof(struct ocrdma_mqe));
  111. }
  112. static inline void ocrdma_mq_inc_head(struct ocrdma_dev *dev)
  113. {
  114. dev->mq.sq.head = (dev->mq.sq.head + 1) & (OCRDMA_MQ_LEN - 1);
  115. }
  116. static inline void *ocrdma_get_mqe_rsp(struct ocrdma_dev *dev)
  117. {
  118. return dev->mq.sq.va + (dev->mqe_ctx.tag * sizeof(struct ocrdma_mqe));
  119. }
  120. enum ib_qp_state get_ibqp_state(enum ocrdma_qp_state qps)
  121. {
  122. switch (qps) {
  123. case OCRDMA_QPS_RST:
  124. return IB_QPS_RESET;
  125. case OCRDMA_QPS_INIT:
  126. return IB_QPS_INIT;
  127. case OCRDMA_QPS_RTR:
  128. return IB_QPS_RTR;
  129. case OCRDMA_QPS_RTS:
  130. return IB_QPS_RTS;
  131. case OCRDMA_QPS_SQD:
  132. case OCRDMA_QPS_SQ_DRAINING:
  133. return IB_QPS_SQD;
  134. case OCRDMA_QPS_SQE:
  135. return IB_QPS_SQE;
  136. case OCRDMA_QPS_ERR:
  137. return IB_QPS_ERR;
  138. };
  139. return IB_QPS_ERR;
  140. }
  141. static enum ocrdma_qp_state get_ocrdma_qp_state(enum ib_qp_state qps)
  142. {
  143. switch (qps) {
  144. case IB_QPS_RESET:
  145. return OCRDMA_QPS_RST;
  146. case IB_QPS_INIT:
  147. return OCRDMA_QPS_INIT;
  148. case IB_QPS_RTR:
  149. return OCRDMA_QPS_RTR;
  150. case IB_QPS_RTS:
  151. return OCRDMA_QPS_RTS;
  152. case IB_QPS_SQD:
  153. return OCRDMA_QPS_SQD;
  154. case IB_QPS_SQE:
  155. return OCRDMA_QPS_SQE;
  156. case IB_QPS_ERR:
  157. return OCRDMA_QPS_ERR;
  158. };
  159. return OCRDMA_QPS_ERR;
  160. }
  161. static int ocrdma_get_mbx_errno(u32 status)
  162. {
  163. int err_num;
  164. u8 mbox_status = (status & OCRDMA_MBX_RSP_STATUS_MASK) >>
  165. OCRDMA_MBX_RSP_STATUS_SHIFT;
  166. u8 add_status = (status & OCRDMA_MBX_RSP_ASTATUS_MASK) >>
  167. OCRDMA_MBX_RSP_ASTATUS_SHIFT;
  168. switch (mbox_status) {
  169. case OCRDMA_MBX_STATUS_OOR:
  170. case OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS:
  171. err_num = -EAGAIN;
  172. break;
  173. case OCRDMA_MBX_STATUS_INVALID_PD:
  174. case OCRDMA_MBX_STATUS_INVALID_CQ:
  175. case OCRDMA_MBX_STATUS_INVALID_SRQ_ID:
  176. case OCRDMA_MBX_STATUS_INVALID_QP:
  177. case OCRDMA_MBX_STATUS_INVALID_CHANGE:
  178. case OCRDMA_MBX_STATUS_MTU_EXCEEDS:
  179. case OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER:
  180. case OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID:
  181. case OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS:
  182. case OCRDMA_MBX_STATUS_ILLEGAL_FIELD:
  183. case OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY:
  184. case OCRDMA_MBX_STATUS_INVALID_LKEY:
  185. case OCRDMA_MBX_STATUS_INVALID_VA:
  186. case OCRDMA_MBX_STATUS_INVALID_LENGTH:
  187. case OCRDMA_MBX_STATUS_INVALID_FBO:
  188. case OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS:
  189. case OCRDMA_MBX_STATUS_INVALID_PBE_SIZE:
  190. case OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP:
  191. case OCRDMA_MBX_STATUS_SRQ_ERROR:
  192. case OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS:
  193. err_num = -EINVAL;
  194. break;
  195. case OCRDMA_MBX_STATUS_PD_INUSE:
  196. case OCRDMA_MBX_STATUS_QP_BOUND:
  197. case OCRDMA_MBX_STATUS_MW_STILL_BOUND:
  198. case OCRDMA_MBX_STATUS_MW_BOUND:
  199. err_num = -EBUSY;
  200. break;
  201. case OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS:
  202. case OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS:
  203. case OCRDMA_MBX_STATUS_RQE_EXCEEDS:
  204. case OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS:
  205. case OCRDMA_MBX_STATUS_ORD_EXCEEDS:
  206. case OCRDMA_MBX_STATUS_IRD_EXCEEDS:
  207. case OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS:
  208. case OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS:
  209. case OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS:
  210. err_num = -ENOBUFS;
  211. break;
  212. case OCRDMA_MBX_STATUS_FAILED:
  213. switch (add_status) {
  214. case OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES:
  215. err_num = -EAGAIN;
  216. break;
  217. }
  218. default:
  219. err_num = -EFAULT;
  220. }
  221. return err_num;
  222. }
  223. static int ocrdma_get_mbx_cqe_errno(u16 cqe_status)
  224. {
  225. int err_num = -EINVAL;
  226. switch (cqe_status) {
  227. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES:
  228. err_num = -EPERM;
  229. break;
  230. case OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER:
  231. err_num = -EINVAL;
  232. break;
  233. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES:
  234. case OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING:
  235. err_num = -EAGAIN;
  236. break;
  237. case OCRDMA_MBX_CQE_STATUS_DMA_FAILED:
  238. err_num = -EIO;
  239. break;
  240. }
  241. return err_num;
  242. }
  243. void ocrdma_ring_cq_db(struct ocrdma_dev *dev, u16 cq_id, bool armed,
  244. bool solicited, u16 cqe_popped)
  245. {
  246. u32 val = cq_id & OCRDMA_DB_CQ_RING_ID_MASK;
  247. val |= ((cq_id & OCRDMA_DB_CQ_RING_ID_EXT_MASK) <<
  248. OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT);
  249. if (armed)
  250. val |= (1 << OCRDMA_DB_CQ_REARM_SHIFT);
  251. if (solicited)
  252. val |= (1 << OCRDMA_DB_CQ_SOLICIT_SHIFT);
  253. val |= (cqe_popped << OCRDMA_DB_CQ_NUM_POPPED_SHIFT);
  254. iowrite32(val, dev->nic_info.db + OCRDMA_DB_CQ_OFFSET);
  255. }
  256. static void ocrdma_ring_mq_db(struct ocrdma_dev *dev)
  257. {
  258. u32 val = 0;
  259. val |= dev->mq.sq.id & OCRDMA_MQ_ID_MASK;
  260. val |= 1 << OCRDMA_MQ_NUM_MQE_SHIFT;
  261. iowrite32(val, dev->nic_info.db + OCRDMA_DB_MQ_OFFSET);
  262. }
  263. static void ocrdma_ring_eq_db(struct ocrdma_dev *dev, u16 eq_id,
  264. bool arm, bool clear_int, u16 num_eqe)
  265. {
  266. u32 val = 0;
  267. val |= eq_id & OCRDMA_EQ_ID_MASK;
  268. val |= ((eq_id & OCRDMA_EQ_ID_EXT_MASK) << OCRDMA_EQ_ID_EXT_MASK_SHIFT);
  269. if (arm)
  270. val |= (1 << OCRDMA_REARM_SHIFT);
  271. if (clear_int)
  272. val |= (1 << OCRDMA_EQ_CLR_SHIFT);
  273. val |= (1 << OCRDMA_EQ_TYPE_SHIFT);
  274. val |= (num_eqe << OCRDMA_NUM_EQE_SHIFT);
  275. iowrite32(val, dev->nic_info.db + OCRDMA_DB_EQ_OFFSET);
  276. }
  277. static void ocrdma_init_mch(struct ocrdma_mbx_hdr *cmd_hdr,
  278. u8 opcode, u8 subsys, u32 cmd_len)
  279. {
  280. cmd_hdr->subsys_op = (opcode | (subsys << OCRDMA_MCH_SUBSYS_SHIFT));
  281. cmd_hdr->timeout = 20; /* seconds */
  282. cmd_hdr->cmd_len = cmd_len - sizeof(struct ocrdma_mbx_hdr);
  283. }
  284. static void *ocrdma_init_emb_mqe(u8 opcode, u32 cmd_len)
  285. {
  286. struct ocrdma_mqe *mqe;
  287. mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
  288. if (!mqe)
  289. return NULL;
  290. mqe->hdr.spcl_sge_cnt_emb |=
  291. (OCRDMA_MQE_EMBEDDED << OCRDMA_MQE_HDR_EMB_SHIFT) &
  292. OCRDMA_MQE_HDR_EMB_MASK;
  293. mqe->hdr.pyld_len = cmd_len - sizeof(struct ocrdma_mqe_hdr);
  294. ocrdma_init_mch(&mqe->u.emb_req.mch, opcode, OCRDMA_SUBSYS_ROCE,
  295. mqe->hdr.pyld_len);
  296. return mqe;
  297. }
  298. static void ocrdma_free_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q)
  299. {
  300. dma_free_coherent(&dev->nic_info.pdev->dev, q->size, q->va, q->dma);
  301. }
  302. static int ocrdma_alloc_q(struct ocrdma_dev *dev,
  303. struct ocrdma_queue_info *q, u16 len, u16 entry_size)
  304. {
  305. memset(q, 0, sizeof(*q));
  306. q->len = len;
  307. q->entry_size = entry_size;
  308. q->size = len * entry_size;
  309. q->va = dma_alloc_coherent(&dev->nic_info.pdev->dev, q->size,
  310. &q->dma, GFP_KERNEL);
  311. if (!q->va)
  312. return -ENOMEM;
  313. memset(q->va, 0, q->size);
  314. return 0;
  315. }
  316. static void ocrdma_build_q_pages(struct ocrdma_pa *q_pa, int cnt,
  317. dma_addr_t host_pa, int hw_page_size)
  318. {
  319. int i;
  320. for (i = 0; i < cnt; i++) {
  321. q_pa[i].lo = (u32) (host_pa & 0xffffffff);
  322. q_pa[i].hi = (u32) upper_32_bits(host_pa);
  323. host_pa += hw_page_size;
  324. }
  325. }
  326. static void ocrdma_assign_eq_vect_gen2(struct ocrdma_dev *dev,
  327. struct ocrdma_eq *eq)
  328. {
  329. /* assign vector and update vector id for next EQ */
  330. eq->vector = dev->nic_info.msix.start_vector;
  331. dev->nic_info.msix.start_vector += 1;
  332. }
  333. static void ocrdma_free_eq_vect_gen2(struct ocrdma_dev *dev)
  334. {
  335. /* this assumes that EQs are freed in exactly reverse order
  336. * as its allocation.
  337. */
  338. dev->nic_info.msix.start_vector -= 1;
  339. }
  340. static int ocrdma_mbx_delete_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q,
  341. int queue_type)
  342. {
  343. u8 opcode = 0;
  344. int status;
  345. struct ocrdma_delete_q_req *cmd = dev->mbx_cmd;
  346. switch (queue_type) {
  347. case QTYPE_MCCQ:
  348. opcode = OCRDMA_CMD_DELETE_MQ;
  349. break;
  350. case QTYPE_CQ:
  351. opcode = OCRDMA_CMD_DELETE_CQ;
  352. break;
  353. case QTYPE_EQ:
  354. opcode = OCRDMA_CMD_DELETE_EQ;
  355. break;
  356. default:
  357. BUG();
  358. }
  359. memset(cmd, 0, sizeof(*cmd));
  360. ocrdma_init_mch(&cmd->req, opcode, OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  361. cmd->id = q->id;
  362. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  363. cmd, sizeof(*cmd), NULL, NULL);
  364. if (!status)
  365. q->created = false;
  366. return status;
  367. }
  368. static int ocrdma_mbx_create_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  369. {
  370. int status;
  371. struct ocrdma_create_eq_req *cmd = dev->mbx_cmd;
  372. struct ocrdma_create_eq_rsp *rsp = dev->mbx_cmd;
  373. memset(cmd, 0, sizeof(*cmd));
  374. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_EQ, OCRDMA_SUBSYS_COMMON,
  375. sizeof(*cmd));
  376. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY)
  377. cmd->req.rsvd_version = 0;
  378. else
  379. cmd->req.rsvd_version = 2;
  380. cmd->num_pages = 4;
  381. cmd->valid = OCRDMA_CREATE_EQ_VALID;
  382. cmd->cnt = 4 << OCRDMA_CREATE_EQ_CNT_SHIFT;
  383. ocrdma_build_q_pages(&cmd->pa[0], cmd->num_pages, eq->q.dma,
  384. PAGE_SIZE_4K);
  385. status = be_roce_mcc_cmd(dev->nic_info.netdev, cmd, sizeof(*cmd), NULL,
  386. NULL);
  387. if (!status) {
  388. eq->q.id = rsp->vector_eqid & 0xffff;
  389. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY) {
  390. ocrdma_assign_eq_vect_gen2(dev, eq);
  391. } else {
  392. eq->vector = (rsp->vector_eqid >> 16) & 0xffff;
  393. dev->nic_info.msix.start_vector += 1;
  394. }
  395. eq->q.created = true;
  396. }
  397. return status;
  398. }
  399. static int ocrdma_create_eq(struct ocrdma_dev *dev,
  400. struct ocrdma_eq *eq, u16 q_len)
  401. {
  402. int status;
  403. status = ocrdma_alloc_q(dev, &eq->q, OCRDMA_EQ_LEN,
  404. sizeof(struct ocrdma_eqe));
  405. if (status)
  406. return status;
  407. status = ocrdma_mbx_create_eq(dev, eq);
  408. if (status)
  409. goto mbx_err;
  410. eq->dev = dev;
  411. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  412. return 0;
  413. mbx_err:
  414. ocrdma_free_q(dev, &eq->q);
  415. return status;
  416. }
  417. static int ocrdma_get_irq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  418. {
  419. int irq;
  420. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  421. irq = dev->nic_info.pdev->irq;
  422. else
  423. irq = dev->nic_info.msix.vector_list[eq->vector];
  424. return irq;
  425. }
  426. static void _ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  427. {
  428. if (eq->q.created) {
  429. ocrdma_mbx_delete_q(dev, &eq->q, QTYPE_EQ);
  430. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY)
  431. ocrdma_free_eq_vect_gen2(dev);
  432. ocrdma_free_q(dev, &eq->q);
  433. }
  434. }
  435. static void ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  436. {
  437. int irq;
  438. /* disarm EQ so that interrupts are not generated
  439. * during freeing and EQ delete is in progress.
  440. */
  441. ocrdma_ring_eq_db(dev, eq->q.id, false, false, 0);
  442. irq = ocrdma_get_irq(dev, eq);
  443. free_irq(irq, eq);
  444. _ocrdma_destroy_eq(dev, eq);
  445. }
  446. static void ocrdma_destroy_qp_eqs(struct ocrdma_dev *dev)
  447. {
  448. int i;
  449. /* deallocate the data path eqs */
  450. for (i = 0; i < dev->eq_cnt; i++)
  451. ocrdma_destroy_eq(dev, &dev->qp_eq_tbl[i]);
  452. }
  453. static int ocrdma_mbx_mq_cq_create(struct ocrdma_dev *dev,
  454. struct ocrdma_queue_info *cq,
  455. struct ocrdma_queue_info *eq)
  456. {
  457. struct ocrdma_create_cq_cmd *cmd = dev->mbx_cmd;
  458. struct ocrdma_create_cq_cmd_rsp *rsp = dev->mbx_cmd;
  459. int status;
  460. memset(cmd, 0, sizeof(*cmd));
  461. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_CQ,
  462. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  463. cmd->req.rsvd_version = OCRDMA_CREATE_CQ_VER2;
  464. cmd->pgsz_pgcnt = (cq->size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  465. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  466. cmd->pgsz_pgcnt |= PAGES_4K_SPANNED(cq->va, cq->size);
  467. cmd->ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  468. cmd->eqn = eq->id;
  469. cmd->cqe_count = cq->size / sizeof(struct ocrdma_mcqe);
  470. ocrdma_build_q_pages(&cmd->pa[0], cq->size / OCRDMA_MIN_Q_PAGE_SIZE,
  471. cq->dma, PAGE_SIZE_4K);
  472. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  473. cmd, sizeof(*cmd), NULL, NULL);
  474. if (!status) {
  475. cq->id = (u16) (rsp->cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  476. cq->created = true;
  477. }
  478. return status;
  479. }
  480. static u32 ocrdma_encoded_q_len(int q_len)
  481. {
  482. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  483. if (len_encoded == 16)
  484. len_encoded = 0;
  485. return len_encoded;
  486. }
  487. static int ocrdma_mbx_create_mq(struct ocrdma_dev *dev,
  488. struct ocrdma_queue_info *mq,
  489. struct ocrdma_queue_info *cq)
  490. {
  491. int num_pages, status;
  492. struct ocrdma_create_mq_req *cmd = dev->mbx_cmd;
  493. struct ocrdma_create_mq_rsp *rsp = dev->mbx_cmd;
  494. struct ocrdma_pa *pa;
  495. memset(cmd, 0, sizeof(*cmd));
  496. num_pages = PAGES_4K_SPANNED(mq->va, mq->size);
  497. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_MQ_EXT,
  498. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  499. cmd->req.rsvd_version = 1;
  500. cmd->cqid_pages = num_pages;
  501. cmd->cqid_pages |= (cq->id << OCRDMA_CREATE_MQ_CQ_ID_SHIFT);
  502. cmd->async_cqid_valid = OCRDMA_CREATE_MQ_ASYNC_CQ_VALID;
  503. cmd->async_event_bitmap = Bit(20);
  504. cmd->async_cqid_ringsize = cq->id;
  505. cmd->async_cqid_ringsize |= (ocrdma_encoded_q_len(mq->len) <<
  506. OCRDMA_CREATE_MQ_RING_SIZE_SHIFT);
  507. cmd->valid = OCRDMA_CREATE_MQ_VALID;
  508. pa = &cmd->pa[0];
  509. ocrdma_build_q_pages(pa, num_pages, mq->dma, PAGE_SIZE_4K);
  510. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  511. cmd, sizeof(*cmd), NULL, NULL);
  512. if (!status) {
  513. mq->id = rsp->id;
  514. mq->created = true;
  515. }
  516. return status;
  517. }
  518. static int ocrdma_create_mq(struct ocrdma_dev *dev)
  519. {
  520. int status;
  521. /* Alloc completion queue for Mailbox queue */
  522. status = ocrdma_alloc_q(dev, &dev->mq.cq, OCRDMA_MQ_CQ_LEN,
  523. sizeof(struct ocrdma_mcqe));
  524. if (status)
  525. goto alloc_err;
  526. status = ocrdma_mbx_mq_cq_create(dev, &dev->mq.cq, &dev->meq.q);
  527. if (status)
  528. goto mbx_cq_free;
  529. memset(&dev->mqe_ctx, 0, sizeof(dev->mqe_ctx));
  530. init_waitqueue_head(&dev->mqe_ctx.cmd_wait);
  531. mutex_init(&dev->mqe_ctx.lock);
  532. /* Alloc Mailbox queue */
  533. status = ocrdma_alloc_q(dev, &dev->mq.sq, OCRDMA_MQ_LEN,
  534. sizeof(struct ocrdma_mqe));
  535. if (status)
  536. goto mbx_cq_destroy;
  537. status = ocrdma_mbx_create_mq(dev, &dev->mq.sq, &dev->mq.cq);
  538. if (status)
  539. goto mbx_q_free;
  540. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, 0);
  541. return 0;
  542. mbx_q_free:
  543. ocrdma_free_q(dev, &dev->mq.sq);
  544. mbx_cq_destroy:
  545. ocrdma_mbx_delete_q(dev, &dev->mq.cq, QTYPE_CQ);
  546. mbx_cq_free:
  547. ocrdma_free_q(dev, &dev->mq.cq);
  548. alloc_err:
  549. return status;
  550. }
  551. static void ocrdma_destroy_mq(struct ocrdma_dev *dev)
  552. {
  553. struct ocrdma_queue_info *mbxq, *cq;
  554. /* mqe_ctx lock synchronizes with any other pending cmds. */
  555. mutex_lock(&dev->mqe_ctx.lock);
  556. mbxq = &dev->mq.sq;
  557. if (mbxq->created) {
  558. ocrdma_mbx_delete_q(dev, mbxq, QTYPE_MCCQ);
  559. ocrdma_free_q(dev, mbxq);
  560. }
  561. mutex_unlock(&dev->mqe_ctx.lock);
  562. cq = &dev->mq.cq;
  563. if (cq->created) {
  564. ocrdma_mbx_delete_q(dev, cq, QTYPE_CQ);
  565. ocrdma_free_q(dev, cq);
  566. }
  567. }
  568. static void ocrdma_process_qpcat_error(struct ocrdma_dev *dev,
  569. struct ocrdma_qp *qp)
  570. {
  571. enum ib_qp_state new_ib_qps = IB_QPS_ERR;
  572. enum ib_qp_state old_ib_qps;
  573. if (qp == NULL)
  574. BUG();
  575. ocrdma_qp_state_machine(qp, new_ib_qps, &old_ib_qps);
  576. }
  577. static void ocrdma_dispatch_ibevent(struct ocrdma_dev *dev,
  578. struct ocrdma_ae_mcqe *cqe)
  579. {
  580. struct ocrdma_qp *qp = NULL;
  581. struct ocrdma_cq *cq = NULL;
  582. struct ib_event ib_evt;
  583. int cq_event = 0;
  584. int qp_event = 1;
  585. int srq_event = 0;
  586. int dev_event = 0;
  587. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  588. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  589. if (cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPVALID)
  590. qp = dev->qp_tbl[cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPID_MASK];
  591. if (cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQVALID)
  592. cq = dev->cq_tbl[cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQID_MASK];
  593. ib_evt.device = &dev->ibdev;
  594. switch (type) {
  595. case OCRDMA_CQ_ERROR:
  596. ib_evt.element.cq = &cq->ibcq;
  597. ib_evt.event = IB_EVENT_CQ_ERR;
  598. cq_event = 1;
  599. qp_event = 0;
  600. break;
  601. case OCRDMA_CQ_OVERRUN_ERROR:
  602. ib_evt.element.cq = &cq->ibcq;
  603. ib_evt.event = IB_EVENT_CQ_ERR;
  604. break;
  605. case OCRDMA_CQ_QPCAT_ERROR:
  606. ib_evt.element.qp = &qp->ibqp;
  607. ib_evt.event = IB_EVENT_QP_FATAL;
  608. ocrdma_process_qpcat_error(dev, qp);
  609. break;
  610. case OCRDMA_QP_ACCESS_ERROR:
  611. ib_evt.element.qp = &qp->ibqp;
  612. ib_evt.event = IB_EVENT_QP_ACCESS_ERR;
  613. break;
  614. case OCRDMA_QP_COMM_EST_EVENT:
  615. ib_evt.element.qp = &qp->ibqp;
  616. ib_evt.event = IB_EVENT_COMM_EST;
  617. break;
  618. case OCRDMA_SQ_DRAINED_EVENT:
  619. ib_evt.element.qp = &qp->ibqp;
  620. ib_evt.event = IB_EVENT_SQ_DRAINED;
  621. break;
  622. case OCRDMA_DEVICE_FATAL_EVENT:
  623. ib_evt.element.port_num = 1;
  624. ib_evt.event = IB_EVENT_DEVICE_FATAL;
  625. qp_event = 0;
  626. dev_event = 1;
  627. break;
  628. case OCRDMA_SRQCAT_ERROR:
  629. ib_evt.element.srq = &qp->srq->ibsrq;
  630. ib_evt.event = IB_EVENT_SRQ_ERR;
  631. srq_event = 1;
  632. qp_event = 0;
  633. break;
  634. case OCRDMA_SRQ_LIMIT_EVENT:
  635. ib_evt.element.srq = &qp->srq->ibsrq;
  636. ib_evt.event = IB_EVENT_SRQ_LIMIT_REACHED;
  637. srq_event = 1;
  638. qp_event = 0;
  639. break;
  640. case OCRDMA_QP_LAST_WQE_EVENT:
  641. ib_evt.element.qp = &qp->ibqp;
  642. ib_evt.event = IB_EVENT_QP_LAST_WQE_REACHED;
  643. break;
  644. default:
  645. cq_event = 0;
  646. qp_event = 0;
  647. srq_event = 0;
  648. dev_event = 0;
  649. pr_err("%s() unknown type=0x%x\n", __func__, type);
  650. break;
  651. }
  652. if (qp_event) {
  653. if (qp->ibqp.event_handler)
  654. qp->ibqp.event_handler(&ib_evt, qp->ibqp.qp_context);
  655. } else if (cq_event) {
  656. if (cq->ibcq.event_handler)
  657. cq->ibcq.event_handler(&ib_evt, cq->ibcq.cq_context);
  658. } else if (srq_event) {
  659. if (qp->srq->ibsrq.event_handler)
  660. qp->srq->ibsrq.event_handler(&ib_evt,
  661. qp->srq->ibsrq.
  662. srq_context);
  663. } else if (dev_event) {
  664. ib_dispatch_event(&ib_evt);
  665. }
  666. }
  667. static void ocrdma_process_acqe(struct ocrdma_dev *dev, void *ae_cqe)
  668. {
  669. /* async CQE processing */
  670. struct ocrdma_ae_mcqe *cqe = ae_cqe;
  671. u32 evt_code = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_CODE_MASK) >>
  672. OCRDMA_AE_MCQE_EVENT_CODE_SHIFT;
  673. if (evt_code == OCRDMA_ASYNC_EVE_CODE)
  674. ocrdma_dispatch_ibevent(dev, cqe);
  675. else
  676. pr_err("%s(%d) invalid evt code=0x%x\n", __func__,
  677. dev->id, evt_code);
  678. }
  679. static void ocrdma_process_mcqe(struct ocrdma_dev *dev, struct ocrdma_mcqe *cqe)
  680. {
  681. if (dev->mqe_ctx.tag == cqe->tag_lo && dev->mqe_ctx.cmd_done == false) {
  682. dev->mqe_ctx.cqe_status = (cqe->status &
  683. OCRDMA_MCQE_STATUS_MASK) >> OCRDMA_MCQE_STATUS_SHIFT;
  684. dev->mqe_ctx.ext_status =
  685. (cqe->status & OCRDMA_MCQE_ESTATUS_MASK)
  686. >> OCRDMA_MCQE_ESTATUS_SHIFT;
  687. dev->mqe_ctx.cmd_done = true;
  688. wake_up(&dev->mqe_ctx.cmd_wait);
  689. } else
  690. pr_err("%s() cqe for invalid tag0x%x.expected=0x%x\n",
  691. __func__, cqe->tag_lo, dev->mqe_ctx.tag);
  692. }
  693. static int ocrdma_mq_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  694. {
  695. u16 cqe_popped = 0;
  696. struct ocrdma_mcqe *cqe;
  697. while (1) {
  698. cqe = ocrdma_get_mcqe(dev);
  699. if (cqe == NULL)
  700. break;
  701. ocrdma_le32_to_cpu(cqe, sizeof(*cqe));
  702. cqe_popped += 1;
  703. if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_AE_MASK)
  704. ocrdma_process_acqe(dev, cqe);
  705. else if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_CMPL_MASK)
  706. ocrdma_process_mcqe(dev, cqe);
  707. else
  708. pr_err("%s() cqe->compl is not set.\n", __func__);
  709. memset(cqe, 0, sizeof(struct ocrdma_mcqe));
  710. ocrdma_mcq_inc_tail(dev);
  711. }
  712. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, cqe_popped);
  713. return 0;
  714. }
  715. static void ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
  716. struct ocrdma_cq *cq)
  717. {
  718. unsigned long flags;
  719. struct ocrdma_qp *qp;
  720. bool buddy_cq_found = false;
  721. /* Go through list of QPs in error state which are using this CQ
  722. * and invoke its callback handler to trigger CQE processing for
  723. * error/flushed CQE. It is rare to find more than few entries in
  724. * this list as most consumers stops after getting error CQE.
  725. * List is traversed only once when a matching buddy cq found for a QP.
  726. */
  727. spin_lock_irqsave(&dev->flush_q_lock, flags);
  728. list_for_each_entry(qp, &cq->sq_head, sq_entry) {
  729. if (qp->srq)
  730. continue;
  731. /* if wq and rq share the same cq, than comp_handler
  732. * is already invoked.
  733. */
  734. if (qp->sq_cq == qp->rq_cq)
  735. continue;
  736. /* if completion came on sq, rq's cq is buddy cq.
  737. * if completion came on rq, sq's cq is buddy cq.
  738. */
  739. if (qp->sq_cq == cq)
  740. cq = qp->rq_cq;
  741. else
  742. cq = qp->sq_cq;
  743. buddy_cq_found = true;
  744. break;
  745. }
  746. spin_unlock_irqrestore(&dev->flush_q_lock, flags);
  747. if (buddy_cq_found == false)
  748. return;
  749. if (cq->ibcq.comp_handler) {
  750. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  751. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  752. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  753. }
  754. }
  755. static void ocrdma_qp_cq_handler(struct ocrdma_dev *dev, u16 cq_idx)
  756. {
  757. unsigned long flags;
  758. struct ocrdma_cq *cq;
  759. if (cq_idx >= OCRDMA_MAX_CQ)
  760. BUG();
  761. cq = dev->cq_tbl[cq_idx];
  762. if (cq == NULL) {
  763. pr_err("%s%d invalid id=0x%x\n", __func__, dev->id, cq_idx);
  764. return;
  765. }
  766. spin_lock_irqsave(&cq->cq_lock, flags);
  767. cq->armed = false;
  768. cq->solicited = false;
  769. spin_unlock_irqrestore(&cq->cq_lock, flags);
  770. ocrdma_ring_cq_db(dev, cq->id, false, false, 0);
  771. if (cq->ibcq.comp_handler) {
  772. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  773. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  774. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  775. }
  776. ocrdma_qp_buddy_cq_handler(dev, cq);
  777. }
  778. static void ocrdma_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  779. {
  780. /* process the MQ-CQE. */
  781. if (cq_id == dev->mq.cq.id)
  782. ocrdma_mq_cq_handler(dev, cq_id);
  783. else
  784. ocrdma_qp_cq_handler(dev, cq_id);
  785. }
  786. static irqreturn_t ocrdma_irq_handler(int irq, void *handle)
  787. {
  788. struct ocrdma_eq *eq = handle;
  789. struct ocrdma_dev *dev = eq->dev;
  790. struct ocrdma_eqe eqe;
  791. struct ocrdma_eqe *ptr;
  792. u16 eqe_popped = 0;
  793. u16 cq_id;
  794. while (1) {
  795. ptr = ocrdma_get_eqe(eq);
  796. eqe = *ptr;
  797. ocrdma_le32_to_cpu(&eqe, sizeof(eqe));
  798. if ((eqe.id_valid & OCRDMA_EQE_VALID_MASK) == 0)
  799. break;
  800. eqe_popped += 1;
  801. ptr->id_valid = 0;
  802. /* check whether its CQE or not. */
  803. if ((eqe.id_valid & OCRDMA_EQE_FOR_CQE_MASK) == 0) {
  804. cq_id = eqe.id_valid >> OCRDMA_EQE_RESOURCE_ID_SHIFT;
  805. ocrdma_cq_handler(dev, cq_id);
  806. }
  807. ocrdma_eq_inc_tail(eq);
  808. }
  809. ocrdma_ring_eq_db(dev, eq->q.id, true, true, eqe_popped);
  810. /* Ring EQ doorbell with num_popped to 0 to enable interrupts again. */
  811. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  812. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  813. return IRQ_HANDLED;
  814. }
  815. static void ocrdma_post_mqe(struct ocrdma_dev *dev, struct ocrdma_mqe *cmd)
  816. {
  817. struct ocrdma_mqe *mqe;
  818. dev->mqe_ctx.tag = dev->mq.sq.head;
  819. dev->mqe_ctx.cmd_done = false;
  820. mqe = ocrdma_get_mqe(dev);
  821. cmd->hdr.tag_lo = dev->mq.sq.head;
  822. ocrdma_copy_cpu_to_le32(mqe, cmd, sizeof(*mqe));
  823. /* make sure descriptor is written before ringing doorbell */
  824. wmb();
  825. ocrdma_mq_inc_head(dev);
  826. ocrdma_ring_mq_db(dev);
  827. }
  828. static int ocrdma_wait_mqe_cmpl(struct ocrdma_dev *dev)
  829. {
  830. long status;
  831. /* 30 sec timeout */
  832. status = wait_event_timeout(dev->mqe_ctx.cmd_wait,
  833. (dev->mqe_ctx.cmd_done != false),
  834. msecs_to_jiffies(30000));
  835. if (status)
  836. return 0;
  837. else
  838. return -1;
  839. }
  840. /* issue a mailbox command on the MQ */
  841. static int ocrdma_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe)
  842. {
  843. int status = 0;
  844. u16 cqe_status, ext_status;
  845. struct ocrdma_mqe *rsp;
  846. mutex_lock(&dev->mqe_ctx.lock);
  847. ocrdma_post_mqe(dev, mqe);
  848. status = ocrdma_wait_mqe_cmpl(dev);
  849. if (status)
  850. goto mbx_err;
  851. cqe_status = dev->mqe_ctx.cqe_status;
  852. ext_status = dev->mqe_ctx.ext_status;
  853. rsp = ocrdma_get_mqe_rsp(dev);
  854. ocrdma_copy_le32_to_cpu(mqe, rsp, (sizeof(*mqe)));
  855. if (cqe_status || ext_status) {
  856. pr_err("%s() opcode=0x%x, cqe_status=0x%x, ext_status=0x%x\n",
  857. __func__,
  858. (rsp->u.rsp.subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
  859. OCRDMA_MBX_RSP_OPCODE_SHIFT, cqe_status, ext_status);
  860. status = ocrdma_get_mbx_cqe_errno(cqe_status);
  861. goto mbx_err;
  862. }
  863. if (mqe->u.rsp.status & OCRDMA_MBX_RSP_STATUS_MASK)
  864. status = ocrdma_get_mbx_errno(mqe->u.rsp.status);
  865. mbx_err:
  866. mutex_unlock(&dev->mqe_ctx.lock);
  867. return status;
  868. }
  869. static void ocrdma_get_attr(struct ocrdma_dev *dev,
  870. struct ocrdma_dev_attr *attr,
  871. struct ocrdma_mbx_query_config *rsp)
  872. {
  873. attr->max_pd =
  874. (rsp->max_pd_ca_ack_delay & OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK) >>
  875. OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT;
  876. attr->max_qp =
  877. (rsp->qp_srq_cq_ird_ord & OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK) >>
  878. OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT;
  879. attr->max_send_sge = ((rsp->max_write_send_sge &
  880. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  881. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT);
  882. attr->max_recv_sge = (rsp->max_write_send_sge &
  883. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  884. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT;
  885. attr->max_srq_sge = (rsp->max_srq_rqe_sge &
  886. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK) >>
  887. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET;
  888. attr->max_ord_per_qp = (rsp->max_ird_ord_per_qp &
  889. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK) >>
  890. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT;
  891. attr->max_ird_per_qp = (rsp->max_ird_ord_per_qp &
  892. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK) >>
  893. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT;
  894. attr->cq_overflow_detect = (rsp->qp_srq_cq_ird_ord &
  895. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK) >>
  896. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT;
  897. attr->srq_supported = (rsp->qp_srq_cq_ird_ord &
  898. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK) >>
  899. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT;
  900. attr->local_ca_ack_delay = (rsp->max_pd_ca_ack_delay &
  901. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK) >>
  902. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT;
  903. attr->max_mr = rsp->max_mr;
  904. attr->max_mr_size = ~0ull;
  905. attr->max_fmr = 0;
  906. attr->max_pages_per_frmr = rsp->max_pages_per_frmr;
  907. attr->max_num_mr_pbl = rsp->max_num_mr_pbl;
  908. attr->max_cqe = rsp->max_cq_cqes_per_cq &
  909. OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK;
  910. attr->wqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  911. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK) >>
  912. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET) *
  913. OCRDMA_WQE_STRIDE;
  914. attr->rqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  915. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK) >>
  916. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET) *
  917. OCRDMA_WQE_STRIDE;
  918. attr->max_inline_data =
  919. attr->wqe_size - (sizeof(struct ocrdma_hdr_wqe) +
  920. sizeof(struct ocrdma_sge));
  921. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY) {
  922. attr->ird = 1;
  923. attr->ird_page_size = OCRDMA_MIN_Q_PAGE_SIZE;
  924. attr->num_ird_pages = MAX_OCRDMA_IRD_PAGES;
  925. }
  926. dev->attr.max_wqe = rsp->max_wqes_rqes_per_q >>
  927. OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET;
  928. dev->attr.max_rqe = rsp->max_wqes_rqes_per_q &
  929. OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK;
  930. }
  931. static int ocrdma_check_fw_config(struct ocrdma_dev *dev,
  932. struct ocrdma_fw_conf_rsp *conf)
  933. {
  934. u32 fn_mode;
  935. fn_mode = conf->fn_mode & OCRDMA_FN_MODE_RDMA;
  936. if (fn_mode != OCRDMA_FN_MODE_RDMA)
  937. return -EINVAL;
  938. dev->base_eqid = conf->base_eqid;
  939. dev->max_eq = conf->max_eq;
  940. dev->attr.max_cq = OCRDMA_MAX_CQ - 1;
  941. return 0;
  942. }
  943. /* can be issued only during init time. */
  944. static int ocrdma_mbx_query_fw_ver(struct ocrdma_dev *dev)
  945. {
  946. int status = -ENOMEM;
  947. struct ocrdma_mqe *cmd;
  948. struct ocrdma_fw_ver_rsp *rsp;
  949. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_VER, sizeof(*cmd));
  950. if (!cmd)
  951. return -ENOMEM;
  952. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  953. OCRDMA_CMD_GET_FW_VER,
  954. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  955. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  956. if (status)
  957. goto mbx_err;
  958. rsp = (struct ocrdma_fw_ver_rsp *)cmd;
  959. memset(&dev->attr.fw_ver[0], 0, sizeof(dev->attr.fw_ver));
  960. memcpy(&dev->attr.fw_ver[0], &rsp->running_ver[0],
  961. sizeof(rsp->running_ver));
  962. ocrdma_le32_to_cpu(dev->attr.fw_ver, sizeof(rsp->running_ver));
  963. mbx_err:
  964. kfree(cmd);
  965. return status;
  966. }
  967. /* can be issued only during init time. */
  968. static int ocrdma_mbx_query_fw_config(struct ocrdma_dev *dev)
  969. {
  970. int status = -ENOMEM;
  971. struct ocrdma_mqe *cmd;
  972. struct ocrdma_fw_conf_rsp *rsp;
  973. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_CONFIG, sizeof(*cmd));
  974. if (!cmd)
  975. return -ENOMEM;
  976. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  977. OCRDMA_CMD_GET_FW_CONFIG,
  978. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  979. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  980. if (status)
  981. goto mbx_err;
  982. rsp = (struct ocrdma_fw_conf_rsp *)cmd;
  983. status = ocrdma_check_fw_config(dev, rsp);
  984. mbx_err:
  985. kfree(cmd);
  986. return status;
  987. }
  988. static int ocrdma_mbx_query_dev(struct ocrdma_dev *dev)
  989. {
  990. int status = -ENOMEM;
  991. struct ocrdma_mbx_query_config *rsp;
  992. struct ocrdma_mqe *cmd;
  993. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_CONFIG, sizeof(*cmd));
  994. if (!cmd)
  995. return status;
  996. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  997. if (status)
  998. goto mbx_err;
  999. rsp = (struct ocrdma_mbx_query_config *)cmd;
  1000. ocrdma_get_attr(dev, &dev->attr, rsp);
  1001. mbx_err:
  1002. kfree(cmd);
  1003. return status;
  1004. }
  1005. int ocrdma_mbx_alloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1006. {
  1007. int status = -ENOMEM;
  1008. struct ocrdma_alloc_pd *cmd;
  1009. struct ocrdma_alloc_pd_rsp *rsp;
  1010. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD, sizeof(*cmd));
  1011. if (!cmd)
  1012. return status;
  1013. if (pd->dpp_enabled)
  1014. cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
  1015. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1016. if (status)
  1017. goto mbx_err;
  1018. rsp = (struct ocrdma_alloc_pd_rsp *)cmd;
  1019. pd->id = rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_PDID_MASK;
  1020. if (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) {
  1021. pd->dpp_enabled = true;
  1022. pd->dpp_page = rsp->dpp_page_pdid >>
  1023. OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
  1024. } else {
  1025. pd->dpp_enabled = false;
  1026. pd->num_dpp_qp = 0;
  1027. }
  1028. mbx_err:
  1029. kfree(cmd);
  1030. return status;
  1031. }
  1032. int ocrdma_mbx_dealloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1033. {
  1034. int status = -ENOMEM;
  1035. struct ocrdma_dealloc_pd *cmd;
  1036. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD, sizeof(*cmd));
  1037. if (!cmd)
  1038. return status;
  1039. cmd->id = pd->id;
  1040. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1041. kfree(cmd);
  1042. return status;
  1043. }
  1044. static int ocrdma_build_q_conf(u32 *num_entries, int entry_size,
  1045. int *num_pages, int *page_size)
  1046. {
  1047. int i;
  1048. int mem_size;
  1049. *num_entries = roundup_pow_of_two(*num_entries);
  1050. mem_size = *num_entries * entry_size;
  1051. /* find the possible lowest possible multiplier */
  1052. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1053. if (mem_size <= (OCRDMA_Q_PAGE_BASE_SIZE << i))
  1054. break;
  1055. }
  1056. if (i >= OCRDMA_MAX_Q_PAGE_SIZE_CNT)
  1057. return -EINVAL;
  1058. mem_size = roundup(mem_size,
  1059. ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES));
  1060. *num_pages =
  1061. mem_size / ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1062. *page_size = ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1063. *num_entries = mem_size / entry_size;
  1064. return 0;
  1065. }
  1066. static int ocrdma_mbx_create_ah_tbl(struct ocrdma_dev *dev)
  1067. {
  1068. int i ;
  1069. int status = 0;
  1070. int max_ah;
  1071. struct ocrdma_create_ah_tbl *cmd;
  1072. struct ocrdma_create_ah_tbl_rsp *rsp;
  1073. struct pci_dev *pdev = dev->nic_info.pdev;
  1074. dma_addr_t pa;
  1075. struct ocrdma_pbe *pbes;
  1076. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_AH_TBL, sizeof(*cmd));
  1077. if (!cmd)
  1078. return status;
  1079. max_ah = OCRDMA_MAX_AH;
  1080. dev->av_tbl.size = sizeof(struct ocrdma_av) * max_ah;
  1081. /* number of PBEs in PBL */
  1082. cmd->ah_conf = (OCRDMA_AH_TBL_PAGES <<
  1083. OCRDMA_CREATE_AH_NUM_PAGES_SHIFT) &
  1084. OCRDMA_CREATE_AH_NUM_PAGES_MASK;
  1085. /* page size */
  1086. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1087. if (PAGE_SIZE == (OCRDMA_MIN_Q_PAGE_SIZE << i))
  1088. break;
  1089. }
  1090. cmd->ah_conf |= (i << OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT) &
  1091. OCRDMA_CREATE_AH_PAGE_SIZE_MASK;
  1092. /* ah_entry size */
  1093. cmd->ah_conf |= (sizeof(struct ocrdma_av) <<
  1094. OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT) &
  1095. OCRDMA_CREATE_AH_ENTRY_SIZE_MASK;
  1096. dev->av_tbl.pbl.va = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
  1097. &dev->av_tbl.pbl.pa,
  1098. GFP_KERNEL);
  1099. if (dev->av_tbl.pbl.va == NULL)
  1100. goto mem_err;
  1101. dev->av_tbl.va = dma_alloc_coherent(&pdev->dev, dev->av_tbl.size,
  1102. &pa, GFP_KERNEL);
  1103. if (dev->av_tbl.va == NULL)
  1104. goto mem_err_ah;
  1105. dev->av_tbl.pa = pa;
  1106. dev->av_tbl.num_ah = max_ah;
  1107. memset(dev->av_tbl.va, 0, dev->av_tbl.size);
  1108. pbes = (struct ocrdma_pbe *)dev->av_tbl.pbl.va;
  1109. for (i = 0; i < dev->av_tbl.size / OCRDMA_MIN_Q_PAGE_SIZE; i++) {
  1110. pbes[i].pa_lo = (u32) (pa & 0xffffffff);
  1111. pbes[i].pa_hi = (u32) upper_32_bits(pa);
  1112. pa += PAGE_SIZE;
  1113. }
  1114. cmd->tbl_addr[0].lo = (u32)(dev->av_tbl.pbl.pa & 0xFFFFFFFF);
  1115. cmd->tbl_addr[0].hi = (u32)upper_32_bits(dev->av_tbl.pbl.pa);
  1116. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1117. if (status)
  1118. goto mbx_err;
  1119. rsp = (struct ocrdma_create_ah_tbl_rsp *)cmd;
  1120. dev->av_tbl.ahid = rsp->ahid & 0xFFFF;
  1121. kfree(cmd);
  1122. return 0;
  1123. mbx_err:
  1124. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1125. dev->av_tbl.pa);
  1126. dev->av_tbl.va = NULL;
  1127. mem_err_ah:
  1128. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1129. dev->av_tbl.pbl.pa);
  1130. dev->av_tbl.pbl.va = NULL;
  1131. dev->av_tbl.size = 0;
  1132. mem_err:
  1133. kfree(cmd);
  1134. return status;
  1135. }
  1136. static void ocrdma_mbx_delete_ah_tbl(struct ocrdma_dev *dev)
  1137. {
  1138. struct ocrdma_delete_ah_tbl *cmd;
  1139. struct pci_dev *pdev = dev->nic_info.pdev;
  1140. if (dev->av_tbl.va == NULL)
  1141. return;
  1142. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_AH_TBL, sizeof(*cmd));
  1143. if (!cmd)
  1144. return;
  1145. cmd->ahid = dev->av_tbl.ahid;
  1146. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1147. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1148. dev->av_tbl.pa);
  1149. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1150. dev->av_tbl.pbl.pa);
  1151. kfree(cmd);
  1152. }
  1153. /* Multiple CQs uses the EQ. This routine returns least used
  1154. * EQ to associate with CQ. This will distributes the interrupt
  1155. * processing and CPU load to associated EQ, vector and so to that CPU.
  1156. */
  1157. static u16 ocrdma_bind_eq(struct ocrdma_dev *dev)
  1158. {
  1159. int i, selected_eq = 0, cq_cnt = 0;
  1160. u16 eq_id;
  1161. mutex_lock(&dev->dev_lock);
  1162. cq_cnt = dev->qp_eq_tbl[0].cq_cnt;
  1163. eq_id = dev->qp_eq_tbl[0].q.id;
  1164. /* find the EQ which is has the least number of
  1165. * CQs associated with it.
  1166. */
  1167. for (i = 0; i < dev->eq_cnt; i++) {
  1168. if (dev->qp_eq_tbl[i].cq_cnt < cq_cnt) {
  1169. cq_cnt = dev->qp_eq_tbl[i].cq_cnt;
  1170. eq_id = dev->qp_eq_tbl[i].q.id;
  1171. selected_eq = i;
  1172. }
  1173. }
  1174. dev->qp_eq_tbl[selected_eq].cq_cnt += 1;
  1175. mutex_unlock(&dev->dev_lock);
  1176. return eq_id;
  1177. }
  1178. static void ocrdma_unbind_eq(struct ocrdma_dev *dev, u16 eq_id)
  1179. {
  1180. int i;
  1181. mutex_lock(&dev->dev_lock);
  1182. for (i = 0; i < dev->eq_cnt; i++) {
  1183. if (dev->qp_eq_tbl[i].q.id != eq_id)
  1184. continue;
  1185. dev->qp_eq_tbl[i].cq_cnt -= 1;
  1186. break;
  1187. }
  1188. mutex_unlock(&dev->dev_lock);
  1189. }
  1190. int ocrdma_mbx_create_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq,
  1191. int entries, int dpp_cq)
  1192. {
  1193. int status = -ENOMEM; int max_hw_cqe;
  1194. struct pci_dev *pdev = dev->nic_info.pdev;
  1195. struct ocrdma_create_cq *cmd;
  1196. struct ocrdma_create_cq_rsp *rsp;
  1197. u32 hw_pages, cqe_size, page_size, cqe_count;
  1198. if (dpp_cq)
  1199. return -EINVAL;
  1200. if (entries > dev->attr.max_cqe) {
  1201. pr_err("%s(%d) max_cqe=0x%x, requester_cqe=0x%x\n",
  1202. __func__, dev->id, dev->attr.max_cqe, entries);
  1203. return -EINVAL;
  1204. }
  1205. if (dpp_cq && (dev->nic_info.dev_family != OCRDMA_GEN2_FAMILY))
  1206. return -EINVAL;
  1207. if (dpp_cq) {
  1208. cq->max_hw_cqe = 1;
  1209. max_hw_cqe = 1;
  1210. cqe_size = OCRDMA_DPP_CQE_SIZE;
  1211. hw_pages = 1;
  1212. } else {
  1213. cq->max_hw_cqe = dev->attr.max_cqe;
  1214. max_hw_cqe = dev->attr.max_cqe;
  1215. cqe_size = sizeof(struct ocrdma_cqe);
  1216. hw_pages = OCRDMA_CREATE_CQ_MAX_PAGES;
  1217. }
  1218. cq->len = roundup(max_hw_cqe * cqe_size, OCRDMA_MIN_Q_PAGE_SIZE);
  1219. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_CQ, sizeof(*cmd));
  1220. if (!cmd)
  1221. return -ENOMEM;
  1222. ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_CREATE_CQ,
  1223. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1224. cq->va = dma_alloc_coherent(&pdev->dev, cq->len, &cq->pa, GFP_KERNEL);
  1225. if (!cq->va) {
  1226. status = -ENOMEM;
  1227. goto mem_err;
  1228. }
  1229. memset(cq->va, 0, cq->len);
  1230. page_size = cq->len / hw_pages;
  1231. cmd->cmd.pgsz_pgcnt = (page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1232. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  1233. cmd->cmd.pgsz_pgcnt |= hw_pages;
  1234. cmd->cmd.ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  1235. cq->eqn = ocrdma_bind_eq(dev);
  1236. cmd->cmd.req.rsvd_version = OCRDMA_CREATE_CQ_VER2;
  1237. cqe_count = cq->len / cqe_size;
  1238. if (cqe_count > 1024) {
  1239. /* Set cnt to 3 to indicate more than 1024 cq entries */
  1240. cmd->cmd.ev_cnt_flags |= (0x3 << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1241. } else {
  1242. u8 count = 0;
  1243. switch (cqe_count) {
  1244. case 256:
  1245. count = 0;
  1246. break;
  1247. case 512:
  1248. count = 1;
  1249. break;
  1250. case 1024:
  1251. count = 2;
  1252. break;
  1253. default:
  1254. goto mbx_err;
  1255. }
  1256. cmd->cmd.ev_cnt_flags |= (count << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1257. }
  1258. /* shared eq between all the consumer cqs. */
  1259. cmd->cmd.eqn = cq->eqn;
  1260. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY) {
  1261. if (dpp_cq)
  1262. cmd->cmd.pgsz_pgcnt |= OCRDMA_CREATE_CQ_DPP <<
  1263. OCRDMA_CREATE_CQ_TYPE_SHIFT;
  1264. cq->phase_change = false;
  1265. cmd->cmd.cqe_count = (cq->len / cqe_size);
  1266. } else {
  1267. cmd->cmd.cqe_count = (cq->len / cqe_size) - 1;
  1268. cmd->cmd.ev_cnt_flags |= OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID;
  1269. cq->phase_change = true;
  1270. }
  1271. ocrdma_build_q_pages(&cmd->cmd.pa[0], hw_pages, cq->pa, page_size);
  1272. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1273. if (status)
  1274. goto mbx_err;
  1275. rsp = (struct ocrdma_create_cq_rsp *)cmd;
  1276. cq->id = (u16) (rsp->rsp.cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  1277. kfree(cmd);
  1278. return 0;
  1279. mbx_err:
  1280. ocrdma_unbind_eq(dev, cq->eqn);
  1281. dma_free_coherent(&pdev->dev, cq->len, cq->va, cq->pa);
  1282. mem_err:
  1283. kfree(cmd);
  1284. return status;
  1285. }
  1286. int ocrdma_mbx_destroy_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq)
  1287. {
  1288. int status = -ENOMEM;
  1289. struct ocrdma_destroy_cq *cmd;
  1290. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_CQ, sizeof(*cmd));
  1291. if (!cmd)
  1292. return status;
  1293. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_DELETE_CQ,
  1294. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1295. cmd->bypass_flush_qid |=
  1296. (cq->id << OCRDMA_DESTROY_CQ_QID_SHIFT) &
  1297. OCRDMA_DESTROY_CQ_QID_MASK;
  1298. ocrdma_unbind_eq(dev, cq->eqn);
  1299. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1300. if (status)
  1301. goto mbx_err;
  1302. dma_free_coherent(&dev->nic_info.pdev->dev, cq->len, cq->va, cq->pa);
  1303. mbx_err:
  1304. kfree(cmd);
  1305. return status;
  1306. }
  1307. int ocrdma_mbx_alloc_lkey(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1308. u32 pdid, int addr_check)
  1309. {
  1310. int status = -ENOMEM;
  1311. struct ocrdma_alloc_lkey *cmd;
  1312. struct ocrdma_alloc_lkey_rsp *rsp;
  1313. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_LKEY, sizeof(*cmd));
  1314. if (!cmd)
  1315. return status;
  1316. cmd->pdid = pdid;
  1317. cmd->pbl_sz_flags |= addr_check;
  1318. cmd->pbl_sz_flags |= (hwmr->fr_mr << OCRDMA_ALLOC_LKEY_FMR_SHIFT);
  1319. cmd->pbl_sz_flags |=
  1320. (hwmr->remote_wr << OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT);
  1321. cmd->pbl_sz_flags |=
  1322. (hwmr->remote_rd << OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT);
  1323. cmd->pbl_sz_flags |=
  1324. (hwmr->local_wr << OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT);
  1325. cmd->pbl_sz_flags |=
  1326. (hwmr->remote_atomic << OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT);
  1327. cmd->pbl_sz_flags |=
  1328. (hwmr->num_pbls << OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT);
  1329. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1330. if (status)
  1331. goto mbx_err;
  1332. rsp = (struct ocrdma_alloc_lkey_rsp *)cmd;
  1333. hwmr->lkey = rsp->lrkey;
  1334. mbx_err:
  1335. kfree(cmd);
  1336. return status;
  1337. }
  1338. int ocrdma_mbx_dealloc_lkey(struct ocrdma_dev *dev, int fr_mr, u32 lkey)
  1339. {
  1340. int status = -ENOMEM;
  1341. struct ocrdma_dealloc_lkey *cmd;
  1342. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_LKEY, sizeof(*cmd));
  1343. if (!cmd)
  1344. return -ENOMEM;
  1345. cmd->lkey = lkey;
  1346. cmd->rsvd_frmr = fr_mr ? 1 : 0;
  1347. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1348. if (status)
  1349. goto mbx_err;
  1350. mbx_err:
  1351. kfree(cmd);
  1352. return status;
  1353. }
  1354. static int ocrdma_mbx_reg_mr(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1355. u32 pdid, u32 pbl_cnt, u32 pbe_size, u32 last)
  1356. {
  1357. int status = -ENOMEM;
  1358. int i;
  1359. struct ocrdma_reg_nsmr *cmd;
  1360. struct ocrdma_reg_nsmr_rsp *rsp;
  1361. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR, sizeof(*cmd));
  1362. if (!cmd)
  1363. return -ENOMEM;
  1364. cmd->num_pbl_pdid =
  1365. pdid | (hwmr->num_pbls << OCRDMA_REG_NSMR_NUM_PBL_SHIFT);
  1366. cmd->flags_hpage_pbe_sz |= (hwmr->remote_wr <<
  1367. OCRDMA_REG_NSMR_REMOTE_WR_SHIFT);
  1368. cmd->flags_hpage_pbe_sz |= (hwmr->remote_rd <<
  1369. OCRDMA_REG_NSMR_REMOTE_RD_SHIFT);
  1370. cmd->flags_hpage_pbe_sz |= (hwmr->local_wr <<
  1371. OCRDMA_REG_NSMR_LOCAL_WR_SHIFT);
  1372. cmd->flags_hpage_pbe_sz |= (hwmr->remote_atomic <<
  1373. OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT);
  1374. cmd->flags_hpage_pbe_sz |= (hwmr->mw_bind <<
  1375. OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT);
  1376. cmd->flags_hpage_pbe_sz |= (last << OCRDMA_REG_NSMR_LAST_SHIFT);
  1377. cmd->flags_hpage_pbe_sz |= (hwmr->pbe_size / OCRDMA_MIN_HPAGE_SIZE);
  1378. cmd->flags_hpage_pbe_sz |= (hwmr->pbl_size / OCRDMA_MIN_HPAGE_SIZE) <<
  1379. OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT;
  1380. cmd->totlen_low = hwmr->len;
  1381. cmd->totlen_high = upper_32_bits(hwmr->len);
  1382. cmd->fbo_low = (u32) (hwmr->fbo & 0xffffffff);
  1383. cmd->fbo_high = (u32) upper_32_bits(hwmr->fbo);
  1384. cmd->va_loaddr = (u32) hwmr->va;
  1385. cmd->va_hiaddr = (u32) upper_32_bits(hwmr->va);
  1386. for (i = 0; i < pbl_cnt; i++) {
  1387. cmd->pbl[i].lo = (u32) (hwmr->pbl_table[i].pa & 0xffffffff);
  1388. cmd->pbl[i].hi = upper_32_bits(hwmr->pbl_table[i].pa);
  1389. }
  1390. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1391. if (status)
  1392. goto mbx_err;
  1393. rsp = (struct ocrdma_reg_nsmr_rsp *)cmd;
  1394. hwmr->lkey = rsp->lrkey;
  1395. mbx_err:
  1396. kfree(cmd);
  1397. return status;
  1398. }
  1399. static int ocrdma_mbx_reg_mr_cont(struct ocrdma_dev *dev,
  1400. struct ocrdma_hw_mr *hwmr, u32 pbl_cnt,
  1401. u32 pbl_offset, u32 last)
  1402. {
  1403. int status = -ENOMEM;
  1404. int i;
  1405. struct ocrdma_reg_nsmr_cont *cmd;
  1406. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR_CONT, sizeof(*cmd));
  1407. if (!cmd)
  1408. return -ENOMEM;
  1409. cmd->lrkey = hwmr->lkey;
  1410. cmd->num_pbl_offset = (pbl_cnt << OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT) |
  1411. (pbl_offset & OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK);
  1412. cmd->last = last << OCRDMA_REG_NSMR_CONT_LAST_SHIFT;
  1413. for (i = 0; i < pbl_cnt; i++) {
  1414. cmd->pbl[i].lo =
  1415. (u32) (hwmr->pbl_table[i + pbl_offset].pa & 0xffffffff);
  1416. cmd->pbl[i].hi =
  1417. upper_32_bits(hwmr->pbl_table[i + pbl_offset].pa);
  1418. }
  1419. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1420. if (status)
  1421. goto mbx_err;
  1422. mbx_err:
  1423. kfree(cmd);
  1424. return status;
  1425. }
  1426. int ocrdma_reg_mr(struct ocrdma_dev *dev,
  1427. struct ocrdma_hw_mr *hwmr, u32 pdid, int acc)
  1428. {
  1429. int status;
  1430. u32 last = 0;
  1431. u32 cur_pbl_cnt, pbl_offset;
  1432. u32 pending_pbl_cnt = hwmr->num_pbls;
  1433. pbl_offset = 0;
  1434. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1435. if (cur_pbl_cnt == pending_pbl_cnt)
  1436. last = 1;
  1437. status = ocrdma_mbx_reg_mr(dev, hwmr, pdid,
  1438. cur_pbl_cnt, hwmr->pbe_size, last);
  1439. if (status) {
  1440. pr_err("%s() status=%d\n", __func__, status);
  1441. return status;
  1442. }
  1443. /* if there is no more pbls to register then exit. */
  1444. if (last)
  1445. return 0;
  1446. while (!last) {
  1447. pbl_offset += cur_pbl_cnt;
  1448. pending_pbl_cnt -= cur_pbl_cnt;
  1449. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1450. /* if we reach the end of the pbls, then need to set the last
  1451. * bit, indicating no more pbls to register for this memory key.
  1452. */
  1453. if (cur_pbl_cnt == pending_pbl_cnt)
  1454. last = 1;
  1455. status = ocrdma_mbx_reg_mr_cont(dev, hwmr, cur_pbl_cnt,
  1456. pbl_offset, last);
  1457. if (status)
  1458. break;
  1459. }
  1460. if (status)
  1461. pr_err("%s() err. status=%d\n", __func__, status);
  1462. return status;
  1463. }
  1464. bool ocrdma_is_qp_in_sq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1465. {
  1466. struct ocrdma_qp *tmp;
  1467. bool found = false;
  1468. list_for_each_entry(tmp, &cq->sq_head, sq_entry) {
  1469. if (qp == tmp) {
  1470. found = true;
  1471. break;
  1472. }
  1473. }
  1474. return found;
  1475. }
  1476. bool ocrdma_is_qp_in_rq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1477. {
  1478. struct ocrdma_qp *tmp;
  1479. bool found = false;
  1480. list_for_each_entry(tmp, &cq->rq_head, rq_entry) {
  1481. if (qp == tmp) {
  1482. found = true;
  1483. break;
  1484. }
  1485. }
  1486. return found;
  1487. }
  1488. void ocrdma_flush_qp(struct ocrdma_qp *qp)
  1489. {
  1490. bool found;
  1491. unsigned long flags;
  1492. spin_lock_irqsave(&qp->dev->flush_q_lock, flags);
  1493. found = ocrdma_is_qp_in_sq_flushlist(qp->sq_cq, qp);
  1494. if (!found)
  1495. list_add_tail(&qp->sq_entry, &qp->sq_cq->sq_head);
  1496. if (!qp->srq) {
  1497. found = ocrdma_is_qp_in_rq_flushlist(qp->rq_cq, qp);
  1498. if (!found)
  1499. list_add_tail(&qp->rq_entry, &qp->rq_cq->rq_head);
  1500. }
  1501. spin_unlock_irqrestore(&qp->dev->flush_q_lock, flags);
  1502. }
  1503. int ocrdma_qp_state_machine(struct ocrdma_qp *qp, enum ib_qp_state new_ib_state,
  1504. enum ib_qp_state *old_ib_state)
  1505. {
  1506. unsigned long flags;
  1507. int status = 0;
  1508. enum ocrdma_qp_state new_state;
  1509. new_state = get_ocrdma_qp_state(new_ib_state);
  1510. /* sync with wqe and rqe posting */
  1511. spin_lock_irqsave(&qp->q_lock, flags);
  1512. if (old_ib_state)
  1513. *old_ib_state = get_ibqp_state(qp->state);
  1514. if (new_state == qp->state) {
  1515. spin_unlock_irqrestore(&qp->q_lock, flags);
  1516. return 1;
  1517. }
  1518. switch (qp->state) {
  1519. case OCRDMA_QPS_RST:
  1520. switch (new_state) {
  1521. case OCRDMA_QPS_RST:
  1522. case OCRDMA_QPS_INIT:
  1523. break;
  1524. default:
  1525. status = -EINVAL;
  1526. break;
  1527. };
  1528. break;
  1529. case OCRDMA_QPS_INIT:
  1530. /* qps: INIT->XXX */
  1531. switch (new_state) {
  1532. case OCRDMA_QPS_INIT:
  1533. case OCRDMA_QPS_RTR:
  1534. break;
  1535. case OCRDMA_QPS_ERR:
  1536. ocrdma_flush_qp(qp);
  1537. break;
  1538. default:
  1539. status = -EINVAL;
  1540. break;
  1541. };
  1542. break;
  1543. case OCRDMA_QPS_RTR:
  1544. /* qps: RTS->XXX */
  1545. switch (new_state) {
  1546. case OCRDMA_QPS_RTS:
  1547. break;
  1548. case OCRDMA_QPS_ERR:
  1549. ocrdma_flush_qp(qp);
  1550. break;
  1551. default:
  1552. status = -EINVAL;
  1553. break;
  1554. };
  1555. break;
  1556. case OCRDMA_QPS_RTS:
  1557. /* qps: RTS->XXX */
  1558. switch (new_state) {
  1559. case OCRDMA_QPS_SQD:
  1560. case OCRDMA_QPS_SQE:
  1561. break;
  1562. case OCRDMA_QPS_ERR:
  1563. ocrdma_flush_qp(qp);
  1564. break;
  1565. default:
  1566. status = -EINVAL;
  1567. break;
  1568. };
  1569. break;
  1570. case OCRDMA_QPS_SQD:
  1571. /* qps: SQD->XXX */
  1572. switch (new_state) {
  1573. case OCRDMA_QPS_RTS:
  1574. case OCRDMA_QPS_SQE:
  1575. case OCRDMA_QPS_ERR:
  1576. break;
  1577. default:
  1578. status = -EINVAL;
  1579. break;
  1580. };
  1581. break;
  1582. case OCRDMA_QPS_SQE:
  1583. switch (new_state) {
  1584. case OCRDMA_QPS_RTS:
  1585. case OCRDMA_QPS_ERR:
  1586. break;
  1587. default:
  1588. status = -EINVAL;
  1589. break;
  1590. };
  1591. break;
  1592. case OCRDMA_QPS_ERR:
  1593. /* qps: ERR->XXX */
  1594. switch (new_state) {
  1595. case OCRDMA_QPS_RST:
  1596. break;
  1597. default:
  1598. status = -EINVAL;
  1599. break;
  1600. };
  1601. break;
  1602. default:
  1603. status = -EINVAL;
  1604. break;
  1605. };
  1606. if (!status)
  1607. qp->state = new_state;
  1608. spin_unlock_irqrestore(&qp->q_lock, flags);
  1609. return status;
  1610. }
  1611. static u32 ocrdma_set_create_qp_mbx_access_flags(struct ocrdma_qp *qp)
  1612. {
  1613. u32 flags = 0;
  1614. if (qp->cap_flags & OCRDMA_QP_INB_RD)
  1615. flags |= OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK;
  1616. if (qp->cap_flags & OCRDMA_QP_INB_WR)
  1617. flags |= OCRDMA_CREATE_QP_REQ_INB_WREN_MASK;
  1618. if (qp->cap_flags & OCRDMA_QP_MW_BIND)
  1619. flags |= OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK;
  1620. if (qp->cap_flags & OCRDMA_QP_LKEY0)
  1621. flags |= OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK;
  1622. if (qp->cap_flags & OCRDMA_QP_FAST_REG)
  1623. flags |= OCRDMA_CREATE_QP_REQ_FMR_EN_MASK;
  1624. return flags;
  1625. }
  1626. static int ocrdma_set_create_qp_sq_cmd(struct ocrdma_create_qp_req *cmd,
  1627. struct ib_qp_init_attr *attrs,
  1628. struct ocrdma_qp *qp)
  1629. {
  1630. int status;
  1631. u32 len, hw_pages, hw_page_size;
  1632. dma_addr_t pa;
  1633. struct ocrdma_dev *dev = qp->dev;
  1634. struct pci_dev *pdev = dev->nic_info.pdev;
  1635. u32 max_wqe_allocated;
  1636. u32 max_sges = attrs->cap.max_send_sge;
  1637. max_wqe_allocated = attrs->cap.max_send_wr;
  1638. /* need to allocate one extra to for GEN1 family */
  1639. if (dev->nic_info.dev_family != OCRDMA_GEN2_FAMILY)
  1640. max_wqe_allocated += 1;
  1641. status = ocrdma_build_q_conf(&max_wqe_allocated,
  1642. dev->attr.wqe_size, &hw_pages, &hw_page_size);
  1643. if (status) {
  1644. pr_err("%s() req. max_send_wr=0x%x\n", __func__,
  1645. max_wqe_allocated);
  1646. return -EINVAL;
  1647. }
  1648. qp->sq.max_cnt = max_wqe_allocated;
  1649. len = (hw_pages * hw_page_size);
  1650. qp->sq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1651. if (!qp->sq.va)
  1652. return -EINVAL;
  1653. memset(qp->sq.va, 0, len);
  1654. qp->sq.len = len;
  1655. qp->sq.pa = pa;
  1656. qp->sq.entry_size = dev->attr.wqe_size;
  1657. ocrdma_build_q_pages(&cmd->wq_addr[0], hw_pages, pa, hw_page_size);
  1658. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  1659. << OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT);
  1660. cmd->num_wq_rq_pages |= (hw_pages <<
  1661. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT) &
  1662. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK;
  1663. cmd->max_sge_send_write |= (max_sges <<
  1664. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT) &
  1665. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK;
  1666. cmd->max_sge_send_write |= (max_sges <<
  1667. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT) &
  1668. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK;
  1669. cmd->max_wqe_rqe |= (ilog2(qp->sq.max_cnt) <<
  1670. OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT) &
  1671. OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK;
  1672. cmd->wqe_rqe_size |= (dev->attr.wqe_size <<
  1673. OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT) &
  1674. OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK;
  1675. return 0;
  1676. }
  1677. static int ocrdma_set_create_qp_rq_cmd(struct ocrdma_create_qp_req *cmd,
  1678. struct ib_qp_init_attr *attrs,
  1679. struct ocrdma_qp *qp)
  1680. {
  1681. int status;
  1682. u32 len, hw_pages, hw_page_size;
  1683. dma_addr_t pa = 0;
  1684. struct ocrdma_dev *dev = qp->dev;
  1685. struct pci_dev *pdev = dev->nic_info.pdev;
  1686. u32 max_rqe_allocated = attrs->cap.max_recv_wr + 1;
  1687. status = ocrdma_build_q_conf(&max_rqe_allocated, dev->attr.rqe_size,
  1688. &hw_pages, &hw_page_size);
  1689. if (status) {
  1690. pr_err("%s() req. max_recv_wr=0x%x\n", __func__,
  1691. attrs->cap.max_recv_wr + 1);
  1692. return status;
  1693. }
  1694. qp->rq.max_cnt = max_rqe_allocated;
  1695. len = (hw_pages * hw_page_size);
  1696. qp->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1697. if (!qp->rq.va)
  1698. return -ENOMEM;
  1699. memset(qp->rq.va, 0, len);
  1700. qp->rq.pa = pa;
  1701. qp->rq.len = len;
  1702. qp->rq.entry_size = dev->attr.rqe_size;
  1703. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  1704. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1705. OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT);
  1706. cmd->num_wq_rq_pages |=
  1707. (hw_pages << OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT) &
  1708. OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK;
  1709. cmd->max_sge_recv_flags |= (attrs->cap.max_recv_sge <<
  1710. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT) &
  1711. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK;
  1712. cmd->max_wqe_rqe |= (ilog2(qp->rq.max_cnt) <<
  1713. OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT) &
  1714. OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK;
  1715. cmd->wqe_rqe_size |= (dev->attr.rqe_size <<
  1716. OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT) &
  1717. OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK;
  1718. return 0;
  1719. }
  1720. static void ocrdma_set_create_qp_dpp_cmd(struct ocrdma_create_qp_req *cmd,
  1721. struct ocrdma_pd *pd,
  1722. struct ocrdma_qp *qp,
  1723. u8 enable_dpp_cq, u16 dpp_cq_id)
  1724. {
  1725. pd->num_dpp_qp--;
  1726. qp->dpp_enabled = true;
  1727. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1728. if (!enable_dpp_cq)
  1729. return;
  1730. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1731. cmd->dpp_credits_cqid = dpp_cq_id;
  1732. cmd->dpp_credits_cqid |= OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT <<
  1733. OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT;
  1734. }
  1735. static int ocrdma_set_create_qp_ird_cmd(struct ocrdma_create_qp_req *cmd,
  1736. struct ocrdma_qp *qp)
  1737. {
  1738. struct ocrdma_dev *dev = qp->dev;
  1739. struct pci_dev *pdev = dev->nic_info.pdev;
  1740. dma_addr_t pa = 0;
  1741. int ird_page_size = dev->attr.ird_page_size;
  1742. int ird_q_len = dev->attr.num_ird_pages * ird_page_size;
  1743. if (dev->attr.ird == 0)
  1744. return 0;
  1745. qp->ird_q_va = dma_alloc_coherent(&pdev->dev, ird_q_len,
  1746. &pa, GFP_KERNEL);
  1747. if (!qp->ird_q_va)
  1748. return -ENOMEM;
  1749. memset(qp->ird_q_va, 0, ird_q_len);
  1750. ocrdma_build_q_pages(&cmd->ird_addr[0], dev->attr.num_ird_pages,
  1751. pa, ird_page_size);
  1752. return 0;
  1753. }
  1754. static void ocrdma_get_create_qp_rsp(struct ocrdma_create_qp_rsp *rsp,
  1755. struct ocrdma_qp *qp,
  1756. struct ib_qp_init_attr *attrs,
  1757. u16 *dpp_offset, u16 *dpp_credit_lmt)
  1758. {
  1759. u32 max_wqe_allocated, max_rqe_allocated;
  1760. qp->id = rsp->qp_id & OCRDMA_CREATE_QP_RSP_QP_ID_MASK;
  1761. qp->rq.dbid = rsp->sq_rq_id & OCRDMA_CREATE_QP_RSP_RQ_ID_MASK;
  1762. qp->sq.dbid = rsp->sq_rq_id >> OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT;
  1763. qp->max_ird = rsp->max_ord_ird & OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK;
  1764. qp->max_ord = (rsp->max_ord_ird >> OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT);
  1765. qp->dpp_enabled = false;
  1766. if (rsp->dpp_response & OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK) {
  1767. qp->dpp_enabled = true;
  1768. *dpp_credit_lmt = (rsp->dpp_response &
  1769. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK) >>
  1770. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT;
  1771. *dpp_offset = (rsp->dpp_response &
  1772. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK) >>
  1773. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT;
  1774. }
  1775. max_wqe_allocated =
  1776. rsp->max_wqe_rqe >> OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT;
  1777. max_wqe_allocated = 1 << max_wqe_allocated;
  1778. max_rqe_allocated = 1 << ((u16)rsp->max_wqe_rqe);
  1779. qp->sq.max_cnt = max_wqe_allocated;
  1780. qp->sq.max_wqe_idx = max_wqe_allocated - 1;
  1781. if (!attrs->srq) {
  1782. qp->rq.max_cnt = max_rqe_allocated;
  1783. qp->rq.max_wqe_idx = max_rqe_allocated - 1;
  1784. }
  1785. }
  1786. int ocrdma_mbx_create_qp(struct ocrdma_qp *qp, struct ib_qp_init_attr *attrs,
  1787. u8 enable_dpp_cq, u16 dpp_cq_id, u16 *dpp_offset,
  1788. u16 *dpp_credit_lmt)
  1789. {
  1790. int status = -ENOMEM;
  1791. u32 flags = 0;
  1792. struct ocrdma_dev *dev = qp->dev;
  1793. struct ocrdma_pd *pd = qp->pd;
  1794. struct pci_dev *pdev = dev->nic_info.pdev;
  1795. struct ocrdma_cq *cq;
  1796. struct ocrdma_create_qp_req *cmd;
  1797. struct ocrdma_create_qp_rsp *rsp;
  1798. int qptype;
  1799. switch (attrs->qp_type) {
  1800. case IB_QPT_GSI:
  1801. qptype = OCRDMA_QPT_GSI;
  1802. break;
  1803. case IB_QPT_RC:
  1804. qptype = OCRDMA_QPT_RC;
  1805. break;
  1806. case IB_QPT_UD:
  1807. qptype = OCRDMA_QPT_UD;
  1808. break;
  1809. default:
  1810. return -EINVAL;
  1811. };
  1812. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_QP, sizeof(*cmd));
  1813. if (!cmd)
  1814. return status;
  1815. cmd->type_pgsz_pdn |= (qptype << OCRDMA_CREATE_QP_REQ_QPT_SHIFT) &
  1816. OCRDMA_CREATE_QP_REQ_QPT_MASK;
  1817. status = ocrdma_set_create_qp_sq_cmd(cmd, attrs, qp);
  1818. if (status)
  1819. goto sq_err;
  1820. if (attrs->srq) {
  1821. struct ocrdma_srq *srq = get_ocrdma_srq(attrs->srq);
  1822. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK;
  1823. cmd->rq_addr[0].lo = srq->id;
  1824. qp->srq = srq;
  1825. } else {
  1826. status = ocrdma_set_create_qp_rq_cmd(cmd, attrs, qp);
  1827. if (status)
  1828. goto rq_err;
  1829. }
  1830. status = ocrdma_set_create_qp_ird_cmd(cmd, qp);
  1831. if (status)
  1832. goto mbx_err;
  1833. cmd->type_pgsz_pdn |= (pd->id << OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT) &
  1834. OCRDMA_CREATE_QP_REQ_PD_ID_MASK;
  1835. flags = ocrdma_set_create_qp_mbx_access_flags(qp);
  1836. cmd->max_sge_recv_flags |= flags;
  1837. cmd->max_ord_ird |= (dev->attr.max_ord_per_qp <<
  1838. OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT) &
  1839. OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK;
  1840. cmd->max_ord_ird |= (dev->attr.max_ird_per_qp <<
  1841. OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT) &
  1842. OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK;
  1843. cq = get_ocrdma_cq(attrs->send_cq);
  1844. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT) &
  1845. OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK;
  1846. qp->sq_cq = cq;
  1847. cq = get_ocrdma_cq(attrs->recv_cq);
  1848. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT) &
  1849. OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK;
  1850. qp->rq_cq = cq;
  1851. if (pd->dpp_enabled && attrs->cap.max_inline_data && pd->num_dpp_qp &&
  1852. (attrs->cap.max_inline_data <= dev->attr.max_inline_data)) {
  1853. ocrdma_set_create_qp_dpp_cmd(cmd, pd, qp, enable_dpp_cq,
  1854. dpp_cq_id);
  1855. }
  1856. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1857. if (status)
  1858. goto mbx_err;
  1859. rsp = (struct ocrdma_create_qp_rsp *)cmd;
  1860. ocrdma_get_create_qp_rsp(rsp, qp, attrs, dpp_offset, dpp_credit_lmt);
  1861. qp->state = OCRDMA_QPS_RST;
  1862. kfree(cmd);
  1863. return 0;
  1864. mbx_err:
  1865. if (qp->rq.va)
  1866. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  1867. rq_err:
  1868. pr_err("%s(%d) rq_err\n", __func__, dev->id);
  1869. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  1870. sq_err:
  1871. pr_err("%s(%d) sq_err\n", __func__, dev->id);
  1872. kfree(cmd);
  1873. return status;
  1874. }
  1875. int ocrdma_mbx_query_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  1876. struct ocrdma_qp_params *param)
  1877. {
  1878. int status = -ENOMEM;
  1879. struct ocrdma_query_qp *cmd;
  1880. struct ocrdma_query_qp_rsp *rsp;
  1881. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_QP, sizeof(*cmd));
  1882. if (!cmd)
  1883. return status;
  1884. cmd->qp_id = qp->id;
  1885. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1886. if (status)
  1887. goto mbx_err;
  1888. rsp = (struct ocrdma_query_qp_rsp *)cmd;
  1889. memcpy(param, &rsp->params, sizeof(struct ocrdma_qp_params));
  1890. mbx_err:
  1891. kfree(cmd);
  1892. return status;
  1893. }
  1894. int ocrdma_resolve_dgid(struct ocrdma_dev *dev, union ib_gid *dgid,
  1895. u8 *mac_addr)
  1896. {
  1897. struct in6_addr in6;
  1898. memcpy(&in6, dgid, sizeof in6);
  1899. if (rdma_is_multicast_addr(&in6)) {
  1900. rdma_get_mcast_mac(&in6, mac_addr);
  1901. } else if (rdma_link_local_addr(&in6)) {
  1902. rdma_get_ll_mac(&in6, mac_addr);
  1903. } else {
  1904. pr_err("%s() fail to resolve mac_addr.\n", __func__);
  1905. return -EINVAL;
  1906. }
  1907. return 0;
  1908. }
  1909. static int ocrdma_set_av_params(struct ocrdma_qp *qp,
  1910. struct ocrdma_modify_qp *cmd,
  1911. struct ib_qp_attr *attrs)
  1912. {
  1913. int status;
  1914. struct ib_ah_attr *ah_attr = &attrs->ah_attr;
  1915. union ib_gid sgid, zgid;
  1916. u32 vlan_id;
  1917. u8 mac_addr[6];
  1918. if ((ah_attr->ah_flags & IB_AH_GRH) == 0)
  1919. return -EINVAL;
  1920. cmd->params.tclass_sq_psn |=
  1921. (ah_attr->grh.traffic_class << OCRDMA_QP_PARAMS_TCLASS_SHIFT);
  1922. cmd->params.rnt_rc_sl_fl |=
  1923. (ah_attr->grh.flow_label & OCRDMA_QP_PARAMS_FLOW_LABEL_MASK);
  1924. cmd->params.hop_lmt_rq_psn |=
  1925. (ah_attr->grh.hop_limit << OCRDMA_QP_PARAMS_HOP_LMT_SHIFT);
  1926. cmd->flags |= OCRDMA_QP_PARA_FLOW_LBL_VALID;
  1927. memcpy(&cmd->params.dgid[0], &ah_attr->grh.dgid.raw[0],
  1928. sizeof(cmd->params.dgid));
  1929. status = ocrdma_query_gid(&qp->dev->ibdev, 1,
  1930. ah_attr->grh.sgid_index, &sgid);
  1931. if (status)
  1932. return status;
  1933. memset(&zgid, 0, sizeof(zgid));
  1934. if (!memcmp(&sgid, &zgid, sizeof(zgid)))
  1935. return -EINVAL;
  1936. qp->sgid_idx = ah_attr->grh.sgid_index;
  1937. memcpy(&cmd->params.sgid[0], &sgid.raw[0], sizeof(cmd->params.sgid));
  1938. ocrdma_resolve_dgid(qp->dev, &ah_attr->grh.dgid, &mac_addr[0]);
  1939. cmd->params.dmac_b0_to_b3 = mac_addr[0] | (mac_addr[1] << 8) |
  1940. (mac_addr[2] << 16) | (mac_addr[3] << 24);
  1941. /* convert them to LE format. */
  1942. ocrdma_cpu_to_le32(&cmd->params.dgid[0], sizeof(cmd->params.dgid));
  1943. ocrdma_cpu_to_le32(&cmd->params.sgid[0], sizeof(cmd->params.sgid));
  1944. cmd->params.vlan_dmac_b4_to_b5 = mac_addr[4] | (mac_addr[5] << 8);
  1945. vlan_id = rdma_get_vlan_id(&sgid);
  1946. if (vlan_id && (vlan_id < 0x1000)) {
  1947. cmd->params.vlan_dmac_b4_to_b5 |=
  1948. vlan_id << OCRDMA_QP_PARAMS_VLAN_SHIFT;
  1949. cmd->flags |= OCRDMA_QP_PARA_VLAN_EN_VALID;
  1950. }
  1951. return 0;
  1952. }
  1953. static int ocrdma_set_qp_params(struct ocrdma_qp *qp,
  1954. struct ocrdma_modify_qp *cmd,
  1955. struct ib_qp_attr *attrs, int attr_mask,
  1956. enum ib_qp_state old_qps)
  1957. {
  1958. int status = 0;
  1959. struct net_device *netdev = qp->dev->nic_info.netdev;
  1960. int eth_mtu = iboe_get_mtu(netdev->mtu);
  1961. if (attr_mask & IB_QP_PKEY_INDEX) {
  1962. cmd->params.path_mtu_pkey_indx |= (attrs->pkey_index &
  1963. OCRDMA_QP_PARAMS_PKEY_INDEX_MASK);
  1964. cmd->flags |= OCRDMA_QP_PARA_PKEY_VALID;
  1965. }
  1966. if (attr_mask & IB_QP_QKEY) {
  1967. qp->qkey = attrs->qkey;
  1968. cmd->params.qkey = attrs->qkey;
  1969. cmd->flags |= OCRDMA_QP_PARA_QKEY_VALID;
  1970. }
  1971. if (attr_mask & IB_QP_AV) {
  1972. status = ocrdma_set_av_params(qp, cmd, attrs);
  1973. if (status)
  1974. return status;
  1975. } else if (qp->qp_type == IB_QPT_GSI || qp->qp_type == IB_QPT_UD) {
  1976. /* set the default mac address for UD, GSI QPs */
  1977. cmd->params.dmac_b0_to_b3 = qp->dev->nic_info.mac_addr[0] |
  1978. (qp->dev->nic_info.mac_addr[1] << 8) |
  1979. (qp->dev->nic_info.mac_addr[2] << 16) |
  1980. (qp->dev->nic_info.mac_addr[3] << 24);
  1981. cmd->params.vlan_dmac_b4_to_b5 = qp->dev->nic_info.mac_addr[4] |
  1982. (qp->dev->nic_info.mac_addr[5] << 8);
  1983. }
  1984. if ((attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY) &&
  1985. attrs->en_sqd_async_notify) {
  1986. cmd->params.max_sge_recv_flags |=
  1987. OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC;
  1988. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  1989. }
  1990. if (attr_mask & IB_QP_DEST_QPN) {
  1991. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->dest_qp_num &
  1992. OCRDMA_QP_PARAMS_DEST_QPN_MASK);
  1993. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  1994. }
  1995. if (attr_mask & IB_QP_PATH_MTU) {
  1996. if (ib_mtu_enum_to_int(eth_mtu) <
  1997. ib_mtu_enum_to_int(attrs->path_mtu)) {
  1998. status = -EINVAL;
  1999. goto pmtu_err;
  2000. }
  2001. cmd->params.path_mtu_pkey_indx |=
  2002. (ib_mtu_enum_to_int(attrs->path_mtu) <<
  2003. OCRDMA_QP_PARAMS_PATH_MTU_SHIFT) &
  2004. OCRDMA_QP_PARAMS_PATH_MTU_MASK;
  2005. cmd->flags |= OCRDMA_QP_PARA_PMTU_VALID;
  2006. }
  2007. if (attr_mask & IB_QP_TIMEOUT) {
  2008. cmd->params.ack_to_rnr_rtc_dest_qpn |= attrs->timeout <<
  2009. OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT;
  2010. cmd->flags |= OCRDMA_QP_PARA_ACK_TO_VALID;
  2011. }
  2012. if (attr_mask & IB_QP_RETRY_CNT) {
  2013. cmd->params.rnt_rc_sl_fl |= (attrs->retry_cnt <<
  2014. OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT) &
  2015. OCRDMA_QP_PARAMS_RETRY_CNT_MASK;
  2016. cmd->flags |= OCRDMA_QP_PARA_RETRY_CNT_VALID;
  2017. }
  2018. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  2019. cmd->params.rnt_rc_sl_fl |= (attrs->min_rnr_timer <<
  2020. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT) &
  2021. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK;
  2022. cmd->flags |= OCRDMA_QP_PARA_RNT_VALID;
  2023. }
  2024. if (attr_mask & IB_QP_RNR_RETRY) {
  2025. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->rnr_retry <<
  2026. OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT)
  2027. & OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK;
  2028. cmd->flags |= OCRDMA_QP_PARA_RRC_VALID;
  2029. }
  2030. if (attr_mask & IB_QP_SQ_PSN) {
  2031. cmd->params.tclass_sq_psn |= (attrs->sq_psn & 0x00ffffff);
  2032. cmd->flags |= OCRDMA_QP_PARA_SQPSN_VALID;
  2033. }
  2034. if (attr_mask & IB_QP_RQ_PSN) {
  2035. cmd->params.hop_lmt_rq_psn |= (attrs->rq_psn & 0x00ffffff);
  2036. cmd->flags |= OCRDMA_QP_PARA_RQPSN_VALID;
  2037. }
  2038. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2039. if (attrs->max_rd_atomic > qp->dev->attr.max_ord_per_qp) {
  2040. status = -EINVAL;
  2041. goto pmtu_err;
  2042. }
  2043. qp->max_ord = attrs->max_rd_atomic;
  2044. cmd->flags |= OCRDMA_QP_PARA_MAX_ORD_VALID;
  2045. }
  2046. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2047. if (attrs->max_dest_rd_atomic > qp->dev->attr.max_ird_per_qp) {
  2048. status = -EINVAL;
  2049. goto pmtu_err;
  2050. }
  2051. qp->max_ird = attrs->max_dest_rd_atomic;
  2052. cmd->flags |= OCRDMA_QP_PARA_MAX_IRD_VALID;
  2053. }
  2054. cmd->params.max_ord_ird = (qp->max_ord <<
  2055. OCRDMA_QP_PARAMS_MAX_ORD_SHIFT) |
  2056. (qp->max_ird & OCRDMA_QP_PARAMS_MAX_IRD_MASK);
  2057. pmtu_err:
  2058. return status;
  2059. }
  2060. int ocrdma_mbx_modify_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  2061. struct ib_qp_attr *attrs, int attr_mask,
  2062. enum ib_qp_state old_qps)
  2063. {
  2064. int status = -ENOMEM;
  2065. struct ocrdma_modify_qp *cmd;
  2066. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_QP, sizeof(*cmd));
  2067. if (!cmd)
  2068. return status;
  2069. cmd->params.id = qp->id;
  2070. cmd->flags = 0;
  2071. if (attr_mask & IB_QP_STATE) {
  2072. cmd->params.max_sge_recv_flags |=
  2073. (get_ocrdma_qp_state(attrs->qp_state) <<
  2074. OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2075. OCRDMA_QP_PARAMS_STATE_MASK;
  2076. cmd->flags |= OCRDMA_QP_PARA_QPS_VALID;
  2077. } else {
  2078. cmd->params.max_sge_recv_flags |=
  2079. (qp->state << OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2080. OCRDMA_QP_PARAMS_STATE_MASK;
  2081. }
  2082. status = ocrdma_set_qp_params(qp, cmd, attrs, attr_mask, old_qps);
  2083. if (status)
  2084. goto mbx_err;
  2085. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2086. if (status)
  2087. goto mbx_err;
  2088. mbx_err:
  2089. kfree(cmd);
  2090. return status;
  2091. }
  2092. int ocrdma_mbx_destroy_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp)
  2093. {
  2094. int status = -ENOMEM;
  2095. struct ocrdma_destroy_qp *cmd;
  2096. struct pci_dev *pdev = dev->nic_info.pdev;
  2097. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_QP, sizeof(*cmd));
  2098. if (!cmd)
  2099. return status;
  2100. cmd->qp_id = qp->id;
  2101. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2102. if (status)
  2103. goto mbx_err;
  2104. mbx_err:
  2105. kfree(cmd);
  2106. if (qp->sq.va)
  2107. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  2108. if (!qp->srq && qp->rq.va)
  2109. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  2110. if (qp->dpp_enabled)
  2111. qp->pd->num_dpp_qp++;
  2112. return status;
  2113. }
  2114. int ocrdma_mbx_create_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq,
  2115. struct ib_srq_init_attr *srq_attr,
  2116. struct ocrdma_pd *pd)
  2117. {
  2118. int status = -ENOMEM;
  2119. int hw_pages, hw_page_size;
  2120. int len;
  2121. struct ocrdma_create_srq_rsp *rsp;
  2122. struct ocrdma_create_srq *cmd;
  2123. dma_addr_t pa;
  2124. struct pci_dev *pdev = dev->nic_info.pdev;
  2125. u32 max_rqe_allocated;
  2126. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2127. if (!cmd)
  2128. return status;
  2129. cmd->pgsz_pdid = pd->id & OCRDMA_CREATE_SRQ_PD_ID_MASK;
  2130. max_rqe_allocated = srq_attr->attr.max_wr + 1;
  2131. status = ocrdma_build_q_conf(&max_rqe_allocated,
  2132. dev->attr.rqe_size,
  2133. &hw_pages, &hw_page_size);
  2134. if (status) {
  2135. pr_err("%s() req. max_wr=0x%x\n", __func__,
  2136. srq_attr->attr.max_wr);
  2137. status = -EINVAL;
  2138. goto ret;
  2139. }
  2140. len = hw_pages * hw_page_size;
  2141. srq->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  2142. if (!srq->rq.va) {
  2143. status = -ENOMEM;
  2144. goto ret;
  2145. }
  2146. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  2147. srq->rq.entry_size = dev->attr.rqe_size;
  2148. srq->rq.pa = pa;
  2149. srq->rq.len = len;
  2150. srq->rq.max_cnt = max_rqe_allocated;
  2151. cmd->max_sge_rqe = ilog2(max_rqe_allocated);
  2152. cmd->max_sge_rqe |= srq_attr->attr.max_sge <<
  2153. OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT;
  2154. cmd->pgsz_pdid |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  2155. << OCRDMA_CREATE_SRQ_PG_SZ_SHIFT);
  2156. cmd->pages_rqe_sz |= (dev->attr.rqe_size
  2157. << OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT)
  2158. & OCRDMA_CREATE_SRQ_RQE_SIZE_MASK;
  2159. cmd->pages_rqe_sz |= hw_pages << OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT;
  2160. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2161. if (status)
  2162. goto mbx_err;
  2163. rsp = (struct ocrdma_create_srq_rsp *)cmd;
  2164. srq->id = rsp->id;
  2165. srq->rq.dbid = rsp->id;
  2166. max_rqe_allocated = ((rsp->max_sge_rqe_allocated &
  2167. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK) >>
  2168. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT);
  2169. max_rqe_allocated = (1 << max_rqe_allocated);
  2170. srq->rq.max_cnt = max_rqe_allocated;
  2171. srq->rq.max_wqe_idx = max_rqe_allocated - 1;
  2172. srq->rq.max_sges = (rsp->max_sge_rqe_allocated &
  2173. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK) >>
  2174. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT;
  2175. goto ret;
  2176. mbx_err:
  2177. dma_free_coherent(&pdev->dev, srq->rq.len, srq->rq.va, pa);
  2178. ret:
  2179. kfree(cmd);
  2180. return status;
  2181. }
  2182. int ocrdma_mbx_modify_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2183. {
  2184. int status = -ENOMEM;
  2185. struct ocrdma_modify_srq *cmd;
  2186. struct ocrdma_dev *dev = get_ocrdma_dev(srq->ibsrq.device);
  2187. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2188. if (!cmd)
  2189. return status;
  2190. cmd->id = srq->id;
  2191. cmd->limit_max_rqe |= srq_attr->srq_limit <<
  2192. OCRDMA_MODIFY_SRQ_LIMIT_SHIFT;
  2193. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2194. kfree(cmd);
  2195. return status;
  2196. }
  2197. int ocrdma_mbx_query_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2198. {
  2199. int status = -ENOMEM;
  2200. struct ocrdma_query_srq *cmd;
  2201. struct ocrdma_dev *dev = get_ocrdma_dev(srq->ibsrq.device);
  2202. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2203. if (!cmd)
  2204. return status;
  2205. cmd->id = srq->rq.dbid;
  2206. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2207. if (status == 0) {
  2208. struct ocrdma_query_srq_rsp *rsp =
  2209. (struct ocrdma_query_srq_rsp *)cmd;
  2210. srq_attr->max_sge =
  2211. rsp->srq_lmt_max_sge &
  2212. OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK;
  2213. srq_attr->max_wr =
  2214. rsp->max_rqe_pdid >> OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT;
  2215. srq_attr->srq_limit = rsp->srq_lmt_max_sge >>
  2216. OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT;
  2217. }
  2218. kfree(cmd);
  2219. return status;
  2220. }
  2221. int ocrdma_mbx_destroy_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq)
  2222. {
  2223. int status = -ENOMEM;
  2224. struct ocrdma_destroy_srq *cmd;
  2225. struct pci_dev *pdev = dev->nic_info.pdev;
  2226. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_SRQ, sizeof(*cmd));
  2227. if (!cmd)
  2228. return status;
  2229. cmd->id = srq->id;
  2230. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2231. if (srq->rq.va)
  2232. dma_free_coherent(&pdev->dev, srq->rq.len,
  2233. srq->rq.va, srq->rq.pa);
  2234. kfree(cmd);
  2235. return status;
  2236. }
  2237. int ocrdma_alloc_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2238. {
  2239. int i;
  2240. int status = -EINVAL;
  2241. struct ocrdma_av *av;
  2242. unsigned long flags;
  2243. av = dev->av_tbl.va;
  2244. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2245. for (i = 0; i < dev->av_tbl.num_ah; i++) {
  2246. if (av->valid == 0) {
  2247. av->valid = OCRDMA_AV_VALID;
  2248. ah->av = av;
  2249. ah->id = i;
  2250. status = 0;
  2251. break;
  2252. }
  2253. av++;
  2254. }
  2255. if (i == dev->av_tbl.num_ah)
  2256. status = -EAGAIN;
  2257. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2258. return status;
  2259. }
  2260. int ocrdma_free_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2261. {
  2262. unsigned long flags;
  2263. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2264. ah->av->valid = 0;
  2265. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2266. return 0;
  2267. }
  2268. static int ocrdma_create_mq_eq(struct ocrdma_dev *dev)
  2269. {
  2270. int status;
  2271. int irq;
  2272. unsigned long flags = 0;
  2273. int num_eq = 0;
  2274. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX) {
  2275. flags = IRQF_SHARED;
  2276. } else {
  2277. num_eq = dev->nic_info.msix.num_vectors -
  2278. dev->nic_info.msix.start_vector;
  2279. /* minimum two vectors/eq are required for rdma to work.
  2280. * one for control path and one for data path.
  2281. */
  2282. if (num_eq < 2)
  2283. return -EBUSY;
  2284. }
  2285. status = ocrdma_create_eq(dev, &dev->meq, OCRDMA_EQ_LEN);
  2286. if (status)
  2287. return status;
  2288. sprintf(dev->meq.irq_name, "ocrdma_mq%d", dev->id);
  2289. irq = ocrdma_get_irq(dev, &dev->meq);
  2290. status = request_irq(irq, ocrdma_irq_handler, flags, dev->meq.irq_name,
  2291. &dev->meq);
  2292. if (status)
  2293. _ocrdma_destroy_eq(dev, &dev->meq);
  2294. return status;
  2295. }
  2296. static int ocrdma_create_qp_eqs(struct ocrdma_dev *dev)
  2297. {
  2298. int num_eq, i, status = 0;
  2299. int irq;
  2300. unsigned long flags = 0;
  2301. num_eq = dev->nic_info.msix.num_vectors -
  2302. dev->nic_info.msix.start_vector;
  2303. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX) {
  2304. num_eq = 1;
  2305. flags = IRQF_SHARED;
  2306. } else {
  2307. num_eq = min_t(u32, num_eq, num_online_cpus());
  2308. }
  2309. dev->qp_eq_tbl = kzalloc(sizeof(struct ocrdma_eq) * num_eq, GFP_KERNEL);
  2310. if (!dev->qp_eq_tbl)
  2311. return -ENOMEM;
  2312. for (i = 0; i < num_eq; i++) {
  2313. status = ocrdma_create_eq(dev, &dev->qp_eq_tbl[i],
  2314. OCRDMA_EQ_LEN);
  2315. if (status) {
  2316. status = -EINVAL;
  2317. break;
  2318. }
  2319. sprintf(dev->qp_eq_tbl[i].irq_name, "ocrdma_qp%d-%d",
  2320. dev->id, i);
  2321. irq = ocrdma_get_irq(dev, &dev->qp_eq_tbl[i]);
  2322. status = request_irq(irq, ocrdma_irq_handler, flags,
  2323. dev->qp_eq_tbl[i].irq_name,
  2324. &dev->qp_eq_tbl[i]);
  2325. if (status) {
  2326. _ocrdma_destroy_eq(dev, &dev->qp_eq_tbl[i]);
  2327. status = -EINVAL;
  2328. break;
  2329. }
  2330. dev->eq_cnt += 1;
  2331. }
  2332. /* one eq is sufficient for data path to work */
  2333. if (dev->eq_cnt >= 1)
  2334. return 0;
  2335. ocrdma_destroy_qp_eqs(dev);
  2336. return status;
  2337. }
  2338. int ocrdma_init_hw(struct ocrdma_dev *dev)
  2339. {
  2340. int status;
  2341. /* set up control path eq */
  2342. status = ocrdma_create_mq_eq(dev);
  2343. if (status)
  2344. return status;
  2345. /* set up data path eq */
  2346. status = ocrdma_create_qp_eqs(dev);
  2347. if (status)
  2348. goto qpeq_err;
  2349. status = ocrdma_create_mq(dev);
  2350. if (status)
  2351. goto mq_err;
  2352. status = ocrdma_mbx_query_fw_config(dev);
  2353. if (status)
  2354. goto conf_err;
  2355. status = ocrdma_mbx_query_dev(dev);
  2356. if (status)
  2357. goto conf_err;
  2358. status = ocrdma_mbx_query_fw_ver(dev);
  2359. if (status)
  2360. goto conf_err;
  2361. status = ocrdma_mbx_create_ah_tbl(dev);
  2362. if (status)
  2363. goto conf_err;
  2364. return 0;
  2365. conf_err:
  2366. ocrdma_destroy_mq(dev);
  2367. mq_err:
  2368. ocrdma_destroy_qp_eqs(dev);
  2369. qpeq_err:
  2370. ocrdma_destroy_eq(dev, &dev->meq);
  2371. pr_err("%s() status=%d\n", __func__, status);
  2372. return status;
  2373. }
  2374. void ocrdma_cleanup_hw(struct ocrdma_dev *dev)
  2375. {
  2376. ocrdma_mbx_delete_ah_tbl(dev);
  2377. /* cleanup the data path eqs */
  2378. ocrdma_destroy_qp_eqs(dev);
  2379. /* cleanup the control path */
  2380. ocrdma_destroy_mq(dev);
  2381. ocrdma_destroy_eq(dev, &dev->meq);
  2382. }