radeon_legacy_encoders.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include <linux/backlight.h>
  32. #ifdef CONFIG_PMAC_BACKLIGHT
  33. #include <asm/backlight.h>
  34. #endif
  35. static void radeon_legacy_encoder_disable(struct drm_encoder *encoder)
  36. {
  37. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  38. struct drm_encoder_helper_funcs *encoder_funcs;
  39. encoder_funcs = encoder->helper_private;
  40. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  41. radeon_encoder->active_device = 0;
  42. }
  43. static void radeon_legacy_lvds_update(struct drm_encoder *encoder, int mode)
  44. {
  45. struct drm_device *dev = encoder->dev;
  46. struct radeon_device *rdev = dev->dev_private;
  47. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  48. uint32_t lvds_gen_cntl, lvds_pll_cntl, pixclks_cntl, disp_pwr_man;
  49. int panel_pwr_delay = 2000;
  50. bool is_mac = false;
  51. uint8_t backlight_level;
  52. DRM_DEBUG_KMS("\n");
  53. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  54. backlight_level = (lvds_gen_cntl >> RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  55. if (radeon_encoder->enc_priv) {
  56. if (rdev->is_atom_bios) {
  57. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  58. panel_pwr_delay = lvds->panel_pwr_delay;
  59. if (lvds->bl_dev)
  60. backlight_level = lvds->backlight_level;
  61. } else {
  62. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  63. panel_pwr_delay = lvds->panel_pwr_delay;
  64. if (lvds->bl_dev)
  65. backlight_level = lvds->backlight_level;
  66. }
  67. }
  68. /* macs (and possibly some x86 oem systems?) wire up LVDS strangely
  69. * Taken from radeonfb.
  70. */
  71. if ((rdev->mode_info.connector_table == CT_IBOOK) ||
  72. (rdev->mode_info.connector_table == CT_POWERBOOK_EXTERNAL) ||
  73. (rdev->mode_info.connector_table == CT_POWERBOOK_INTERNAL) ||
  74. (rdev->mode_info.connector_table == CT_POWERBOOK_VGA))
  75. is_mac = true;
  76. switch (mode) {
  77. case DRM_MODE_DPMS_ON:
  78. disp_pwr_man = RREG32(RADEON_DISP_PWR_MAN);
  79. disp_pwr_man |= RADEON_AUTO_PWRUP_EN;
  80. WREG32(RADEON_DISP_PWR_MAN, disp_pwr_man);
  81. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  82. lvds_pll_cntl |= RADEON_LVDS_PLL_EN;
  83. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  84. mdelay(1);
  85. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  86. lvds_pll_cntl &= ~RADEON_LVDS_PLL_RESET;
  87. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  88. lvds_gen_cntl &= ~(RADEON_LVDS_DISPLAY_DIS |
  89. RADEON_LVDS_BL_MOD_LEVEL_MASK);
  90. lvds_gen_cntl |= (RADEON_LVDS_ON | RADEON_LVDS_EN |
  91. RADEON_LVDS_DIGON | RADEON_LVDS_BLON |
  92. (backlight_level << RADEON_LVDS_BL_MOD_LEVEL_SHIFT));
  93. if (is_mac)
  94. lvds_gen_cntl |= RADEON_LVDS_BL_MOD_EN;
  95. mdelay(panel_pwr_delay);
  96. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  97. break;
  98. case DRM_MODE_DPMS_STANDBY:
  99. case DRM_MODE_DPMS_SUSPEND:
  100. case DRM_MODE_DPMS_OFF:
  101. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  102. WREG32_PLL_P(RADEON_PIXCLKS_CNTL, 0, ~RADEON_PIXCLK_LVDS_ALWAYS_ONb);
  103. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  104. if (is_mac) {
  105. lvds_gen_cntl &= ~RADEON_LVDS_BL_MOD_EN;
  106. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  107. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_EN);
  108. } else {
  109. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  110. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_BLON | RADEON_LVDS_EN | RADEON_LVDS_DIGON);
  111. }
  112. mdelay(panel_pwr_delay);
  113. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  114. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  115. mdelay(panel_pwr_delay);
  116. break;
  117. }
  118. if (rdev->is_atom_bios)
  119. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  120. else
  121. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  122. }
  123. static void radeon_legacy_lvds_dpms(struct drm_encoder *encoder, int mode)
  124. {
  125. struct radeon_device *rdev = encoder->dev->dev_private;
  126. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  127. DRM_DEBUG("\n");
  128. if (radeon_encoder->enc_priv) {
  129. if (rdev->is_atom_bios) {
  130. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  131. lvds->dpms_mode = mode;
  132. } else {
  133. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  134. lvds->dpms_mode = mode;
  135. }
  136. }
  137. radeon_legacy_lvds_update(encoder, mode);
  138. }
  139. static void radeon_legacy_lvds_prepare(struct drm_encoder *encoder)
  140. {
  141. struct radeon_device *rdev = encoder->dev->dev_private;
  142. if (rdev->is_atom_bios)
  143. radeon_atom_output_lock(encoder, true);
  144. else
  145. radeon_combios_output_lock(encoder, true);
  146. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_OFF);
  147. }
  148. static void radeon_legacy_lvds_commit(struct drm_encoder *encoder)
  149. {
  150. struct radeon_device *rdev = encoder->dev->dev_private;
  151. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_ON);
  152. if (rdev->is_atom_bios)
  153. radeon_atom_output_lock(encoder, false);
  154. else
  155. radeon_combios_output_lock(encoder, false);
  156. }
  157. static void radeon_legacy_lvds_mode_set(struct drm_encoder *encoder,
  158. struct drm_display_mode *mode,
  159. struct drm_display_mode *adjusted_mode)
  160. {
  161. struct drm_device *dev = encoder->dev;
  162. struct radeon_device *rdev = dev->dev_private;
  163. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  164. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  165. uint32_t lvds_pll_cntl, lvds_gen_cntl, lvds_ss_gen_cntl;
  166. DRM_DEBUG_KMS("\n");
  167. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  168. lvds_pll_cntl &= ~RADEON_LVDS_PLL_EN;
  169. lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL);
  170. if (rdev->is_atom_bios) {
  171. /* LVDS_GEN_CNTL parameters are computed in LVDSEncoderControl
  172. * need to call that on resume to set up the reg properly.
  173. */
  174. radeon_encoder->pixel_clock = adjusted_mode->clock;
  175. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  176. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  177. } else {
  178. struct radeon_encoder_lvds *lvds = (struct radeon_encoder_lvds *)radeon_encoder->enc_priv;
  179. if (lvds) {
  180. DRM_DEBUG_KMS("bios LVDS_GEN_CNTL: 0x%x\n", lvds->lvds_gen_cntl);
  181. lvds_gen_cntl = lvds->lvds_gen_cntl;
  182. lvds_ss_gen_cntl &= ~((0xf << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  183. (0xf << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  184. lvds_ss_gen_cntl |= ((lvds->panel_digon_delay << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  185. (lvds->panel_blon_delay << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  186. } else
  187. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  188. }
  189. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  190. lvds_gen_cntl &= ~(RADEON_LVDS_ON |
  191. RADEON_LVDS_BLON |
  192. RADEON_LVDS_EN |
  193. RADEON_LVDS_RST_FM);
  194. if (ASIC_IS_R300(rdev))
  195. lvds_pll_cntl &= ~(R300_LVDS_SRC_SEL_MASK);
  196. if (radeon_crtc->crtc_id == 0) {
  197. if (ASIC_IS_R300(rdev)) {
  198. if (radeon_encoder->rmx_type != RMX_OFF)
  199. lvds_pll_cntl |= R300_LVDS_SRC_SEL_RMX;
  200. } else
  201. lvds_gen_cntl &= ~RADEON_LVDS_SEL_CRTC2;
  202. } else {
  203. if (ASIC_IS_R300(rdev))
  204. lvds_pll_cntl |= R300_LVDS_SRC_SEL_CRTC2;
  205. else
  206. lvds_gen_cntl |= RADEON_LVDS_SEL_CRTC2;
  207. }
  208. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  209. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  210. WREG32(RADEON_LVDS_SS_GEN_CNTL, lvds_ss_gen_cntl);
  211. if (rdev->family == CHIP_RV410)
  212. WREG32(RADEON_CLOCK_CNTL_INDEX, 0);
  213. if (rdev->is_atom_bios)
  214. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  215. else
  216. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  217. }
  218. static bool radeon_legacy_mode_fixup(struct drm_encoder *encoder,
  219. const struct drm_display_mode *mode,
  220. struct drm_display_mode *adjusted_mode)
  221. {
  222. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  223. /* set the active encoder to connector routing */
  224. radeon_encoder_set_active_device(encoder);
  225. drm_mode_set_crtcinfo(adjusted_mode, 0);
  226. /* get the native mode for LVDS */
  227. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  228. radeon_panel_mode_fixup(encoder, adjusted_mode);
  229. return true;
  230. }
  231. static const struct drm_encoder_helper_funcs radeon_legacy_lvds_helper_funcs = {
  232. .dpms = radeon_legacy_lvds_dpms,
  233. .mode_fixup = radeon_legacy_mode_fixup,
  234. .prepare = radeon_legacy_lvds_prepare,
  235. .mode_set = radeon_legacy_lvds_mode_set,
  236. .commit = radeon_legacy_lvds_commit,
  237. .disable = radeon_legacy_encoder_disable,
  238. };
  239. u8
  240. radeon_legacy_get_backlight_level(struct radeon_encoder *radeon_encoder)
  241. {
  242. struct drm_device *dev = radeon_encoder->base.dev;
  243. struct radeon_device *rdev = dev->dev_private;
  244. u8 backlight_level;
  245. backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
  246. RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  247. return backlight_level;
  248. }
  249. void
  250. radeon_legacy_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
  251. {
  252. struct drm_device *dev = radeon_encoder->base.dev;
  253. struct radeon_device *rdev = dev->dev_private;
  254. int dpms_mode = DRM_MODE_DPMS_ON;
  255. if (radeon_encoder->enc_priv) {
  256. if (rdev->is_atom_bios) {
  257. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  258. if (lvds->backlight_level > 0)
  259. dpms_mode = lvds->dpms_mode;
  260. else
  261. dpms_mode = DRM_MODE_DPMS_OFF;
  262. lvds->backlight_level = level;
  263. } else {
  264. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  265. if (lvds->backlight_level > 0)
  266. dpms_mode = lvds->dpms_mode;
  267. else
  268. dpms_mode = DRM_MODE_DPMS_OFF;
  269. lvds->backlight_level = level;
  270. }
  271. }
  272. radeon_legacy_lvds_update(&radeon_encoder->base, dpms_mode);
  273. }
  274. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  275. static uint8_t radeon_legacy_lvds_level(struct backlight_device *bd)
  276. {
  277. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  278. uint8_t level;
  279. /* Convert brightness to hardware level */
  280. if (bd->props.brightness < 0)
  281. level = 0;
  282. else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
  283. level = RADEON_MAX_BL_LEVEL;
  284. else
  285. level = bd->props.brightness;
  286. if (pdata->negative)
  287. level = RADEON_MAX_BL_LEVEL - level;
  288. return level;
  289. }
  290. static int radeon_legacy_backlight_update_status(struct backlight_device *bd)
  291. {
  292. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  293. struct radeon_encoder *radeon_encoder = pdata->encoder;
  294. radeon_legacy_set_backlight_level(radeon_encoder,
  295. radeon_legacy_lvds_level(bd));
  296. return 0;
  297. }
  298. static int radeon_legacy_backlight_get_brightness(struct backlight_device *bd)
  299. {
  300. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  301. struct radeon_encoder *radeon_encoder = pdata->encoder;
  302. struct drm_device *dev = radeon_encoder->base.dev;
  303. struct radeon_device *rdev = dev->dev_private;
  304. uint8_t backlight_level;
  305. backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
  306. RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  307. return pdata->negative ? RADEON_MAX_BL_LEVEL - backlight_level : backlight_level;
  308. }
  309. static const struct backlight_ops radeon_backlight_ops = {
  310. .get_brightness = radeon_legacy_backlight_get_brightness,
  311. .update_status = radeon_legacy_backlight_update_status,
  312. };
  313. void radeon_legacy_backlight_init(struct radeon_encoder *radeon_encoder,
  314. struct drm_connector *drm_connector)
  315. {
  316. struct drm_device *dev = radeon_encoder->base.dev;
  317. struct radeon_device *rdev = dev->dev_private;
  318. struct backlight_device *bd;
  319. struct backlight_properties props;
  320. struct radeon_backlight_privdata *pdata;
  321. uint8_t backlight_level;
  322. char bl_name[16];
  323. if (!radeon_encoder->enc_priv)
  324. return;
  325. #ifdef CONFIG_PMAC_BACKLIGHT
  326. if (!pmac_has_backlight_type("ati") &&
  327. !pmac_has_backlight_type("mnca"))
  328. return;
  329. #endif
  330. pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
  331. if (!pdata) {
  332. DRM_ERROR("Memory allocation failed\n");
  333. goto error;
  334. }
  335. memset(&props, 0, sizeof(props));
  336. props.max_brightness = RADEON_MAX_BL_LEVEL;
  337. props.type = BACKLIGHT_RAW;
  338. snprintf(bl_name, sizeof(bl_name),
  339. "radeon_bl%d", dev->primary->index);
  340. bd = backlight_device_register(bl_name, &drm_connector->kdev,
  341. pdata, &radeon_backlight_ops, &props);
  342. if (IS_ERR(bd)) {
  343. DRM_ERROR("Backlight registration failed\n");
  344. goto error;
  345. }
  346. pdata->encoder = radeon_encoder;
  347. backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
  348. RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  349. /* First, try to detect backlight level sense based on the assumption
  350. * that firmware set it up at full brightness
  351. */
  352. if (backlight_level == 0)
  353. pdata->negative = true;
  354. else if (backlight_level == 0xff)
  355. pdata->negative = false;
  356. else {
  357. /* XXX hack... maybe some day we can figure out in what direction
  358. * backlight should work on a given panel?
  359. */
  360. pdata->negative = (rdev->family != CHIP_RV200 &&
  361. rdev->family != CHIP_RV250 &&
  362. rdev->family != CHIP_RV280 &&
  363. rdev->family != CHIP_RV350);
  364. #ifdef CONFIG_PMAC_BACKLIGHT
  365. pdata->negative = (pdata->negative ||
  366. of_machine_is_compatible("PowerBook4,3") ||
  367. of_machine_is_compatible("PowerBook6,3") ||
  368. of_machine_is_compatible("PowerBook6,5"));
  369. #endif
  370. }
  371. if (rdev->is_atom_bios) {
  372. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  373. lvds->bl_dev = bd;
  374. } else {
  375. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  376. lvds->bl_dev = bd;
  377. }
  378. bd->props.brightness = radeon_legacy_backlight_get_brightness(bd);
  379. bd->props.power = FB_BLANK_UNBLANK;
  380. backlight_update_status(bd);
  381. DRM_INFO("radeon legacy LVDS backlight initialized\n");
  382. return;
  383. error:
  384. kfree(pdata);
  385. return;
  386. }
  387. static void radeon_legacy_backlight_exit(struct radeon_encoder *radeon_encoder)
  388. {
  389. struct drm_device *dev = radeon_encoder->base.dev;
  390. struct radeon_device *rdev = dev->dev_private;
  391. struct backlight_device *bd = NULL;
  392. if (!radeon_encoder->enc_priv)
  393. return;
  394. if (rdev->is_atom_bios) {
  395. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  396. bd = lvds->bl_dev;
  397. lvds->bl_dev = NULL;
  398. } else {
  399. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  400. bd = lvds->bl_dev;
  401. lvds->bl_dev = NULL;
  402. }
  403. if (bd) {
  404. struct radeon_backlight_privdata *pdata;
  405. pdata = bl_get_data(bd);
  406. backlight_device_unregister(bd);
  407. kfree(pdata);
  408. DRM_INFO("radeon legacy LVDS backlight unloaded\n");
  409. }
  410. }
  411. #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
  412. void radeon_legacy_backlight_init(struct radeon_encoder *encoder)
  413. {
  414. }
  415. static void radeon_legacy_backlight_exit(struct radeon_encoder *encoder)
  416. {
  417. }
  418. #endif
  419. static void radeon_lvds_enc_destroy(struct drm_encoder *encoder)
  420. {
  421. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  422. if (radeon_encoder->enc_priv) {
  423. radeon_legacy_backlight_exit(radeon_encoder);
  424. kfree(radeon_encoder->enc_priv);
  425. }
  426. drm_encoder_cleanup(encoder);
  427. kfree(radeon_encoder);
  428. }
  429. static const struct drm_encoder_funcs radeon_legacy_lvds_enc_funcs = {
  430. .destroy = radeon_lvds_enc_destroy,
  431. };
  432. static void radeon_legacy_primary_dac_dpms(struct drm_encoder *encoder, int mode)
  433. {
  434. struct drm_device *dev = encoder->dev;
  435. struct radeon_device *rdev = dev->dev_private;
  436. uint32_t crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  437. uint32_t dac_cntl = RREG32(RADEON_DAC_CNTL);
  438. uint32_t dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  439. DRM_DEBUG_KMS("\n");
  440. switch (mode) {
  441. case DRM_MODE_DPMS_ON:
  442. crtc_ext_cntl |= RADEON_CRTC_CRT_ON;
  443. dac_cntl &= ~RADEON_DAC_PDWN;
  444. dac_macro_cntl &= ~(RADEON_DAC_PDWN_R |
  445. RADEON_DAC_PDWN_G |
  446. RADEON_DAC_PDWN_B);
  447. break;
  448. case DRM_MODE_DPMS_STANDBY:
  449. case DRM_MODE_DPMS_SUSPEND:
  450. case DRM_MODE_DPMS_OFF:
  451. crtc_ext_cntl &= ~RADEON_CRTC_CRT_ON;
  452. dac_cntl |= RADEON_DAC_PDWN;
  453. dac_macro_cntl |= (RADEON_DAC_PDWN_R |
  454. RADEON_DAC_PDWN_G |
  455. RADEON_DAC_PDWN_B);
  456. break;
  457. }
  458. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  459. WREG32(RADEON_DAC_CNTL, dac_cntl);
  460. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  461. if (rdev->is_atom_bios)
  462. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  463. else
  464. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  465. }
  466. static void radeon_legacy_primary_dac_prepare(struct drm_encoder *encoder)
  467. {
  468. struct radeon_device *rdev = encoder->dev->dev_private;
  469. if (rdev->is_atom_bios)
  470. radeon_atom_output_lock(encoder, true);
  471. else
  472. radeon_combios_output_lock(encoder, true);
  473. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  474. }
  475. static void radeon_legacy_primary_dac_commit(struct drm_encoder *encoder)
  476. {
  477. struct radeon_device *rdev = encoder->dev->dev_private;
  478. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  479. if (rdev->is_atom_bios)
  480. radeon_atom_output_lock(encoder, false);
  481. else
  482. radeon_combios_output_lock(encoder, false);
  483. }
  484. static void radeon_legacy_primary_dac_mode_set(struct drm_encoder *encoder,
  485. struct drm_display_mode *mode,
  486. struct drm_display_mode *adjusted_mode)
  487. {
  488. struct drm_device *dev = encoder->dev;
  489. struct radeon_device *rdev = dev->dev_private;
  490. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  491. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  492. uint32_t disp_output_cntl, dac_cntl, dac2_cntl, dac_macro_cntl;
  493. DRM_DEBUG_KMS("\n");
  494. if (radeon_crtc->crtc_id == 0) {
  495. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  496. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  497. ~(RADEON_DISP_DAC_SOURCE_MASK);
  498. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  499. } else {
  500. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~(RADEON_DAC2_DAC_CLK_SEL);
  501. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  502. }
  503. } else {
  504. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  505. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  506. ~(RADEON_DISP_DAC_SOURCE_MASK);
  507. disp_output_cntl |= RADEON_DISP_DAC_SOURCE_CRTC2;
  508. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  509. } else {
  510. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC_CLK_SEL;
  511. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  512. }
  513. }
  514. dac_cntl = (RADEON_DAC_MASK_ALL |
  515. RADEON_DAC_VGA_ADR_EN |
  516. /* TODO 6-bits */
  517. RADEON_DAC_8BIT_EN);
  518. WREG32_P(RADEON_DAC_CNTL,
  519. dac_cntl,
  520. RADEON_DAC_RANGE_CNTL |
  521. RADEON_DAC_BLANKING);
  522. if (radeon_encoder->enc_priv) {
  523. struct radeon_encoder_primary_dac *p_dac = (struct radeon_encoder_primary_dac *)radeon_encoder->enc_priv;
  524. dac_macro_cntl = p_dac->ps2_pdac_adj;
  525. } else
  526. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  527. dac_macro_cntl |= RADEON_DAC_PDWN_R | RADEON_DAC_PDWN_G | RADEON_DAC_PDWN_B;
  528. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  529. if (rdev->is_atom_bios)
  530. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  531. else
  532. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  533. }
  534. static enum drm_connector_status radeon_legacy_primary_dac_detect(struct drm_encoder *encoder,
  535. struct drm_connector *connector)
  536. {
  537. struct drm_device *dev = encoder->dev;
  538. struct radeon_device *rdev = dev->dev_private;
  539. uint32_t vclk_ecp_cntl, crtc_ext_cntl;
  540. uint32_t dac_ext_cntl, dac_cntl, dac_macro_cntl, tmp;
  541. enum drm_connector_status found = connector_status_disconnected;
  542. bool color = true;
  543. /* save the regs we need */
  544. vclk_ecp_cntl = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  545. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  546. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  547. dac_cntl = RREG32(RADEON_DAC_CNTL);
  548. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  549. tmp = vclk_ecp_cntl &
  550. ~(RADEON_PIXCLK_ALWAYS_ONb | RADEON_PIXCLK_DAC_ALWAYS_ONb);
  551. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  552. tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
  553. WREG32(RADEON_CRTC_EXT_CNTL, tmp);
  554. tmp = RADEON_DAC_FORCE_BLANK_OFF_EN |
  555. RADEON_DAC_FORCE_DATA_EN;
  556. if (color)
  557. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  558. else
  559. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  560. if (ASIC_IS_R300(rdev))
  561. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  562. else if (ASIC_IS_RV100(rdev))
  563. tmp |= (0x1ac << RADEON_DAC_FORCE_DATA_SHIFT);
  564. else
  565. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  566. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  567. tmp = dac_cntl & ~(RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_PDWN);
  568. tmp |= RADEON_DAC_RANGE_CNTL_PS2 | RADEON_DAC_CMP_EN;
  569. WREG32(RADEON_DAC_CNTL, tmp);
  570. tmp = dac_macro_cntl;
  571. tmp &= ~(RADEON_DAC_PDWN_R |
  572. RADEON_DAC_PDWN_G |
  573. RADEON_DAC_PDWN_B);
  574. WREG32(RADEON_DAC_MACRO_CNTL, tmp);
  575. mdelay(2);
  576. if (RREG32(RADEON_DAC_CNTL) & RADEON_DAC_CMP_OUTPUT)
  577. found = connector_status_connected;
  578. /* restore the regs we used */
  579. WREG32(RADEON_DAC_CNTL, dac_cntl);
  580. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  581. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  582. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  583. WREG32_PLL(RADEON_VCLK_ECP_CNTL, vclk_ecp_cntl);
  584. return found;
  585. }
  586. static const struct drm_encoder_helper_funcs radeon_legacy_primary_dac_helper_funcs = {
  587. .dpms = radeon_legacy_primary_dac_dpms,
  588. .mode_fixup = radeon_legacy_mode_fixup,
  589. .prepare = radeon_legacy_primary_dac_prepare,
  590. .mode_set = radeon_legacy_primary_dac_mode_set,
  591. .commit = radeon_legacy_primary_dac_commit,
  592. .detect = radeon_legacy_primary_dac_detect,
  593. .disable = radeon_legacy_encoder_disable,
  594. };
  595. static const struct drm_encoder_funcs radeon_legacy_primary_dac_enc_funcs = {
  596. .destroy = radeon_enc_destroy,
  597. };
  598. static void radeon_legacy_tmds_int_dpms(struct drm_encoder *encoder, int mode)
  599. {
  600. struct drm_device *dev = encoder->dev;
  601. struct radeon_device *rdev = dev->dev_private;
  602. uint32_t fp_gen_cntl = RREG32(RADEON_FP_GEN_CNTL);
  603. DRM_DEBUG_KMS("\n");
  604. switch (mode) {
  605. case DRM_MODE_DPMS_ON:
  606. fp_gen_cntl |= (RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  607. break;
  608. case DRM_MODE_DPMS_STANDBY:
  609. case DRM_MODE_DPMS_SUSPEND:
  610. case DRM_MODE_DPMS_OFF:
  611. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  612. break;
  613. }
  614. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  615. if (rdev->is_atom_bios)
  616. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  617. else
  618. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  619. }
  620. static void radeon_legacy_tmds_int_prepare(struct drm_encoder *encoder)
  621. {
  622. struct radeon_device *rdev = encoder->dev->dev_private;
  623. if (rdev->is_atom_bios)
  624. radeon_atom_output_lock(encoder, true);
  625. else
  626. radeon_combios_output_lock(encoder, true);
  627. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_OFF);
  628. }
  629. static void radeon_legacy_tmds_int_commit(struct drm_encoder *encoder)
  630. {
  631. struct radeon_device *rdev = encoder->dev->dev_private;
  632. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_ON);
  633. if (rdev->is_atom_bios)
  634. radeon_atom_output_lock(encoder, true);
  635. else
  636. radeon_combios_output_lock(encoder, true);
  637. }
  638. static void radeon_legacy_tmds_int_mode_set(struct drm_encoder *encoder,
  639. struct drm_display_mode *mode,
  640. struct drm_display_mode *adjusted_mode)
  641. {
  642. struct drm_device *dev = encoder->dev;
  643. struct radeon_device *rdev = dev->dev_private;
  644. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  645. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  646. uint32_t tmp, tmds_pll_cntl, tmds_transmitter_cntl, fp_gen_cntl;
  647. int i;
  648. DRM_DEBUG_KMS("\n");
  649. tmp = tmds_pll_cntl = RREG32(RADEON_TMDS_PLL_CNTL);
  650. tmp &= 0xfffff;
  651. if (rdev->family == CHIP_RV280) {
  652. /* bit 22 of TMDS_PLL_CNTL is read-back inverted */
  653. tmp ^= (1 << 22);
  654. tmds_pll_cntl ^= (1 << 22);
  655. }
  656. if (radeon_encoder->enc_priv) {
  657. struct radeon_encoder_int_tmds *tmds = (struct radeon_encoder_int_tmds *)radeon_encoder->enc_priv;
  658. for (i = 0; i < 4; i++) {
  659. if (tmds->tmds_pll[i].freq == 0)
  660. break;
  661. if ((uint32_t)(mode->clock / 10) < tmds->tmds_pll[i].freq) {
  662. tmp = tmds->tmds_pll[i].value ;
  663. break;
  664. }
  665. }
  666. }
  667. if (ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV280)) {
  668. if (tmp & 0xfff00000)
  669. tmds_pll_cntl = tmp;
  670. else {
  671. tmds_pll_cntl &= 0xfff00000;
  672. tmds_pll_cntl |= tmp;
  673. }
  674. } else
  675. tmds_pll_cntl = tmp;
  676. tmds_transmitter_cntl = RREG32(RADEON_TMDS_TRANSMITTER_CNTL) &
  677. ~(RADEON_TMDS_TRANSMITTER_PLLRST);
  678. if (rdev->family == CHIP_R200 ||
  679. rdev->family == CHIP_R100 ||
  680. ASIC_IS_R300(rdev))
  681. tmds_transmitter_cntl &= ~(RADEON_TMDS_TRANSMITTER_PLLEN);
  682. else /* RV chips got this bit reversed */
  683. tmds_transmitter_cntl |= RADEON_TMDS_TRANSMITTER_PLLEN;
  684. fp_gen_cntl = (RREG32(RADEON_FP_GEN_CNTL) |
  685. (RADEON_FP_CRTC_DONT_SHADOW_VPAR |
  686. RADEON_FP_CRTC_DONT_SHADOW_HEND));
  687. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  688. fp_gen_cntl &= ~(RADEON_FP_RMX_HVSYNC_CONTROL_EN |
  689. RADEON_FP_DFP_SYNC_SEL |
  690. RADEON_FP_CRT_SYNC_SEL |
  691. RADEON_FP_CRTC_LOCK_8DOT |
  692. RADEON_FP_USE_SHADOW_EN |
  693. RADEON_FP_CRTC_USE_SHADOW_VEND |
  694. RADEON_FP_CRT_SYNC_ALT);
  695. if (1) /* FIXME rgbBits == 8 */
  696. fp_gen_cntl |= RADEON_FP_PANEL_FORMAT; /* 24 bit format */
  697. else
  698. fp_gen_cntl &= ~RADEON_FP_PANEL_FORMAT;/* 18 bit format */
  699. if (radeon_crtc->crtc_id == 0) {
  700. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  701. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  702. if (radeon_encoder->rmx_type != RMX_OFF)
  703. fp_gen_cntl |= R200_FP_SOURCE_SEL_RMX;
  704. else
  705. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC1;
  706. } else
  707. fp_gen_cntl &= ~RADEON_FP_SEL_CRTC2;
  708. } else {
  709. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  710. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  711. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC2;
  712. } else
  713. fp_gen_cntl |= RADEON_FP_SEL_CRTC2;
  714. }
  715. WREG32(RADEON_TMDS_PLL_CNTL, tmds_pll_cntl);
  716. WREG32(RADEON_TMDS_TRANSMITTER_CNTL, tmds_transmitter_cntl);
  717. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  718. if (rdev->is_atom_bios)
  719. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  720. else
  721. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  722. }
  723. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_int_helper_funcs = {
  724. .dpms = radeon_legacy_tmds_int_dpms,
  725. .mode_fixup = radeon_legacy_mode_fixup,
  726. .prepare = radeon_legacy_tmds_int_prepare,
  727. .mode_set = radeon_legacy_tmds_int_mode_set,
  728. .commit = radeon_legacy_tmds_int_commit,
  729. .disable = radeon_legacy_encoder_disable,
  730. };
  731. static const struct drm_encoder_funcs radeon_legacy_tmds_int_enc_funcs = {
  732. .destroy = radeon_enc_destroy,
  733. };
  734. static void radeon_legacy_tmds_ext_dpms(struct drm_encoder *encoder, int mode)
  735. {
  736. struct drm_device *dev = encoder->dev;
  737. struct radeon_device *rdev = dev->dev_private;
  738. uint32_t fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  739. DRM_DEBUG_KMS("\n");
  740. switch (mode) {
  741. case DRM_MODE_DPMS_ON:
  742. fp2_gen_cntl &= ~RADEON_FP2_BLANK_EN;
  743. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  744. break;
  745. case DRM_MODE_DPMS_STANDBY:
  746. case DRM_MODE_DPMS_SUSPEND:
  747. case DRM_MODE_DPMS_OFF:
  748. fp2_gen_cntl |= RADEON_FP2_BLANK_EN;
  749. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  750. break;
  751. }
  752. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  753. if (rdev->is_atom_bios)
  754. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  755. else
  756. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  757. }
  758. static void radeon_legacy_tmds_ext_prepare(struct drm_encoder *encoder)
  759. {
  760. struct radeon_device *rdev = encoder->dev->dev_private;
  761. if (rdev->is_atom_bios)
  762. radeon_atom_output_lock(encoder, true);
  763. else
  764. radeon_combios_output_lock(encoder, true);
  765. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_OFF);
  766. }
  767. static void radeon_legacy_tmds_ext_commit(struct drm_encoder *encoder)
  768. {
  769. struct radeon_device *rdev = encoder->dev->dev_private;
  770. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_ON);
  771. if (rdev->is_atom_bios)
  772. radeon_atom_output_lock(encoder, false);
  773. else
  774. radeon_combios_output_lock(encoder, false);
  775. }
  776. static void radeon_legacy_tmds_ext_mode_set(struct drm_encoder *encoder,
  777. struct drm_display_mode *mode,
  778. struct drm_display_mode *adjusted_mode)
  779. {
  780. struct drm_device *dev = encoder->dev;
  781. struct radeon_device *rdev = dev->dev_private;
  782. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  783. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  784. uint32_t fp2_gen_cntl;
  785. DRM_DEBUG_KMS("\n");
  786. if (rdev->is_atom_bios) {
  787. radeon_encoder->pixel_clock = adjusted_mode->clock;
  788. atombios_dvo_setup(encoder, ATOM_ENABLE);
  789. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  790. } else {
  791. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  792. if (1) /* FIXME rgbBits == 8 */
  793. fp2_gen_cntl |= RADEON_FP2_PANEL_FORMAT; /* 24 bit format, */
  794. else
  795. fp2_gen_cntl &= ~RADEON_FP2_PANEL_FORMAT;/* 18 bit format, */
  796. fp2_gen_cntl &= ~(RADEON_FP2_ON |
  797. RADEON_FP2_DVO_EN |
  798. RADEON_FP2_DVO_RATE_SEL_SDR);
  799. /* XXX: these are oem specific */
  800. if (ASIC_IS_R300(rdev)) {
  801. if ((dev->pdev->device == 0x4850) &&
  802. (dev->pdev->subsystem_vendor == 0x1028) &&
  803. (dev->pdev->subsystem_device == 0x2001)) /* Dell Inspiron 8600 */
  804. fp2_gen_cntl |= R300_FP2_DVO_CLOCK_MODE_SINGLE;
  805. else
  806. fp2_gen_cntl |= RADEON_FP2_PAD_FLOP_EN | R300_FP2_DVO_CLOCK_MODE_SINGLE;
  807. /*if (mode->clock > 165000)
  808. fp2_gen_cntl |= R300_FP2_DVO_DUAL_CHANNEL_EN;*/
  809. }
  810. if (!radeon_combios_external_tmds_setup(encoder))
  811. radeon_external_tmds_setup(encoder);
  812. }
  813. if (radeon_crtc->crtc_id == 0) {
  814. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  815. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  816. if (radeon_encoder->rmx_type != RMX_OFF)
  817. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_RMX;
  818. else
  819. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC1;
  820. } else
  821. fp2_gen_cntl &= ~RADEON_FP2_SRC_SEL_CRTC2;
  822. } else {
  823. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  824. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  825. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  826. } else
  827. fp2_gen_cntl |= RADEON_FP2_SRC_SEL_CRTC2;
  828. }
  829. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  830. if (rdev->is_atom_bios)
  831. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  832. else
  833. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  834. }
  835. static void radeon_ext_tmds_enc_destroy(struct drm_encoder *encoder)
  836. {
  837. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  838. /* don't destroy the i2c bus record here, this will be done in radeon_i2c_fini */
  839. kfree(radeon_encoder->enc_priv);
  840. drm_encoder_cleanup(encoder);
  841. kfree(radeon_encoder);
  842. }
  843. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_ext_helper_funcs = {
  844. .dpms = radeon_legacy_tmds_ext_dpms,
  845. .mode_fixup = radeon_legacy_mode_fixup,
  846. .prepare = radeon_legacy_tmds_ext_prepare,
  847. .mode_set = radeon_legacy_tmds_ext_mode_set,
  848. .commit = radeon_legacy_tmds_ext_commit,
  849. .disable = radeon_legacy_encoder_disable,
  850. };
  851. static const struct drm_encoder_funcs radeon_legacy_tmds_ext_enc_funcs = {
  852. .destroy = radeon_ext_tmds_enc_destroy,
  853. };
  854. static void radeon_legacy_tv_dac_dpms(struct drm_encoder *encoder, int mode)
  855. {
  856. struct drm_device *dev = encoder->dev;
  857. struct radeon_device *rdev = dev->dev_private;
  858. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  859. uint32_t fp2_gen_cntl = 0, crtc2_gen_cntl = 0, tv_dac_cntl = 0;
  860. uint32_t tv_master_cntl = 0;
  861. bool is_tv;
  862. DRM_DEBUG_KMS("\n");
  863. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  864. if (rdev->family == CHIP_R200)
  865. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  866. else {
  867. if (is_tv)
  868. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  869. else
  870. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  871. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  872. }
  873. switch (mode) {
  874. case DRM_MODE_DPMS_ON:
  875. if (rdev->family == CHIP_R200) {
  876. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  877. } else {
  878. if (is_tv)
  879. tv_master_cntl |= RADEON_TV_ON;
  880. else
  881. crtc2_gen_cntl |= RADEON_CRTC2_CRT2_ON;
  882. if (rdev->family == CHIP_R420 ||
  883. rdev->family == CHIP_R423 ||
  884. rdev->family == CHIP_RV410)
  885. tv_dac_cntl &= ~(R420_TV_DAC_RDACPD |
  886. R420_TV_DAC_GDACPD |
  887. R420_TV_DAC_BDACPD |
  888. RADEON_TV_DAC_BGSLEEP);
  889. else
  890. tv_dac_cntl &= ~(RADEON_TV_DAC_RDACPD |
  891. RADEON_TV_DAC_GDACPD |
  892. RADEON_TV_DAC_BDACPD |
  893. RADEON_TV_DAC_BGSLEEP);
  894. }
  895. break;
  896. case DRM_MODE_DPMS_STANDBY:
  897. case DRM_MODE_DPMS_SUSPEND:
  898. case DRM_MODE_DPMS_OFF:
  899. if (rdev->family == CHIP_R200)
  900. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  901. else {
  902. if (is_tv)
  903. tv_master_cntl &= ~RADEON_TV_ON;
  904. else
  905. crtc2_gen_cntl &= ~RADEON_CRTC2_CRT2_ON;
  906. if (rdev->family == CHIP_R420 ||
  907. rdev->family == CHIP_R423 ||
  908. rdev->family == CHIP_RV410)
  909. tv_dac_cntl |= (R420_TV_DAC_RDACPD |
  910. R420_TV_DAC_GDACPD |
  911. R420_TV_DAC_BDACPD |
  912. RADEON_TV_DAC_BGSLEEP);
  913. else
  914. tv_dac_cntl |= (RADEON_TV_DAC_RDACPD |
  915. RADEON_TV_DAC_GDACPD |
  916. RADEON_TV_DAC_BDACPD |
  917. RADEON_TV_DAC_BGSLEEP);
  918. }
  919. break;
  920. }
  921. if (rdev->family == CHIP_R200) {
  922. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  923. } else {
  924. if (is_tv)
  925. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  926. else
  927. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  928. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  929. }
  930. if (rdev->is_atom_bios)
  931. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  932. else
  933. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  934. }
  935. static void radeon_legacy_tv_dac_prepare(struct drm_encoder *encoder)
  936. {
  937. struct radeon_device *rdev = encoder->dev->dev_private;
  938. if (rdev->is_atom_bios)
  939. radeon_atom_output_lock(encoder, true);
  940. else
  941. radeon_combios_output_lock(encoder, true);
  942. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  943. }
  944. static void radeon_legacy_tv_dac_commit(struct drm_encoder *encoder)
  945. {
  946. struct radeon_device *rdev = encoder->dev->dev_private;
  947. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  948. if (rdev->is_atom_bios)
  949. radeon_atom_output_lock(encoder, true);
  950. else
  951. radeon_combios_output_lock(encoder, true);
  952. }
  953. static void radeon_legacy_tv_dac_mode_set(struct drm_encoder *encoder,
  954. struct drm_display_mode *mode,
  955. struct drm_display_mode *adjusted_mode)
  956. {
  957. struct drm_device *dev = encoder->dev;
  958. struct radeon_device *rdev = dev->dev_private;
  959. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  960. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  961. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  962. uint32_t tv_dac_cntl, gpiopad_a = 0, dac2_cntl, disp_output_cntl = 0;
  963. uint32_t disp_hw_debug = 0, fp2_gen_cntl = 0, disp_tv_out_cntl = 0;
  964. bool is_tv = false;
  965. DRM_DEBUG_KMS("\n");
  966. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  967. if (rdev->family != CHIP_R200) {
  968. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  969. if (rdev->family == CHIP_R420 ||
  970. rdev->family == CHIP_R423 ||
  971. rdev->family == CHIP_RV410) {
  972. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  973. RADEON_TV_DAC_BGADJ_MASK |
  974. R420_TV_DAC_DACADJ_MASK |
  975. R420_TV_DAC_RDACPD |
  976. R420_TV_DAC_GDACPD |
  977. R420_TV_DAC_BDACPD |
  978. R420_TV_DAC_TVENABLE);
  979. } else {
  980. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  981. RADEON_TV_DAC_BGADJ_MASK |
  982. RADEON_TV_DAC_DACADJ_MASK |
  983. RADEON_TV_DAC_RDACPD |
  984. RADEON_TV_DAC_GDACPD |
  985. RADEON_TV_DAC_BDACPD);
  986. }
  987. tv_dac_cntl |= RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD;
  988. if (is_tv) {
  989. if (tv_dac->tv_std == TV_STD_NTSC ||
  990. tv_dac->tv_std == TV_STD_NTSC_J ||
  991. tv_dac->tv_std == TV_STD_PAL_M ||
  992. tv_dac->tv_std == TV_STD_PAL_60)
  993. tv_dac_cntl |= tv_dac->ntsc_tvdac_adj;
  994. else
  995. tv_dac_cntl |= tv_dac->pal_tvdac_adj;
  996. if (tv_dac->tv_std == TV_STD_NTSC ||
  997. tv_dac->tv_std == TV_STD_NTSC_J)
  998. tv_dac_cntl |= RADEON_TV_DAC_STD_NTSC;
  999. else
  1000. tv_dac_cntl |= RADEON_TV_DAC_STD_PAL;
  1001. } else
  1002. tv_dac_cntl |= (RADEON_TV_DAC_STD_PS2 |
  1003. tv_dac->ps2_tvdac_adj);
  1004. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1005. }
  1006. if (ASIC_IS_R300(rdev)) {
  1007. gpiopad_a = RREG32(RADEON_GPIOPAD_A) | 1;
  1008. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  1009. } else if (rdev->family != CHIP_R200)
  1010. disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  1011. else if (rdev->family == CHIP_R200)
  1012. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  1013. if (rdev->family >= CHIP_R200)
  1014. disp_tv_out_cntl = RREG32(RADEON_DISP_TV_OUT_CNTL);
  1015. if (is_tv) {
  1016. uint32_t dac_cntl;
  1017. dac_cntl = RREG32(RADEON_DAC_CNTL);
  1018. dac_cntl &= ~RADEON_DAC_TVO_EN;
  1019. WREG32(RADEON_DAC_CNTL, dac_cntl);
  1020. if (ASIC_IS_R300(rdev))
  1021. gpiopad_a = RREG32(RADEON_GPIOPAD_A) & ~1;
  1022. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~RADEON_DAC2_DAC2_CLK_SEL;
  1023. if (radeon_crtc->crtc_id == 0) {
  1024. if (ASIC_IS_R300(rdev)) {
  1025. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1026. disp_output_cntl |= (RADEON_DISP_TVDAC_SOURCE_CRTC |
  1027. RADEON_DISP_TV_SOURCE_CRTC);
  1028. }
  1029. if (rdev->family >= CHIP_R200) {
  1030. disp_tv_out_cntl &= ~RADEON_DISP_TV_PATH_SRC_CRTC2;
  1031. } else {
  1032. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  1033. }
  1034. } else {
  1035. if (ASIC_IS_R300(rdev)) {
  1036. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1037. disp_output_cntl |= RADEON_DISP_TV_SOURCE_CRTC;
  1038. }
  1039. if (rdev->family >= CHIP_R200) {
  1040. disp_tv_out_cntl |= RADEON_DISP_TV_PATH_SRC_CRTC2;
  1041. } else {
  1042. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  1043. }
  1044. }
  1045. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  1046. } else {
  1047. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC2_CLK_SEL;
  1048. if (radeon_crtc->crtc_id == 0) {
  1049. if (ASIC_IS_R300(rdev)) {
  1050. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1051. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC;
  1052. } else if (rdev->family == CHIP_R200) {
  1053. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  1054. RADEON_FP2_DVO_RATE_SEL_SDR);
  1055. } else
  1056. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  1057. } else {
  1058. if (ASIC_IS_R300(rdev)) {
  1059. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1060. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1061. } else if (rdev->family == CHIP_R200) {
  1062. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  1063. RADEON_FP2_DVO_RATE_SEL_SDR);
  1064. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  1065. } else
  1066. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  1067. }
  1068. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  1069. }
  1070. if (ASIC_IS_R300(rdev)) {
  1071. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1072. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1073. } else if (rdev->family != CHIP_R200)
  1074. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1075. else if (rdev->family == CHIP_R200)
  1076. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  1077. if (rdev->family >= CHIP_R200)
  1078. WREG32(RADEON_DISP_TV_OUT_CNTL, disp_tv_out_cntl);
  1079. if (is_tv)
  1080. radeon_legacy_tv_mode_set(encoder, mode, adjusted_mode);
  1081. if (rdev->is_atom_bios)
  1082. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1083. else
  1084. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1085. }
  1086. static bool r300_legacy_tv_detect(struct drm_encoder *encoder,
  1087. struct drm_connector *connector)
  1088. {
  1089. struct drm_device *dev = encoder->dev;
  1090. struct radeon_device *rdev = dev->dev_private;
  1091. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  1092. uint32_t disp_output_cntl, gpiopad_a, tmp;
  1093. bool found = false;
  1094. /* save regs needed */
  1095. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  1096. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1097. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1098. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  1099. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1100. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  1101. WREG32_P(RADEON_GPIOPAD_A, 0, ~1);
  1102. WREG32(RADEON_DAC_CNTL2, RADEON_DAC2_DAC2_CLK_SEL);
  1103. WREG32(RADEON_CRTC2_GEN_CNTL,
  1104. RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_VSYNC_TRISTAT);
  1105. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1106. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1107. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1108. WREG32(RADEON_DAC_EXT_CNTL,
  1109. RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1110. RADEON_DAC2_FORCE_DATA_EN |
  1111. RADEON_DAC_FORCE_DATA_SEL_RGB |
  1112. (0xec << RADEON_DAC_FORCE_DATA_SHIFT));
  1113. WREG32(RADEON_TV_DAC_CNTL,
  1114. RADEON_TV_DAC_STD_NTSC |
  1115. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  1116. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  1117. RREG32(RADEON_TV_DAC_CNTL);
  1118. mdelay(4);
  1119. WREG32(RADEON_TV_DAC_CNTL,
  1120. RADEON_TV_DAC_NBLANK |
  1121. RADEON_TV_DAC_NHOLD |
  1122. RADEON_TV_MONITOR_DETECT_EN |
  1123. RADEON_TV_DAC_STD_NTSC |
  1124. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  1125. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  1126. RREG32(RADEON_TV_DAC_CNTL);
  1127. mdelay(6);
  1128. tmp = RREG32(RADEON_TV_DAC_CNTL);
  1129. if ((tmp & RADEON_TV_DAC_GDACDET) != 0) {
  1130. found = true;
  1131. DRM_DEBUG_KMS("S-video TV connection detected\n");
  1132. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  1133. found = true;
  1134. DRM_DEBUG_KMS("Composite TV connection detected\n");
  1135. }
  1136. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1137. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1138. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1139. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1140. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1141. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1142. return found;
  1143. }
  1144. static bool radeon_legacy_tv_detect(struct drm_encoder *encoder,
  1145. struct drm_connector *connector)
  1146. {
  1147. struct drm_device *dev = encoder->dev;
  1148. struct radeon_device *rdev = dev->dev_private;
  1149. uint32_t tv_dac_cntl, dac_cntl2;
  1150. uint32_t config_cntl, tv_pre_dac_mux_cntl, tv_master_cntl, tmp;
  1151. bool found = false;
  1152. if (ASIC_IS_R300(rdev))
  1153. return r300_legacy_tv_detect(encoder, connector);
  1154. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1155. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  1156. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1157. config_cntl = RREG32(RADEON_CONFIG_CNTL);
  1158. tv_pre_dac_mux_cntl = RREG32(RADEON_TV_PRE_DAC_MUX_CNTL);
  1159. tmp = dac_cntl2 & ~RADEON_DAC2_DAC2_CLK_SEL;
  1160. WREG32(RADEON_DAC_CNTL2, tmp);
  1161. tmp = tv_master_cntl | RADEON_TV_ON;
  1162. tmp &= ~(RADEON_TV_ASYNC_RST |
  1163. RADEON_RESTART_PHASE_FIX |
  1164. RADEON_CRT_FIFO_CE_EN |
  1165. RADEON_TV_FIFO_CE_EN |
  1166. RADEON_RE_SYNC_NOW_SEL_MASK);
  1167. tmp |= RADEON_TV_FIFO_ASYNC_RST | RADEON_CRT_ASYNC_RST;
  1168. WREG32(RADEON_TV_MASTER_CNTL, tmp);
  1169. tmp = RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD |
  1170. RADEON_TV_MONITOR_DETECT_EN | RADEON_TV_DAC_STD_NTSC |
  1171. (8 << RADEON_TV_DAC_BGADJ_SHIFT);
  1172. if (config_cntl & RADEON_CFG_ATI_REV_ID_MASK)
  1173. tmp |= (4 << RADEON_TV_DAC_DACADJ_SHIFT);
  1174. else
  1175. tmp |= (8 << RADEON_TV_DAC_DACADJ_SHIFT);
  1176. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1177. tmp = RADEON_C_GRN_EN | RADEON_CMP_BLU_EN |
  1178. RADEON_RED_MX_FORCE_DAC_DATA |
  1179. RADEON_GRN_MX_FORCE_DAC_DATA |
  1180. RADEON_BLU_MX_FORCE_DAC_DATA |
  1181. (0x109 << RADEON_TV_FORCE_DAC_DATA_SHIFT);
  1182. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tmp);
  1183. mdelay(3);
  1184. tmp = RREG32(RADEON_TV_DAC_CNTL);
  1185. if (tmp & RADEON_TV_DAC_GDACDET) {
  1186. found = true;
  1187. DRM_DEBUG_KMS("S-video TV connection detected\n");
  1188. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  1189. found = true;
  1190. DRM_DEBUG_KMS("Composite TV connection detected\n");
  1191. }
  1192. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tv_pre_dac_mux_cntl);
  1193. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1194. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  1195. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1196. return found;
  1197. }
  1198. static enum drm_connector_status radeon_legacy_tv_dac_detect(struct drm_encoder *encoder,
  1199. struct drm_connector *connector)
  1200. {
  1201. struct drm_device *dev = encoder->dev;
  1202. struct radeon_device *rdev = dev->dev_private;
  1203. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  1204. uint32_t disp_hw_debug, disp_output_cntl, gpiopad_a, pixclks_cntl, tmp;
  1205. enum drm_connector_status found = connector_status_disconnected;
  1206. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1207. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  1208. bool color = true;
  1209. struct drm_crtc *crtc;
  1210. /* find out if crtc2 is in use or if this encoder is using it */
  1211. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1212. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1213. if ((radeon_crtc->crtc_id == 1) && crtc->enabled) {
  1214. if (encoder->crtc != crtc) {
  1215. return connector_status_disconnected;
  1216. }
  1217. }
  1218. }
  1219. if (connector->connector_type == DRM_MODE_CONNECTOR_SVIDEO ||
  1220. connector->connector_type == DRM_MODE_CONNECTOR_Composite ||
  1221. connector->connector_type == DRM_MODE_CONNECTOR_9PinDIN) {
  1222. bool tv_detect;
  1223. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT))
  1224. return connector_status_disconnected;
  1225. tv_detect = radeon_legacy_tv_detect(encoder, connector);
  1226. if (tv_detect && tv_dac)
  1227. found = connector_status_connected;
  1228. return found;
  1229. }
  1230. /* don't probe if the encoder is being used for something else not CRT related */
  1231. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_CRT_SUPPORT)) {
  1232. DRM_INFO("not detecting due to %08x\n", radeon_encoder->active_device);
  1233. return connector_status_disconnected;
  1234. }
  1235. /* save the regs we need */
  1236. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  1237. gpiopad_a = ASIC_IS_R300(rdev) ? RREG32(RADEON_GPIOPAD_A) : 0;
  1238. disp_output_cntl = ASIC_IS_R300(rdev) ? RREG32(RADEON_DISP_OUTPUT_CNTL) : 0;
  1239. disp_hw_debug = ASIC_IS_R300(rdev) ? 0 : RREG32(RADEON_DISP_HW_DEBUG);
  1240. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1241. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1242. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  1243. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1244. tmp = pixclks_cntl & ~(RADEON_PIX2CLK_ALWAYS_ONb
  1245. | RADEON_PIX2CLK_DAC_ALWAYS_ONb);
  1246. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  1247. if (ASIC_IS_R300(rdev))
  1248. WREG32_P(RADEON_GPIOPAD_A, 1, ~1);
  1249. tmp = crtc2_gen_cntl & ~RADEON_CRTC2_PIX_WIDTH_MASK;
  1250. tmp |= RADEON_CRTC2_CRT2_ON |
  1251. (2 << RADEON_CRTC2_PIX_WIDTH_SHIFT);
  1252. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  1253. if (ASIC_IS_R300(rdev)) {
  1254. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1255. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1256. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1257. } else {
  1258. tmp = disp_hw_debug & ~RADEON_CRT2_DISP1_SEL;
  1259. WREG32(RADEON_DISP_HW_DEBUG, tmp);
  1260. }
  1261. tmp = RADEON_TV_DAC_NBLANK |
  1262. RADEON_TV_DAC_NHOLD |
  1263. RADEON_TV_MONITOR_DETECT_EN |
  1264. RADEON_TV_DAC_STD_PS2;
  1265. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1266. tmp = RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1267. RADEON_DAC2_FORCE_DATA_EN;
  1268. if (color)
  1269. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  1270. else
  1271. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  1272. if (ASIC_IS_R300(rdev))
  1273. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  1274. else
  1275. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  1276. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  1277. tmp = dac_cntl2 | RADEON_DAC2_DAC2_CLK_SEL | RADEON_DAC2_CMP_EN;
  1278. WREG32(RADEON_DAC_CNTL2, tmp);
  1279. mdelay(10);
  1280. if (ASIC_IS_R300(rdev)) {
  1281. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUT_B)
  1282. found = connector_status_connected;
  1283. } else {
  1284. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUTPUT)
  1285. found = connector_status_connected;
  1286. }
  1287. /* restore regs we used */
  1288. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1289. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1290. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1291. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1292. if (ASIC_IS_R300(rdev)) {
  1293. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1294. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1295. } else {
  1296. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1297. }
  1298. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  1299. return found;
  1300. }
  1301. static const struct drm_encoder_helper_funcs radeon_legacy_tv_dac_helper_funcs = {
  1302. .dpms = radeon_legacy_tv_dac_dpms,
  1303. .mode_fixup = radeon_legacy_mode_fixup,
  1304. .prepare = radeon_legacy_tv_dac_prepare,
  1305. .mode_set = radeon_legacy_tv_dac_mode_set,
  1306. .commit = radeon_legacy_tv_dac_commit,
  1307. .detect = radeon_legacy_tv_dac_detect,
  1308. .disable = radeon_legacy_encoder_disable,
  1309. };
  1310. static const struct drm_encoder_funcs radeon_legacy_tv_dac_enc_funcs = {
  1311. .destroy = radeon_enc_destroy,
  1312. };
  1313. static struct radeon_encoder_int_tmds *radeon_legacy_get_tmds_info(struct radeon_encoder *encoder)
  1314. {
  1315. struct drm_device *dev = encoder->base.dev;
  1316. struct radeon_device *rdev = dev->dev_private;
  1317. struct radeon_encoder_int_tmds *tmds = NULL;
  1318. bool ret;
  1319. tmds = kzalloc(sizeof(struct radeon_encoder_int_tmds), GFP_KERNEL);
  1320. if (!tmds)
  1321. return NULL;
  1322. if (rdev->is_atom_bios)
  1323. ret = radeon_atombios_get_tmds_info(encoder, tmds);
  1324. else
  1325. ret = radeon_legacy_get_tmds_info_from_combios(encoder, tmds);
  1326. if (ret == false)
  1327. radeon_legacy_get_tmds_info_from_table(encoder, tmds);
  1328. return tmds;
  1329. }
  1330. static struct radeon_encoder_ext_tmds *radeon_legacy_get_ext_tmds_info(struct radeon_encoder *encoder)
  1331. {
  1332. struct drm_device *dev = encoder->base.dev;
  1333. struct radeon_device *rdev = dev->dev_private;
  1334. struct radeon_encoder_ext_tmds *tmds = NULL;
  1335. bool ret;
  1336. if (rdev->is_atom_bios)
  1337. return NULL;
  1338. tmds = kzalloc(sizeof(struct radeon_encoder_ext_tmds), GFP_KERNEL);
  1339. if (!tmds)
  1340. return NULL;
  1341. ret = radeon_legacy_get_ext_tmds_info_from_combios(encoder, tmds);
  1342. if (ret == false)
  1343. radeon_legacy_get_ext_tmds_info_from_table(encoder, tmds);
  1344. return tmds;
  1345. }
  1346. void
  1347. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum, uint32_t supported_device)
  1348. {
  1349. struct radeon_device *rdev = dev->dev_private;
  1350. struct drm_encoder *encoder;
  1351. struct radeon_encoder *radeon_encoder;
  1352. /* see if we already added it */
  1353. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1354. radeon_encoder = to_radeon_encoder(encoder);
  1355. if (radeon_encoder->encoder_enum == encoder_enum) {
  1356. radeon_encoder->devices |= supported_device;
  1357. return;
  1358. }
  1359. }
  1360. /* add a new one */
  1361. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1362. if (!radeon_encoder)
  1363. return;
  1364. encoder = &radeon_encoder->base;
  1365. if (rdev->flags & RADEON_SINGLE_CRTC)
  1366. encoder->possible_crtcs = 0x1;
  1367. else
  1368. encoder->possible_crtcs = 0x3;
  1369. radeon_encoder->enc_priv = NULL;
  1370. radeon_encoder->encoder_enum = encoder_enum;
  1371. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1372. radeon_encoder->devices = supported_device;
  1373. radeon_encoder->rmx_type = RMX_OFF;
  1374. switch (radeon_encoder->encoder_id) {
  1375. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1376. encoder->possible_crtcs = 0x1;
  1377. drm_encoder_init(dev, encoder, &radeon_legacy_lvds_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1378. drm_encoder_helper_add(encoder, &radeon_legacy_lvds_helper_funcs);
  1379. if (rdev->is_atom_bios)
  1380. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1381. else
  1382. radeon_encoder->enc_priv = radeon_combios_get_lvds_info(radeon_encoder);
  1383. radeon_encoder->rmx_type = RMX_FULL;
  1384. break;
  1385. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1386. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_int_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1387. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_int_helper_funcs);
  1388. radeon_encoder->enc_priv = radeon_legacy_get_tmds_info(radeon_encoder);
  1389. break;
  1390. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1391. drm_encoder_init(dev, encoder, &radeon_legacy_primary_dac_enc_funcs, DRM_MODE_ENCODER_DAC);
  1392. drm_encoder_helper_add(encoder, &radeon_legacy_primary_dac_helper_funcs);
  1393. if (rdev->is_atom_bios)
  1394. radeon_encoder->enc_priv = radeon_atombios_get_primary_dac_info(radeon_encoder);
  1395. else
  1396. radeon_encoder->enc_priv = radeon_combios_get_primary_dac_info(radeon_encoder);
  1397. break;
  1398. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1399. drm_encoder_init(dev, encoder, &radeon_legacy_tv_dac_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1400. drm_encoder_helper_add(encoder, &radeon_legacy_tv_dac_helper_funcs);
  1401. if (rdev->is_atom_bios)
  1402. radeon_encoder->enc_priv = radeon_atombios_get_tv_dac_info(radeon_encoder);
  1403. else
  1404. radeon_encoder->enc_priv = radeon_combios_get_tv_dac_info(radeon_encoder);
  1405. break;
  1406. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1407. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_ext_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1408. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_ext_helper_funcs);
  1409. if (!rdev->is_atom_bios)
  1410. radeon_encoder->enc_priv = radeon_legacy_get_ext_tmds_info(radeon_encoder);
  1411. break;
  1412. }
  1413. }