talitos.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <crypto/algapi.h>
  40. #include <crypto/aes.h>
  41. #include <crypto/sha.h>
  42. #include <crypto/aead.h>
  43. #include <crypto/authenc.h>
  44. #include "talitos.h"
  45. #define TALITOS_TIMEOUT 100000
  46. #define TALITOS_MAX_DATA_LEN 65535
  47. #define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
  48. #define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
  49. #define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
  50. /* descriptor pointer entry */
  51. struct talitos_ptr {
  52. __be16 len; /* length */
  53. u8 j_extent; /* jump to sg link table and/or extent */
  54. u8 eptr; /* extended address */
  55. __be32 ptr; /* address */
  56. };
  57. /* descriptor */
  58. struct talitos_desc {
  59. __be32 hdr; /* header high bits */
  60. __be32 hdr_lo; /* header low bits */
  61. struct talitos_ptr ptr[7]; /* ptr/len pair array */
  62. };
  63. /**
  64. * talitos_request - descriptor submission request
  65. * @desc: descriptor pointer (kernel virtual)
  66. * @dma_desc: descriptor's physical bus address
  67. * @callback: whom to call when descriptor processing is done
  68. * @context: caller context (optional)
  69. */
  70. struct talitos_request {
  71. struct talitos_desc *desc;
  72. dma_addr_t dma_desc;
  73. void (*callback) (struct device *dev, struct talitos_desc *desc,
  74. void *context, int error);
  75. void *context;
  76. };
  77. struct talitos_private {
  78. struct device *dev;
  79. struct of_device *ofdev;
  80. void __iomem *reg;
  81. int irq;
  82. /* SEC version geometry (from device tree node) */
  83. unsigned int num_channels;
  84. unsigned int chfifo_len;
  85. unsigned int exec_units;
  86. unsigned int desc_types;
  87. /* next channel to be assigned next incoming descriptor */
  88. atomic_t last_chan;
  89. /* per-channel request fifo */
  90. struct talitos_request **fifo;
  91. /*
  92. * length of the request fifo
  93. * fifo_len is chfifo_len rounded up to next power of 2
  94. * so we can use bitwise ops to wrap
  95. */
  96. unsigned int fifo_len;
  97. /* per-channel index to next free descriptor request */
  98. int *head;
  99. /* per-channel index to next in-progress/done descriptor request */
  100. int *tail;
  101. /* per-channel request submission (head) and release (tail) locks */
  102. spinlock_t *head_lock;
  103. spinlock_t *tail_lock;
  104. /* request callback tasklet */
  105. struct tasklet_struct done_task;
  106. struct tasklet_struct error_task;
  107. /* list of registered algorithms */
  108. struct list_head alg_list;
  109. /* hwrng device */
  110. struct hwrng rng;
  111. };
  112. /*
  113. * map virtual single (contiguous) pointer to h/w descriptor pointer
  114. */
  115. static void map_single_talitos_ptr(struct device *dev,
  116. struct talitos_ptr *talitos_ptr,
  117. unsigned short len, void *data,
  118. unsigned char extent,
  119. enum dma_data_direction dir)
  120. {
  121. talitos_ptr->len = cpu_to_be16(len);
  122. talitos_ptr->ptr = cpu_to_be32(dma_map_single(dev, data, len, dir));
  123. talitos_ptr->j_extent = extent;
  124. }
  125. /*
  126. * unmap bus single (contiguous) h/w descriptor pointer
  127. */
  128. static void unmap_single_talitos_ptr(struct device *dev,
  129. struct talitos_ptr *talitos_ptr,
  130. enum dma_data_direction dir)
  131. {
  132. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  133. be16_to_cpu(talitos_ptr->len), dir);
  134. }
  135. static int reset_channel(struct device *dev, int ch)
  136. {
  137. struct talitos_private *priv = dev_get_drvdata(dev);
  138. unsigned int timeout = TALITOS_TIMEOUT;
  139. setbits32(priv->reg + TALITOS_CCCR(ch), TALITOS_CCCR_RESET);
  140. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) & TALITOS_CCCR_RESET)
  141. && --timeout)
  142. cpu_relax();
  143. if (timeout == 0) {
  144. dev_err(dev, "failed to reset channel %d\n", ch);
  145. return -EIO;
  146. }
  147. /* set done writeback and IRQ */
  148. setbits32(priv->reg + TALITOS_CCCR_LO(ch), TALITOS_CCCR_LO_CDWE |
  149. TALITOS_CCCR_LO_CDIE);
  150. return 0;
  151. }
  152. static int reset_device(struct device *dev)
  153. {
  154. struct talitos_private *priv = dev_get_drvdata(dev);
  155. unsigned int timeout = TALITOS_TIMEOUT;
  156. setbits32(priv->reg + TALITOS_MCR, TALITOS_MCR_SWR);
  157. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  158. && --timeout)
  159. cpu_relax();
  160. if (timeout == 0) {
  161. dev_err(dev, "failed to reset device\n");
  162. return -EIO;
  163. }
  164. return 0;
  165. }
  166. /*
  167. * Reset and initialize the device
  168. */
  169. static int init_device(struct device *dev)
  170. {
  171. struct talitos_private *priv = dev_get_drvdata(dev);
  172. int ch, err;
  173. /*
  174. * Master reset
  175. * errata documentation: warning: certain SEC interrupts
  176. * are not fully cleared by writing the MCR:SWR bit,
  177. * set bit twice to completely reset
  178. */
  179. err = reset_device(dev);
  180. if (err)
  181. return err;
  182. err = reset_device(dev);
  183. if (err)
  184. return err;
  185. /* reset channels */
  186. for (ch = 0; ch < priv->num_channels; ch++) {
  187. err = reset_channel(dev, ch);
  188. if (err)
  189. return err;
  190. }
  191. /* enable channel done and error interrupts */
  192. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  193. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  194. return 0;
  195. }
  196. /**
  197. * talitos_submit - submits a descriptor to the device for processing
  198. * @dev: the SEC device to be used
  199. * @desc: the descriptor to be processed by the device
  200. * @callback: whom to call when processing is complete
  201. * @context: a handle for use by caller (optional)
  202. *
  203. * desc must contain valid dma-mapped (bus physical) address pointers.
  204. * callback must check err and feedback in descriptor header
  205. * for device processing status.
  206. */
  207. static int talitos_submit(struct device *dev, struct talitos_desc *desc,
  208. void (*callback)(struct device *dev,
  209. struct talitos_desc *desc,
  210. void *context, int error),
  211. void *context)
  212. {
  213. struct talitos_private *priv = dev_get_drvdata(dev);
  214. struct talitos_request *request;
  215. unsigned long flags, ch;
  216. int head;
  217. /* select done notification */
  218. desc->hdr |= DESC_HDR_DONE_NOTIFY;
  219. /* emulate SEC's round-robin channel fifo polling scheme */
  220. ch = atomic_inc_return(&priv->last_chan) & (priv->num_channels - 1);
  221. spin_lock_irqsave(&priv->head_lock[ch], flags);
  222. head = priv->head[ch];
  223. request = &priv->fifo[ch][head];
  224. if (request->desc) {
  225. /* request queue is full */
  226. spin_unlock_irqrestore(&priv->head_lock[ch], flags);
  227. return -EAGAIN;
  228. }
  229. /* map descriptor and save caller data */
  230. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  231. DMA_BIDIRECTIONAL);
  232. request->callback = callback;
  233. request->context = context;
  234. /* increment fifo head */
  235. priv->head[ch] = (priv->head[ch] + 1) & (priv->fifo_len - 1);
  236. smp_wmb();
  237. request->desc = desc;
  238. /* GO! */
  239. wmb();
  240. out_be32(priv->reg + TALITOS_FF_LO(ch), request->dma_desc);
  241. spin_unlock_irqrestore(&priv->head_lock[ch], flags);
  242. return -EINPROGRESS;
  243. }
  244. /*
  245. * process what was done, notify callback of error if not
  246. */
  247. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  248. {
  249. struct talitos_private *priv = dev_get_drvdata(dev);
  250. struct talitos_request *request, saved_req;
  251. unsigned long flags;
  252. int tail, status;
  253. spin_lock_irqsave(&priv->tail_lock[ch], flags);
  254. tail = priv->tail[ch];
  255. while (priv->fifo[ch][tail].desc) {
  256. request = &priv->fifo[ch][tail];
  257. /* descriptors with their done bits set don't get the error */
  258. rmb();
  259. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  260. status = 0;
  261. else
  262. if (!error)
  263. break;
  264. else
  265. status = error;
  266. dma_unmap_single(dev, request->dma_desc,
  267. sizeof(struct talitos_desc), DMA_BIDIRECTIONAL);
  268. /* copy entries so we can call callback outside lock */
  269. saved_req.desc = request->desc;
  270. saved_req.callback = request->callback;
  271. saved_req.context = request->context;
  272. /* release request entry in fifo */
  273. smp_wmb();
  274. request->desc = NULL;
  275. /* increment fifo tail */
  276. priv->tail[ch] = (tail + 1) & (priv->fifo_len - 1);
  277. spin_unlock_irqrestore(&priv->tail_lock[ch], flags);
  278. saved_req.callback(dev, saved_req.desc, saved_req.context,
  279. status);
  280. /* channel may resume processing in single desc error case */
  281. if (error && !reset_ch && status == error)
  282. return;
  283. spin_lock_irqsave(&priv->tail_lock[ch], flags);
  284. tail = priv->tail[ch];
  285. }
  286. spin_unlock_irqrestore(&priv->tail_lock[ch], flags);
  287. }
  288. /*
  289. * process completed requests for channels that have done status
  290. */
  291. static void talitos_done(unsigned long data)
  292. {
  293. struct device *dev = (struct device *)data;
  294. struct talitos_private *priv = dev_get_drvdata(dev);
  295. int ch;
  296. for (ch = 0; ch < priv->num_channels; ch++)
  297. flush_channel(dev, ch, 0, 0);
  298. }
  299. /*
  300. * locate current (offending) descriptor
  301. */
  302. static struct talitos_desc *current_desc(struct device *dev, int ch)
  303. {
  304. struct talitos_private *priv = dev_get_drvdata(dev);
  305. int tail = priv->tail[ch];
  306. dma_addr_t cur_desc;
  307. cur_desc = in_be32(priv->reg + TALITOS_CDPR_LO(ch));
  308. while (priv->fifo[ch][tail].dma_desc != cur_desc) {
  309. tail = (tail + 1) & (priv->fifo_len - 1);
  310. if (tail == priv->tail[ch]) {
  311. dev_err(dev, "couldn't locate current descriptor\n");
  312. return NULL;
  313. }
  314. }
  315. return priv->fifo[ch][tail].desc;
  316. }
  317. /*
  318. * user diagnostics; report root cause of error based on execution unit status
  319. */
  320. static void report_eu_error(struct device *dev, int ch, struct talitos_desc *desc)
  321. {
  322. struct talitos_private *priv = dev_get_drvdata(dev);
  323. int i;
  324. switch (desc->hdr & DESC_HDR_SEL0_MASK) {
  325. case DESC_HDR_SEL0_AFEU:
  326. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  327. in_be32(priv->reg + TALITOS_AFEUISR),
  328. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  329. break;
  330. case DESC_HDR_SEL0_DEU:
  331. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  332. in_be32(priv->reg + TALITOS_DEUISR),
  333. in_be32(priv->reg + TALITOS_DEUISR_LO));
  334. break;
  335. case DESC_HDR_SEL0_MDEUA:
  336. case DESC_HDR_SEL0_MDEUB:
  337. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  338. in_be32(priv->reg + TALITOS_MDEUISR),
  339. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  340. break;
  341. case DESC_HDR_SEL0_RNG:
  342. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  343. in_be32(priv->reg + TALITOS_RNGUISR),
  344. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  345. break;
  346. case DESC_HDR_SEL0_PKEU:
  347. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  348. in_be32(priv->reg + TALITOS_PKEUISR),
  349. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  350. break;
  351. case DESC_HDR_SEL0_AESU:
  352. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  353. in_be32(priv->reg + TALITOS_AESUISR),
  354. in_be32(priv->reg + TALITOS_AESUISR_LO));
  355. break;
  356. case DESC_HDR_SEL0_CRCU:
  357. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  358. in_be32(priv->reg + TALITOS_CRCUISR),
  359. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  360. break;
  361. case DESC_HDR_SEL0_KEU:
  362. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  363. in_be32(priv->reg + TALITOS_KEUISR),
  364. in_be32(priv->reg + TALITOS_KEUISR_LO));
  365. break;
  366. }
  367. switch (desc->hdr & DESC_HDR_SEL1_MASK) {
  368. case DESC_HDR_SEL1_MDEUA:
  369. case DESC_HDR_SEL1_MDEUB:
  370. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  371. in_be32(priv->reg + TALITOS_MDEUISR),
  372. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  373. break;
  374. case DESC_HDR_SEL1_CRCU:
  375. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  376. in_be32(priv->reg + TALITOS_CRCUISR),
  377. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  378. break;
  379. }
  380. for (i = 0; i < 8; i++)
  381. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  382. in_be32(priv->reg + TALITOS_DESCBUF(ch) + 8*i),
  383. in_be32(priv->reg + TALITOS_DESCBUF_LO(ch) + 8*i));
  384. }
  385. /*
  386. * recover from error interrupts
  387. */
  388. static void talitos_error(unsigned long data)
  389. {
  390. struct device *dev = (struct device *)data;
  391. struct talitos_private *priv = dev_get_drvdata(dev);
  392. unsigned int timeout = TALITOS_TIMEOUT;
  393. int ch, error, reset_dev = 0, reset_ch = 0;
  394. u32 isr, isr_lo, v, v_lo;
  395. isr = in_be32(priv->reg + TALITOS_ISR);
  396. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);
  397. for (ch = 0; ch < priv->num_channels; ch++) {
  398. /* skip channels without errors */
  399. if (!(isr & (1 << (ch * 2 + 1))))
  400. continue;
  401. error = -EINVAL;
  402. v = in_be32(priv->reg + TALITOS_CCPSR(ch));
  403. v_lo = in_be32(priv->reg + TALITOS_CCPSR_LO(ch));
  404. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  405. dev_err(dev, "double fetch fifo overflow error\n");
  406. error = -EAGAIN;
  407. reset_ch = 1;
  408. }
  409. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  410. /* h/w dropped descriptor */
  411. dev_err(dev, "single fetch fifo overflow error\n");
  412. error = -EAGAIN;
  413. }
  414. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  415. dev_err(dev, "master data transfer error\n");
  416. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  417. dev_err(dev, "s/g data length zero error\n");
  418. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  419. dev_err(dev, "fetch pointer zero error\n");
  420. if (v_lo & TALITOS_CCPSR_LO_IDH)
  421. dev_err(dev, "illegal descriptor header error\n");
  422. if (v_lo & TALITOS_CCPSR_LO_IEU)
  423. dev_err(dev, "invalid execution unit error\n");
  424. if (v_lo & TALITOS_CCPSR_LO_EU)
  425. report_eu_error(dev, ch, current_desc(dev, ch));
  426. if (v_lo & TALITOS_CCPSR_LO_GB)
  427. dev_err(dev, "gather boundary error\n");
  428. if (v_lo & TALITOS_CCPSR_LO_GRL)
  429. dev_err(dev, "gather return/length error\n");
  430. if (v_lo & TALITOS_CCPSR_LO_SB)
  431. dev_err(dev, "scatter boundary error\n");
  432. if (v_lo & TALITOS_CCPSR_LO_SRL)
  433. dev_err(dev, "scatter return/length error\n");
  434. flush_channel(dev, ch, error, reset_ch);
  435. if (reset_ch) {
  436. reset_channel(dev, ch);
  437. } else {
  438. setbits32(priv->reg + TALITOS_CCCR(ch),
  439. TALITOS_CCCR_CONT);
  440. setbits32(priv->reg + TALITOS_CCCR_LO(ch), 0);
  441. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) &
  442. TALITOS_CCCR_CONT) && --timeout)
  443. cpu_relax();
  444. if (timeout == 0) {
  445. dev_err(dev, "failed to restart channel %d\n",
  446. ch);
  447. reset_dev = 1;
  448. }
  449. }
  450. }
  451. if (reset_dev || isr & ~TALITOS_ISR_CHERR || isr_lo) {
  452. dev_err(dev, "done overflow, internal time out, or rngu error: "
  453. "ISR 0x%08x_%08x\n", isr, isr_lo);
  454. /* purge request queues */
  455. for (ch = 0; ch < priv->num_channels; ch++)
  456. flush_channel(dev, ch, -EIO, 1);
  457. /* reset and reinitialize the device */
  458. init_device(dev);
  459. }
  460. }
  461. static irqreturn_t talitos_interrupt(int irq, void *data)
  462. {
  463. struct device *dev = data;
  464. struct talitos_private *priv = dev_get_drvdata(dev);
  465. u32 isr, isr_lo;
  466. isr = in_be32(priv->reg + TALITOS_ISR);
  467. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);
  468. /* ack */
  469. out_be32(priv->reg + TALITOS_ICR, isr);
  470. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);
  471. if (unlikely((isr & ~TALITOS_ISR_CHDONE) || isr_lo))
  472. talitos_error((unsigned long)data);
  473. else
  474. if (likely(isr & TALITOS_ISR_CHDONE))
  475. tasklet_schedule(&priv->done_task);
  476. return (isr || isr_lo) ? IRQ_HANDLED : IRQ_NONE;
  477. }
  478. /*
  479. * hwrng
  480. */
  481. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  482. {
  483. struct device *dev = (struct device *)rng->priv;
  484. struct talitos_private *priv = dev_get_drvdata(dev);
  485. u32 ofl;
  486. int i;
  487. for (i = 0; i < 20; i++) {
  488. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  489. TALITOS_RNGUSR_LO_OFL;
  490. if (ofl || !wait)
  491. break;
  492. udelay(10);
  493. }
  494. return !!ofl;
  495. }
  496. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  497. {
  498. struct device *dev = (struct device *)rng->priv;
  499. struct talitos_private *priv = dev_get_drvdata(dev);
  500. /* rng fifo requires 64-bit accesses */
  501. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  502. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  503. return sizeof(u32);
  504. }
  505. static int talitos_rng_init(struct hwrng *rng)
  506. {
  507. struct device *dev = (struct device *)rng->priv;
  508. struct talitos_private *priv = dev_get_drvdata(dev);
  509. unsigned int timeout = TALITOS_TIMEOUT;
  510. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  511. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  512. && --timeout)
  513. cpu_relax();
  514. if (timeout == 0) {
  515. dev_err(dev, "failed to reset rng hw\n");
  516. return -ENODEV;
  517. }
  518. /* start generating */
  519. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  520. return 0;
  521. }
  522. static int talitos_register_rng(struct device *dev)
  523. {
  524. struct talitos_private *priv = dev_get_drvdata(dev);
  525. priv->rng.name = dev_driver_string(dev),
  526. priv->rng.init = talitos_rng_init,
  527. priv->rng.data_present = talitos_rng_data_present,
  528. priv->rng.data_read = talitos_rng_data_read,
  529. priv->rng.priv = (unsigned long)dev;
  530. return hwrng_register(&priv->rng);
  531. }
  532. static void talitos_unregister_rng(struct device *dev)
  533. {
  534. struct talitos_private *priv = dev_get_drvdata(dev);
  535. hwrng_unregister(&priv->rng);
  536. }
  537. /*
  538. * crypto alg
  539. */
  540. #define TALITOS_CRA_PRIORITY 3000
  541. #define TALITOS_MAX_KEY_SIZE 64
  542. #define TALITOS_MAX_AUTH_SIZE 20
  543. #define TALITOS_AES_MIN_BLOCK_SIZE 16
  544. #define TALITOS_AES_IV_LENGTH 16
  545. struct talitos_ctx {
  546. struct device *dev;
  547. __be32 desc_hdr_template;
  548. u8 key[TALITOS_MAX_KEY_SIZE];
  549. u8 iv[TALITOS_AES_IV_LENGTH];
  550. unsigned int keylen;
  551. unsigned int enckeylen;
  552. unsigned int authkeylen;
  553. unsigned int authsize;
  554. };
  555. static int aes_cbc_sha1_hmac_authenc_setauthsize(struct crypto_aead *authenc,
  556. unsigned int authsize)
  557. {
  558. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  559. ctx->authsize = authsize;
  560. return 0;
  561. }
  562. static int aes_cbc_sha1_hmac_authenc_setkey(struct crypto_aead *authenc,
  563. const u8 *key, unsigned int keylen)
  564. {
  565. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  566. struct rtattr *rta = (void *)key;
  567. struct crypto_authenc_key_param *param;
  568. unsigned int authkeylen;
  569. unsigned int enckeylen;
  570. if (!RTA_OK(rta, keylen))
  571. goto badkey;
  572. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  573. goto badkey;
  574. if (RTA_PAYLOAD(rta) < sizeof(*param))
  575. goto badkey;
  576. param = RTA_DATA(rta);
  577. enckeylen = be32_to_cpu(param->enckeylen);
  578. key += RTA_ALIGN(rta->rta_len);
  579. keylen -= RTA_ALIGN(rta->rta_len);
  580. if (keylen < enckeylen)
  581. goto badkey;
  582. authkeylen = keylen - enckeylen;
  583. if (keylen > TALITOS_MAX_KEY_SIZE)
  584. goto badkey;
  585. memcpy(&ctx->key, key, keylen);
  586. ctx->keylen = keylen;
  587. ctx->enckeylen = enckeylen;
  588. ctx->authkeylen = authkeylen;
  589. return 0;
  590. badkey:
  591. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  592. return -EINVAL;
  593. }
  594. /*
  595. * ipsec_esp_edesc - s/w-extended ipsec_esp descriptor
  596. * @src_nents: number of segments in input scatterlist
  597. * @dst_nents: number of segments in output scatterlist
  598. * @dma_len: length of dma mapped link_tbl space
  599. * @dma_link_tbl: bus physical address of link_tbl
  600. * @desc: h/w descriptor
  601. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  602. *
  603. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  604. * is greater than 1, an integrity check value is concatenated to the end
  605. * of link_tbl data
  606. */
  607. struct ipsec_esp_edesc {
  608. int src_nents;
  609. int dst_nents;
  610. int dma_len;
  611. dma_addr_t dma_link_tbl;
  612. struct talitos_desc desc;
  613. struct talitos_ptr link_tbl[0];
  614. };
  615. static void ipsec_esp_unmap(struct device *dev,
  616. struct ipsec_esp_edesc *edesc,
  617. struct aead_request *areq)
  618. {
  619. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  620. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  621. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  622. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  623. dma_unmap_sg(dev, areq->assoc, 1, DMA_TO_DEVICE);
  624. if (areq->src != areq->dst) {
  625. dma_unmap_sg(dev, areq->src, edesc->src_nents ? : 1,
  626. DMA_TO_DEVICE);
  627. dma_unmap_sg(dev, areq->dst, edesc->dst_nents ? : 1,
  628. DMA_FROM_DEVICE);
  629. } else {
  630. dma_unmap_sg(dev, areq->src, edesc->src_nents ? : 1,
  631. DMA_BIDIRECTIONAL);
  632. }
  633. if (edesc->dma_len)
  634. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  635. DMA_BIDIRECTIONAL);
  636. }
  637. /*
  638. * ipsec_esp descriptor callbacks
  639. */
  640. static void ipsec_esp_encrypt_done(struct device *dev,
  641. struct talitos_desc *desc, void *context,
  642. int err)
  643. {
  644. struct aead_request *areq = context;
  645. struct ipsec_esp_edesc *edesc =
  646. container_of(desc, struct ipsec_esp_edesc, desc);
  647. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  648. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  649. struct scatterlist *sg;
  650. void *icvdata;
  651. ipsec_esp_unmap(dev, edesc, areq);
  652. /* copy the generated ICV to dst */
  653. if (edesc->dma_len) {
  654. icvdata = &edesc->link_tbl[edesc->src_nents +
  655. edesc->dst_nents + 1];
  656. sg = sg_last(areq->dst, edesc->dst_nents);
  657. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  658. icvdata, ctx->authsize);
  659. }
  660. kfree(edesc);
  661. aead_request_complete(areq, err);
  662. }
  663. static void ipsec_esp_decrypt_done(struct device *dev,
  664. struct talitos_desc *desc, void *context,
  665. int err)
  666. {
  667. struct aead_request *req = context;
  668. struct ipsec_esp_edesc *edesc =
  669. container_of(desc, struct ipsec_esp_edesc, desc);
  670. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  671. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  672. struct scatterlist *sg;
  673. void *icvdata;
  674. ipsec_esp_unmap(dev, edesc, req);
  675. if (!err) {
  676. /* auth check */
  677. if (edesc->dma_len)
  678. icvdata = &edesc->link_tbl[edesc->src_nents +
  679. edesc->dst_nents + 1];
  680. else
  681. icvdata = &edesc->link_tbl[0];
  682. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  683. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  684. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  685. }
  686. kfree(edesc);
  687. aead_request_complete(req, err);
  688. }
  689. /*
  690. * convert scatterlist to SEC h/w link table format
  691. * stop at cryptlen bytes
  692. */
  693. static void sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  694. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  695. {
  696. while (cryptlen > 0) {
  697. link_tbl_ptr->ptr = cpu_to_be32(sg_dma_address(sg));
  698. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  699. link_tbl_ptr->j_extent = 0;
  700. link_tbl_ptr++;
  701. cryptlen -= sg_dma_len(sg);
  702. sg = sg_next(sg);
  703. }
  704. /* adjust (decrease) last entry's len to cryptlen */
  705. link_tbl_ptr--;
  706. link_tbl_ptr->len = cpu_to_be16(be16_to_cpu(link_tbl_ptr->len)
  707. + cryptlen);
  708. /* tag end of link table */
  709. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  710. }
  711. /*
  712. * fill in and submit ipsec_esp descriptor
  713. */
  714. static int ipsec_esp(struct ipsec_esp_edesc *edesc, struct aead_request *areq,
  715. u8 *giv, u64 seq,
  716. void (*callback) (struct device *dev,
  717. struct talitos_desc *desc,
  718. void *context, int error))
  719. {
  720. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  721. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  722. struct device *dev = ctx->dev;
  723. struct talitos_desc *desc = &edesc->desc;
  724. unsigned int cryptlen = areq->cryptlen;
  725. unsigned int authsize = ctx->authsize;
  726. unsigned int ivsize;
  727. int sg_count;
  728. /* hmac key */
  729. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  730. 0, DMA_TO_DEVICE);
  731. /* hmac data */
  732. map_single_talitos_ptr(dev, &desc->ptr[1], sg_virt(areq->src) -
  733. sg_virt(areq->assoc), sg_virt(areq->assoc), 0,
  734. DMA_TO_DEVICE);
  735. /* cipher iv */
  736. ivsize = crypto_aead_ivsize(aead);
  737. map_single_talitos_ptr(dev, &desc->ptr[2], ivsize, giv ?: areq->iv, 0,
  738. DMA_TO_DEVICE);
  739. /* cipher key */
  740. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  741. (char *)&ctx->key + ctx->authkeylen, 0,
  742. DMA_TO_DEVICE);
  743. /*
  744. * cipher in
  745. * map and adjust cipher len to aead request cryptlen.
  746. * extent is bytes of HMAC postpended to ciphertext,
  747. * typically 12 for ipsec
  748. */
  749. desc->ptr[4].len = cpu_to_be16(cryptlen);
  750. desc->ptr[4].j_extent = authsize;
  751. if (areq->src == areq->dst)
  752. sg_count = dma_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  753. DMA_BIDIRECTIONAL);
  754. else
  755. sg_count = dma_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  756. DMA_TO_DEVICE);
  757. if (sg_count == 1) {
  758. desc->ptr[4].ptr = cpu_to_be32(sg_dma_address(areq->src));
  759. } else {
  760. sg_to_link_tbl(areq->src, sg_count, cryptlen,
  761. &edesc->link_tbl[0]);
  762. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  763. desc->ptr[4].ptr = cpu_to_be32(edesc->dma_link_tbl);
  764. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  765. edesc->dma_len, DMA_BIDIRECTIONAL);
  766. }
  767. /* cipher out */
  768. desc->ptr[5].len = cpu_to_be16(cryptlen);
  769. desc->ptr[5].j_extent = authsize;
  770. if (areq->src != areq->dst) {
  771. sg_count = dma_map_sg(dev, areq->dst, edesc->dst_nents ? : 1,
  772. DMA_FROM_DEVICE);
  773. }
  774. if (sg_count == 1) {
  775. desc->ptr[5].ptr = cpu_to_be32(sg_dma_address(areq->dst));
  776. } else {
  777. struct talitos_ptr *link_tbl_ptr =
  778. &edesc->link_tbl[edesc->src_nents];
  779. struct scatterlist *sg;
  780. desc->ptr[5].ptr = cpu_to_be32((struct talitos_ptr *)
  781. edesc->dma_link_tbl +
  782. edesc->src_nents);
  783. if (areq->src == areq->dst) {
  784. memcpy(link_tbl_ptr, &edesc->link_tbl[0],
  785. edesc->src_nents * sizeof(struct talitos_ptr));
  786. } else {
  787. sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  788. link_tbl_ptr);
  789. }
  790. link_tbl_ptr += sg_count - 1;
  791. /* handle case where sg_last contains the ICV exclusively */
  792. sg = sg_last(areq->dst, edesc->dst_nents);
  793. if (sg->length == ctx->authsize)
  794. link_tbl_ptr--;
  795. link_tbl_ptr->j_extent = 0;
  796. link_tbl_ptr++;
  797. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  798. link_tbl_ptr->len = cpu_to_be16(authsize);
  799. /* icv data follows link tables */
  800. link_tbl_ptr->ptr = cpu_to_be32((struct talitos_ptr *)
  801. edesc->dma_link_tbl +
  802. edesc->src_nents +
  803. edesc->dst_nents + 1);
  804. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  805. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  806. edesc->dma_len, DMA_BIDIRECTIONAL);
  807. }
  808. /* iv out */
  809. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  810. DMA_FROM_DEVICE);
  811. return talitos_submit(dev, desc, callback, areq);
  812. }
  813. /*
  814. * derive number of elements in scatterlist
  815. */
  816. static int sg_count(struct scatterlist *sg_list, int nbytes)
  817. {
  818. struct scatterlist *sg = sg_list;
  819. int sg_nents = 0;
  820. while (nbytes) {
  821. sg_nents++;
  822. nbytes -= sg->length;
  823. sg = sg_next(sg);
  824. }
  825. return sg_nents;
  826. }
  827. /*
  828. * allocate and map the ipsec_esp extended descriptor
  829. */
  830. static struct ipsec_esp_edesc *ipsec_esp_edesc_alloc(struct aead_request *areq,
  831. int icv_stashing)
  832. {
  833. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  834. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  835. struct ipsec_esp_edesc *edesc;
  836. int src_nents, dst_nents, alloc_len, dma_len;
  837. if (areq->cryptlen + ctx->authsize > TALITOS_MAX_DATA_LEN) {
  838. dev_err(ctx->dev, "cryptlen exceeds h/w max limit\n");
  839. return ERR_PTR(-EINVAL);
  840. }
  841. src_nents = sg_count(areq->src, areq->cryptlen + ctx->authsize);
  842. src_nents = (src_nents == 1) ? 0 : src_nents;
  843. if (areq->dst == areq->src) {
  844. dst_nents = src_nents;
  845. } else {
  846. dst_nents = sg_count(areq->dst, areq->cryptlen + ctx->authsize);
  847. dst_nents = (dst_nents == 1) ? 0 : src_nents;
  848. }
  849. /*
  850. * allocate space for base edesc plus the link tables,
  851. * allowing for a separate entry for the generated ICV (+ 1),
  852. * and the ICV data itself
  853. */
  854. alloc_len = sizeof(struct ipsec_esp_edesc);
  855. if (src_nents || dst_nents) {
  856. dma_len = (src_nents + dst_nents + 1) *
  857. sizeof(struct talitos_ptr) + ctx->authsize;
  858. alloc_len += dma_len;
  859. } else {
  860. dma_len = 0;
  861. alloc_len += icv_stashing ? ctx->authsize : 0;
  862. }
  863. edesc = kmalloc(alloc_len, GFP_DMA);
  864. if (!edesc) {
  865. dev_err(ctx->dev, "could not allocate edescriptor\n");
  866. return ERR_PTR(-ENOMEM);
  867. }
  868. edesc->src_nents = src_nents;
  869. edesc->dst_nents = dst_nents;
  870. edesc->dma_len = dma_len;
  871. edesc->dma_link_tbl = dma_map_single(ctx->dev, &edesc->link_tbl[0],
  872. edesc->dma_len, DMA_BIDIRECTIONAL);
  873. return edesc;
  874. }
  875. static int aes_cbc_sha1_hmac_authenc_encrypt(struct aead_request *req)
  876. {
  877. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  878. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  879. struct ipsec_esp_edesc *edesc;
  880. /* allocate extended descriptor */
  881. edesc = ipsec_esp_edesc_alloc(req, 0);
  882. if (IS_ERR(edesc))
  883. return PTR_ERR(edesc);
  884. /* set encrypt */
  885. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_AESU_ENC;
  886. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_encrypt_done);
  887. }
  888. static int aes_cbc_sha1_hmac_authenc_decrypt(struct aead_request *req)
  889. {
  890. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  891. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  892. unsigned int authsize = ctx->authsize;
  893. struct ipsec_esp_edesc *edesc;
  894. struct scatterlist *sg;
  895. void *icvdata;
  896. req->cryptlen -= authsize;
  897. /* allocate extended descriptor */
  898. edesc = ipsec_esp_edesc_alloc(req, 1);
  899. if (IS_ERR(edesc))
  900. return PTR_ERR(edesc);
  901. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  902. if (edesc->dma_len)
  903. icvdata = &edesc->link_tbl[edesc->src_nents +
  904. edesc->dst_nents + 1];
  905. else
  906. icvdata = &edesc->link_tbl[0];
  907. sg = sg_last(req->src, edesc->src_nents ? : 1);
  908. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  909. ctx->authsize);
  910. /* decrypt */
  911. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  912. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_decrypt_done);
  913. }
  914. static int aes_cbc_sha1_hmac_authenc_givencrypt(
  915. struct aead_givcrypt_request *req)
  916. {
  917. struct aead_request *areq = &req->areq;
  918. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  919. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  920. struct ipsec_esp_edesc *edesc;
  921. /* allocate extended descriptor */
  922. edesc = ipsec_esp_edesc_alloc(areq, 0);
  923. if (IS_ERR(edesc))
  924. return PTR_ERR(edesc);
  925. /* set encrypt */
  926. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_AESU_ENC;
  927. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  928. return ipsec_esp(edesc, areq, req->giv, req->seq,
  929. ipsec_esp_encrypt_done);
  930. }
  931. struct talitos_alg_template {
  932. char name[CRYPTO_MAX_ALG_NAME];
  933. char driver_name[CRYPTO_MAX_ALG_NAME];
  934. unsigned int blocksize;
  935. struct aead_alg aead;
  936. struct device *dev;
  937. __be32 desc_hdr_template;
  938. };
  939. static struct talitos_alg_template driver_algs[] = {
  940. /* single-pass ipsec_esp descriptor */
  941. {
  942. .name = "authenc(hmac(sha1),cbc(aes))",
  943. .driver_name = "authenc(hmac(sha1-talitos),cbc(aes-talitos))",
  944. .blocksize = TALITOS_AES_MIN_BLOCK_SIZE,
  945. .aead = {
  946. .setkey = aes_cbc_sha1_hmac_authenc_setkey,
  947. .setauthsize = aes_cbc_sha1_hmac_authenc_setauthsize,
  948. .encrypt = aes_cbc_sha1_hmac_authenc_encrypt,
  949. .decrypt = aes_cbc_sha1_hmac_authenc_decrypt,
  950. .givencrypt = aes_cbc_sha1_hmac_authenc_givencrypt,
  951. .geniv = "<built-in>",
  952. .ivsize = TALITOS_AES_IV_LENGTH,
  953. .maxauthsize = TALITOS_MAX_AUTH_SIZE,
  954. },
  955. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  956. DESC_HDR_SEL0_AESU |
  957. DESC_HDR_MODE0_AESU_CBC |
  958. DESC_HDR_SEL1_MDEUA |
  959. DESC_HDR_MODE1_MDEU_INIT |
  960. DESC_HDR_MODE1_MDEU_PAD |
  961. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  962. }
  963. };
  964. struct talitos_crypto_alg {
  965. struct list_head entry;
  966. struct device *dev;
  967. __be32 desc_hdr_template;
  968. struct crypto_alg crypto_alg;
  969. };
  970. static int talitos_cra_init(struct crypto_tfm *tfm)
  971. {
  972. struct crypto_alg *alg = tfm->__crt_alg;
  973. struct talitos_crypto_alg *talitos_alg =
  974. container_of(alg, struct talitos_crypto_alg, crypto_alg);
  975. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  976. /* update context with ptr to dev */
  977. ctx->dev = talitos_alg->dev;
  978. /* copy descriptor header template value */
  979. ctx->desc_hdr_template = talitos_alg->desc_hdr_template;
  980. /* random first IV */
  981. get_random_bytes(ctx->iv, TALITOS_AES_IV_LENGTH);
  982. return 0;
  983. }
  984. /*
  985. * given the alg's descriptor header template, determine whether descriptor
  986. * type and primary/secondary execution units required match the hw
  987. * capabilities description provided in the device tree node.
  988. */
  989. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  990. {
  991. struct talitos_private *priv = dev_get_drvdata(dev);
  992. int ret;
  993. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  994. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  995. if (SECONDARY_EU(desc_hdr_template))
  996. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  997. & priv->exec_units);
  998. return ret;
  999. }
  1000. static int __devexit talitos_remove(struct of_device *ofdev)
  1001. {
  1002. struct device *dev = &ofdev->dev;
  1003. struct talitos_private *priv = dev_get_drvdata(dev);
  1004. struct talitos_crypto_alg *t_alg, *n;
  1005. int i;
  1006. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  1007. crypto_unregister_alg(&t_alg->crypto_alg);
  1008. list_del(&t_alg->entry);
  1009. kfree(t_alg);
  1010. }
  1011. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  1012. talitos_unregister_rng(dev);
  1013. kfree(priv->tail);
  1014. kfree(priv->head);
  1015. if (priv->fifo)
  1016. for (i = 0; i < priv->num_channels; i++)
  1017. kfree(priv->fifo[i]);
  1018. kfree(priv->fifo);
  1019. kfree(priv->head_lock);
  1020. kfree(priv->tail_lock);
  1021. if (priv->irq != NO_IRQ) {
  1022. free_irq(priv->irq, dev);
  1023. irq_dispose_mapping(priv->irq);
  1024. }
  1025. tasklet_kill(&priv->done_task);
  1026. tasklet_kill(&priv->error_task);
  1027. iounmap(priv->reg);
  1028. dev_set_drvdata(dev, NULL);
  1029. kfree(priv);
  1030. return 0;
  1031. }
  1032. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  1033. struct talitos_alg_template
  1034. *template)
  1035. {
  1036. struct talitos_crypto_alg *t_alg;
  1037. struct crypto_alg *alg;
  1038. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  1039. if (!t_alg)
  1040. return ERR_PTR(-ENOMEM);
  1041. alg = &t_alg->crypto_alg;
  1042. snprintf(alg->cra_name, CRYPTO_MAX_ALG_NAME, "%s", template->name);
  1043. snprintf(alg->cra_driver_name, CRYPTO_MAX_ALG_NAME, "%s",
  1044. template->driver_name);
  1045. alg->cra_module = THIS_MODULE;
  1046. alg->cra_init = talitos_cra_init;
  1047. alg->cra_priority = TALITOS_CRA_PRIORITY;
  1048. alg->cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC;
  1049. alg->cra_blocksize = template->blocksize;
  1050. alg->cra_alignmask = 0;
  1051. alg->cra_type = &crypto_aead_type;
  1052. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  1053. alg->cra_u.aead = template->aead;
  1054. t_alg->desc_hdr_template = template->desc_hdr_template;
  1055. t_alg->dev = dev;
  1056. return t_alg;
  1057. }
  1058. static int talitos_probe(struct of_device *ofdev,
  1059. const struct of_device_id *match)
  1060. {
  1061. struct device *dev = &ofdev->dev;
  1062. struct device_node *np = ofdev->node;
  1063. struct talitos_private *priv;
  1064. const unsigned int *prop;
  1065. int i, err;
  1066. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  1067. if (!priv)
  1068. return -ENOMEM;
  1069. dev_set_drvdata(dev, priv);
  1070. priv->ofdev = ofdev;
  1071. tasklet_init(&priv->done_task, talitos_done, (unsigned long)dev);
  1072. tasklet_init(&priv->error_task, talitos_error, (unsigned long)dev);
  1073. priv->irq = irq_of_parse_and_map(np, 0);
  1074. if (priv->irq == NO_IRQ) {
  1075. dev_err(dev, "failed to map irq\n");
  1076. err = -EINVAL;
  1077. goto err_out;
  1078. }
  1079. /* get the irq line */
  1080. err = request_irq(priv->irq, talitos_interrupt, 0,
  1081. dev_driver_string(dev), dev);
  1082. if (err) {
  1083. dev_err(dev, "failed to request irq %d\n", priv->irq);
  1084. irq_dispose_mapping(priv->irq);
  1085. priv->irq = NO_IRQ;
  1086. goto err_out;
  1087. }
  1088. priv->reg = of_iomap(np, 0);
  1089. if (!priv->reg) {
  1090. dev_err(dev, "failed to of_iomap\n");
  1091. err = -ENOMEM;
  1092. goto err_out;
  1093. }
  1094. /* get SEC version capabilities from device tree */
  1095. prop = of_get_property(np, "fsl,num-channels", NULL);
  1096. if (prop)
  1097. priv->num_channels = *prop;
  1098. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  1099. if (prop)
  1100. priv->chfifo_len = *prop;
  1101. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  1102. if (prop)
  1103. priv->exec_units = *prop;
  1104. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  1105. if (prop)
  1106. priv->desc_types = *prop;
  1107. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  1108. !priv->exec_units || !priv->desc_types) {
  1109. dev_err(dev, "invalid property data in device tree node\n");
  1110. err = -EINVAL;
  1111. goto err_out;
  1112. }
  1113. of_node_put(np);
  1114. np = NULL;
  1115. priv->head_lock = kmalloc(sizeof(spinlock_t) * priv->num_channels,
  1116. GFP_KERNEL);
  1117. priv->tail_lock = kmalloc(sizeof(spinlock_t) * priv->num_channels,
  1118. GFP_KERNEL);
  1119. if (!priv->head_lock || !priv->tail_lock) {
  1120. dev_err(dev, "failed to allocate fifo locks\n");
  1121. err = -ENOMEM;
  1122. goto err_out;
  1123. }
  1124. for (i = 0; i < priv->num_channels; i++) {
  1125. spin_lock_init(&priv->head_lock[i]);
  1126. spin_lock_init(&priv->tail_lock[i]);
  1127. }
  1128. priv->fifo = kmalloc(sizeof(struct talitos_request *) *
  1129. priv->num_channels, GFP_KERNEL);
  1130. if (!priv->fifo) {
  1131. dev_err(dev, "failed to allocate request fifo\n");
  1132. err = -ENOMEM;
  1133. goto err_out;
  1134. }
  1135. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  1136. for (i = 0; i < priv->num_channels; i++) {
  1137. priv->fifo[i] = kzalloc(sizeof(struct talitos_request) *
  1138. priv->fifo_len, GFP_KERNEL);
  1139. if (!priv->fifo[i]) {
  1140. dev_err(dev, "failed to allocate request fifo %d\n", i);
  1141. err = -ENOMEM;
  1142. goto err_out;
  1143. }
  1144. }
  1145. priv->head = kzalloc(sizeof(int) * priv->num_channels, GFP_KERNEL);
  1146. priv->tail = kzalloc(sizeof(int) * priv->num_channels, GFP_KERNEL);
  1147. if (!priv->head || !priv->tail) {
  1148. dev_err(dev, "failed to allocate request index space\n");
  1149. err = -ENOMEM;
  1150. goto err_out;
  1151. }
  1152. /* reset and initialize the h/w */
  1153. err = init_device(dev);
  1154. if (err) {
  1155. dev_err(dev, "failed to initialize device\n");
  1156. goto err_out;
  1157. }
  1158. /* register the RNG, if available */
  1159. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  1160. err = talitos_register_rng(dev);
  1161. if (err) {
  1162. dev_err(dev, "failed to register hwrng: %d\n", err);
  1163. goto err_out;
  1164. } else
  1165. dev_info(dev, "hwrng\n");
  1166. }
  1167. /* register crypto algorithms the device supports */
  1168. INIT_LIST_HEAD(&priv->alg_list);
  1169. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  1170. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  1171. struct talitos_crypto_alg *t_alg;
  1172. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  1173. if (IS_ERR(t_alg)) {
  1174. err = PTR_ERR(t_alg);
  1175. goto err_out;
  1176. }
  1177. err = crypto_register_alg(&t_alg->crypto_alg);
  1178. if (err) {
  1179. dev_err(dev, "%s alg registration failed\n",
  1180. t_alg->crypto_alg.cra_driver_name);
  1181. kfree(t_alg);
  1182. } else {
  1183. list_add_tail(&t_alg->entry, &priv->alg_list);
  1184. dev_info(dev, "%s\n",
  1185. t_alg->crypto_alg.cra_driver_name);
  1186. }
  1187. }
  1188. }
  1189. return 0;
  1190. err_out:
  1191. talitos_remove(ofdev);
  1192. if (np)
  1193. of_node_put(np);
  1194. return err;
  1195. }
  1196. static struct of_device_id talitos_match[] = {
  1197. {
  1198. .compatible = "fsl,sec2.0",
  1199. },
  1200. {},
  1201. };
  1202. MODULE_DEVICE_TABLE(of, talitos_match);
  1203. static struct of_platform_driver talitos_driver = {
  1204. .name = "talitos",
  1205. .match_table = talitos_match,
  1206. .probe = talitos_probe,
  1207. .remove = __devexit_p(talitos_remove),
  1208. };
  1209. static int __init talitos_init(void)
  1210. {
  1211. return of_register_platform_driver(&talitos_driver);
  1212. }
  1213. module_init(talitos_init);
  1214. static void __exit talitos_exit(void)
  1215. {
  1216. of_unregister_platform_driver(&talitos_driver);
  1217. }
  1218. module_exit(talitos_exit);
  1219. MODULE_LICENSE("GPL");
  1220. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  1221. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");