common.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603
  1. /*
  2. * arch/arm/mach-kirkwood/common.c
  3. *
  4. * Core functions for Marvell Kirkwood SoCs
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/serial_8250.h>
  14. #include <linux/ata_platform.h>
  15. #include <linux/mtd/nand.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/clk-provider.h>
  18. #include <linux/spinlock.h>
  19. #include <net/dsa.h>
  20. #include <asm/page.h>
  21. #include <asm/timex.h>
  22. #include <asm/kexec.h>
  23. #include <asm/mach/map.h>
  24. #include <asm/mach/time.h>
  25. #include <mach/kirkwood.h>
  26. #include <mach/bridge-regs.h>
  27. #include <plat/audio.h>
  28. #include <plat/cache-feroceon-l2.h>
  29. #include <plat/mvsdio.h>
  30. #include <plat/orion_nand.h>
  31. #include <plat/ehci-orion.h>
  32. #include <plat/common.h>
  33. #include <plat/time.h>
  34. #include <plat/addr-map.h>
  35. #include <plat/mv_xor.h>
  36. #include "common.h"
  37. /*****************************************************************************
  38. * I/O Address Mapping
  39. ****************************************************************************/
  40. static struct map_desc kirkwood_io_desc[] __initdata = {
  41. {
  42. .virtual = KIRKWOOD_PCIE_IO_VIRT_BASE,
  43. .pfn = __phys_to_pfn(KIRKWOOD_PCIE_IO_PHYS_BASE),
  44. .length = KIRKWOOD_PCIE_IO_SIZE,
  45. .type = MT_DEVICE,
  46. }, {
  47. .virtual = KIRKWOOD_PCIE1_IO_VIRT_BASE,
  48. .pfn = __phys_to_pfn(KIRKWOOD_PCIE1_IO_PHYS_BASE),
  49. .length = KIRKWOOD_PCIE1_IO_SIZE,
  50. .type = MT_DEVICE,
  51. }, {
  52. .virtual = KIRKWOOD_REGS_VIRT_BASE,
  53. .pfn = __phys_to_pfn(KIRKWOOD_REGS_PHYS_BASE),
  54. .length = KIRKWOOD_REGS_SIZE,
  55. .type = MT_DEVICE,
  56. },
  57. };
  58. void __init kirkwood_map_io(void)
  59. {
  60. iotable_init(kirkwood_io_desc, ARRAY_SIZE(kirkwood_io_desc));
  61. }
  62. /*
  63. * Default clock control bits. Any bit _not_ set in this variable
  64. * will be cleared from the hardware after platform devices have been
  65. * registered. Some reserved bits must be set to 1.
  66. */
  67. unsigned int kirkwood_clk_ctrl = CGC_DUNIT | CGC_RESERVED;
  68. /*****************************************************************************
  69. * CLK tree
  70. ****************************************************************************/
  71. static DEFINE_SPINLOCK(gating_lock);
  72. static struct clk *tclk;
  73. static struct clk __init *kirkwood_register_gate(const char *name, u8 bit_idx)
  74. {
  75. return clk_register_gate(NULL, name, "tclk", CLK_IGNORE_UNUSED,
  76. (void __iomem *)CLOCK_GATING_CTRL,
  77. bit_idx, 0, &gating_lock);
  78. }
  79. void __init kirkwood_clk_init(void)
  80. {
  81. struct clk *runit, *ge0, *ge1, *sata0, *sata1, *usb0;
  82. tclk = clk_register_fixed_rate(NULL, "tclk", NULL,
  83. CLK_IS_ROOT, kirkwood_tclk);
  84. runit = kirkwood_register_gate("runit", CGC_BIT_RUNIT);
  85. ge0 = kirkwood_register_gate("ge0", CGC_BIT_GE0);
  86. ge1 = kirkwood_register_gate("ge1", CGC_BIT_GE1);
  87. sata0 = kirkwood_register_gate("sata0", CGC_BIT_SATA0);
  88. sata1 = kirkwood_register_gate("sata1", CGC_BIT_SATA1);
  89. usb0 = kirkwood_register_gate("usb0", CGC_BIT_USB0);
  90. kirkwood_register_gate("sdio", CGC_BIT_SDIO);
  91. kirkwood_register_gate("crypto", CGC_BIT_CRYPTO);
  92. kirkwood_register_gate("xor0", CGC_BIT_XOR0);
  93. kirkwood_register_gate("xor1", CGC_BIT_XOR1);
  94. kirkwood_register_gate("pex0", CGC_BIT_PEX0);
  95. kirkwood_register_gate("pex1", CGC_BIT_PEX1);
  96. kirkwood_register_gate("audio", CGC_BIT_AUDIO);
  97. kirkwood_register_gate("tdm", CGC_BIT_TDM);
  98. kirkwood_register_gate("tsu", CGC_BIT_TSU);
  99. /* clkdev entries, mapping clks to devices */
  100. orion_clkdev_add(NULL, "orion_spi.0", runit);
  101. orion_clkdev_add(NULL, "orion_spi.1", runit);
  102. orion_clkdev_add(NULL, MV643XX_ETH_NAME ".0", ge0);
  103. orion_clkdev_add(NULL, MV643XX_ETH_NAME ".1", ge1);
  104. orion_clkdev_add(NULL, "orion_wdt", tclk);
  105. orion_clkdev_add("0", "sata_mv.0", sata0);
  106. orion_clkdev_add("1", "sata_mv.0", sata1);
  107. orion_clkdev_add(NULL, "orion-ehci.0", usb0);
  108. orion_clkdev_add(NULL, "orion_nand", runit);
  109. }
  110. /*****************************************************************************
  111. * EHCI0
  112. ****************************************************************************/
  113. void __init kirkwood_ehci_init(void)
  114. {
  115. kirkwood_clk_ctrl |= CGC_USB0;
  116. orion_ehci_init(USB_PHYS_BASE, IRQ_KIRKWOOD_USB, EHCI_PHY_NA);
  117. }
  118. /*****************************************************************************
  119. * GE00
  120. ****************************************************************************/
  121. void __init kirkwood_ge00_init(struct mv643xx_eth_platform_data *eth_data)
  122. {
  123. kirkwood_clk_ctrl |= CGC_GE0;
  124. orion_ge00_init(eth_data,
  125. GE00_PHYS_BASE, IRQ_KIRKWOOD_GE00_SUM,
  126. IRQ_KIRKWOOD_GE00_ERR);
  127. }
  128. /*****************************************************************************
  129. * GE01
  130. ****************************************************************************/
  131. void __init kirkwood_ge01_init(struct mv643xx_eth_platform_data *eth_data)
  132. {
  133. kirkwood_clk_ctrl |= CGC_GE1;
  134. orion_ge01_init(eth_data,
  135. GE01_PHYS_BASE, IRQ_KIRKWOOD_GE01_SUM,
  136. IRQ_KIRKWOOD_GE01_ERR);
  137. }
  138. /*****************************************************************************
  139. * Ethernet switch
  140. ****************************************************************************/
  141. void __init kirkwood_ge00_switch_init(struct dsa_platform_data *d, int irq)
  142. {
  143. orion_ge00_switch_init(d, irq);
  144. }
  145. /*****************************************************************************
  146. * NAND flash
  147. ****************************************************************************/
  148. static struct resource kirkwood_nand_resource = {
  149. .flags = IORESOURCE_MEM,
  150. .start = KIRKWOOD_NAND_MEM_PHYS_BASE,
  151. .end = KIRKWOOD_NAND_MEM_PHYS_BASE +
  152. KIRKWOOD_NAND_MEM_SIZE - 1,
  153. };
  154. static struct orion_nand_data kirkwood_nand_data = {
  155. .cle = 0,
  156. .ale = 1,
  157. .width = 8,
  158. };
  159. static struct platform_device kirkwood_nand_flash = {
  160. .name = "orion_nand",
  161. .id = -1,
  162. .dev = {
  163. .platform_data = &kirkwood_nand_data,
  164. },
  165. .resource = &kirkwood_nand_resource,
  166. .num_resources = 1,
  167. };
  168. void __init kirkwood_nand_init(struct mtd_partition *parts, int nr_parts,
  169. int chip_delay)
  170. {
  171. kirkwood_clk_ctrl |= CGC_RUNIT;
  172. kirkwood_nand_data.parts = parts;
  173. kirkwood_nand_data.nr_parts = nr_parts;
  174. kirkwood_nand_data.chip_delay = chip_delay;
  175. platform_device_register(&kirkwood_nand_flash);
  176. }
  177. void __init kirkwood_nand_init_rnb(struct mtd_partition *parts, int nr_parts,
  178. int (*dev_ready)(struct mtd_info *))
  179. {
  180. kirkwood_clk_ctrl |= CGC_RUNIT;
  181. kirkwood_nand_data.parts = parts;
  182. kirkwood_nand_data.nr_parts = nr_parts;
  183. kirkwood_nand_data.dev_ready = dev_ready;
  184. platform_device_register(&kirkwood_nand_flash);
  185. }
  186. /*****************************************************************************
  187. * SoC RTC
  188. ****************************************************************************/
  189. static void __init kirkwood_rtc_init(void)
  190. {
  191. orion_rtc_init(RTC_PHYS_BASE, IRQ_KIRKWOOD_RTC);
  192. }
  193. /*****************************************************************************
  194. * SATA
  195. ****************************************************************************/
  196. void __init kirkwood_sata_init(struct mv_sata_platform_data *sata_data)
  197. {
  198. kirkwood_clk_ctrl |= CGC_SATA0;
  199. if (sata_data->n_ports > 1)
  200. kirkwood_clk_ctrl |= CGC_SATA1;
  201. orion_sata_init(sata_data, SATA_PHYS_BASE, IRQ_KIRKWOOD_SATA);
  202. }
  203. /*****************************************************************************
  204. * SD/SDIO/MMC
  205. ****************************************************************************/
  206. static struct resource mvsdio_resources[] = {
  207. [0] = {
  208. .start = SDIO_PHYS_BASE,
  209. .end = SDIO_PHYS_BASE + SZ_1K - 1,
  210. .flags = IORESOURCE_MEM,
  211. },
  212. [1] = {
  213. .start = IRQ_KIRKWOOD_SDIO,
  214. .end = IRQ_KIRKWOOD_SDIO,
  215. .flags = IORESOURCE_IRQ,
  216. },
  217. };
  218. static u64 mvsdio_dmamask = DMA_BIT_MASK(32);
  219. static struct platform_device kirkwood_sdio = {
  220. .name = "mvsdio",
  221. .id = -1,
  222. .dev = {
  223. .dma_mask = &mvsdio_dmamask,
  224. .coherent_dma_mask = DMA_BIT_MASK(32),
  225. },
  226. .num_resources = ARRAY_SIZE(mvsdio_resources),
  227. .resource = mvsdio_resources,
  228. };
  229. void __init kirkwood_sdio_init(struct mvsdio_platform_data *mvsdio_data)
  230. {
  231. u32 dev, rev;
  232. kirkwood_pcie_id(&dev, &rev);
  233. if (rev == 0 && dev != MV88F6282_DEV_ID) /* catch all Kirkwood Z0's */
  234. mvsdio_data->clock = 100000000;
  235. else
  236. mvsdio_data->clock = 200000000;
  237. kirkwood_clk_ctrl |= CGC_SDIO;
  238. kirkwood_sdio.dev.platform_data = mvsdio_data;
  239. platform_device_register(&kirkwood_sdio);
  240. }
  241. /*****************************************************************************
  242. * SPI
  243. ****************************************************************************/
  244. void __init kirkwood_spi_init()
  245. {
  246. kirkwood_clk_ctrl |= CGC_RUNIT;
  247. orion_spi_init(SPI_PHYS_BASE);
  248. }
  249. /*****************************************************************************
  250. * I2C
  251. ****************************************************************************/
  252. void __init kirkwood_i2c_init(void)
  253. {
  254. orion_i2c_init(I2C_PHYS_BASE, IRQ_KIRKWOOD_TWSI, 8);
  255. }
  256. /*****************************************************************************
  257. * UART0
  258. ****************************************************************************/
  259. void __init kirkwood_uart0_init(void)
  260. {
  261. orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
  262. IRQ_KIRKWOOD_UART_0, tclk);
  263. }
  264. /*****************************************************************************
  265. * UART1
  266. ****************************************************************************/
  267. void __init kirkwood_uart1_init(void)
  268. {
  269. orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
  270. IRQ_KIRKWOOD_UART_1, tclk);
  271. }
  272. /*****************************************************************************
  273. * Cryptographic Engines and Security Accelerator (CESA)
  274. ****************************************************************************/
  275. void __init kirkwood_crypto_init(void)
  276. {
  277. kirkwood_clk_ctrl |= CGC_CRYPTO;
  278. orion_crypto_init(CRYPTO_PHYS_BASE, KIRKWOOD_SRAM_PHYS_BASE,
  279. KIRKWOOD_SRAM_SIZE, IRQ_KIRKWOOD_CRYPTO);
  280. }
  281. /*****************************************************************************
  282. * XOR0
  283. ****************************************************************************/
  284. void __init kirkwood_xor0_init(void)
  285. {
  286. kirkwood_clk_ctrl |= CGC_XOR0;
  287. orion_xor0_init(XOR0_PHYS_BASE, XOR0_HIGH_PHYS_BASE,
  288. IRQ_KIRKWOOD_XOR_00, IRQ_KIRKWOOD_XOR_01);
  289. }
  290. /*****************************************************************************
  291. * XOR1
  292. ****************************************************************************/
  293. void __init kirkwood_xor1_init(void)
  294. {
  295. kirkwood_clk_ctrl |= CGC_XOR1;
  296. orion_xor1_init(XOR1_PHYS_BASE, XOR1_HIGH_PHYS_BASE,
  297. IRQ_KIRKWOOD_XOR_10, IRQ_KIRKWOOD_XOR_11);
  298. }
  299. /*****************************************************************************
  300. * Watchdog
  301. ****************************************************************************/
  302. void __init kirkwood_wdt_init(void)
  303. {
  304. orion_wdt_init();
  305. }
  306. /*****************************************************************************
  307. * Time handling
  308. ****************************************************************************/
  309. void __init kirkwood_init_early(void)
  310. {
  311. orion_time_set_base(TIMER_VIRT_BASE);
  312. }
  313. int kirkwood_tclk;
  314. static int __init kirkwood_find_tclk(void)
  315. {
  316. u32 dev, rev;
  317. kirkwood_pcie_id(&dev, &rev);
  318. if (dev == MV88F6281_DEV_ID || dev == MV88F6282_DEV_ID)
  319. if (((readl(SAMPLE_AT_RESET) >> 21) & 1) == 0)
  320. return 200000000;
  321. return 166666667;
  322. }
  323. static void __init kirkwood_timer_init(void)
  324. {
  325. kirkwood_tclk = kirkwood_find_tclk();
  326. orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  327. IRQ_KIRKWOOD_BRIDGE, kirkwood_tclk);
  328. }
  329. struct sys_timer kirkwood_timer = {
  330. .init = kirkwood_timer_init,
  331. };
  332. /*****************************************************************************
  333. * Audio
  334. ****************************************************************************/
  335. static struct resource kirkwood_i2s_resources[] = {
  336. [0] = {
  337. .start = AUDIO_PHYS_BASE,
  338. .end = AUDIO_PHYS_BASE + SZ_16K - 1,
  339. .flags = IORESOURCE_MEM,
  340. },
  341. [1] = {
  342. .start = IRQ_KIRKWOOD_I2S,
  343. .end = IRQ_KIRKWOOD_I2S,
  344. .flags = IORESOURCE_IRQ,
  345. },
  346. };
  347. static struct kirkwood_asoc_platform_data kirkwood_i2s_data = {
  348. .burst = 128,
  349. };
  350. static struct platform_device kirkwood_i2s_device = {
  351. .name = "kirkwood-i2s",
  352. .id = -1,
  353. .num_resources = ARRAY_SIZE(kirkwood_i2s_resources),
  354. .resource = kirkwood_i2s_resources,
  355. .dev = {
  356. .platform_data = &kirkwood_i2s_data,
  357. },
  358. };
  359. static struct platform_device kirkwood_pcm_device = {
  360. .name = "kirkwood-pcm-audio",
  361. .id = -1,
  362. };
  363. void __init kirkwood_audio_init(void)
  364. {
  365. kirkwood_clk_ctrl |= CGC_AUDIO;
  366. platform_device_register(&kirkwood_i2s_device);
  367. platform_device_register(&kirkwood_pcm_device);
  368. }
  369. /*****************************************************************************
  370. * General
  371. ****************************************************************************/
  372. /*
  373. * Identify device ID and revision.
  374. */
  375. char * __init kirkwood_id(void)
  376. {
  377. u32 dev, rev;
  378. kirkwood_pcie_id(&dev, &rev);
  379. if (dev == MV88F6281_DEV_ID) {
  380. if (rev == MV88F6281_REV_Z0)
  381. return "MV88F6281-Z0";
  382. else if (rev == MV88F6281_REV_A0)
  383. return "MV88F6281-A0";
  384. else if (rev == MV88F6281_REV_A1)
  385. return "MV88F6281-A1";
  386. else
  387. return "MV88F6281-Rev-Unsupported";
  388. } else if (dev == MV88F6192_DEV_ID) {
  389. if (rev == MV88F6192_REV_Z0)
  390. return "MV88F6192-Z0";
  391. else if (rev == MV88F6192_REV_A0)
  392. return "MV88F6192-A0";
  393. else if (rev == MV88F6192_REV_A1)
  394. return "MV88F6192-A1";
  395. else
  396. return "MV88F6192-Rev-Unsupported";
  397. } else if (dev == MV88F6180_DEV_ID) {
  398. if (rev == MV88F6180_REV_A0)
  399. return "MV88F6180-Rev-A0";
  400. else if (rev == MV88F6180_REV_A1)
  401. return "MV88F6180-Rev-A1";
  402. else
  403. return "MV88F6180-Rev-Unsupported";
  404. } else if (dev == MV88F6282_DEV_ID) {
  405. if (rev == MV88F6282_REV_A0)
  406. return "MV88F6282-Rev-A0";
  407. else if (rev == MV88F6282_REV_A1)
  408. return "MV88F6282-Rev-A1";
  409. else
  410. return "MV88F6282-Rev-Unsupported";
  411. } else {
  412. return "Device-Unknown";
  413. }
  414. }
  415. void __init kirkwood_l2_init(void)
  416. {
  417. #ifdef CONFIG_CACHE_FEROCEON_L2_WRITETHROUGH
  418. writel(readl(L2_CONFIG_REG) | L2_WRITETHROUGH, L2_CONFIG_REG);
  419. feroceon_l2_init(1);
  420. #else
  421. writel(readl(L2_CONFIG_REG) & ~L2_WRITETHROUGH, L2_CONFIG_REG);
  422. feroceon_l2_init(0);
  423. #endif
  424. }
  425. void __init kirkwood_init(void)
  426. {
  427. printk(KERN_INFO "Kirkwood: %s, TCLK=%d.\n",
  428. kirkwood_id(), kirkwood_tclk);
  429. /*
  430. * Disable propagation of mbus errors to the CPU local bus,
  431. * as this causes mbus errors (which can occur for example
  432. * for PCI aborts) to throw CPU aborts, which we're not set
  433. * up to deal with.
  434. */
  435. writel(readl(CPU_CONFIG) & ~CPU_CONFIG_ERROR_PROP, CPU_CONFIG);
  436. kirkwood_setup_cpu_mbus();
  437. #ifdef CONFIG_CACHE_FEROCEON_L2
  438. kirkwood_l2_init();
  439. #endif
  440. /* Setup root of clk tree */
  441. kirkwood_clk_init();
  442. /* internal devices that every board has */
  443. kirkwood_rtc_init();
  444. kirkwood_wdt_init();
  445. kirkwood_xor0_init();
  446. kirkwood_xor1_init();
  447. kirkwood_crypto_init();
  448. #ifdef CONFIG_KEXEC
  449. kexec_reinit = kirkwood_enable_pcie;
  450. #endif
  451. }
  452. static int __init kirkwood_clock_gate(void)
  453. {
  454. unsigned int curr = readl(CLOCK_GATING_CTRL);
  455. u32 dev, rev;
  456. kirkwood_pcie_id(&dev, &rev);
  457. printk(KERN_DEBUG "Gating clock of unused units\n");
  458. printk(KERN_DEBUG "before: 0x%08x\n", curr);
  459. /* Make sure those units are accessible */
  460. writel(curr | CGC_SATA0 | CGC_SATA1 | CGC_PEX0 | CGC_PEX1, CLOCK_GATING_CTRL);
  461. /* For SATA: first shutdown the phy */
  462. if (!(kirkwood_clk_ctrl & CGC_SATA0)) {
  463. /* Disable PLL and IVREF */
  464. writel(readl(SATA0_PHY_MODE_2) & ~0xf, SATA0_PHY_MODE_2);
  465. /* Disable PHY */
  466. writel(readl(SATA0_IF_CTRL) | 0x200, SATA0_IF_CTRL);
  467. }
  468. if (!(kirkwood_clk_ctrl & CGC_SATA1)) {
  469. /* Disable PLL and IVREF */
  470. writel(readl(SATA1_PHY_MODE_2) & ~0xf, SATA1_PHY_MODE_2);
  471. /* Disable PHY */
  472. writel(readl(SATA1_IF_CTRL) | 0x200, SATA1_IF_CTRL);
  473. }
  474. /* For PCIe: first shutdown the phy */
  475. if (!(kirkwood_clk_ctrl & CGC_PEX0)) {
  476. writel(readl(PCIE_LINK_CTRL) | 0x10, PCIE_LINK_CTRL);
  477. while (1)
  478. if (readl(PCIE_STATUS) & 0x1)
  479. break;
  480. writel(readl(PCIE_LINK_CTRL) & ~0x10, PCIE_LINK_CTRL);
  481. }
  482. /* For PCIe 1: first shutdown the phy */
  483. if (dev == MV88F6282_DEV_ID) {
  484. if (!(kirkwood_clk_ctrl & CGC_PEX1)) {
  485. writel(readl(PCIE1_LINK_CTRL) | 0x10, PCIE1_LINK_CTRL);
  486. while (1)
  487. if (readl(PCIE1_STATUS) & 0x1)
  488. break;
  489. writel(readl(PCIE1_LINK_CTRL) & ~0x10, PCIE1_LINK_CTRL);
  490. }
  491. } else /* keep this bit set for devices that don't have PCIe1 */
  492. kirkwood_clk_ctrl |= CGC_PEX1;
  493. /* Now gate clock the required units */
  494. writel(kirkwood_clk_ctrl, CLOCK_GATING_CTRL);
  495. printk(KERN_DEBUG " after: 0x%08x\n", readl(CLOCK_GATING_CTRL));
  496. return 0;
  497. }
  498. late_initcall(kirkwood_clock_gate);
  499. void kirkwood_restart(char mode, const char *cmd)
  500. {
  501. /*
  502. * Enable soft reset to assert RSTOUTn.
  503. */
  504. writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
  505. /*
  506. * Assert soft reset.
  507. */
  508. writel(SOFT_RESET, SYSTEM_SOFT_RESET);
  509. while (1)
  510. ;
  511. }