atl1c_main.c 77 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768
  1. /*
  2. * Copyright(c) 2008 - 2009 Atheros Corporation. All rights reserved.
  3. *
  4. * Derived from Intel e1000 driver
  5. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; either version 2 of the License, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc., 59
  19. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. */
  21. #include "atl1c.h"
  22. #define ATL1C_DRV_VERSION "1.0.1.0-NAPI"
  23. char atl1c_driver_name[] = "atl1c";
  24. char atl1c_driver_version[] = ATL1C_DRV_VERSION;
  25. #define PCI_DEVICE_ID_ATTANSIC_L2C 0x1062
  26. #define PCI_DEVICE_ID_ATTANSIC_L1C 0x1063
  27. #define PCI_DEVICE_ID_ATHEROS_L2C_B 0x2060 /* AR8152 v1.1 Fast 10/100 */
  28. #define PCI_DEVICE_ID_ATHEROS_L2C_B2 0x2062 /* AR8152 v2.0 Fast 10/100 */
  29. #define PCI_DEVICE_ID_ATHEROS_L1D 0x1073 /* AR8151 v1.0 Gigabit 1000 */
  30. #define PCI_DEVICE_ID_ATHEROS_L1D_2_0 0x1083 /* AR8151 v2.0 Gigabit 1000 */
  31. #define L2CB_V10 0xc0
  32. #define L2CB_V11 0xc1
  33. /*
  34. * atl1c_pci_tbl - PCI Device ID Table
  35. *
  36. * Wildcard entries (PCI_ANY_ID) should come last
  37. * Last entry must be all 0s
  38. *
  39. * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
  40. * Class, Class Mask, private data (not used) }
  41. */
  42. static DEFINE_PCI_DEVICE_TABLE(atl1c_pci_tbl) = {
  43. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1C)},
  44. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L2C)},
  45. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATHEROS_L2C_B)},
  46. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATHEROS_L2C_B2)},
  47. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATHEROS_L1D)},
  48. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATHEROS_L1D_2_0)},
  49. /* required last entry */
  50. { 0 }
  51. };
  52. MODULE_DEVICE_TABLE(pci, atl1c_pci_tbl);
  53. MODULE_AUTHOR("Jie Yang");
  54. MODULE_AUTHOR("Qualcomm Atheros Inc., <nic-devel@qualcomm.com>");
  55. MODULE_DESCRIPTION("Qualcom Atheros 100/1000M Ethernet Network Driver");
  56. MODULE_LICENSE("GPL");
  57. MODULE_VERSION(ATL1C_DRV_VERSION);
  58. static int atl1c_stop_mac(struct atl1c_hw *hw);
  59. static void atl1c_enable_rx_ctrl(struct atl1c_hw *hw);
  60. static void atl1c_enable_tx_ctrl(struct atl1c_hw *hw);
  61. static void atl1c_disable_l0s_l1(struct atl1c_hw *hw);
  62. static void atl1c_set_aspm(struct atl1c_hw *hw, bool linkup);
  63. static void atl1c_setup_mac_ctrl(struct atl1c_adapter *adapter);
  64. static void atl1c_clean_rx_irq(struct atl1c_adapter *adapter,
  65. int *work_done, int work_to_do);
  66. static int atl1c_up(struct atl1c_adapter *adapter);
  67. static void atl1c_down(struct atl1c_adapter *adapter);
  68. static const u16 atl1c_pay_load_size[] = {
  69. 128, 256, 512, 1024, 2048, 4096,
  70. };
  71. static const u32 atl1c_default_msg = NETIF_MSG_DRV | NETIF_MSG_PROBE |
  72. NETIF_MSG_LINK | NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP;
  73. static void atl1c_pcie_patch(struct atl1c_hw *hw)
  74. {
  75. u32 data;
  76. AT_READ_REG(hw, REG_PCIE_PHYMISC, &data);
  77. data |= PCIE_PHYMISC_FORCE_RCV_DET;
  78. AT_WRITE_REG(hw, REG_PCIE_PHYMISC, data);
  79. if (hw->nic_type == athr_l2c_b && hw->revision_id == L2CB_V10) {
  80. AT_READ_REG(hw, REG_PCIE_PHYMISC2, &data);
  81. data &= ~(PCIE_PHYMISC2_SERDES_CDR_MASK <<
  82. PCIE_PHYMISC2_SERDES_CDR_SHIFT);
  83. data |= 3 << PCIE_PHYMISC2_SERDES_CDR_SHIFT;
  84. data &= ~(PCIE_PHYMISC2_SERDES_TH_MASK <<
  85. PCIE_PHYMISC2_SERDES_TH_SHIFT);
  86. data |= 3 << PCIE_PHYMISC2_SERDES_TH_SHIFT;
  87. AT_WRITE_REG(hw, REG_PCIE_PHYMISC2, data);
  88. }
  89. }
  90. /* FIXME: no need any more ? */
  91. /*
  92. * atl1c_init_pcie - init PCIE module
  93. */
  94. static void atl1c_reset_pcie(struct atl1c_hw *hw, u32 flag)
  95. {
  96. u32 data;
  97. u32 pci_cmd;
  98. struct pci_dev *pdev = hw->adapter->pdev;
  99. AT_READ_REG(hw, PCI_COMMAND, &pci_cmd);
  100. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  101. pci_cmd |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
  102. PCI_COMMAND_IO);
  103. AT_WRITE_REG(hw, PCI_COMMAND, pci_cmd);
  104. /*
  105. * Clear any PowerSaveing Settings
  106. */
  107. pci_enable_wake(pdev, PCI_D3hot, 0);
  108. pci_enable_wake(pdev, PCI_D3cold, 0);
  109. /*
  110. * Mask some pcie error bits
  111. */
  112. AT_READ_REG(hw, REG_PCIE_UC_SEVERITY, &data);
  113. data &= ~PCIE_UC_SERVRITY_DLP;
  114. data &= ~PCIE_UC_SERVRITY_FCP;
  115. AT_WRITE_REG(hw, REG_PCIE_UC_SEVERITY, data);
  116. AT_READ_REG(hw, REG_LTSSM_ID_CTRL, &data);
  117. data &= ~LTSSM_ID_EN_WRO;
  118. AT_WRITE_REG(hw, REG_LTSSM_ID_CTRL, data);
  119. atl1c_pcie_patch(hw);
  120. if (flag & ATL1C_PCIE_L0S_L1_DISABLE)
  121. atl1c_disable_l0s_l1(hw);
  122. if (flag & ATL1C_PCIE_PHY_RESET)
  123. AT_WRITE_REG(hw, REG_GPHY_CTRL, GPHY_CTRL_DEFAULT);
  124. else
  125. AT_WRITE_REG(hw, REG_GPHY_CTRL,
  126. GPHY_CTRL_DEFAULT | GPHY_CTRL_EXT_RESET);
  127. msleep(5);
  128. }
  129. /*
  130. * atl1c_irq_enable - Enable default interrupt generation settings
  131. * @adapter: board private structure
  132. */
  133. static inline void atl1c_irq_enable(struct atl1c_adapter *adapter)
  134. {
  135. if (likely(atomic_dec_and_test(&adapter->irq_sem))) {
  136. AT_WRITE_REG(&adapter->hw, REG_ISR, 0x7FFFFFFF);
  137. AT_WRITE_REG(&adapter->hw, REG_IMR, adapter->hw.intr_mask);
  138. AT_WRITE_FLUSH(&adapter->hw);
  139. }
  140. }
  141. /*
  142. * atl1c_irq_disable - Mask off interrupt generation on the NIC
  143. * @adapter: board private structure
  144. */
  145. static inline void atl1c_irq_disable(struct atl1c_adapter *adapter)
  146. {
  147. atomic_inc(&adapter->irq_sem);
  148. AT_WRITE_REG(&adapter->hw, REG_IMR, 0);
  149. AT_WRITE_REG(&adapter->hw, REG_ISR, ISR_DIS_INT);
  150. AT_WRITE_FLUSH(&adapter->hw);
  151. synchronize_irq(adapter->pdev->irq);
  152. }
  153. /*
  154. * atl1c_irq_reset - reset interrupt confiure on the NIC
  155. * @adapter: board private structure
  156. */
  157. static inline void atl1c_irq_reset(struct atl1c_adapter *adapter)
  158. {
  159. atomic_set(&adapter->irq_sem, 1);
  160. atl1c_irq_enable(adapter);
  161. }
  162. /*
  163. * atl1c_wait_until_idle - wait up to AT_HW_MAX_IDLE_DELAY reads
  164. * of the idle status register until the device is actually idle
  165. */
  166. static u32 atl1c_wait_until_idle(struct atl1c_hw *hw, u32 modu_ctrl)
  167. {
  168. int timeout;
  169. u32 data;
  170. for (timeout = 0; timeout < AT_HW_MAX_IDLE_DELAY; timeout++) {
  171. AT_READ_REG(hw, REG_IDLE_STATUS, &data);
  172. if ((data & modu_ctrl) == 0)
  173. return 0;
  174. msleep(1);
  175. }
  176. return data;
  177. }
  178. /*
  179. * atl1c_phy_config - Timer Call-back
  180. * @data: pointer to netdev cast into an unsigned long
  181. */
  182. static void atl1c_phy_config(unsigned long data)
  183. {
  184. struct atl1c_adapter *adapter = (struct atl1c_adapter *) data;
  185. struct atl1c_hw *hw = &adapter->hw;
  186. unsigned long flags;
  187. spin_lock_irqsave(&adapter->mdio_lock, flags);
  188. atl1c_restart_autoneg(hw);
  189. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  190. }
  191. void atl1c_reinit_locked(struct atl1c_adapter *adapter)
  192. {
  193. WARN_ON(in_interrupt());
  194. atl1c_down(adapter);
  195. atl1c_up(adapter);
  196. clear_bit(__AT_RESETTING, &adapter->flags);
  197. }
  198. static void atl1c_check_link_status(struct atl1c_adapter *adapter)
  199. {
  200. struct atl1c_hw *hw = &adapter->hw;
  201. struct net_device *netdev = adapter->netdev;
  202. struct pci_dev *pdev = adapter->pdev;
  203. int err;
  204. unsigned long flags;
  205. u16 speed, duplex, phy_data;
  206. spin_lock_irqsave(&adapter->mdio_lock, flags);
  207. /* MII_BMSR must read twise */
  208. atl1c_read_phy_reg(hw, MII_BMSR, &phy_data);
  209. atl1c_read_phy_reg(hw, MII_BMSR, &phy_data);
  210. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  211. if ((phy_data & BMSR_LSTATUS) == 0) {
  212. /* link down */
  213. hw->hibernate = true;
  214. if (atl1c_stop_mac(hw) != 0)
  215. if (netif_msg_hw(adapter))
  216. dev_warn(&pdev->dev, "stop mac failed\n");
  217. atl1c_set_aspm(hw, false);
  218. netif_carrier_off(netdev);
  219. netif_stop_queue(netdev);
  220. atl1c_phy_reset(hw);
  221. atl1c_phy_init(&adapter->hw);
  222. } else {
  223. /* Link Up */
  224. hw->hibernate = false;
  225. spin_lock_irqsave(&adapter->mdio_lock, flags);
  226. err = atl1c_get_speed_and_duplex(hw, &speed, &duplex);
  227. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  228. if (unlikely(err))
  229. return;
  230. /* link result is our setting */
  231. if (adapter->link_speed != speed ||
  232. adapter->link_duplex != duplex) {
  233. adapter->link_speed = speed;
  234. adapter->link_duplex = duplex;
  235. atl1c_set_aspm(hw, true);
  236. atl1c_enable_tx_ctrl(hw);
  237. atl1c_enable_rx_ctrl(hw);
  238. atl1c_setup_mac_ctrl(adapter);
  239. if (netif_msg_link(adapter))
  240. dev_info(&pdev->dev,
  241. "%s: %s NIC Link is Up<%d Mbps %s>\n",
  242. atl1c_driver_name, netdev->name,
  243. adapter->link_speed,
  244. adapter->link_duplex == FULL_DUPLEX ?
  245. "Full Duplex" : "Half Duplex");
  246. }
  247. if (!netif_carrier_ok(netdev))
  248. netif_carrier_on(netdev);
  249. }
  250. }
  251. static void atl1c_link_chg_event(struct atl1c_adapter *adapter)
  252. {
  253. struct net_device *netdev = adapter->netdev;
  254. struct pci_dev *pdev = adapter->pdev;
  255. u16 phy_data;
  256. u16 link_up;
  257. spin_lock(&adapter->mdio_lock);
  258. atl1c_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  259. atl1c_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  260. spin_unlock(&adapter->mdio_lock);
  261. link_up = phy_data & BMSR_LSTATUS;
  262. /* notify upper layer link down ASAP */
  263. if (!link_up) {
  264. if (netif_carrier_ok(netdev)) {
  265. /* old link state: Up */
  266. netif_carrier_off(netdev);
  267. if (netif_msg_link(adapter))
  268. dev_info(&pdev->dev,
  269. "%s: %s NIC Link is Down\n",
  270. atl1c_driver_name, netdev->name);
  271. adapter->link_speed = SPEED_0;
  272. }
  273. }
  274. set_bit(ATL1C_WORK_EVENT_LINK_CHANGE, &adapter->work_event);
  275. schedule_work(&adapter->common_task);
  276. }
  277. static void atl1c_common_task(struct work_struct *work)
  278. {
  279. struct atl1c_adapter *adapter;
  280. struct net_device *netdev;
  281. adapter = container_of(work, struct atl1c_adapter, common_task);
  282. netdev = adapter->netdev;
  283. if (test_and_clear_bit(ATL1C_WORK_EVENT_RESET, &adapter->work_event)) {
  284. netif_device_detach(netdev);
  285. atl1c_down(adapter);
  286. atl1c_up(adapter);
  287. netif_device_attach(netdev);
  288. }
  289. if (test_and_clear_bit(ATL1C_WORK_EVENT_LINK_CHANGE,
  290. &adapter->work_event))
  291. atl1c_check_link_status(adapter);
  292. }
  293. static void atl1c_del_timer(struct atl1c_adapter *adapter)
  294. {
  295. del_timer_sync(&adapter->phy_config_timer);
  296. }
  297. /*
  298. * atl1c_tx_timeout - Respond to a Tx Hang
  299. * @netdev: network interface device structure
  300. */
  301. static void atl1c_tx_timeout(struct net_device *netdev)
  302. {
  303. struct atl1c_adapter *adapter = netdev_priv(netdev);
  304. /* Do the reset outside of interrupt context */
  305. set_bit(ATL1C_WORK_EVENT_RESET, &adapter->work_event);
  306. schedule_work(&adapter->common_task);
  307. }
  308. /*
  309. * atl1c_set_multi - Multicast and Promiscuous mode set
  310. * @netdev: network interface device structure
  311. *
  312. * The set_multi entry point is called whenever the multicast address
  313. * list or the network interface flags are updated. This routine is
  314. * responsible for configuring the hardware for proper multicast,
  315. * promiscuous mode, and all-multi behavior.
  316. */
  317. static void atl1c_set_multi(struct net_device *netdev)
  318. {
  319. struct atl1c_adapter *adapter = netdev_priv(netdev);
  320. struct atl1c_hw *hw = &adapter->hw;
  321. struct netdev_hw_addr *ha;
  322. u32 mac_ctrl_data;
  323. u32 hash_value;
  324. /* Check for Promiscuous and All Multicast modes */
  325. AT_READ_REG(hw, REG_MAC_CTRL, &mac_ctrl_data);
  326. if (netdev->flags & IFF_PROMISC) {
  327. mac_ctrl_data |= MAC_CTRL_PROMIS_EN;
  328. } else if (netdev->flags & IFF_ALLMULTI) {
  329. mac_ctrl_data |= MAC_CTRL_MC_ALL_EN;
  330. mac_ctrl_data &= ~MAC_CTRL_PROMIS_EN;
  331. } else {
  332. mac_ctrl_data &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
  333. }
  334. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  335. /* clear the old settings from the multicast hash table */
  336. AT_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  337. AT_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  338. /* comoute mc addresses' hash value ,and put it into hash table */
  339. netdev_for_each_mc_addr(ha, netdev) {
  340. hash_value = atl1c_hash_mc_addr(hw, ha->addr);
  341. atl1c_hash_set(hw, hash_value);
  342. }
  343. }
  344. static void __atl1c_vlan_mode(netdev_features_t features, u32 *mac_ctrl_data)
  345. {
  346. if (features & NETIF_F_HW_VLAN_RX) {
  347. /* enable VLAN tag insert/strip */
  348. *mac_ctrl_data |= MAC_CTRL_RMV_VLAN;
  349. } else {
  350. /* disable VLAN tag insert/strip */
  351. *mac_ctrl_data &= ~MAC_CTRL_RMV_VLAN;
  352. }
  353. }
  354. static void atl1c_vlan_mode(struct net_device *netdev,
  355. netdev_features_t features)
  356. {
  357. struct atl1c_adapter *adapter = netdev_priv(netdev);
  358. struct pci_dev *pdev = adapter->pdev;
  359. u32 mac_ctrl_data = 0;
  360. if (netif_msg_pktdata(adapter))
  361. dev_dbg(&pdev->dev, "atl1c_vlan_mode\n");
  362. atl1c_irq_disable(adapter);
  363. AT_READ_REG(&adapter->hw, REG_MAC_CTRL, &mac_ctrl_data);
  364. __atl1c_vlan_mode(features, &mac_ctrl_data);
  365. AT_WRITE_REG(&adapter->hw, REG_MAC_CTRL, mac_ctrl_data);
  366. atl1c_irq_enable(adapter);
  367. }
  368. static void atl1c_restore_vlan(struct atl1c_adapter *adapter)
  369. {
  370. struct pci_dev *pdev = adapter->pdev;
  371. if (netif_msg_pktdata(adapter))
  372. dev_dbg(&pdev->dev, "atl1c_restore_vlan\n");
  373. atl1c_vlan_mode(adapter->netdev, adapter->netdev->features);
  374. }
  375. /*
  376. * atl1c_set_mac - Change the Ethernet Address of the NIC
  377. * @netdev: network interface device structure
  378. * @p: pointer to an address structure
  379. *
  380. * Returns 0 on success, negative on failure
  381. */
  382. static int atl1c_set_mac_addr(struct net_device *netdev, void *p)
  383. {
  384. struct atl1c_adapter *adapter = netdev_priv(netdev);
  385. struct sockaddr *addr = p;
  386. if (!is_valid_ether_addr(addr->sa_data))
  387. return -EADDRNOTAVAIL;
  388. if (netif_running(netdev))
  389. return -EBUSY;
  390. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  391. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  392. netdev->addr_assign_type &= ~NET_ADDR_RANDOM;
  393. atl1c_hw_set_mac_addr(&adapter->hw);
  394. return 0;
  395. }
  396. static void atl1c_set_rxbufsize(struct atl1c_adapter *adapter,
  397. struct net_device *dev)
  398. {
  399. int mtu = dev->mtu;
  400. adapter->rx_buffer_len = mtu > AT_RX_BUF_SIZE ?
  401. roundup(mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN, 8) : AT_RX_BUF_SIZE;
  402. }
  403. static netdev_features_t atl1c_fix_features(struct net_device *netdev,
  404. netdev_features_t features)
  405. {
  406. /*
  407. * Since there is no support for separate rx/tx vlan accel
  408. * enable/disable make sure tx flag is always in same state as rx.
  409. */
  410. if (features & NETIF_F_HW_VLAN_RX)
  411. features |= NETIF_F_HW_VLAN_TX;
  412. else
  413. features &= ~NETIF_F_HW_VLAN_TX;
  414. if (netdev->mtu > MAX_TSO_FRAME_SIZE)
  415. features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  416. return features;
  417. }
  418. static int atl1c_set_features(struct net_device *netdev,
  419. netdev_features_t features)
  420. {
  421. netdev_features_t changed = netdev->features ^ features;
  422. if (changed & NETIF_F_HW_VLAN_RX)
  423. atl1c_vlan_mode(netdev, features);
  424. return 0;
  425. }
  426. /*
  427. * atl1c_change_mtu - Change the Maximum Transfer Unit
  428. * @netdev: network interface device structure
  429. * @new_mtu: new value for maximum frame size
  430. *
  431. * Returns 0 on success, negative on failure
  432. */
  433. static int atl1c_change_mtu(struct net_device *netdev, int new_mtu)
  434. {
  435. struct atl1c_adapter *adapter = netdev_priv(netdev);
  436. struct atl1c_hw *hw = &adapter->hw;
  437. int old_mtu = netdev->mtu;
  438. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  439. /* Fast Ethernet controller doesn't support jumbo packet */
  440. if (((hw->nic_type == athr_l2c ||
  441. hw->nic_type == athr_l2c_b ||
  442. hw->nic_type == athr_l2c_b2) && new_mtu > ETH_DATA_LEN) ||
  443. max_frame < ETH_ZLEN + ETH_FCS_LEN ||
  444. max_frame > MAX_JUMBO_FRAME_SIZE) {
  445. if (netif_msg_link(adapter))
  446. dev_warn(&adapter->pdev->dev, "invalid MTU setting\n");
  447. return -EINVAL;
  448. }
  449. /* set MTU */
  450. if (old_mtu != new_mtu && netif_running(netdev)) {
  451. while (test_and_set_bit(__AT_RESETTING, &adapter->flags))
  452. msleep(1);
  453. netdev->mtu = new_mtu;
  454. adapter->hw.max_frame_size = new_mtu;
  455. atl1c_set_rxbufsize(adapter, netdev);
  456. atl1c_down(adapter);
  457. netdev_update_features(netdev);
  458. atl1c_up(adapter);
  459. clear_bit(__AT_RESETTING, &adapter->flags);
  460. if (adapter->hw.ctrl_flags & ATL1C_FPGA_VERSION) {
  461. u32 phy_data;
  462. AT_READ_REG(&adapter->hw, 0x1414, &phy_data);
  463. phy_data |= 0x10000000;
  464. AT_WRITE_REG(&adapter->hw, 0x1414, phy_data);
  465. }
  466. }
  467. return 0;
  468. }
  469. /*
  470. * caller should hold mdio_lock
  471. */
  472. static int atl1c_mdio_read(struct net_device *netdev, int phy_id, int reg_num)
  473. {
  474. struct atl1c_adapter *adapter = netdev_priv(netdev);
  475. u16 result;
  476. atl1c_read_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, &result);
  477. return result;
  478. }
  479. static void atl1c_mdio_write(struct net_device *netdev, int phy_id,
  480. int reg_num, int val)
  481. {
  482. struct atl1c_adapter *adapter = netdev_priv(netdev);
  483. atl1c_write_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, val);
  484. }
  485. /*
  486. * atl1c_mii_ioctl -
  487. * @netdev:
  488. * @ifreq:
  489. * @cmd:
  490. */
  491. static int atl1c_mii_ioctl(struct net_device *netdev,
  492. struct ifreq *ifr, int cmd)
  493. {
  494. struct atl1c_adapter *adapter = netdev_priv(netdev);
  495. struct pci_dev *pdev = adapter->pdev;
  496. struct mii_ioctl_data *data = if_mii(ifr);
  497. unsigned long flags;
  498. int retval = 0;
  499. if (!netif_running(netdev))
  500. return -EINVAL;
  501. spin_lock_irqsave(&adapter->mdio_lock, flags);
  502. switch (cmd) {
  503. case SIOCGMIIPHY:
  504. data->phy_id = 0;
  505. break;
  506. case SIOCGMIIREG:
  507. if (atl1c_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
  508. &data->val_out)) {
  509. retval = -EIO;
  510. goto out;
  511. }
  512. break;
  513. case SIOCSMIIREG:
  514. if (data->reg_num & ~(0x1F)) {
  515. retval = -EFAULT;
  516. goto out;
  517. }
  518. dev_dbg(&pdev->dev, "<atl1c_mii_ioctl> write %x %x",
  519. data->reg_num, data->val_in);
  520. if (atl1c_write_phy_reg(&adapter->hw,
  521. data->reg_num, data->val_in)) {
  522. retval = -EIO;
  523. goto out;
  524. }
  525. break;
  526. default:
  527. retval = -EOPNOTSUPP;
  528. break;
  529. }
  530. out:
  531. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  532. return retval;
  533. }
  534. /*
  535. * atl1c_ioctl -
  536. * @netdev:
  537. * @ifreq:
  538. * @cmd:
  539. */
  540. static int atl1c_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  541. {
  542. switch (cmd) {
  543. case SIOCGMIIPHY:
  544. case SIOCGMIIREG:
  545. case SIOCSMIIREG:
  546. return atl1c_mii_ioctl(netdev, ifr, cmd);
  547. default:
  548. return -EOPNOTSUPP;
  549. }
  550. }
  551. /*
  552. * atl1c_alloc_queues - Allocate memory for all rings
  553. * @adapter: board private structure to initialize
  554. *
  555. */
  556. static int __devinit atl1c_alloc_queues(struct atl1c_adapter *adapter)
  557. {
  558. return 0;
  559. }
  560. static void atl1c_set_mac_type(struct atl1c_hw *hw)
  561. {
  562. switch (hw->device_id) {
  563. case PCI_DEVICE_ID_ATTANSIC_L2C:
  564. hw->nic_type = athr_l2c;
  565. break;
  566. case PCI_DEVICE_ID_ATTANSIC_L1C:
  567. hw->nic_type = athr_l1c;
  568. break;
  569. case PCI_DEVICE_ID_ATHEROS_L2C_B:
  570. hw->nic_type = athr_l2c_b;
  571. break;
  572. case PCI_DEVICE_ID_ATHEROS_L2C_B2:
  573. hw->nic_type = athr_l2c_b2;
  574. break;
  575. case PCI_DEVICE_ID_ATHEROS_L1D:
  576. hw->nic_type = athr_l1d;
  577. break;
  578. case PCI_DEVICE_ID_ATHEROS_L1D_2_0:
  579. hw->nic_type = athr_l1d_2;
  580. break;
  581. default:
  582. break;
  583. }
  584. }
  585. static int atl1c_setup_mac_funcs(struct atl1c_hw *hw)
  586. {
  587. u32 phy_status_data;
  588. u32 link_ctrl_data;
  589. atl1c_set_mac_type(hw);
  590. AT_READ_REG(hw, REG_PHY_STATUS, &phy_status_data);
  591. AT_READ_REG(hw, REG_LINK_CTRL, &link_ctrl_data);
  592. hw->ctrl_flags = ATL1C_INTR_MODRT_ENABLE |
  593. ATL1C_TXQ_MODE_ENHANCE;
  594. if (link_ctrl_data & LINK_CTRL_L0S_EN)
  595. hw->ctrl_flags |= ATL1C_ASPM_L0S_SUPPORT;
  596. if (link_ctrl_data & LINK_CTRL_L1_EN)
  597. hw->ctrl_flags |= ATL1C_ASPM_L1_SUPPORT;
  598. if (link_ctrl_data & LINK_CTRL_EXT_SYNC)
  599. hw->ctrl_flags |= ATL1C_LINK_EXT_SYNC;
  600. hw->ctrl_flags |= ATL1C_ASPM_CTRL_MON;
  601. if (hw->nic_type == athr_l1c ||
  602. hw->nic_type == athr_l1d ||
  603. hw->nic_type == athr_l1d_2)
  604. hw->link_cap_flags |= ATL1C_LINK_CAP_1000M;
  605. return 0;
  606. }
  607. /*
  608. * atl1c_sw_init - Initialize general software structures (struct atl1c_adapter)
  609. * @adapter: board private structure to initialize
  610. *
  611. * atl1c_sw_init initializes the Adapter private data structure.
  612. * Fields are initialized based on PCI device information and
  613. * OS network device settings (MTU size).
  614. */
  615. static int __devinit atl1c_sw_init(struct atl1c_adapter *adapter)
  616. {
  617. struct atl1c_hw *hw = &adapter->hw;
  618. struct pci_dev *pdev = adapter->pdev;
  619. u32 revision;
  620. adapter->wol = 0;
  621. device_set_wakeup_enable(&pdev->dev, false);
  622. adapter->link_speed = SPEED_0;
  623. adapter->link_duplex = FULL_DUPLEX;
  624. adapter->tpd_ring[0].count = 1024;
  625. adapter->rfd_ring.count = 512;
  626. hw->vendor_id = pdev->vendor;
  627. hw->device_id = pdev->device;
  628. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  629. hw->subsystem_id = pdev->subsystem_device;
  630. AT_READ_REG(hw, PCI_CLASS_REVISION, &revision);
  631. hw->revision_id = revision & 0xFF;
  632. /* before link up, we assume hibernate is true */
  633. hw->hibernate = true;
  634. hw->media_type = MEDIA_TYPE_AUTO_SENSOR;
  635. if (atl1c_setup_mac_funcs(hw) != 0) {
  636. dev_err(&pdev->dev, "set mac function pointers failed\n");
  637. return -1;
  638. }
  639. hw->intr_mask = IMR_NORMAL_MASK;
  640. hw->phy_configured = false;
  641. hw->preamble_len = 7;
  642. hw->max_frame_size = adapter->netdev->mtu;
  643. hw->autoneg_advertised = ADVERTISED_Autoneg;
  644. hw->indirect_tab = 0xE4E4E4E4;
  645. hw->base_cpu = 0;
  646. hw->ict = 50000; /* 100ms */
  647. hw->smb_timer = 200000; /* 400ms */
  648. hw->rx_imt = 200;
  649. hw->tx_imt = 1000;
  650. hw->tpd_burst = 5;
  651. hw->rfd_burst = 8;
  652. hw->dma_order = atl1c_dma_ord_out;
  653. hw->dmar_block = atl1c_dma_req_1024;
  654. if (atl1c_alloc_queues(adapter)) {
  655. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  656. return -ENOMEM;
  657. }
  658. /* TODO */
  659. atl1c_set_rxbufsize(adapter, adapter->netdev);
  660. atomic_set(&adapter->irq_sem, 1);
  661. spin_lock_init(&adapter->mdio_lock);
  662. spin_lock_init(&adapter->tx_lock);
  663. set_bit(__AT_DOWN, &adapter->flags);
  664. return 0;
  665. }
  666. static inline void atl1c_clean_buffer(struct pci_dev *pdev,
  667. struct atl1c_buffer *buffer_info, int in_irq)
  668. {
  669. u16 pci_driection;
  670. if (buffer_info->flags & ATL1C_BUFFER_FREE)
  671. return;
  672. if (buffer_info->dma) {
  673. if (buffer_info->flags & ATL1C_PCIMAP_FROMDEVICE)
  674. pci_driection = PCI_DMA_FROMDEVICE;
  675. else
  676. pci_driection = PCI_DMA_TODEVICE;
  677. if (buffer_info->flags & ATL1C_PCIMAP_SINGLE)
  678. pci_unmap_single(pdev, buffer_info->dma,
  679. buffer_info->length, pci_driection);
  680. else if (buffer_info->flags & ATL1C_PCIMAP_PAGE)
  681. pci_unmap_page(pdev, buffer_info->dma,
  682. buffer_info->length, pci_driection);
  683. }
  684. if (buffer_info->skb) {
  685. if (in_irq)
  686. dev_kfree_skb_irq(buffer_info->skb);
  687. else
  688. dev_kfree_skb(buffer_info->skb);
  689. }
  690. buffer_info->dma = 0;
  691. buffer_info->skb = NULL;
  692. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_FREE);
  693. }
  694. /*
  695. * atl1c_clean_tx_ring - Free Tx-skb
  696. * @adapter: board private structure
  697. */
  698. static void atl1c_clean_tx_ring(struct atl1c_adapter *adapter,
  699. enum atl1c_trans_queue type)
  700. {
  701. struct atl1c_tpd_ring *tpd_ring = &adapter->tpd_ring[type];
  702. struct atl1c_buffer *buffer_info;
  703. struct pci_dev *pdev = adapter->pdev;
  704. u16 index, ring_count;
  705. ring_count = tpd_ring->count;
  706. for (index = 0; index < ring_count; index++) {
  707. buffer_info = &tpd_ring->buffer_info[index];
  708. atl1c_clean_buffer(pdev, buffer_info, 0);
  709. }
  710. /* Zero out Tx-buffers */
  711. memset(tpd_ring->desc, 0, sizeof(struct atl1c_tpd_desc) *
  712. ring_count);
  713. atomic_set(&tpd_ring->next_to_clean, 0);
  714. tpd_ring->next_to_use = 0;
  715. }
  716. /*
  717. * atl1c_clean_rx_ring - Free rx-reservation skbs
  718. * @adapter: board private structure
  719. */
  720. static void atl1c_clean_rx_ring(struct atl1c_adapter *adapter)
  721. {
  722. struct atl1c_rfd_ring *rfd_ring = &adapter->rfd_ring;
  723. struct atl1c_rrd_ring *rrd_ring = &adapter->rrd_ring;
  724. struct atl1c_buffer *buffer_info;
  725. struct pci_dev *pdev = adapter->pdev;
  726. int j;
  727. for (j = 0; j < rfd_ring->count; j++) {
  728. buffer_info = &rfd_ring->buffer_info[j];
  729. atl1c_clean_buffer(pdev, buffer_info, 0);
  730. }
  731. /* zero out the descriptor ring */
  732. memset(rfd_ring->desc, 0, rfd_ring->size);
  733. rfd_ring->next_to_clean = 0;
  734. rfd_ring->next_to_use = 0;
  735. rrd_ring->next_to_use = 0;
  736. rrd_ring->next_to_clean = 0;
  737. }
  738. /*
  739. * Read / Write Ptr Initialize:
  740. */
  741. static void atl1c_init_ring_ptrs(struct atl1c_adapter *adapter)
  742. {
  743. struct atl1c_tpd_ring *tpd_ring = adapter->tpd_ring;
  744. struct atl1c_rfd_ring *rfd_ring = &adapter->rfd_ring;
  745. struct atl1c_rrd_ring *rrd_ring = &adapter->rrd_ring;
  746. struct atl1c_buffer *buffer_info;
  747. int i, j;
  748. for (i = 0; i < AT_MAX_TRANSMIT_QUEUE; i++) {
  749. tpd_ring[i].next_to_use = 0;
  750. atomic_set(&tpd_ring[i].next_to_clean, 0);
  751. buffer_info = tpd_ring[i].buffer_info;
  752. for (j = 0; j < tpd_ring->count; j++)
  753. ATL1C_SET_BUFFER_STATE(&buffer_info[i],
  754. ATL1C_BUFFER_FREE);
  755. }
  756. rfd_ring->next_to_use = 0;
  757. rfd_ring->next_to_clean = 0;
  758. rrd_ring->next_to_use = 0;
  759. rrd_ring->next_to_clean = 0;
  760. for (j = 0; j < rfd_ring->count; j++) {
  761. buffer_info = &rfd_ring->buffer_info[j];
  762. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_FREE);
  763. }
  764. }
  765. /*
  766. * atl1c_free_ring_resources - Free Tx / RX descriptor Resources
  767. * @adapter: board private structure
  768. *
  769. * Free all transmit software resources
  770. */
  771. static void atl1c_free_ring_resources(struct atl1c_adapter *adapter)
  772. {
  773. struct pci_dev *pdev = adapter->pdev;
  774. pci_free_consistent(pdev, adapter->ring_header.size,
  775. adapter->ring_header.desc,
  776. adapter->ring_header.dma);
  777. adapter->ring_header.desc = NULL;
  778. /* Note: just free tdp_ring.buffer_info,
  779. * it contain rfd_ring.buffer_info, do not double free */
  780. if (adapter->tpd_ring[0].buffer_info) {
  781. kfree(adapter->tpd_ring[0].buffer_info);
  782. adapter->tpd_ring[0].buffer_info = NULL;
  783. }
  784. }
  785. /*
  786. * atl1c_setup_mem_resources - allocate Tx / RX descriptor resources
  787. * @adapter: board private structure
  788. *
  789. * Return 0 on success, negative on failure
  790. */
  791. static int atl1c_setup_ring_resources(struct atl1c_adapter *adapter)
  792. {
  793. struct pci_dev *pdev = adapter->pdev;
  794. struct atl1c_tpd_ring *tpd_ring = adapter->tpd_ring;
  795. struct atl1c_rfd_ring *rfd_ring = &adapter->rfd_ring;
  796. struct atl1c_rrd_ring *rrd_ring = &adapter->rrd_ring;
  797. struct atl1c_ring_header *ring_header = &adapter->ring_header;
  798. int size;
  799. int i;
  800. int count = 0;
  801. int rx_desc_count = 0;
  802. u32 offset = 0;
  803. rrd_ring->count = rfd_ring->count;
  804. for (i = 1; i < AT_MAX_TRANSMIT_QUEUE; i++)
  805. tpd_ring[i].count = tpd_ring[0].count;
  806. /* 2 tpd queue, one high priority queue,
  807. * another normal priority queue */
  808. size = sizeof(struct atl1c_buffer) * (tpd_ring->count * 2 +
  809. rfd_ring->count);
  810. tpd_ring->buffer_info = kzalloc(size, GFP_KERNEL);
  811. if (unlikely(!tpd_ring->buffer_info)) {
  812. dev_err(&pdev->dev, "kzalloc failed, size = %d\n",
  813. size);
  814. goto err_nomem;
  815. }
  816. for (i = 0; i < AT_MAX_TRANSMIT_QUEUE; i++) {
  817. tpd_ring[i].buffer_info =
  818. (struct atl1c_buffer *) (tpd_ring->buffer_info + count);
  819. count += tpd_ring[i].count;
  820. }
  821. rfd_ring->buffer_info =
  822. (struct atl1c_buffer *) (tpd_ring->buffer_info + count);
  823. count += rfd_ring->count;
  824. rx_desc_count += rfd_ring->count;
  825. /*
  826. * real ring DMA buffer
  827. * each ring/block may need up to 8 bytes for alignment, hence the
  828. * additional bytes tacked onto the end.
  829. */
  830. ring_header->size = size =
  831. sizeof(struct atl1c_tpd_desc) * tpd_ring->count * 2 +
  832. sizeof(struct atl1c_rx_free_desc) * rx_desc_count +
  833. sizeof(struct atl1c_recv_ret_status) * rx_desc_count +
  834. 8 * 4;
  835. ring_header->desc = pci_alloc_consistent(pdev, ring_header->size,
  836. &ring_header->dma);
  837. if (unlikely(!ring_header->desc)) {
  838. dev_err(&pdev->dev, "pci_alloc_consistend failed\n");
  839. goto err_nomem;
  840. }
  841. memset(ring_header->desc, 0, ring_header->size);
  842. /* init TPD ring */
  843. tpd_ring[0].dma = roundup(ring_header->dma, 8);
  844. offset = tpd_ring[0].dma - ring_header->dma;
  845. for (i = 0; i < AT_MAX_TRANSMIT_QUEUE; i++) {
  846. tpd_ring[i].dma = ring_header->dma + offset;
  847. tpd_ring[i].desc = (u8 *) ring_header->desc + offset;
  848. tpd_ring[i].size =
  849. sizeof(struct atl1c_tpd_desc) * tpd_ring[i].count;
  850. offset += roundup(tpd_ring[i].size, 8);
  851. }
  852. /* init RFD ring */
  853. rfd_ring->dma = ring_header->dma + offset;
  854. rfd_ring->desc = (u8 *) ring_header->desc + offset;
  855. rfd_ring->size = sizeof(struct atl1c_rx_free_desc) * rfd_ring->count;
  856. offset += roundup(rfd_ring->size, 8);
  857. /* init RRD ring */
  858. rrd_ring->dma = ring_header->dma + offset;
  859. rrd_ring->desc = (u8 *) ring_header->desc + offset;
  860. rrd_ring->size = sizeof(struct atl1c_recv_ret_status) *
  861. rrd_ring->count;
  862. offset += roundup(rrd_ring->size, 8);
  863. return 0;
  864. err_nomem:
  865. kfree(tpd_ring->buffer_info);
  866. return -ENOMEM;
  867. }
  868. static void atl1c_configure_des_ring(struct atl1c_adapter *adapter)
  869. {
  870. struct atl1c_hw *hw = &adapter->hw;
  871. struct atl1c_rfd_ring *rfd_ring = &adapter->rfd_ring;
  872. struct atl1c_rrd_ring *rrd_ring = &adapter->rrd_ring;
  873. struct atl1c_tpd_ring *tpd_ring = (struct atl1c_tpd_ring *)
  874. adapter->tpd_ring;
  875. u32 data;
  876. /* TPD */
  877. AT_WRITE_REG(hw, REG_TX_BASE_ADDR_HI,
  878. (u32)((tpd_ring[atl1c_trans_normal].dma &
  879. AT_DMA_HI_ADDR_MASK) >> 32));
  880. /* just enable normal priority TX queue */
  881. AT_WRITE_REG(hw, REG_TPD_PRI0_ADDR_LO,
  882. (u32)(tpd_ring[atl1c_trans_normal].dma &
  883. AT_DMA_LO_ADDR_MASK));
  884. AT_WRITE_REG(hw, REG_TPD_PRI1_ADDR_LO,
  885. (u32)(tpd_ring[atl1c_trans_high].dma &
  886. AT_DMA_LO_ADDR_MASK));
  887. AT_WRITE_REG(hw, REG_TPD_RING_SIZE,
  888. (u32)(tpd_ring[0].count & TPD_RING_SIZE_MASK));
  889. /* RFD */
  890. AT_WRITE_REG(hw, REG_RX_BASE_ADDR_HI,
  891. (u32)((rfd_ring->dma & AT_DMA_HI_ADDR_MASK) >> 32));
  892. AT_WRITE_REG(hw, REG_RFD0_HEAD_ADDR_LO,
  893. (u32)(rfd_ring->dma & AT_DMA_LO_ADDR_MASK));
  894. AT_WRITE_REG(hw, REG_RFD_RING_SIZE,
  895. rfd_ring->count & RFD_RING_SIZE_MASK);
  896. AT_WRITE_REG(hw, REG_RX_BUF_SIZE,
  897. adapter->rx_buffer_len & RX_BUF_SIZE_MASK);
  898. /* RRD */
  899. AT_WRITE_REG(hw, REG_RRD0_HEAD_ADDR_LO,
  900. (u32)(rrd_ring->dma & AT_DMA_LO_ADDR_MASK));
  901. AT_WRITE_REG(hw, REG_RRD_RING_SIZE,
  902. (rrd_ring->count & RRD_RING_SIZE_MASK));
  903. if (hw->nic_type == athr_l2c_b) {
  904. AT_WRITE_REG(hw, REG_SRAM_RXF_LEN, 0x02a0L);
  905. AT_WRITE_REG(hw, REG_SRAM_TXF_LEN, 0x0100L);
  906. AT_WRITE_REG(hw, REG_SRAM_RXF_ADDR, 0x029f0000L);
  907. AT_WRITE_REG(hw, REG_SRAM_RFD0_INFO, 0x02bf02a0L);
  908. AT_WRITE_REG(hw, REG_SRAM_TXF_ADDR, 0x03bf02c0L);
  909. AT_WRITE_REG(hw, REG_SRAM_TRD_ADDR, 0x03df03c0L);
  910. AT_WRITE_REG(hw, REG_TXF_WATER_MARK, 0); /* TX watermark, to enter l1 state.*/
  911. AT_WRITE_REG(hw, REG_RXD_DMA_CTRL, 0); /* RXD threshold.*/
  912. }
  913. if (hw->nic_type == athr_l2c_b || hw->nic_type == athr_l1d_2) {
  914. /* Power Saving for L2c_B */
  915. AT_READ_REG(hw, REG_SERDES_LOCK, &data);
  916. data |= SERDES_MAC_CLK_SLOWDOWN;
  917. data |= SERDES_PYH_CLK_SLOWDOWN;
  918. AT_WRITE_REG(hw, REG_SERDES_LOCK, data);
  919. }
  920. /* Load all of base address above */
  921. AT_WRITE_REG(hw, REG_LOAD_PTR, 1);
  922. }
  923. static void atl1c_configure_tx(struct atl1c_adapter *adapter)
  924. {
  925. struct atl1c_hw *hw = &adapter->hw;
  926. int max_pay_load;
  927. u16 tx_offload_thresh;
  928. u32 txq_ctrl_data;
  929. tx_offload_thresh = MAX_TSO_FRAME_SIZE;
  930. AT_WRITE_REG(hw, REG_TX_TSO_OFFLOAD_THRESH,
  931. (tx_offload_thresh >> 3) & TX_TSO_OFFLOAD_THRESH_MASK);
  932. max_pay_load = pcie_get_readrq(adapter->pdev) >> 8;
  933. hw->dmar_block = min_t(u32, max_pay_load, hw->dmar_block);
  934. /*
  935. * if BIOS had changed the dam-read-max-length to an invalid value,
  936. * restore it to default value
  937. */
  938. if (hw->dmar_block < DEVICE_CTRL_MAXRRS_MIN) {
  939. pcie_set_readrq(adapter->pdev, 128 << DEVICE_CTRL_MAXRRS_MIN);
  940. hw->dmar_block = DEVICE_CTRL_MAXRRS_MIN;
  941. }
  942. txq_ctrl_data =
  943. hw->nic_type == athr_l2c_b || hw->nic_type == athr_l2c_b2 ?
  944. L2CB_TXQ_CFGV : L1C_TXQ_CFGV;
  945. AT_WRITE_REG(hw, REG_TXQ_CTRL, txq_ctrl_data);
  946. }
  947. static void atl1c_configure_rx(struct atl1c_adapter *adapter)
  948. {
  949. struct atl1c_hw *hw = &adapter->hw;
  950. u32 rxq_ctrl_data;
  951. rxq_ctrl_data = (hw->rfd_burst & RXQ_RFD_BURST_NUM_MASK) <<
  952. RXQ_RFD_BURST_NUM_SHIFT;
  953. if (hw->ctrl_flags & ATL1C_RX_IPV6_CHKSUM)
  954. rxq_ctrl_data |= IPV6_CHKSUM_CTRL_EN;
  955. /* aspm for gigabit */
  956. if (hw->nic_type != athr_l1d_2 && (hw->device_id & 1) != 0)
  957. rxq_ctrl_data = FIELD_SETX(rxq_ctrl_data, ASPM_THRUPUT_LIMIT,
  958. ASPM_THRUPUT_LIMIT_100M);
  959. AT_WRITE_REG(hw, REG_RXQ_CTRL, rxq_ctrl_data);
  960. }
  961. static void atl1c_configure_dma(struct atl1c_adapter *adapter)
  962. {
  963. struct atl1c_hw *hw = &adapter->hw;
  964. u32 dma_ctrl_data;
  965. dma_ctrl_data = FIELDX(DMA_CTRL_RORDER_MODE, DMA_CTRL_RORDER_MODE_OUT) |
  966. DMA_CTRL_RREQ_PRI_DATA |
  967. FIELDX(DMA_CTRL_RREQ_BLEN, hw->dmar_block) |
  968. FIELDX(DMA_CTRL_WDLY_CNT, DMA_CTRL_WDLY_CNT_DEF) |
  969. FIELDX(DMA_CTRL_RDLY_CNT, DMA_CTRL_RDLY_CNT_DEF);
  970. AT_WRITE_REG(hw, REG_DMA_CTRL, dma_ctrl_data);
  971. }
  972. /*
  973. * Stop the mac, transmit and receive units
  974. * hw - Struct containing variables accessed by shared code
  975. * return : 0 or idle status (if error)
  976. */
  977. static int atl1c_stop_mac(struct atl1c_hw *hw)
  978. {
  979. u32 data;
  980. AT_READ_REG(hw, REG_RXQ_CTRL, &data);
  981. data &= ~RXQ_CTRL_EN;
  982. AT_WRITE_REG(hw, REG_RXQ_CTRL, data);
  983. AT_READ_REG(hw, REG_TXQ_CTRL, &data);
  984. data &= ~TXQ_CTRL_EN;
  985. AT_WRITE_REG(hw, REG_TXQ_CTRL, data);
  986. atl1c_wait_until_idle(hw, IDLE_STATUS_RXQ_BUSY | IDLE_STATUS_TXQ_BUSY);
  987. AT_READ_REG(hw, REG_MAC_CTRL, &data);
  988. data &= ~(MAC_CTRL_TX_EN | MAC_CTRL_RX_EN);
  989. AT_WRITE_REG(hw, REG_MAC_CTRL, data);
  990. return (int)atl1c_wait_until_idle(hw,
  991. IDLE_STATUS_TXMAC_BUSY | IDLE_STATUS_RXMAC_BUSY);
  992. }
  993. static void atl1c_enable_rx_ctrl(struct atl1c_hw *hw)
  994. {
  995. u32 data;
  996. AT_READ_REG(hw, REG_RXQ_CTRL, &data);
  997. data |= RXQ_CTRL_EN;
  998. AT_WRITE_REG(hw, REG_RXQ_CTRL, data);
  999. }
  1000. static void atl1c_enable_tx_ctrl(struct atl1c_hw *hw)
  1001. {
  1002. u32 data;
  1003. AT_READ_REG(hw, REG_TXQ_CTRL, &data);
  1004. data |= TXQ_CTRL_EN;
  1005. AT_WRITE_REG(hw, REG_TXQ_CTRL, data);
  1006. }
  1007. /*
  1008. * Reset the transmit and receive units; mask and clear all interrupts.
  1009. * hw - Struct containing variables accessed by shared code
  1010. * return : 0 or idle status (if error)
  1011. */
  1012. static int atl1c_reset_mac(struct atl1c_hw *hw)
  1013. {
  1014. struct atl1c_adapter *adapter = (struct atl1c_adapter *)hw->adapter;
  1015. struct pci_dev *pdev = adapter->pdev;
  1016. u32 master_ctrl_data = 0;
  1017. AT_WRITE_REG(hw, REG_IMR, 0);
  1018. AT_WRITE_REG(hw, REG_ISR, ISR_DIS_INT);
  1019. atl1c_stop_mac(hw);
  1020. /*
  1021. * Issue Soft Reset to the MAC. This will reset the chip's
  1022. * transmit, receive, DMA. It will not effect
  1023. * the current PCI configuration. The global reset bit is self-
  1024. * clearing, and should clear within a microsecond.
  1025. */
  1026. AT_READ_REG(hw, REG_MASTER_CTRL, &master_ctrl_data);
  1027. master_ctrl_data |= MASTER_CTRL_OOB_DIS_OFF;
  1028. AT_WRITE_REGW(hw, REG_MASTER_CTRL, ((master_ctrl_data | MASTER_CTRL_SOFT_RST)
  1029. & 0xFFFF));
  1030. AT_WRITE_FLUSH(hw);
  1031. msleep(10);
  1032. /* Wait at least 10ms for All module to be Idle */
  1033. if (atl1c_wait_until_idle(hw, IDLE_STATUS_MASK)) {
  1034. dev_err(&pdev->dev,
  1035. "MAC state machine can't be idle since"
  1036. " disabled for 10ms second\n");
  1037. return -1;
  1038. }
  1039. return 0;
  1040. }
  1041. static void atl1c_disable_l0s_l1(struct atl1c_hw *hw)
  1042. {
  1043. u32 pm_ctrl_data;
  1044. AT_READ_REG(hw, REG_PM_CTRL, &pm_ctrl_data);
  1045. pm_ctrl_data &= ~(PM_CTRL_L1_ENTRY_TIMER_MASK <<
  1046. PM_CTRL_L1_ENTRY_TIMER_SHIFT);
  1047. pm_ctrl_data &= ~PM_CTRL_CLK_SWH_L1;
  1048. pm_ctrl_data &= ~PM_CTRL_ASPM_L0S_EN;
  1049. pm_ctrl_data &= ~PM_CTRL_ASPM_L1_EN;
  1050. pm_ctrl_data &= ~PM_CTRL_MAC_ASPM_CHK;
  1051. pm_ctrl_data &= ~PM_CTRL_SERDES_PD_EX_L1;
  1052. pm_ctrl_data |= PM_CTRL_SERDES_BUDS_RX_L1_EN;
  1053. pm_ctrl_data |= PM_CTRL_SERDES_PLL_L1_EN;
  1054. pm_ctrl_data |= PM_CTRL_SERDES_L1_EN;
  1055. AT_WRITE_REG(hw, REG_PM_CTRL, pm_ctrl_data);
  1056. }
  1057. /*
  1058. * Set ASPM state.
  1059. * Enable/disable L0s/L1 depend on link state.
  1060. */
  1061. static void atl1c_set_aspm(struct atl1c_hw *hw, bool linkup)
  1062. {
  1063. u32 pm_ctrl_data;
  1064. u32 link_ctrl_data;
  1065. u32 link_l1_timer = 0xF;
  1066. AT_READ_REG(hw, REG_PM_CTRL, &pm_ctrl_data);
  1067. AT_READ_REG(hw, REG_LINK_CTRL, &link_ctrl_data);
  1068. pm_ctrl_data &= ~PM_CTRL_SERDES_PD_EX_L1;
  1069. pm_ctrl_data &= ~(PM_CTRL_L1_ENTRY_TIMER_MASK <<
  1070. PM_CTRL_L1_ENTRY_TIMER_SHIFT);
  1071. pm_ctrl_data &= ~(PM_CTRL_LCKDET_TIMER_MASK <<
  1072. PM_CTRL_LCKDET_TIMER_SHIFT);
  1073. pm_ctrl_data |= AT_LCKDET_TIMER << PM_CTRL_LCKDET_TIMER_SHIFT;
  1074. if (hw->nic_type == athr_l2c_b || hw->nic_type == athr_l1d ||
  1075. hw->nic_type == athr_l2c_b2 || hw->nic_type == athr_l1d_2) {
  1076. link_ctrl_data &= ~LINK_CTRL_EXT_SYNC;
  1077. if (!(hw->ctrl_flags & ATL1C_APS_MODE_ENABLE)) {
  1078. if (hw->nic_type == athr_l2c_b && hw->revision_id == L2CB_V10)
  1079. link_ctrl_data |= LINK_CTRL_EXT_SYNC;
  1080. }
  1081. AT_WRITE_REG(hw, REG_LINK_CTRL, link_ctrl_data);
  1082. pm_ctrl_data |= PM_CTRL_RCVR_WT_TIMER;
  1083. pm_ctrl_data &= ~(PM_CTRL_PM_REQ_TIMER_MASK <<
  1084. PM_CTRL_PM_REQ_TIMER_SHIFT);
  1085. pm_ctrl_data |= AT_ASPM_L1_TIMER <<
  1086. PM_CTRL_PM_REQ_TIMER_SHIFT;
  1087. pm_ctrl_data &= ~PM_CTRL_SA_DLY_EN;
  1088. pm_ctrl_data &= ~PM_CTRL_HOTRST;
  1089. pm_ctrl_data |= 1 << PM_CTRL_L1_ENTRY_TIMER_SHIFT;
  1090. pm_ctrl_data |= PM_CTRL_SERDES_PD_EX_L1;
  1091. }
  1092. pm_ctrl_data |= PM_CTRL_MAC_ASPM_CHK;
  1093. if (linkup) {
  1094. pm_ctrl_data &= ~PM_CTRL_ASPM_L1_EN;
  1095. pm_ctrl_data &= ~PM_CTRL_ASPM_L0S_EN;
  1096. if (hw->ctrl_flags & ATL1C_ASPM_L1_SUPPORT)
  1097. pm_ctrl_data |= PM_CTRL_ASPM_L1_EN;
  1098. if (hw->ctrl_flags & ATL1C_ASPM_L0S_SUPPORT)
  1099. pm_ctrl_data |= PM_CTRL_ASPM_L0S_EN;
  1100. if (hw->nic_type == athr_l2c_b || hw->nic_type == athr_l1d ||
  1101. hw->nic_type == athr_l2c_b2 || hw->nic_type == athr_l1d_2) {
  1102. if (hw->nic_type == athr_l2c_b)
  1103. if (!(hw->ctrl_flags & ATL1C_APS_MODE_ENABLE))
  1104. pm_ctrl_data &= ~PM_CTRL_ASPM_L0S_EN;
  1105. pm_ctrl_data &= ~PM_CTRL_SERDES_L1_EN;
  1106. pm_ctrl_data &= ~PM_CTRL_SERDES_PLL_L1_EN;
  1107. pm_ctrl_data &= ~PM_CTRL_SERDES_BUDS_RX_L1_EN;
  1108. pm_ctrl_data |= PM_CTRL_CLK_SWH_L1;
  1109. if (hw->adapter->link_speed == SPEED_100 ||
  1110. hw->adapter->link_speed == SPEED_1000) {
  1111. pm_ctrl_data &= ~(PM_CTRL_L1_ENTRY_TIMER_MASK <<
  1112. PM_CTRL_L1_ENTRY_TIMER_SHIFT);
  1113. if (hw->nic_type == athr_l2c_b)
  1114. link_l1_timer = 7;
  1115. else if (hw->nic_type == athr_l2c_b2 ||
  1116. hw->nic_type == athr_l1d_2)
  1117. link_l1_timer = 4;
  1118. pm_ctrl_data |= link_l1_timer <<
  1119. PM_CTRL_L1_ENTRY_TIMER_SHIFT;
  1120. }
  1121. } else {
  1122. pm_ctrl_data |= PM_CTRL_SERDES_L1_EN;
  1123. pm_ctrl_data |= PM_CTRL_SERDES_PLL_L1_EN;
  1124. pm_ctrl_data |= PM_CTRL_SERDES_BUDS_RX_L1_EN;
  1125. pm_ctrl_data &= ~PM_CTRL_CLK_SWH_L1;
  1126. pm_ctrl_data &= ~PM_CTRL_ASPM_L0S_EN;
  1127. pm_ctrl_data &= ~PM_CTRL_ASPM_L1_EN;
  1128. }
  1129. } else {
  1130. pm_ctrl_data &= ~PM_CTRL_SERDES_L1_EN;
  1131. pm_ctrl_data &= ~PM_CTRL_ASPM_L0S_EN;
  1132. pm_ctrl_data &= ~PM_CTRL_SERDES_PLL_L1_EN;
  1133. pm_ctrl_data |= PM_CTRL_CLK_SWH_L1;
  1134. if (hw->ctrl_flags & ATL1C_ASPM_L1_SUPPORT)
  1135. pm_ctrl_data |= PM_CTRL_ASPM_L1_EN;
  1136. else
  1137. pm_ctrl_data &= ~PM_CTRL_ASPM_L1_EN;
  1138. }
  1139. AT_WRITE_REG(hw, REG_PM_CTRL, pm_ctrl_data);
  1140. return;
  1141. }
  1142. static void atl1c_setup_mac_ctrl(struct atl1c_adapter *adapter)
  1143. {
  1144. struct atl1c_hw *hw = &adapter->hw;
  1145. struct net_device *netdev = adapter->netdev;
  1146. u32 mac_ctrl_data;
  1147. mac_ctrl_data = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN;
  1148. mac_ctrl_data |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  1149. if (adapter->link_duplex == FULL_DUPLEX) {
  1150. hw->mac_duplex = true;
  1151. mac_ctrl_data |= MAC_CTRL_DUPLX;
  1152. }
  1153. if (adapter->link_speed == SPEED_1000)
  1154. hw->mac_speed = atl1c_mac_speed_1000;
  1155. else
  1156. hw->mac_speed = atl1c_mac_speed_10_100;
  1157. mac_ctrl_data |= (hw->mac_speed & MAC_CTRL_SPEED_MASK) <<
  1158. MAC_CTRL_SPEED_SHIFT;
  1159. mac_ctrl_data |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  1160. mac_ctrl_data |= ((hw->preamble_len & MAC_CTRL_PRMLEN_MASK) <<
  1161. MAC_CTRL_PRMLEN_SHIFT);
  1162. __atl1c_vlan_mode(netdev->features, &mac_ctrl_data);
  1163. mac_ctrl_data |= MAC_CTRL_BC_EN;
  1164. if (netdev->flags & IFF_PROMISC)
  1165. mac_ctrl_data |= MAC_CTRL_PROMIS_EN;
  1166. if (netdev->flags & IFF_ALLMULTI)
  1167. mac_ctrl_data |= MAC_CTRL_MC_ALL_EN;
  1168. mac_ctrl_data |= MAC_CTRL_SINGLE_PAUSE_EN;
  1169. if (hw->nic_type == athr_l1d || hw->nic_type == athr_l2c_b2 ||
  1170. hw->nic_type == athr_l1d_2) {
  1171. mac_ctrl_data |= MAC_CTRL_SPEED_MODE_SW;
  1172. mac_ctrl_data |= MAC_CTRL_HASH_ALG_CRC32;
  1173. }
  1174. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  1175. }
  1176. /*
  1177. * atl1c_configure - Configure Transmit&Receive Unit after Reset
  1178. * @adapter: board private structure
  1179. *
  1180. * Configure the Tx /Rx unit of the MAC after a reset.
  1181. */
  1182. static int atl1c_configure(struct atl1c_adapter *adapter)
  1183. {
  1184. struct atl1c_hw *hw = &adapter->hw;
  1185. u32 master_ctrl_data = 0;
  1186. u32 intr_modrt_data;
  1187. u32 data;
  1188. /* clear interrupt status */
  1189. AT_WRITE_REG(hw, REG_ISR, 0xFFFFFFFF);
  1190. /* Clear any WOL status */
  1191. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  1192. /* set Interrupt Clear Timer
  1193. * HW will enable self to assert interrupt event to system after
  1194. * waiting x-time for software to notify it accept interrupt.
  1195. */
  1196. data = CLK_GATING_EN_ALL;
  1197. if (hw->ctrl_flags & ATL1C_CLK_GATING_EN) {
  1198. if (hw->nic_type == athr_l2c_b)
  1199. data &= ~CLK_GATING_RXMAC_EN;
  1200. } else
  1201. data = 0;
  1202. AT_WRITE_REG(hw, REG_CLK_GATING_CTRL, data);
  1203. AT_WRITE_REG(hw, REG_INT_RETRIG_TIMER,
  1204. hw->ict & INT_RETRIG_TIMER_MASK);
  1205. atl1c_configure_des_ring(adapter);
  1206. if (hw->ctrl_flags & ATL1C_INTR_MODRT_ENABLE) {
  1207. intr_modrt_data = (hw->tx_imt & IRQ_MODRT_TIMER_MASK) <<
  1208. IRQ_MODRT_TX_TIMER_SHIFT;
  1209. intr_modrt_data |= (hw->rx_imt & IRQ_MODRT_TIMER_MASK) <<
  1210. IRQ_MODRT_RX_TIMER_SHIFT;
  1211. AT_WRITE_REG(hw, REG_IRQ_MODRT_TIMER_INIT, intr_modrt_data);
  1212. master_ctrl_data |=
  1213. MASTER_CTRL_TX_ITIMER_EN | MASTER_CTRL_RX_ITIMER_EN;
  1214. }
  1215. if (hw->ctrl_flags & ATL1C_INTR_CLEAR_ON_READ)
  1216. master_ctrl_data |= MASTER_CTRL_INT_RDCLR;
  1217. master_ctrl_data |= MASTER_CTRL_SA_TIMER_EN;
  1218. AT_WRITE_REG(hw, REG_MASTER_CTRL, master_ctrl_data);
  1219. AT_WRITE_REG(hw, REG_SMB_STAT_TIMER,
  1220. hw->smb_timer & SMB_STAT_TIMER_MASK);
  1221. /* set MTU */
  1222. AT_WRITE_REG(hw, REG_MTU, hw->max_frame_size + ETH_HLEN +
  1223. VLAN_HLEN + ETH_FCS_LEN);
  1224. atl1c_configure_tx(adapter);
  1225. atl1c_configure_rx(adapter);
  1226. atl1c_configure_dma(adapter);
  1227. return 0;
  1228. }
  1229. static void atl1c_update_hw_stats(struct atl1c_adapter *adapter)
  1230. {
  1231. u16 hw_reg_addr = 0;
  1232. unsigned long *stats_item = NULL;
  1233. u32 data;
  1234. /* update rx status */
  1235. hw_reg_addr = REG_MAC_RX_STATUS_BIN;
  1236. stats_item = &adapter->hw_stats.rx_ok;
  1237. while (hw_reg_addr <= REG_MAC_RX_STATUS_END) {
  1238. AT_READ_REG(&adapter->hw, hw_reg_addr, &data);
  1239. *stats_item += data;
  1240. stats_item++;
  1241. hw_reg_addr += 4;
  1242. }
  1243. /* update tx status */
  1244. hw_reg_addr = REG_MAC_TX_STATUS_BIN;
  1245. stats_item = &adapter->hw_stats.tx_ok;
  1246. while (hw_reg_addr <= REG_MAC_TX_STATUS_END) {
  1247. AT_READ_REG(&adapter->hw, hw_reg_addr, &data);
  1248. *stats_item += data;
  1249. stats_item++;
  1250. hw_reg_addr += 4;
  1251. }
  1252. }
  1253. /*
  1254. * atl1c_get_stats - Get System Network Statistics
  1255. * @netdev: network interface device structure
  1256. *
  1257. * Returns the address of the device statistics structure.
  1258. * The statistics are actually updated from the timer callback.
  1259. */
  1260. static struct net_device_stats *atl1c_get_stats(struct net_device *netdev)
  1261. {
  1262. struct atl1c_adapter *adapter = netdev_priv(netdev);
  1263. struct atl1c_hw_stats *hw_stats = &adapter->hw_stats;
  1264. struct net_device_stats *net_stats = &netdev->stats;
  1265. atl1c_update_hw_stats(adapter);
  1266. net_stats->rx_packets = hw_stats->rx_ok;
  1267. net_stats->tx_packets = hw_stats->tx_ok;
  1268. net_stats->rx_bytes = hw_stats->rx_byte_cnt;
  1269. net_stats->tx_bytes = hw_stats->tx_byte_cnt;
  1270. net_stats->multicast = hw_stats->rx_mcast;
  1271. net_stats->collisions = hw_stats->tx_1_col +
  1272. hw_stats->tx_2_col * 2 +
  1273. hw_stats->tx_late_col + hw_stats->tx_abort_col;
  1274. net_stats->rx_errors = hw_stats->rx_frag + hw_stats->rx_fcs_err +
  1275. hw_stats->rx_len_err + hw_stats->rx_sz_ov +
  1276. hw_stats->rx_rrd_ov + hw_stats->rx_align_err;
  1277. net_stats->rx_fifo_errors = hw_stats->rx_rxf_ov;
  1278. net_stats->rx_length_errors = hw_stats->rx_len_err;
  1279. net_stats->rx_crc_errors = hw_stats->rx_fcs_err;
  1280. net_stats->rx_frame_errors = hw_stats->rx_align_err;
  1281. net_stats->rx_over_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  1282. net_stats->rx_missed_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  1283. net_stats->tx_errors = hw_stats->tx_late_col + hw_stats->tx_abort_col +
  1284. hw_stats->tx_underrun + hw_stats->tx_trunc;
  1285. net_stats->tx_fifo_errors = hw_stats->tx_underrun;
  1286. net_stats->tx_aborted_errors = hw_stats->tx_abort_col;
  1287. net_stats->tx_window_errors = hw_stats->tx_late_col;
  1288. return net_stats;
  1289. }
  1290. static inline void atl1c_clear_phy_int(struct atl1c_adapter *adapter)
  1291. {
  1292. u16 phy_data;
  1293. spin_lock(&adapter->mdio_lock);
  1294. atl1c_read_phy_reg(&adapter->hw, MII_ISR, &phy_data);
  1295. spin_unlock(&adapter->mdio_lock);
  1296. }
  1297. static bool atl1c_clean_tx_irq(struct atl1c_adapter *adapter,
  1298. enum atl1c_trans_queue type)
  1299. {
  1300. struct atl1c_tpd_ring *tpd_ring = (struct atl1c_tpd_ring *)
  1301. &adapter->tpd_ring[type];
  1302. struct atl1c_buffer *buffer_info;
  1303. struct pci_dev *pdev = adapter->pdev;
  1304. u16 next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1305. u16 hw_next_to_clean;
  1306. u16 reg;
  1307. reg = type == atl1c_trans_high ? REG_TPD_PRI1_CIDX : REG_TPD_PRI0_CIDX;
  1308. AT_READ_REGW(&adapter->hw, reg, &hw_next_to_clean);
  1309. while (next_to_clean != hw_next_to_clean) {
  1310. buffer_info = &tpd_ring->buffer_info[next_to_clean];
  1311. atl1c_clean_buffer(pdev, buffer_info, 1);
  1312. if (++next_to_clean == tpd_ring->count)
  1313. next_to_clean = 0;
  1314. atomic_set(&tpd_ring->next_to_clean, next_to_clean);
  1315. }
  1316. if (netif_queue_stopped(adapter->netdev) &&
  1317. netif_carrier_ok(adapter->netdev)) {
  1318. netif_wake_queue(adapter->netdev);
  1319. }
  1320. return true;
  1321. }
  1322. /*
  1323. * atl1c_intr - Interrupt Handler
  1324. * @irq: interrupt number
  1325. * @data: pointer to a network interface device structure
  1326. * @pt_regs: CPU registers structure
  1327. */
  1328. static irqreturn_t atl1c_intr(int irq, void *data)
  1329. {
  1330. struct net_device *netdev = data;
  1331. struct atl1c_adapter *adapter = netdev_priv(netdev);
  1332. struct pci_dev *pdev = adapter->pdev;
  1333. struct atl1c_hw *hw = &adapter->hw;
  1334. int max_ints = AT_MAX_INT_WORK;
  1335. int handled = IRQ_NONE;
  1336. u32 status;
  1337. u32 reg_data;
  1338. do {
  1339. AT_READ_REG(hw, REG_ISR, &reg_data);
  1340. status = reg_data & hw->intr_mask;
  1341. if (status == 0 || (status & ISR_DIS_INT) != 0) {
  1342. if (max_ints != AT_MAX_INT_WORK)
  1343. handled = IRQ_HANDLED;
  1344. break;
  1345. }
  1346. /* link event */
  1347. if (status & ISR_GPHY)
  1348. atl1c_clear_phy_int(adapter);
  1349. /* Ack ISR */
  1350. AT_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
  1351. if (status & ISR_RX_PKT) {
  1352. if (likely(napi_schedule_prep(&adapter->napi))) {
  1353. hw->intr_mask &= ~ISR_RX_PKT;
  1354. AT_WRITE_REG(hw, REG_IMR, hw->intr_mask);
  1355. __napi_schedule(&adapter->napi);
  1356. }
  1357. }
  1358. if (status & ISR_TX_PKT)
  1359. atl1c_clean_tx_irq(adapter, atl1c_trans_normal);
  1360. handled = IRQ_HANDLED;
  1361. /* check if PCIE PHY Link down */
  1362. if (status & ISR_ERROR) {
  1363. if (netif_msg_hw(adapter))
  1364. dev_err(&pdev->dev,
  1365. "atl1c hardware error (status = 0x%x)\n",
  1366. status & ISR_ERROR);
  1367. /* reset MAC */
  1368. set_bit(ATL1C_WORK_EVENT_RESET, &adapter->work_event);
  1369. schedule_work(&adapter->common_task);
  1370. return IRQ_HANDLED;
  1371. }
  1372. if (status & ISR_OVER)
  1373. if (netif_msg_intr(adapter))
  1374. dev_warn(&pdev->dev,
  1375. "TX/RX overflow (status = 0x%x)\n",
  1376. status & ISR_OVER);
  1377. /* link event */
  1378. if (status & (ISR_GPHY | ISR_MANUAL)) {
  1379. netdev->stats.tx_carrier_errors++;
  1380. atl1c_link_chg_event(adapter);
  1381. break;
  1382. }
  1383. } while (--max_ints > 0);
  1384. /* re-enable Interrupt*/
  1385. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  1386. return handled;
  1387. }
  1388. static inline void atl1c_rx_checksum(struct atl1c_adapter *adapter,
  1389. struct sk_buff *skb, struct atl1c_recv_ret_status *prrs)
  1390. {
  1391. /*
  1392. * The pid field in RRS in not correct sometimes, so we
  1393. * cannot figure out if the packet is fragmented or not,
  1394. * so we tell the KERNEL CHECKSUM_NONE
  1395. */
  1396. skb_checksum_none_assert(skb);
  1397. }
  1398. static int atl1c_alloc_rx_buffer(struct atl1c_adapter *adapter)
  1399. {
  1400. struct atl1c_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1401. struct pci_dev *pdev = adapter->pdev;
  1402. struct atl1c_buffer *buffer_info, *next_info;
  1403. struct sk_buff *skb;
  1404. void *vir_addr = NULL;
  1405. u16 num_alloc = 0;
  1406. u16 rfd_next_to_use, next_next;
  1407. struct atl1c_rx_free_desc *rfd_desc;
  1408. next_next = rfd_next_to_use = rfd_ring->next_to_use;
  1409. if (++next_next == rfd_ring->count)
  1410. next_next = 0;
  1411. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1412. next_info = &rfd_ring->buffer_info[next_next];
  1413. while (next_info->flags & ATL1C_BUFFER_FREE) {
  1414. rfd_desc = ATL1C_RFD_DESC(rfd_ring, rfd_next_to_use);
  1415. skb = netdev_alloc_skb(adapter->netdev, adapter->rx_buffer_len);
  1416. if (unlikely(!skb)) {
  1417. if (netif_msg_rx_err(adapter))
  1418. dev_warn(&pdev->dev, "alloc rx buffer failed\n");
  1419. break;
  1420. }
  1421. /*
  1422. * Make buffer alignment 2 beyond a 16 byte boundary
  1423. * this will result in a 16 byte aligned IP header after
  1424. * the 14 byte MAC header is removed
  1425. */
  1426. vir_addr = skb->data;
  1427. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_BUSY);
  1428. buffer_info->skb = skb;
  1429. buffer_info->length = adapter->rx_buffer_len;
  1430. buffer_info->dma = pci_map_single(pdev, vir_addr,
  1431. buffer_info->length,
  1432. PCI_DMA_FROMDEVICE);
  1433. ATL1C_SET_PCIMAP_TYPE(buffer_info, ATL1C_PCIMAP_SINGLE,
  1434. ATL1C_PCIMAP_FROMDEVICE);
  1435. rfd_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
  1436. rfd_next_to_use = next_next;
  1437. if (++next_next == rfd_ring->count)
  1438. next_next = 0;
  1439. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1440. next_info = &rfd_ring->buffer_info[next_next];
  1441. num_alloc++;
  1442. }
  1443. if (num_alloc) {
  1444. /* TODO: update mailbox here */
  1445. wmb();
  1446. rfd_ring->next_to_use = rfd_next_to_use;
  1447. AT_WRITE_REG(&adapter->hw, REG_MB_RFD0_PROD_IDX,
  1448. rfd_ring->next_to_use & MB_RFDX_PROD_IDX_MASK);
  1449. }
  1450. return num_alloc;
  1451. }
  1452. static void atl1c_clean_rrd(struct atl1c_rrd_ring *rrd_ring,
  1453. struct atl1c_recv_ret_status *rrs, u16 num)
  1454. {
  1455. u16 i;
  1456. /* the relationship between rrd and rfd is one map one */
  1457. for (i = 0; i < num; i++, rrs = ATL1C_RRD_DESC(rrd_ring,
  1458. rrd_ring->next_to_clean)) {
  1459. rrs->word3 &= ~RRS_RXD_UPDATED;
  1460. if (++rrd_ring->next_to_clean == rrd_ring->count)
  1461. rrd_ring->next_to_clean = 0;
  1462. }
  1463. }
  1464. static void atl1c_clean_rfd(struct atl1c_rfd_ring *rfd_ring,
  1465. struct atl1c_recv_ret_status *rrs, u16 num)
  1466. {
  1467. u16 i;
  1468. u16 rfd_index;
  1469. struct atl1c_buffer *buffer_info = rfd_ring->buffer_info;
  1470. rfd_index = (rrs->word0 >> RRS_RX_RFD_INDEX_SHIFT) &
  1471. RRS_RX_RFD_INDEX_MASK;
  1472. for (i = 0; i < num; i++) {
  1473. buffer_info[rfd_index].skb = NULL;
  1474. ATL1C_SET_BUFFER_STATE(&buffer_info[rfd_index],
  1475. ATL1C_BUFFER_FREE);
  1476. if (++rfd_index == rfd_ring->count)
  1477. rfd_index = 0;
  1478. }
  1479. rfd_ring->next_to_clean = rfd_index;
  1480. }
  1481. static void atl1c_clean_rx_irq(struct atl1c_adapter *adapter,
  1482. int *work_done, int work_to_do)
  1483. {
  1484. u16 rfd_num, rfd_index;
  1485. u16 count = 0;
  1486. u16 length;
  1487. struct pci_dev *pdev = adapter->pdev;
  1488. struct net_device *netdev = adapter->netdev;
  1489. struct atl1c_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1490. struct atl1c_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1491. struct sk_buff *skb;
  1492. struct atl1c_recv_ret_status *rrs;
  1493. struct atl1c_buffer *buffer_info;
  1494. while (1) {
  1495. if (*work_done >= work_to_do)
  1496. break;
  1497. rrs = ATL1C_RRD_DESC(rrd_ring, rrd_ring->next_to_clean);
  1498. if (likely(RRS_RXD_IS_VALID(rrs->word3))) {
  1499. rfd_num = (rrs->word0 >> RRS_RX_RFD_CNT_SHIFT) &
  1500. RRS_RX_RFD_CNT_MASK;
  1501. if (unlikely(rfd_num != 1))
  1502. /* TODO support mul rfd*/
  1503. if (netif_msg_rx_err(adapter))
  1504. dev_warn(&pdev->dev,
  1505. "Multi rfd not support yet!\n");
  1506. goto rrs_checked;
  1507. } else {
  1508. break;
  1509. }
  1510. rrs_checked:
  1511. atl1c_clean_rrd(rrd_ring, rrs, rfd_num);
  1512. if (rrs->word3 & (RRS_RX_ERR_SUM | RRS_802_3_LEN_ERR)) {
  1513. atl1c_clean_rfd(rfd_ring, rrs, rfd_num);
  1514. if (netif_msg_rx_err(adapter))
  1515. dev_warn(&pdev->dev,
  1516. "wrong packet! rrs word3 is %x\n",
  1517. rrs->word3);
  1518. continue;
  1519. }
  1520. length = le16_to_cpu((rrs->word3 >> RRS_PKT_SIZE_SHIFT) &
  1521. RRS_PKT_SIZE_MASK);
  1522. /* Good Receive */
  1523. if (likely(rfd_num == 1)) {
  1524. rfd_index = (rrs->word0 >> RRS_RX_RFD_INDEX_SHIFT) &
  1525. RRS_RX_RFD_INDEX_MASK;
  1526. buffer_info = &rfd_ring->buffer_info[rfd_index];
  1527. pci_unmap_single(pdev, buffer_info->dma,
  1528. buffer_info->length, PCI_DMA_FROMDEVICE);
  1529. skb = buffer_info->skb;
  1530. } else {
  1531. /* TODO */
  1532. if (netif_msg_rx_err(adapter))
  1533. dev_warn(&pdev->dev,
  1534. "Multi rfd not support yet!\n");
  1535. break;
  1536. }
  1537. atl1c_clean_rfd(rfd_ring, rrs, rfd_num);
  1538. skb_put(skb, length - ETH_FCS_LEN);
  1539. skb->protocol = eth_type_trans(skb, netdev);
  1540. atl1c_rx_checksum(adapter, skb, rrs);
  1541. if (rrs->word3 & RRS_VLAN_INS) {
  1542. u16 vlan;
  1543. AT_TAG_TO_VLAN(rrs->vlan_tag, vlan);
  1544. vlan = le16_to_cpu(vlan);
  1545. __vlan_hwaccel_put_tag(skb, vlan);
  1546. }
  1547. netif_receive_skb(skb);
  1548. (*work_done)++;
  1549. count++;
  1550. }
  1551. if (count)
  1552. atl1c_alloc_rx_buffer(adapter);
  1553. }
  1554. /*
  1555. * atl1c_clean - NAPI Rx polling callback
  1556. * @adapter: board private structure
  1557. */
  1558. static int atl1c_clean(struct napi_struct *napi, int budget)
  1559. {
  1560. struct atl1c_adapter *adapter =
  1561. container_of(napi, struct atl1c_adapter, napi);
  1562. int work_done = 0;
  1563. /* Keep link state information with original netdev */
  1564. if (!netif_carrier_ok(adapter->netdev))
  1565. goto quit_polling;
  1566. /* just enable one RXQ */
  1567. atl1c_clean_rx_irq(adapter, &work_done, budget);
  1568. if (work_done < budget) {
  1569. quit_polling:
  1570. napi_complete(napi);
  1571. adapter->hw.intr_mask |= ISR_RX_PKT;
  1572. AT_WRITE_REG(&adapter->hw, REG_IMR, adapter->hw.intr_mask);
  1573. }
  1574. return work_done;
  1575. }
  1576. #ifdef CONFIG_NET_POLL_CONTROLLER
  1577. /*
  1578. * Polling 'interrupt' - used by things like netconsole to send skbs
  1579. * without having to re-enable interrupts. It's not called while
  1580. * the interrupt routine is executing.
  1581. */
  1582. static void atl1c_netpoll(struct net_device *netdev)
  1583. {
  1584. struct atl1c_adapter *adapter = netdev_priv(netdev);
  1585. disable_irq(adapter->pdev->irq);
  1586. atl1c_intr(adapter->pdev->irq, netdev);
  1587. enable_irq(adapter->pdev->irq);
  1588. }
  1589. #endif
  1590. static inline u16 atl1c_tpd_avail(struct atl1c_adapter *adapter, enum atl1c_trans_queue type)
  1591. {
  1592. struct atl1c_tpd_ring *tpd_ring = &adapter->tpd_ring[type];
  1593. u16 next_to_use = 0;
  1594. u16 next_to_clean = 0;
  1595. next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1596. next_to_use = tpd_ring->next_to_use;
  1597. return (u16)(next_to_clean > next_to_use) ?
  1598. (next_to_clean - next_to_use - 1) :
  1599. (tpd_ring->count + next_to_clean - next_to_use - 1);
  1600. }
  1601. /*
  1602. * get next usable tpd
  1603. * Note: should call atl1c_tdp_avail to make sure
  1604. * there is enough tpd to use
  1605. */
  1606. static struct atl1c_tpd_desc *atl1c_get_tpd(struct atl1c_adapter *adapter,
  1607. enum atl1c_trans_queue type)
  1608. {
  1609. struct atl1c_tpd_ring *tpd_ring = &adapter->tpd_ring[type];
  1610. struct atl1c_tpd_desc *tpd_desc;
  1611. u16 next_to_use = 0;
  1612. next_to_use = tpd_ring->next_to_use;
  1613. if (++tpd_ring->next_to_use == tpd_ring->count)
  1614. tpd_ring->next_to_use = 0;
  1615. tpd_desc = ATL1C_TPD_DESC(tpd_ring, next_to_use);
  1616. memset(tpd_desc, 0, sizeof(struct atl1c_tpd_desc));
  1617. return tpd_desc;
  1618. }
  1619. static struct atl1c_buffer *
  1620. atl1c_get_tx_buffer(struct atl1c_adapter *adapter, struct atl1c_tpd_desc *tpd)
  1621. {
  1622. struct atl1c_tpd_ring *tpd_ring = adapter->tpd_ring;
  1623. return &tpd_ring->buffer_info[tpd -
  1624. (struct atl1c_tpd_desc *)tpd_ring->desc];
  1625. }
  1626. /* Calculate the transmit packet descript needed*/
  1627. static u16 atl1c_cal_tpd_req(const struct sk_buff *skb)
  1628. {
  1629. u16 tpd_req;
  1630. u16 proto_hdr_len = 0;
  1631. tpd_req = skb_shinfo(skb)->nr_frags + 1;
  1632. if (skb_is_gso(skb)) {
  1633. proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1634. if (proto_hdr_len < skb_headlen(skb))
  1635. tpd_req++;
  1636. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  1637. tpd_req++;
  1638. }
  1639. return tpd_req;
  1640. }
  1641. static int atl1c_tso_csum(struct atl1c_adapter *adapter,
  1642. struct sk_buff *skb,
  1643. struct atl1c_tpd_desc **tpd,
  1644. enum atl1c_trans_queue type)
  1645. {
  1646. struct pci_dev *pdev = adapter->pdev;
  1647. u8 hdr_len;
  1648. u32 real_len;
  1649. unsigned short offload_type;
  1650. int err;
  1651. if (skb_is_gso(skb)) {
  1652. if (skb_header_cloned(skb)) {
  1653. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1654. if (unlikely(err))
  1655. return -1;
  1656. }
  1657. offload_type = skb_shinfo(skb)->gso_type;
  1658. if (offload_type & SKB_GSO_TCPV4) {
  1659. real_len = (((unsigned char *)ip_hdr(skb) - skb->data)
  1660. + ntohs(ip_hdr(skb)->tot_len));
  1661. if (real_len < skb->len)
  1662. pskb_trim(skb, real_len);
  1663. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1664. if (unlikely(skb->len == hdr_len)) {
  1665. /* only xsum need */
  1666. if (netif_msg_tx_queued(adapter))
  1667. dev_warn(&pdev->dev,
  1668. "IPV4 tso with zero data??\n");
  1669. goto check_sum;
  1670. } else {
  1671. ip_hdr(skb)->check = 0;
  1672. tcp_hdr(skb)->check = ~csum_tcpudp_magic(
  1673. ip_hdr(skb)->saddr,
  1674. ip_hdr(skb)->daddr,
  1675. 0, IPPROTO_TCP, 0);
  1676. (*tpd)->word1 |= 1 << TPD_IPV4_PACKET_SHIFT;
  1677. }
  1678. }
  1679. if (offload_type & SKB_GSO_TCPV6) {
  1680. struct atl1c_tpd_ext_desc *etpd =
  1681. *(struct atl1c_tpd_ext_desc **)(tpd);
  1682. memset(etpd, 0, sizeof(struct atl1c_tpd_ext_desc));
  1683. *tpd = atl1c_get_tpd(adapter, type);
  1684. ipv6_hdr(skb)->payload_len = 0;
  1685. /* check payload == 0 byte ? */
  1686. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1687. if (unlikely(skb->len == hdr_len)) {
  1688. /* only xsum need */
  1689. if (netif_msg_tx_queued(adapter))
  1690. dev_warn(&pdev->dev,
  1691. "IPV6 tso with zero data??\n");
  1692. goto check_sum;
  1693. } else
  1694. tcp_hdr(skb)->check = ~csum_ipv6_magic(
  1695. &ipv6_hdr(skb)->saddr,
  1696. &ipv6_hdr(skb)->daddr,
  1697. 0, IPPROTO_TCP, 0);
  1698. etpd->word1 |= 1 << TPD_LSO_EN_SHIFT;
  1699. etpd->word1 |= 1 << TPD_LSO_VER_SHIFT;
  1700. etpd->pkt_len = cpu_to_le32(skb->len);
  1701. (*tpd)->word1 |= 1 << TPD_LSO_VER_SHIFT;
  1702. }
  1703. (*tpd)->word1 |= 1 << TPD_LSO_EN_SHIFT;
  1704. (*tpd)->word1 |= (skb_transport_offset(skb) & TPD_TCPHDR_OFFSET_MASK) <<
  1705. TPD_TCPHDR_OFFSET_SHIFT;
  1706. (*tpd)->word1 |= (skb_shinfo(skb)->gso_size & TPD_MSS_MASK) <<
  1707. TPD_MSS_SHIFT;
  1708. return 0;
  1709. }
  1710. check_sum:
  1711. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1712. u8 css, cso;
  1713. cso = skb_checksum_start_offset(skb);
  1714. if (unlikely(cso & 0x1)) {
  1715. if (netif_msg_tx_err(adapter))
  1716. dev_err(&adapter->pdev->dev,
  1717. "payload offset should not an event number\n");
  1718. return -1;
  1719. } else {
  1720. css = cso + skb->csum_offset;
  1721. (*tpd)->word1 |= ((cso >> 1) & TPD_PLOADOFFSET_MASK) <<
  1722. TPD_PLOADOFFSET_SHIFT;
  1723. (*tpd)->word1 |= ((css >> 1) & TPD_CCSUM_OFFSET_MASK) <<
  1724. TPD_CCSUM_OFFSET_SHIFT;
  1725. (*tpd)->word1 |= 1 << TPD_CCSUM_EN_SHIFT;
  1726. }
  1727. }
  1728. return 0;
  1729. }
  1730. static void atl1c_tx_map(struct atl1c_adapter *adapter,
  1731. struct sk_buff *skb, struct atl1c_tpd_desc *tpd,
  1732. enum atl1c_trans_queue type)
  1733. {
  1734. struct atl1c_tpd_desc *use_tpd = NULL;
  1735. struct atl1c_buffer *buffer_info = NULL;
  1736. u16 buf_len = skb_headlen(skb);
  1737. u16 map_len = 0;
  1738. u16 mapped_len = 0;
  1739. u16 hdr_len = 0;
  1740. u16 nr_frags;
  1741. u16 f;
  1742. int tso;
  1743. nr_frags = skb_shinfo(skb)->nr_frags;
  1744. tso = (tpd->word1 >> TPD_LSO_EN_SHIFT) & TPD_LSO_EN_MASK;
  1745. if (tso) {
  1746. /* TSO */
  1747. map_len = hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1748. use_tpd = tpd;
  1749. buffer_info = atl1c_get_tx_buffer(adapter, use_tpd);
  1750. buffer_info->length = map_len;
  1751. buffer_info->dma = pci_map_single(adapter->pdev,
  1752. skb->data, hdr_len, PCI_DMA_TODEVICE);
  1753. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_BUSY);
  1754. ATL1C_SET_PCIMAP_TYPE(buffer_info, ATL1C_PCIMAP_SINGLE,
  1755. ATL1C_PCIMAP_TODEVICE);
  1756. mapped_len += map_len;
  1757. use_tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  1758. use_tpd->buffer_len = cpu_to_le16(buffer_info->length);
  1759. }
  1760. if (mapped_len < buf_len) {
  1761. /* mapped_len == 0, means we should use the first tpd,
  1762. which is given by caller */
  1763. if (mapped_len == 0)
  1764. use_tpd = tpd;
  1765. else {
  1766. use_tpd = atl1c_get_tpd(adapter, type);
  1767. memcpy(use_tpd, tpd, sizeof(struct atl1c_tpd_desc));
  1768. }
  1769. buffer_info = atl1c_get_tx_buffer(adapter, use_tpd);
  1770. buffer_info->length = buf_len - mapped_len;
  1771. buffer_info->dma =
  1772. pci_map_single(adapter->pdev, skb->data + mapped_len,
  1773. buffer_info->length, PCI_DMA_TODEVICE);
  1774. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_BUSY);
  1775. ATL1C_SET_PCIMAP_TYPE(buffer_info, ATL1C_PCIMAP_SINGLE,
  1776. ATL1C_PCIMAP_TODEVICE);
  1777. use_tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  1778. use_tpd->buffer_len = cpu_to_le16(buffer_info->length);
  1779. }
  1780. for (f = 0; f < nr_frags; f++) {
  1781. struct skb_frag_struct *frag;
  1782. frag = &skb_shinfo(skb)->frags[f];
  1783. use_tpd = atl1c_get_tpd(adapter, type);
  1784. memcpy(use_tpd, tpd, sizeof(struct atl1c_tpd_desc));
  1785. buffer_info = atl1c_get_tx_buffer(adapter, use_tpd);
  1786. buffer_info->length = skb_frag_size(frag);
  1787. buffer_info->dma = skb_frag_dma_map(&adapter->pdev->dev,
  1788. frag, 0,
  1789. buffer_info->length,
  1790. DMA_TO_DEVICE);
  1791. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_BUSY);
  1792. ATL1C_SET_PCIMAP_TYPE(buffer_info, ATL1C_PCIMAP_PAGE,
  1793. ATL1C_PCIMAP_TODEVICE);
  1794. use_tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  1795. use_tpd->buffer_len = cpu_to_le16(buffer_info->length);
  1796. }
  1797. /* The last tpd */
  1798. use_tpd->word1 |= 1 << TPD_EOP_SHIFT;
  1799. /* The last buffer info contain the skb address,
  1800. so it will be free after unmap */
  1801. buffer_info->skb = skb;
  1802. }
  1803. static void atl1c_tx_queue(struct atl1c_adapter *adapter, struct sk_buff *skb,
  1804. struct atl1c_tpd_desc *tpd, enum atl1c_trans_queue type)
  1805. {
  1806. struct atl1c_tpd_ring *tpd_ring = &adapter->tpd_ring[type];
  1807. u16 reg;
  1808. reg = type == atl1c_trans_high ? REG_TPD_PRI1_PIDX : REG_TPD_PRI0_PIDX;
  1809. AT_WRITE_REGW(&adapter->hw, reg, tpd_ring->next_to_use);
  1810. }
  1811. static netdev_tx_t atl1c_xmit_frame(struct sk_buff *skb,
  1812. struct net_device *netdev)
  1813. {
  1814. struct atl1c_adapter *adapter = netdev_priv(netdev);
  1815. unsigned long flags;
  1816. u16 tpd_req = 1;
  1817. struct atl1c_tpd_desc *tpd;
  1818. enum atl1c_trans_queue type = atl1c_trans_normal;
  1819. if (test_bit(__AT_DOWN, &adapter->flags)) {
  1820. dev_kfree_skb_any(skb);
  1821. return NETDEV_TX_OK;
  1822. }
  1823. tpd_req = atl1c_cal_tpd_req(skb);
  1824. if (!spin_trylock_irqsave(&adapter->tx_lock, flags)) {
  1825. if (netif_msg_pktdata(adapter))
  1826. dev_info(&adapter->pdev->dev, "tx locked\n");
  1827. return NETDEV_TX_LOCKED;
  1828. }
  1829. if (atl1c_tpd_avail(adapter, type) < tpd_req) {
  1830. /* no enough descriptor, just stop queue */
  1831. netif_stop_queue(netdev);
  1832. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1833. return NETDEV_TX_BUSY;
  1834. }
  1835. tpd = atl1c_get_tpd(adapter, type);
  1836. /* do TSO and check sum */
  1837. if (atl1c_tso_csum(adapter, skb, &tpd, type) != 0) {
  1838. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1839. dev_kfree_skb_any(skb);
  1840. return NETDEV_TX_OK;
  1841. }
  1842. if (unlikely(vlan_tx_tag_present(skb))) {
  1843. u16 vlan = vlan_tx_tag_get(skb);
  1844. __le16 tag;
  1845. vlan = cpu_to_le16(vlan);
  1846. AT_VLAN_TO_TAG(vlan, tag);
  1847. tpd->word1 |= 1 << TPD_INS_VTAG_SHIFT;
  1848. tpd->vlan_tag = tag;
  1849. }
  1850. if (skb_network_offset(skb) != ETH_HLEN)
  1851. tpd->word1 |= 1 << TPD_ETH_TYPE_SHIFT; /* Ethernet frame */
  1852. atl1c_tx_map(adapter, skb, tpd, type);
  1853. atl1c_tx_queue(adapter, skb, tpd, type);
  1854. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1855. return NETDEV_TX_OK;
  1856. }
  1857. static void atl1c_free_irq(struct atl1c_adapter *adapter)
  1858. {
  1859. struct net_device *netdev = adapter->netdev;
  1860. free_irq(adapter->pdev->irq, netdev);
  1861. if (adapter->have_msi)
  1862. pci_disable_msi(adapter->pdev);
  1863. }
  1864. static int atl1c_request_irq(struct atl1c_adapter *adapter)
  1865. {
  1866. struct pci_dev *pdev = adapter->pdev;
  1867. struct net_device *netdev = adapter->netdev;
  1868. int flags = 0;
  1869. int err = 0;
  1870. adapter->have_msi = true;
  1871. err = pci_enable_msi(adapter->pdev);
  1872. if (err) {
  1873. if (netif_msg_ifup(adapter))
  1874. dev_err(&pdev->dev,
  1875. "Unable to allocate MSI interrupt Error: %d\n",
  1876. err);
  1877. adapter->have_msi = false;
  1878. }
  1879. if (!adapter->have_msi)
  1880. flags |= IRQF_SHARED;
  1881. err = request_irq(adapter->pdev->irq, atl1c_intr, flags,
  1882. netdev->name, netdev);
  1883. if (err) {
  1884. if (netif_msg_ifup(adapter))
  1885. dev_err(&pdev->dev,
  1886. "Unable to allocate interrupt Error: %d\n",
  1887. err);
  1888. if (adapter->have_msi)
  1889. pci_disable_msi(adapter->pdev);
  1890. return err;
  1891. }
  1892. if (netif_msg_ifup(adapter))
  1893. dev_dbg(&pdev->dev, "atl1c_request_irq OK\n");
  1894. return err;
  1895. }
  1896. static int atl1c_up(struct atl1c_adapter *adapter)
  1897. {
  1898. struct net_device *netdev = adapter->netdev;
  1899. int num;
  1900. int err;
  1901. netif_carrier_off(netdev);
  1902. atl1c_init_ring_ptrs(adapter);
  1903. atl1c_set_multi(netdev);
  1904. atl1c_restore_vlan(adapter);
  1905. num = atl1c_alloc_rx_buffer(adapter);
  1906. if (unlikely(num == 0)) {
  1907. err = -ENOMEM;
  1908. goto err_alloc_rx;
  1909. }
  1910. if (atl1c_configure(adapter)) {
  1911. err = -EIO;
  1912. goto err_up;
  1913. }
  1914. err = atl1c_request_irq(adapter);
  1915. if (unlikely(err))
  1916. goto err_up;
  1917. clear_bit(__AT_DOWN, &adapter->flags);
  1918. napi_enable(&adapter->napi);
  1919. atl1c_irq_enable(adapter);
  1920. atl1c_check_link_status(adapter);
  1921. netif_start_queue(netdev);
  1922. return err;
  1923. err_up:
  1924. err_alloc_rx:
  1925. atl1c_clean_rx_ring(adapter);
  1926. return err;
  1927. }
  1928. static void atl1c_down(struct atl1c_adapter *adapter)
  1929. {
  1930. struct net_device *netdev = adapter->netdev;
  1931. atl1c_del_timer(adapter);
  1932. adapter->work_event = 0; /* clear all event */
  1933. /* signal that we're down so the interrupt handler does not
  1934. * reschedule our watchdog timer */
  1935. set_bit(__AT_DOWN, &adapter->flags);
  1936. netif_carrier_off(netdev);
  1937. napi_disable(&adapter->napi);
  1938. atl1c_irq_disable(adapter);
  1939. atl1c_free_irq(adapter);
  1940. /* reset MAC to disable all RX/TX */
  1941. atl1c_reset_mac(&adapter->hw);
  1942. msleep(1);
  1943. adapter->link_speed = SPEED_0;
  1944. adapter->link_duplex = -1;
  1945. atl1c_clean_tx_ring(adapter, atl1c_trans_normal);
  1946. atl1c_clean_tx_ring(adapter, atl1c_trans_high);
  1947. atl1c_clean_rx_ring(adapter);
  1948. }
  1949. /*
  1950. * atl1c_open - Called when a network interface is made active
  1951. * @netdev: network interface device structure
  1952. *
  1953. * Returns 0 on success, negative value on failure
  1954. *
  1955. * The open entry point is called when a network interface is made
  1956. * active by the system (IFF_UP). At this point all resources needed
  1957. * for transmit and receive operations are allocated, the interrupt
  1958. * handler is registered with the OS, the watchdog timer is started,
  1959. * and the stack is notified that the interface is ready.
  1960. */
  1961. static int atl1c_open(struct net_device *netdev)
  1962. {
  1963. struct atl1c_adapter *adapter = netdev_priv(netdev);
  1964. int err;
  1965. /* disallow open during test */
  1966. if (test_bit(__AT_TESTING, &adapter->flags))
  1967. return -EBUSY;
  1968. /* allocate rx/tx dma buffer & descriptors */
  1969. err = atl1c_setup_ring_resources(adapter);
  1970. if (unlikely(err))
  1971. return err;
  1972. err = atl1c_up(adapter);
  1973. if (unlikely(err))
  1974. goto err_up;
  1975. if (adapter->hw.ctrl_flags & ATL1C_FPGA_VERSION) {
  1976. u32 phy_data;
  1977. AT_READ_REG(&adapter->hw, REG_MDIO_CTRL, &phy_data);
  1978. phy_data |= MDIO_AP_EN;
  1979. AT_WRITE_REG(&adapter->hw, REG_MDIO_CTRL, phy_data);
  1980. }
  1981. return 0;
  1982. err_up:
  1983. atl1c_free_irq(adapter);
  1984. atl1c_free_ring_resources(adapter);
  1985. atl1c_reset_mac(&adapter->hw);
  1986. return err;
  1987. }
  1988. /*
  1989. * atl1c_close - Disables a network interface
  1990. * @netdev: network interface device structure
  1991. *
  1992. * Returns 0, this is not allowed to fail
  1993. *
  1994. * The close entry point is called when an interface is de-activated
  1995. * by the OS. The hardware is still under the drivers control, but
  1996. * needs to be disabled. A global MAC reset is issued to stop the
  1997. * hardware, and all transmit and receive resources are freed.
  1998. */
  1999. static int atl1c_close(struct net_device *netdev)
  2000. {
  2001. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2002. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  2003. atl1c_down(adapter);
  2004. atl1c_free_ring_resources(adapter);
  2005. return 0;
  2006. }
  2007. static int atl1c_suspend(struct device *dev)
  2008. {
  2009. struct pci_dev *pdev = to_pci_dev(dev);
  2010. struct net_device *netdev = pci_get_drvdata(pdev);
  2011. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2012. struct atl1c_hw *hw = &adapter->hw;
  2013. u32 mac_ctrl_data = 0;
  2014. u32 master_ctrl_data = 0;
  2015. u32 wol_ctrl_data = 0;
  2016. u16 mii_intr_status_data = 0;
  2017. u32 wufc = adapter->wol;
  2018. atl1c_disable_l0s_l1(hw);
  2019. if (netif_running(netdev)) {
  2020. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  2021. atl1c_down(adapter);
  2022. }
  2023. netif_device_detach(netdev);
  2024. if (wufc)
  2025. if (atl1c_phy_power_saving(hw) != 0)
  2026. dev_dbg(&pdev->dev, "phy power saving failed");
  2027. AT_READ_REG(hw, REG_MASTER_CTRL, &master_ctrl_data);
  2028. AT_READ_REG(hw, REG_MAC_CTRL, &mac_ctrl_data);
  2029. master_ctrl_data &= ~MASTER_CTRL_CLK_SEL_DIS;
  2030. mac_ctrl_data &= ~(MAC_CTRL_PRMLEN_MASK << MAC_CTRL_PRMLEN_SHIFT);
  2031. mac_ctrl_data |= (((u32)adapter->hw.preamble_len &
  2032. MAC_CTRL_PRMLEN_MASK) <<
  2033. MAC_CTRL_PRMLEN_SHIFT);
  2034. mac_ctrl_data &= ~(MAC_CTRL_SPEED_MASK << MAC_CTRL_SPEED_SHIFT);
  2035. mac_ctrl_data &= ~MAC_CTRL_DUPLX;
  2036. if (wufc) {
  2037. mac_ctrl_data |= MAC_CTRL_RX_EN;
  2038. if (adapter->link_speed == SPEED_1000 ||
  2039. adapter->link_speed == SPEED_0) {
  2040. mac_ctrl_data |= atl1c_mac_speed_1000 <<
  2041. MAC_CTRL_SPEED_SHIFT;
  2042. mac_ctrl_data |= MAC_CTRL_DUPLX;
  2043. } else
  2044. mac_ctrl_data |= atl1c_mac_speed_10_100 <<
  2045. MAC_CTRL_SPEED_SHIFT;
  2046. if (adapter->link_duplex == DUPLEX_FULL)
  2047. mac_ctrl_data |= MAC_CTRL_DUPLX;
  2048. /* turn on magic packet wol */
  2049. if (wufc & AT_WUFC_MAG)
  2050. wol_ctrl_data |= WOL_MAGIC_EN | WOL_MAGIC_PME_EN;
  2051. if (wufc & AT_WUFC_LNKC) {
  2052. wol_ctrl_data |= WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN;
  2053. /* only link up can wake up */
  2054. if (atl1c_write_phy_reg(hw, MII_IER, IER_LINK_UP) != 0) {
  2055. dev_dbg(&pdev->dev, "%s: read write phy "
  2056. "register failed.\n",
  2057. atl1c_driver_name);
  2058. }
  2059. }
  2060. /* clear phy interrupt */
  2061. atl1c_read_phy_reg(hw, MII_ISR, &mii_intr_status_data);
  2062. /* Config MAC Ctrl register */
  2063. __atl1c_vlan_mode(netdev->features, &mac_ctrl_data);
  2064. /* magic packet maybe Broadcast&multicast&Unicast frame */
  2065. if (wufc & AT_WUFC_MAG)
  2066. mac_ctrl_data |= MAC_CTRL_BC_EN;
  2067. dev_dbg(&pdev->dev,
  2068. "%s: suspend MAC=0x%x\n",
  2069. atl1c_driver_name, mac_ctrl_data);
  2070. AT_WRITE_REG(hw, REG_MASTER_CTRL, master_ctrl_data);
  2071. AT_WRITE_REG(hw, REG_WOL_CTRL, wol_ctrl_data);
  2072. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  2073. AT_WRITE_REG(hw, REG_GPHY_CTRL, GPHY_CTRL_DEFAULT |
  2074. GPHY_CTRL_EXT_RESET);
  2075. } else {
  2076. AT_WRITE_REG(hw, REG_GPHY_CTRL, GPHY_CTRL_POWER_SAVING);
  2077. master_ctrl_data |= MASTER_CTRL_CLK_SEL_DIS;
  2078. mac_ctrl_data |= atl1c_mac_speed_10_100 << MAC_CTRL_SPEED_SHIFT;
  2079. mac_ctrl_data |= MAC_CTRL_DUPLX;
  2080. AT_WRITE_REG(hw, REG_MASTER_CTRL, master_ctrl_data);
  2081. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  2082. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  2083. hw->phy_configured = false; /* re-init PHY when resume */
  2084. }
  2085. return 0;
  2086. }
  2087. #ifdef CONFIG_PM_SLEEP
  2088. static int atl1c_resume(struct device *dev)
  2089. {
  2090. struct pci_dev *pdev = to_pci_dev(dev);
  2091. struct net_device *netdev = pci_get_drvdata(pdev);
  2092. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2093. AT_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
  2094. atl1c_reset_pcie(&adapter->hw, ATL1C_PCIE_L0S_L1_DISABLE |
  2095. ATL1C_PCIE_PHY_RESET);
  2096. atl1c_phy_reset(&adapter->hw);
  2097. atl1c_reset_mac(&adapter->hw);
  2098. atl1c_phy_init(&adapter->hw);
  2099. #if 0
  2100. AT_READ_REG(&adapter->hw, REG_PM_CTRLSTAT, &pm_data);
  2101. pm_data &= ~PM_CTRLSTAT_PME_EN;
  2102. AT_WRITE_REG(&adapter->hw, REG_PM_CTRLSTAT, pm_data);
  2103. #endif
  2104. netif_device_attach(netdev);
  2105. if (netif_running(netdev))
  2106. atl1c_up(adapter);
  2107. return 0;
  2108. }
  2109. #endif
  2110. static void atl1c_shutdown(struct pci_dev *pdev)
  2111. {
  2112. struct net_device *netdev = pci_get_drvdata(pdev);
  2113. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2114. atl1c_suspend(&pdev->dev);
  2115. pci_wake_from_d3(pdev, adapter->wol);
  2116. pci_set_power_state(pdev, PCI_D3hot);
  2117. }
  2118. static const struct net_device_ops atl1c_netdev_ops = {
  2119. .ndo_open = atl1c_open,
  2120. .ndo_stop = atl1c_close,
  2121. .ndo_validate_addr = eth_validate_addr,
  2122. .ndo_start_xmit = atl1c_xmit_frame,
  2123. .ndo_set_mac_address = atl1c_set_mac_addr,
  2124. .ndo_set_rx_mode = atl1c_set_multi,
  2125. .ndo_change_mtu = atl1c_change_mtu,
  2126. .ndo_fix_features = atl1c_fix_features,
  2127. .ndo_set_features = atl1c_set_features,
  2128. .ndo_do_ioctl = atl1c_ioctl,
  2129. .ndo_tx_timeout = atl1c_tx_timeout,
  2130. .ndo_get_stats = atl1c_get_stats,
  2131. #ifdef CONFIG_NET_POLL_CONTROLLER
  2132. .ndo_poll_controller = atl1c_netpoll,
  2133. #endif
  2134. };
  2135. static int atl1c_init_netdev(struct net_device *netdev, struct pci_dev *pdev)
  2136. {
  2137. SET_NETDEV_DEV(netdev, &pdev->dev);
  2138. pci_set_drvdata(pdev, netdev);
  2139. netdev->netdev_ops = &atl1c_netdev_ops;
  2140. netdev->watchdog_timeo = AT_TX_WATCHDOG;
  2141. atl1c_set_ethtool_ops(netdev);
  2142. /* TODO: add when ready */
  2143. netdev->hw_features = NETIF_F_SG |
  2144. NETIF_F_HW_CSUM |
  2145. NETIF_F_HW_VLAN_RX |
  2146. NETIF_F_TSO |
  2147. NETIF_F_TSO6;
  2148. netdev->features = netdev->hw_features |
  2149. NETIF_F_HW_VLAN_TX;
  2150. return 0;
  2151. }
  2152. /*
  2153. * atl1c_probe - Device Initialization Routine
  2154. * @pdev: PCI device information struct
  2155. * @ent: entry in atl1c_pci_tbl
  2156. *
  2157. * Returns 0 on success, negative on failure
  2158. *
  2159. * atl1c_probe initializes an adapter identified by a pci_dev structure.
  2160. * The OS initialization, configuring of the adapter private structure,
  2161. * and a hardware reset occur.
  2162. */
  2163. static int __devinit atl1c_probe(struct pci_dev *pdev,
  2164. const struct pci_device_id *ent)
  2165. {
  2166. struct net_device *netdev;
  2167. struct atl1c_adapter *adapter;
  2168. static int cards_found;
  2169. int err = 0;
  2170. /* enable device (incl. PCI PM wakeup and hotplug setup) */
  2171. err = pci_enable_device_mem(pdev);
  2172. if (err) {
  2173. dev_err(&pdev->dev, "cannot enable PCI device\n");
  2174. return err;
  2175. }
  2176. /*
  2177. * The atl1c chip can DMA to 64-bit addresses, but it uses a single
  2178. * shared register for the high 32 bits, so only a single, aligned,
  2179. * 4 GB physical address range can be used at a time.
  2180. *
  2181. * Supporting 64-bit DMA on this hardware is more trouble than it's
  2182. * worth. It is far easier to limit to 32-bit DMA than update
  2183. * various kernel subsystems to support the mechanics required by a
  2184. * fixed-high-32-bit system.
  2185. */
  2186. if ((pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) ||
  2187. (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)) != 0)) {
  2188. dev_err(&pdev->dev, "No usable DMA configuration,aborting\n");
  2189. goto err_dma;
  2190. }
  2191. err = pci_request_regions(pdev, atl1c_driver_name);
  2192. if (err) {
  2193. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  2194. goto err_pci_reg;
  2195. }
  2196. pci_set_master(pdev);
  2197. netdev = alloc_etherdev(sizeof(struct atl1c_adapter));
  2198. if (netdev == NULL) {
  2199. err = -ENOMEM;
  2200. goto err_alloc_etherdev;
  2201. }
  2202. err = atl1c_init_netdev(netdev, pdev);
  2203. if (err) {
  2204. dev_err(&pdev->dev, "init netdevice failed\n");
  2205. goto err_init_netdev;
  2206. }
  2207. adapter = netdev_priv(netdev);
  2208. adapter->bd_number = cards_found;
  2209. adapter->netdev = netdev;
  2210. adapter->pdev = pdev;
  2211. adapter->hw.adapter = adapter;
  2212. adapter->msg_enable = netif_msg_init(-1, atl1c_default_msg);
  2213. adapter->hw.hw_addr = ioremap(pci_resource_start(pdev, 0), pci_resource_len(pdev, 0));
  2214. if (!adapter->hw.hw_addr) {
  2215. err = -EIO;
  2216. dev_err(&pdev->dev, "cannot map device registers\n");
  2217. goto err_ioremap;
  2218. }
  2219. /* init mii data */
  2220. adapter->mii.dev = netdev;
  2221. adapter->mii.mdio_read = atl1c_mdio_read;
  2222. adapter->mii.mdio_write = atl1c_mdio_write;
  2223. adapter->mii.phy_id_mask = 0x1f;
  2224. adapter->mii.reg_num_mask = MDIO_REG_ADDR_MASK;
  2225. netif_napi_add(netdev, &adapter->napi, atl1c_clean, 64);
  2226. setup_timer(&adapter->phy_config_timer, atl1c_phy_config,
  2227. (unsigned long)adapter);
  2228. /* setup the private structure */
  2229. err = atl1c_sw_init(adapter);
  2230. if (err) {
  2231. dev_err(&pdev->dev, "net device private data init failed\n");
  2232. goto err_sw_init;
  2233. }
  2234. atl1c_reset_pcie(&adapter->hw, ATL1C_PCIE_L0S_L1_DISABLE |
  2235. ATL1C_PCIE_PHY_RESET);
  2236. /* Init GPHY as early as possible due to power saving issue */
  2237. atl1c_phy_reset(&adapter->hw);
  2238. err = atl1c_reset_mac(&adapter->hw);
  2239. if (err) {
  2240. err = -EIO;
  2241. goto err_reset;
  2242. }
  2243. /* reset the controller to
  2244. * put the device in a known good starting state */
  2245. err = atl1c_phy_init(&adapter->hw);
  2246. if (err) {
  2247. err = -EIO;
  2248. goto err_reset;
  2249. }
  2250. if (atl1c_read_mac_addr(&adapter->hw)) {
  2251. /* got a random MAC address, set NET_ADDR_RANDOM to netdev */
  2252. netdev->addr_assign_type |= NET_ADDR_RANDOM;
  2253. }
  2254. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  2255. memcpy(netdev->perm_addr, adapter->hw.mac_addr, netdev->addr_len);
  2256. if (netif_msg_probe(adapter))
  2257. dev_dbg(&pdev->dev, "mac address : %pM\n",
  2258. adapter->hw.mac_addr);
  2259. atl1c_hw_set_mac_addr(&adapter->hw);
  2260. INIT_WORK(&adapter->common_task, atl1c_common_task);
  2261. adapter->work_event = 0;
  2262. err = register_netdev(netdev);
  2263. if (err) {
  2264. dev_err(&pdev->dev, "register netdevice failed\n");
  2265. goto err_register;
  2266. }
  2267. if (netif_msg_probe(adapter))
  2268. dev_info(&pdev->dev, "version %s\n", ATL1C_DRV_VERSION);
  2269. cards_found++;
  2270. return 0;
  2271. err_reset:
  2272. err_register:
  2273. err_sw_init:
  2274. iounmap(adapter->hw.hw_addr);
  2275. err_init_netdev:
  2276. err_ioremap:
  2277. free_netdev(netdev);
  2278. err_alloc_etherdev:
  2279. pci_release_regions(pdev);
  2280. err_pci_reg:
  2281. err_dma:
  2282. pci_disable_device(pdev);
  2283. return err;
  2284. }
  2285. /*
  2286. * atl1c_remove - Device Removal Routine
  2287. * @pdev: PCI device information struct
  2288. *
  2289. * atl1c_remove is called by the PCI subsystem to alert the driver
  2290. * that it should release a PCI device. The could be caused by a
  2291. * Hot-Plug event, or because the driver is going to be removed from
  2292. * memory.
  2293. */
  2294. static void __devexit atl1c_remove(struct pci_dev *pdev)
  2295. {
  2296. struct net_device *netdev = pci_get_drvdata(pdev);
  2297. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2298. unregister_netdev(netdev);
  2299. atl1c_phy_disable(&adapter->hw);
  2300. iounmap(adapter->hw.hw_addr);
  2301. pci_release_regions(pdev);
  2302. pci_disable_device(pdev);
  2303. free_netdev(netdev);
  2304. }
  2305. /*
  2306. * atl1c_io_error_detected - called when PCI error is detected
  2307. * @pdev: Pointer to PCI device
  2308. * @state: The current pci connection state
  2309. *
  2310. * This function is called after a PCI bus error affecting
  2311. * this device has been detected.
  2312. */
  2313. static pci_ers_result_t atl1c_io_error_detected(struct pci_dev *pdev,
  2314. pci_channel_state_t state)
  2315. {
  2316. struct net_device *netdev = pci_get_drvdata(pdev);
  2317. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2318. netif_device_detach(netdev);
  2319. if (state == pci_channel_io_perm_failure)
  2320. return PCI_ERS_RESULT_DISCONNECT;
  2321. if (netif_running(netdev))
  2322. atl1c_down(adapter);
  2323. pci_disable_device(pdev);
  2324. /* Request a slot slot reset. */
  2325. return PCI_ERS_RESULT_NEED_RESET;
  2326. }
  2327. /*
  2328. * atl1c_io_slot_reset - called after the pci bus has been reset.
  2329. * @pdev: Pointer to PCI device
  2330. *
  2331. * Restart the card from scratch, as if from a cold-boot. Implementation
  2332. * resembles the first-half of the e1000_resume routine.
  2333. */
  2334. static pci_ers_result_t atl1c_io_slot_reset(struct pci_dev *pdev)
  2335. {
  2336. struct net_device *netdev = pci_get_drvdata(pdev);
  2337. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2338. if (pci_enable_device(pdev)) {
  2339. if (netif_msg_hw(adapter))
  2340. dev_err(&pdev->dev,
  2341. "Cannot re-enable PCI device after reset\n");
  2342. return PCI_ERS_RESULT_DISCONNECT;
  2343. }
  2344. pci_set_master(pdev);
  2345. pci_enable_wake(pdev, PCI_D3hot, 0);
  2346. pci_enable_wake(pdev, PCI_D3cold, 0);
  2347. atl1c_reset_mac(&adapter->hw);
  2348. return PCI_ERS_RESULT_RECOVERED;
  2349. }
  2350. /*
  2351. * atl1c_io_resume - called when traffic can start flowing again.
  2352. * @pdev: Pointer to PCI device
  2353. *
  2354. * This callback is called when the error recovery driver tells us that
  2355. * its OK to resume normal operation. Implementation resembles the
  2356. * second-half of the atl1c_resume routine.
  2357. */
  2358. static void atl1c_io_resume(struct pci_dev *pdev)
  2359. {
  2360. struct net_device *netdev = pci_get_drvdata(pdev);
  2361. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2362. if (netif_running(netdev)) {
  2363. if (atl1c_up(adapter)) {
  2364. if (netif_msg_hw(adapter))
  2365. dev_err(&pdev->dev,
  2366. "Cannot bring device back up after reset\n");
  2367. return;
  2368. }
  2369. }
  2370. netif_device_attach(netdev);
  2371. }
  2372. static struct pci_error_handlers atl1c_err_handler = {
  2373. .error_detected = atl1c_io_error_detected,
  2374. .slot_reset = atl1c_io_slot_reset,
  2375. .resume = atl1c_io_resume,
  2376. };
  2377. static SIMPLE_DEV_PM_OPS(atl1c_pm_ops, atl1c_suspend, atl1c_resume);
  2378. static struct pci_driver atl1c_driver = {
  2379. .name = atl1c_driver_name,
  2380. .id_table = atl1c_pci_tbl,
  2381. .probe = atl1c_probe,
  2382. .remove = __devexit_p(atl1c_remove),
  2383. .shutdown = atl1c_shutdown,
  2384. .err_handler = &atl1c_err_handler,
  2385. .driver.pm = &atl1c_pm_ops,
  2386. };
  2387. /*
  2388. * atl1c_init_module - Driver Registration Routine
  2389. *
  2390. * atl1c_init_module is the first routine called when the driver is
  2391. * loaded. All it does is register with the PCI subsystem.
  2392. */
  2393. static int __init atl1c_init_module(void)
  2394. {
  2395. return pci_register_driver(&atl1c_driver);
  2396. }
  2397. /*
  2398. * atl1c_exit_module - Driver Exit Cleanup Routine
  2399. *
  2400. * atl1c_exit_module is called just before the driver is removed
  2401. * from memory.
  2402. */
  2403. static void __exit atl1c_exit_module(void)
  2404. {
  2405. pci_unregister_driver(&atl1c_driver);
  2406. }
  2407. module_init(atl1c_init_module);
  2408. module_exit(atl1c_exit_module);