recv.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "ath9k.h"
  17. #include "ar9003_mac.h"
  18. #define SKB_CB_ATHBUF(__skb) (*((struct ath_buf **)__skb->cb))
  19. static inline bool ath_is_alt_ant_ratio_better(int alt_ratio, int maxdelta,
  20. int mindelta, int main_rssi_avg,
  21. int alt_rssi_avg, int pkt_count)
  22. {
  23. return (((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) &&
  24. (alt_rssi_avg > main_rssi_avg + maxdelta)) ||
  25. (alt_rssi_avg > main_rssi_avg + mindelta)) && (pkt_count > 50);
  26. }
  27. static inline bool ath9k_check_auto_sleep(struct ath_softc *sc)
  28. {
  29. return sc->ps_enabled &&
  30. (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP);
  31. }
  32. static struct ieee80211_hw * ath_get_virt_hw(struct ath_softc *sc,
  33. struct ieee80211_hdr *hdr)
  34. {
  35. struct ieee80211_hw *hw = sc->pri_wiphy->hw;
  36. int i;
  37. spin_lock_bh(&sc->wiphy_lock);
  38. for (i = 0; i < sc->num_sec_wiphy; i++) {
  39. struct ath_wiphy *aphy = sc->sec_wiphy[i];
  40. if (aphy == NULL)
  41. continue;
  42. if (compare_ether_addr(hdr->addr1, aphy->hw->wiphy->perm_addr)
  43. == 0) {
  44. hw = aphy->hw;
  45. break;
  46. }
  47. }
  48. spin_unlock_bh(&sc->wiphy_lock);
  49. return hw;
  50. }
  51. /*
  52. * Setup and link descriptors.
  53. *
  54. * 11N: we can no longer afford to self link the last descriptor.
  55. * MAC acknowledges BA status as long as it copies frames to host
  56. * buffer (or rx fifo). This can incorrectly acknowledge packets
  57. * to a sender if last desc is self-linked.
  58. */
  59. static void ath_rx_buf_link(struct ath_softc *sc, struct ath_buf *bf)
  60. {
  61. struct ath_hw *ah = sc->sc_ah;
  62. struct ath_common *common = ath9k_hw_common(ah);
  63. struct ath_desc *ds;
  64. struct sk_buff *skb;
  65. ATH_RXBUF_RESET(bf);
  66. ds = bf->bf_desc;
  67. ds->ds_link = 0; /* link to null */
  68. ds->ds_data = bf->bf_buf_addr;
  69. /* virtual addr of the beginning of the buffer. */
  70. skb = bf->bf_mpdu;
  71. BUG_ON(skb == NULL);
  72. ds->ds_vdata = skb->data;
  73. /*
  74. * setup rx descriptors. The rx_bufsize here tells the hardware
  75. * how much data it can DMA to us and that we are prepared
  76. * to process
  77. */
  78. ath9k_hw_setuprxdesc(ah, ds,
  79. common->rx_bufsize,
  80. 0);
  81. if (sc->rx.rxlink == NULL)
  82. ath9k_hw_putrxbuf(ah, bf->bf_daddr);
  83. else
  84. *sc->rx.rxlink = bf->bf_daddr;
  85. sc->rx.rxlink = &ds->ds_link;
  86. ath9k_hw_rxena(ah);
  87. }
  88. static void ath_setdefantenna(struct ath_softc *sc, u32 antenna)
  89. {
  90. /* XXX block beacon interrupts */
  91. ath9k_hw_setantenna(sc->sc_ah, antenna);
  92. sc->rx.defant = antenna;
  93. sc->rx.rxotherant = 0;
  94. }
  95. static void ath_opmode_init(struct ath_softc *sc)
  96. {
  97. struct ath_hw *ah = sc->sc_ah;
  98. struct ath_common *common = ath9k_hw_common(ah);
  99. u32 rfilt, mfilt[2];
  100. /* configure rx filter */
  101. rfilt = ath_calcrxfilter(sc);
  102. ath9k_hw_setrxfilter(ah, rfilt);
  103. /* configure bssid mask */
  104. ath_hw_setbssidmask(common);
  105. /* configure operational mode */
  106. ath9k_hw_setopmode(ah);
  107. /* calculate and install multicast filter */
  108. mfilt[0] = mfilt[1] = ~0;
  109. ath9k_hw_setmcastfilter(ah, mfilt[0], mfilt[1]);
  110. }
  111. static bool ath_rx_edma_buf_link(struct ath_softc *sc,
  112. enum ath9k_rx_qtype qtype)
  113. {
  114. struct ath_hw *ah = sc->sc_ah;
  115. struct ath_rx_edma *rx_edma;
  116. struct sk_buff *skb;
  117. struct ath_buf *bf;
  118. rx_edma = &sc->rx.rx_edma[qtype];
  119. if (skb_queue_len(&rx_edma->rx_fifo) >= rx_edma->rx_fifo_hwsize)
  120. return false;
  121. bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
  122. list_del_init(&bf->list);
  123. skb = bf->bf_mpdu;
  124. ATH_RXBUF_RESET(bf);
  125. memset(skb->data, 0, ah->caps.rx_status_len);
  126. dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
  127. ah->caps.rx_status_len, DMA_TO_DEVICE);
  128. SKB_CB_ATHBUF(skb) = bf;
  129. ath9k_hw_addrxbuf_edma(ah, bf->bf_buf_addr, qtype);
  130. skb_queue_tail(&rx_edma->rx_fifo, skb);
  131. return true;
  132. }
  133. static void ath_rx_addbuffer_edma(struct ath_softc *sc,
  134. enum ath9k_rx_qtype qtype, int size)
  135. {
  136. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  137. u32 nbuf = 0;
  138. if (list_empty(&sc->rx.rxbuf)) {
  139. ath_print(common, ATH_DBG_QUEUE, "No free rx buf available\n");
  140. return;
  141. }
  142. while (!list_empty(&sc->rx.rxbuf)) {
  143. nbuf++;
  144. if (!ath_rx_edma_buf_link(sc, qtype))
  145. break;
  146. if (nbuf >= size)
  147. break;
  148. }
  149. }
  150. static void ath_rx_remove_buffer(struct ath_softc *sc,
  151. enum ath9k_rx_qtype qtype)
  152. {
  153. struct ath_buf *bf;
  154. struct ath_rx_edma *rx_edma;
  155. struct sk_buff *skb;
  156. rx_edma = &sc->rx.rx_edma[qtype];
  157. while ((skb = skb_dequeue(&rx_edma->rx_fifo)) != NULL) {
  158. bf = SKB_CB_ATHBUF(skb);
  159. BUG_ON(!bf);
  160. list_add_tail(&bf->list, &sc->rx.rxbuf);
  161. }
  162. }
  163. static void ath_rx_edma_cleanup(struct ath_softc *sc)
  164. {
  165. struct ath_buf *bf;
  166. ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP);
  167. ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP);
  168. list_for_each_entry(bf, &sc->rx.rxbuf, list) {
  169. if (bf->bf_mpdu)
  170. dev_kfree_skb_any(bf->bf_mpdu);
  171. }
  172. INIT_LIST_HEAD(&sc->rx.rxbuf);
  173. kfree(sc->rx.rx_bufptr);
  174. sc->rx.rx_bufptr = NULL;
  175. }
  176. static void ath_rx_edma_init_queue(struct ath_rx_edma *rx_edma, int size)
  177. {
  178. skb_queue_head_init(&rx_edma->rx_fifo);
  179. skb_queue_head_init(&rx_edma->rx_buffers);
  180. rx_edma->rx_fifo_hwsize = size;
  181. }
  182. static int ath_rx_edma_init(struct ath_softc *sc, int nbufs)
  183. {
  184. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  185. struct ath_hw *ah = sc->sc_ah;
  186. struct sk_buff *skb;
  187. struct ath_buf *bf;
  188. int error = 0, i;
  189. u32 size;
  190. common->rx_bufsize = roundup(IEEE80211_MAX_MPDU_LEN +
  191. ah->caps.rx_status_len,
  192. min(common->cachelsz, (u16)64));
  193. ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
  194. ah->caps.rx_status_len);
  195. ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_LP],
  196. ah->caps.rx_lp_qdepth);
  197. ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_HP],
  198. ah->caps.rx_hp_qdepth);
  199. size = sizeof(struct ath_buf) * nbufs;
  200. bf = kzalloc(size, GFP_KERNEL);
  201. if (!bf)
  202. return -ENOMEM;
  203. INIT_LIST_HEAD(&sc->rx.rxbuf);
  204. sc->rx.rx_bufptr = bf;
  205. for (i = 0; i < nbufs; i++, bf++) {
  206. skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_KERNEL);
  207. if (!skb) {
  208. error = -ENOMEM;
  209. goto rx_init_fail;
  210. }
  211. memset(skb->data, 0, common->rx_bufsize);
  212. bf->bf_mpdu = skb;
  213. bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
  214. common->rx_bufsize,
  215. DMA_BIDIRECTIONAL);
  216. if (unlikely(dma_mapping_error(sc->dev,
  217. bf->bf_buf_addr))) {
  218. dev_kfree_skb_any(skb);
  219. bf->bf_mpdu = NULL;
  220. ath_print(common, ATH_DBG_FATAL,
  221. "dma_mapping_error() on RX init\n");
  222. error = -ENOMEM;
  223. goto rx_init_fail;
  224. }
  225. list_add_tail(&bf->list, &sc->rx.rxbuf);
  226. }
  227. return 0;
  228. rx_init_fail:
  229. ath_rx_edma_cleanup(sc);
  230. return error;
  231. }
  232. static void ath_edma_start_recv(struct ath_softc *sc)
  233. {
  234. spin_lock_bh(&sc->rx.rxbuflock);
  235. ath9k_hw_rxena(sc->sc_ah);
  236. ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_HP,
  237. sc->rx.rx_edma[ATH9K_RX_QUEUE_HP].rx_fifo_hwsize);
  238. ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_LP,
  239. sc->rx.rx_edma[ATH9K_RX_QUEUE_LP].rx_fifo_hwsize);
  240. spin_unlock_bh(&sc->rx.rxbuflock);
  241. ath_opmode_init(sc);
  242. ath9k_hw_startpcureceive(sc->sc_ah, (sc->sc_flags & SC_OP_OFFCHANNEL));
  243. }
  244. static void ath_edma_stop_recv(struct ath_softc *sc)
  245. {
  246. spin_lock_bh(&sc->rx.rxbuflock);
  247. ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP);
  248. ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP);
  249. spin_unlock_bh(&sc->rx.rxbuflock);
  250. }
  251. int ath_rx_init(struct ath_softc *sc, int nbufs)
  252. {
  253. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  254. struct sk_buff *skb;
  255. struct ath_buf *bf;
  256. int error = 0;
  257. spin_lock_init(&sc->rx.rxflushlock);
  258. sc->sc_flags &= ~SC_OP_RXFLUSH;
  259. spin_lock_init(&sc->rx.rxbuflock);
  260. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  261. return ath_rx_edma_init(sc, nbufs);
  262. } else {
  263. common->rx_bufsize = roundup(IEEE80211_MAX_MPDU_LEN,
  264. min(common->cachelsz, (u16)64));
  265. ath_print(common, ATH_DBG_CONFIG, "cachelsz %u rxbufsize %u\n",
  266. common->cachelsz, common->rx_bufsize);
  267. /* Initialize rx descriptors */
  268. error = ath_descdma_setup(sc, &sc->rx.rxdma, &sc->rx.rxbuf,
  269. "rx", nbufs, 1, 0);
  270. if (error != 0) {
  271. ath_print(common, ATH_DBG_FATAL,
  272. "failed to allocate rx descriptors: %d\n",
  273. error);
  274. goto err;
  275. }
  276. list_for_each_entry(bf, &sc->rx.rxbuf, list) {
  277. skb = ath_rxbuf_alloc(common, common->rx_bufsize,
  278. GFP_KERNEL);
  279. if (skb == NULL) {
  280. error = -ENOMEM;
  281. goto err;
  282. }
  283. bf->bf_mpdu = skb;
  284. bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
  285. common->rx_bufsize,
  286. DMA_FROM_DEVICE);
  287. if (unlikely(dma_mapping_error(sc->dev,
  288. bf->bf_buf_addr))) {
  289. dev_kfree_skb_any(skb);
  290. bf->bf_mpdu = NULL;
  291. ath_print(common, ATH_DBG_FATAL,
  292. "dma_mapping_error() on RX init\n");
  293. error = -ENOMEM;
  294. goto err;
  295. }
  296. bf->bf_dmacontext = bf->bf_buf_addr;
  297. }
  298. sc->rx.rxlink = NULL;
  299. }
  300. err:
  301. if (error)
  302. ath_rx_cleanup(sc);
  303. return error;
  304. }
  305. void ath_rx_cleanup(struct ath_softc *sc)
  306. {
  307. struct ath_hw *ah = sc->sc_ah;
  308. struct ath_common *common = ath9k_hw_common(ah);
  309. struct sk_buff *skb;
  310. struct ath_buf *bf;
  311. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  312. ath_rx_edma_cleanup(sc);
  313. return;
  314. } else {
  315. list_for_each_entry(bf, &sc->rx.rxbuf, list) {
  316. skb = bf->bf_mpdu;
  317. if (skb) {
  318. dma_unmap_single(sc->dev, bf->bf_buf_addr,
  319. common->rx_bufsize,
  320. DMA_FROM_DEVICE);
  321. dev_kfree_skb(skb);
  322. }
  323. }
  324. if (sc->rx.rxdma.dd_desc_len != 0)
  325. ath_descdma_cleanup(sc, &sc->rx.rxdma, &sc->rx.rxbuf);
  326. }
  327. }
  328. /*
  329. * Calculate the receive filter according to the
  330. * operating mode and state:
  331. *
  332. * o always accept unicast, broadcast, and multicast traffic
  333. * o maintain current state of phy error reception (the hal
  334. * may enable phy error frames for noise immunity work)
  335. * o probe request frames are accepted only when operating in
  336. * hostap, adhoc, or monitor modes
  337. * o enable promiscuous mode according to the interface state
  338. * o accept beacons:
  339. * - when operating in adhoc mode so the 802.11 layer creates
  340. * node table entries for peers,
  341. * - when operating in station mode for collecting rssi data when
  342. * the station is otherwise quiet, or
  343. * - when operating as a repeater so we see repeater-sta beacons
  344. * - when scanning
  345. */
  346. u32 ath_calcrxfilter(struct ath_softc *sc)
  347. {
  348. #define RX_FILTER_PRESERVE (ATH9K_RX_FILTER_PHYERR | ATH9K_RX_FILTER_PHYRADAR)
  349. u32 rfilt;
  350. rfilt = (ath9k_hw_getrxfilter(sc->sc_ah) & RX_FILTER_PRESERVE)
  351. | ATH9K_RX_FILTER_UCAST | ATH9K_RX_FILTER_BCAST
  352. | ATH9K_RX_FILTER_MCAST;
  353. if (sc->rx.rxfilter & FIF_PROBE_REQ)
  354. rfilt |= ATH9K_RX_FILTER_PROBEREQ;
  355. /*
  356. * Set promiscuous mode when FIF_PROMISC_IN_BSS is enabled for station
  357. * mode interface or when in monitor mode. AP mode does not need this
  358. * since it receives all in-BSS frames anyway.
  359. */
  360. if (((sc->sc_ah->opmode != NL80211_IFTYPE_AP) &&
  361. (sc->rx.rxfilter & FIF_PROMISC_IN_BSS)) ||
  362. (sc->sc_ah->opmode == NL80211_IFTYPE_MONITOR))
  363. rfilt |= ATH9K_RX_FILTER_PROM;
  364. if (sc->rx.rxfilter & FIF_CONTROL)
  365. rfilt |= ATH9K_RX_FILTER_CONTROL;
  366. if ((sc->sc_ah->opmode == NL80211_IFTYPE_STATION) &&
  367. (sc->nvifs <= 1) &&
  368. !(sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC))
  369. rfilt |= ATH9K_RX_FILTER_MYBEACON;
  370. else
  371. rfilt |= ATH9K_RX_FILTER_BEACON;
  372. if ((AR_SREV_9280_20_OR_LATER(sc->sc_ah) ||
  373. AR_SREV_9285_12_OR_LATER(sc->sc_ah)) &&
  374. (sc->sc_ah->opmode == NL80211_IFTYPE_AP) &&
  375. (sc->rx.rxfilter & FIF_PSPOLL))
  376. rfilt |= ATH9K_RX_FILTER_PSPOLL;
  377. if (conf_is_ht(&sc->hw->conf))
  378. rfilt |= ATH9K_RX_FILTER_COMP_BAR;
  379. if (sc->sec_wiphy || (sc->nvifs > 1) ||
  380. (sc->rx.rxfilter & FIF_OTHER_BSS)) {
  381. /* The following may also be needed for other older chips */
  382. if (sc->sc_ah->hw_version.macVersion == AR_SREV_VERSION_9160)
  383. rfilt |= ATH9K_RX_FILTER_PROM;
  384. rfilt |= ATH9K_RX_FILTER_MCAST_BCAST_ALL;
  385. }
  386. return rfilt;
  387. #undef RX_FILTER_PRESERVE
  388. }
  389. int ath_startrecv(struct ath_softc *sc)
  390. {
  391. struct ath_hw *ah = sc->sc_ah;
  392. struct ath_buf *bf, *tbf;
  393. if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  394. ath_edma_start_recv(sc);
  395. return 0;
  396. }
  397. spin_lock_bh(&sc->rx.rxbuflock);
  398. if (list_empty(&sc->rx.rxbuf))
  399. goto start_recv;
  400. sc->rx.rxlink = NULL;
  401. list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) {
  402. ath_rx_buf_link(sc, bf);
  403. }
  404. /* We could have deleted elements so the list may be empty now */
  405. if (list_empty(&sc->rx.rxbuf))
  406. goto start_recv;
  407. bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
  408. ath9k_hw_putrxbuf(ah, bf->bf_daddr);
  409. ath9k_hw_rxena(ah);
  410. start_recv:
  411. spin_unlock_bh(&sc->rx.rxbuflock);
  412. ath_opmode_init(sc);
  413. ath9k_hw_startpcureceive(ah, (sc->sc_flags & SC_OP_OFFCHANNEL));
  414. return 0;
  415. }
  416. bool ath_stoprecv(struct ath_softc *sc)
  417. {
  418. struct ath_hw *ah = sc->sc_ah;
  419. bool stopped;
  420. ath9k_hw_stoppcurecv(ah);
  421. ath9k_hw_setrxfilter(ah, 0);
  422. stopped = ath9k_hw_stopdmarecv(ah);
  423. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  424. ath_edma_stop_recv(sc);
  425. else
  426. sc->rx.rxlink = NULL;
  427. return stopped;
  428. }
  429. void ath_flushrecv(struct ath_softc *sc)
  430. {
  431. spin_lock_bh(&sc->rx.rxflushlock);
  432. sc->sc_flags |= SC_OP_RXFLUSH;
  433. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  434. ath_rx_tasklet(sc, 1, true);
  435. ath_rx_tasklet(sc, 1, false);
  436. sc->sc_flags &= ~SC_OP_RXFLUSH;
  437. spin_unlock_bh(&sc->rx.rxflushlock);
  438. }
  439. static bool ath_beacon_dtim_pending_cab(struct sk_buff *skb)
  440. {
  441. /* Check whether the Beacon frame has DTIM indicating buffered bc/mc */
  442. struct ieee80211_mgmt *mgmt;
  443. u8 *pos, *end, id, elen;
  444. struct ieee80211_tim_ie *tim;
  445. mgmt = (struct ieee80211_mgmt *)skb->data;
  446. pos = mgmt->u.beacon.variable;
  447. end = skb->data + skb->len;
  448. while (pos + 2 < end) {
  449. id = *pos++;
  450. elen = *pos++;
  451. if (pos + elen > end)
  452. break;
  453. if (id == WLAN_EID_TIM) {
  454. if (elen < sizeof(*tim))
  455. break;
  456. tim = (struct ieee80211_tim_ie *) pos;
  457. if (tim->dtim_count != 0)
  458. break;
  459. return tim->bitmap_ctrl & 0x01;
  460. }
  461. pos += elen;
  462. }
  463. return false;
  464. }
  465. static void ath_rx_ps_beacon(struct ath_softc *sc, struct sk_buff *skb)
  466. {
  467. struct ieee80211_mgmt *mgmt;
  468. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  469. if (skb->len < 24 + 8 + 2 + 2)
  470. return;
  471. mgmt = (struct ieee80211_mgmt *)skb->data;
  472. if (memcmp(common->curbssid, mgmt->bssid, ETH_ALEN) != 0)
  473. return; /* not from our current AP */
  474. sc->ps_flags &= ~PS_WAIT_FOR_BEACON;
  475. if (sc->ps_flags & PS_BEACON_SYNC) {
  476. sc->ps_flags &= ~PS_BEACON_SYNC;
  477. ath_print(common, ATH_DBG_PS,
  478. "Reconfigure Beacon timers based on "
  479. "timestamp from the AP\n");
  480. ath_beacon_config(sc, NULL);
  481. }
  482. if (ath_beacon_dtim_pending_cab(skb)) {
  483. /*
  484. * Remain awake waiting for buffered broadcast/multicast
  485. * frames. If the last broadcast/multicast frame is not
  486. * received properly, the next beacon frame will work as
  487. * a backup trigger for returning into NETWORK SLEEP state,
  488. * so we are waiting for it as well.
  489. */
  490. ath_print(common, ATH_DBG_PS, "Received DTIM beacon indicating "
  491. "buffered broadcast/multicast frame(s)\n");
  492. sc->ps_flags |= PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON;
  493. return;
  494. }
  495. if (sc->ps_flags & PS_WAIT_FOR_CAB) {
  496. /*
  497. * This can happen if a broadcast frame is dropped or the AP
  498. * fails to send a frame indicating that all CAB frames have
  499. * been delivered.
  500. */
  501. sc->ps_flags &= ~PS_WAIT_FOR_CAB;
  502. ath_print(common, ATH_DBG_PS,
  503. "PS wait for CAB frames timed out\n");
  504. }
  505. }
  506. static void ath_rx_ps(struct ath_softc *sc, struct sk_buff *skb)
  507. {
  508. struct ieee80211_hdr *hdr;
  509. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  510. hdr = (struct ieee80211_hdr *)skb->data;
  511. /* Process Beacon and CAB receive in PS state */
  512. if (((sc->ps_flags & PS_WAIT_FOR_BEACON) || ath9k_check_auto_sleep(sc))
  513. && ieee80211_is_beacon(hdr->frame_control))
  514. ath_rx_ps_beacon(sc, skb);
  515. else if ((sc->ps_flags & PS_WAIT_FOR_CAB) &&
  516. (ieee80211_is_data(hdr->frame_control) ||
  517. ieee80211_is_action(hdr->frame_control)) &&
  518. is_multicast_ether_addr(hdr->addr1) &&
  519. !ieee80211_has_moredata(hdr->frame_control)) {
  520. /*
  521. * No more broadcast/multicast frames to be received at this
  522. * point.
  523. */
  524. sc->ps_flags &= ~(PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON);
  525. ath_print(common, ATH_DBG_PS,
  526. "All PS CAB frames received, back to sleep\n");
  527. } else if ((sc->ps_flags & PS_WAIT_FOR_PSPOLL_DATA) &&
  528. !is_multicast_ether_addr(hdr->addr1) &&
  529. !ieee80211_has_morefrags(hdr->frame_control)) {
  530. sc->ps_flags &= ~PS_WAIT_FOR_PSPOLL_DATA;
  531. ath_print(common, ATH_DBG_PS,
  532. "Going back to sleep after having received "
  533. "PS-Poll data (0x%lx)\n",
  534. sc->ps_flags & (PS_WAIT_FOR_BEACON |
  535. PS_WAIT_FOR_CAB |
  536. PS_WAIT_FOR_PSPOLL_DATA |
  537. PS_WAIT_FOR_TX_ACK));
  538. }
  539. }
  540. static void ath_rx_send_to_mac80211(struct ieee80211_hw *hw,
  541. struct ath_softc *sc, struct sk_buff *skb,
  542. struct ieee80211_rx_status *rxs)
  543. {
  544. struct ieee80211_hdr *hdr;
  545. hdr = (struct ieee80211_hdr *)skb->data;
  546. /* Send the frame to mac80211 */
  547. if (is_multicast_ether_addr(hdr->addr1)) {
  548. int i;
  549. /*
  550. * Deliver broadcast/multicast frames to all suitable
  551. * virtual wiphys.
  552. */
  553. /* TODO: filter based on channel configuration */
  554. for (i = 0; i < sc->num_sec_wiphy; i++) {
  555. struct ath_wiphy *aphy = sc->sec_wiphy[i];
  556. struct sk_buff *nskb;
  557. if (aphy == NULL)
  558. continue;
  559. nskb = skb_copy(skb, GFP_ATOMIC);
  560. if (!nskb)
  561. continue;
  562. ieee80211_rx(aphy->hw, nskb);
  563. }
  564. ieee80211_rx(sc->hw, skb);
  565. } else
  566. /* Deliver unicast frames based on receiver address */
  567. ieee80211_rx(hw, skb);
  568. }
  569. static bool ath_edma_get_buffers(struct ath_softc *sc,
  570. enum ath9k_rx_qtype qtype)
  571. {
  572. struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype];
  573. struct ath_hw *ah = sc->sc_ah;
  574. struct ath_common *common = ath9k_hw_common(ah);
  575. struct sk_buff *skb;
  576. struct ath_buf *bf;
  577. int ret;
  578. skb = skb_peek(&rx_edma->rx_fifo);
  579. if (!skb)
  580. return false;
  581. bf = SKB_CB_ATHBUF(skb);
  582. BUG_ON(!bf);
  583. dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr,
  584. common->rx_bufsize, DMA_FROM_DEVICE);
  585. ret = ath9k_hw_process_rxdesc_edma(ah, NULL, skb->data);
  586. if (ret == -EINPROGRESS) {
  587. /*let device gain the buffer again*/
  588. dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
  589. common->rx_bufsize, DMA_FROM_DEVICE);
  590. return false;
  591. }
  592. __skb_unlink(skb, &rx_edma->rx_fifo);
  593. if (ret == -EINVAL) {
  594. /* corrupt descriptor, skip this one and the following one */
  595. list_add_tail(&bf->list, &sc->rx.rxbuf);
  596. ath_rx_edma_buf_link(sc, qtype);
  597. skb = skb_peek(&rx_edma->rx_fifo);
  598. if (!skb)
  599. return true;
  600. bf = SKB_CB_ATHBUF(skb);
  601. BUG_ON(!bf);
  602. __skb_unlink(skb, &rx_edma->rx_fifo);
  603. list_add_tail(&bf->list, &sc->rx.rxbuf);
  604. ath_rx_edma_buf_link(sc, qtype);
  605. return true;
  606. }
  607. skb_queue_tail(&rx_edma->rx_buffers, skb);
  608. return true;
  609. }
  610. static struct ath_buf *ath_edma_get_next_rx_buf(struct ath_softc *sc,
  611. struct ath_rx_status *rs,
  612. enum ath9k_rx_qtype qtype)
  613. {
  614. struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype];
  615. struct sk_buff *skb;
  616. struct ath_buf *bf;
  617. while (ath_edma_get_buffers(sc, qtype));
  618. skb = __skb_dequeue(&rx_edma->rx_buffers);
  619. if (!skb)
  620. return NULL;
  621. bf = SKB_CB_ATHBUF(skb);
  622. ath9k_hw_process_rxdesc_edma(sc->sc_ah, rs, skb->data);
  623. return bf;
  624. }
  625. static struct ath_buf *ath_get_next_rx_buf(struct ath_softc *sc,
  626. struct ath_rx_status *rs)
  627. {
  628. struct ath_hw *ah = sc->sc_ah;
  629. struct ath_common *common = ath9k_hw_common(ah);
  630. struct ath_desc *ds;
  631. struct ath_buf *bf;
  632. int ret;
  633. if (list_empty(&sc->rx.rxbuf)) {
  634. sc->rx.rxlink = NULL;
  635. return NULL;
  636. }
  637. bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
  638. ds = bf->bf_desc;
  639. /*
  640. * Must provide the virtual address of the current
  641. * descriptor, the physical address, and the virtual
  642. * address of the next descriptor in the h/w chain.
  643. * This allows the HAL to look ahead to see if the
  644. * hardware is done with a descriptor by checking the
  645. * done bit in the following descriptor and the address
  646. * of the current descriptor the DMA engine is working
  647. * on. All this is necessary because of our use of
  648. * a self-linked list to avoid rx overruns.
  649. */
  650. ret = ath9k_hw_rxprocdesc(ah, ds, rs, 0);
  651. if (ret == -EINPROGRESS) {
  652. struct ath_rx_status trs;
  653. struct ath_buf *tbf;
  654. struct ath_desc *tds;
  655. memset(&trs, 0, sizeof(trs));
  656. if (list_is_last(&bf->list, &sc->rx.rxbuf)) {
  657. sc->rx.rxlink = NULL;
  658. return NULL;
  659. }
  660. tbf = list_entry(bf->list.next, struct ath_buf, list);
  661. /*
  662. * On some hardware the descriptor status words could
  663. * get corrupted, including the done bit. Because of
  664. * this, check if the next descriptor's done bit is
  665. * set or not.
  666. *
  667. * If the next descriptor's done bit is set, the current
  668. * descriptor has been corrupted. Force s/w to discard
  669. * this descriptor and continue...
  670. */
  671. tds = tbf->bf_desc;
  672. ret = ath9k_hw_rxprocdesc(ah, tds, &trs, 0);
  673. if (ret == -EINPROGRESS)
  674. return NULL;
  675. }
  676. if (!bf->bf_mpdu)
  677. return bf;
  678. /*
  679. * Synchronize the DMA transfer with CPU before
  680. * 1. accessing the frame
  681. * 2. requeueing the same buffer to h/w
  682. */
  683. dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr,
  684. common->rx_bufsize,
  685. DMA_FROM_DEVICE);
  686. return bf;
  687. }
  688. /* Assumes you've already done the endian to CPU conversion */
  689. static bool ath9k_rx_accept(struct ath_common *common,
  690. struct ieee80211_hdr *hdr,
  691. struct ieee80211_rx_status *rxs,
  692. struct ath_rx_status *rx_stats,
  693. bool *decrypt_error)
  694. {
  695. struct ath_hw *ah = common->ah;
  696. __le16 fc;
  697. u8 rx_status_len = ah->caps.rx_status_len;
  698. fc = hdr->frame_control;
  699. if (!rx_stats->rs_datalen)
  700. return false;
  701. /*
  702. * rs_status follows rs_datalen so if rs_datalen is too large
  703. * we can take a hint that hardware corrupted it, so ignore
  704. * those frames.
  705. */
  706. if (rx_stats->rs_datalen > (common->rx_bufsize - rx_status_len))
  707. return false;
  708. /*
  709. * rs_more indicates chained descriptors which can be used
  710. * to link buffers together for a sort of scatter-gather
  711. * operation.
  712. * reject the frame, we don't support scatter-gather yet and
  713. * the frame is probably corrupt anyway
  714. */
  715. if (rx_stats->rs_more)
  716. return false;
  717. /*
  718. * The rx_stats->rs_status will not be set until the end of the
  719. * chained descriptors so it can be ignored if rs_more is set. The
  720. * rs_more will be false at the last element of the chained
  721. * descriptors.
  722. */
  723. if (rx_stats->rs_status != 0) {
  724. if (rx_stats->rs_status & ATH9K_RXERR_CRC)
  725. rxs->flag |= RX_FLAG_FAILED_FCS_CRC;
  726. if (rx_stats->rs_status & ATH9K_RXERR_PHY)
  727. return false;
  728. if (rx_stats->rs_status & ATH9K_RXERR_DECRYPT) {
  729. *decrypt_error = true;
  730. } else if (rx_stats->rs_status & ATH9K_RXERR_MIC) {
  731. /*
  732. * The MIC error bit is only valid if the frame
  733. * is not a control frame or fragment, and it was
  734. * decrypted using a valid TKIP key.
  735. */
  736. if (!ieee80211_is_ctl(fc) &&
  737. !ieee80211_has_morefrags(fc) &&
  738. !(le16_to_cpu(hdr->seq_ctrl) & IEEE80211_SCTL_FRAG) &&
  739. test_bit(rx_stats->rs_keyix, common->tkip_keymap))
  740. rxs->flag |= RX_FLAG_MMIC_ERROR;
  741. else
  742. rx_stats->rs_status &= ~ATH9K_RXERR_MIC;
  743. }
  744. /*
  745. * Reject error frames with the exception of
  746. * decryption and MIC failures. For monitor mode,
  747. * we also ignore the CRC error.
  748. */
  749. if (ah->opmode == NL80211_IFTYPE_MONITOR) {
  750. if (rx_stats->rs_status &
  751. ~(ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC |
  752. ATH9K_RXERR_CRC))
  753. return false;
  754. } else {
  755. if (rx_stats->rs_status &
  756. ~(ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC)) {
  757. return false;
  758. }
  759. }
  760. }
  761. return true;
  762. }
  763. static int ath9k_process_rate(struct ath_common *common,
  764. struct ieee80211_hw *hw,
  765. struct ath_rx_status *rx_stats,
  766. struct ieee80211_rx_status *rxs)
  767. {
  768. struct ieee80211_supported_band *sband;
  769. enum ieee80211_band band;
  770. unsigned int i = 0;
  771. band = hw->conf.channel->band;
  772. sband = hw->wiphy->bands[band];
  773. if (rx_stats->rs_rate & 0x80) {
  774. /* HT rate */
  775. rxs->flag |= RX_FLAG_HT;
  776. if (rx_stats->rs_flags & ATH9K_RX_2040)
  777. rxs->flag |= RX_FLAG_40MHZ;
  778. if (rx_stats->rs_flags & ATH9K_RX_GI)
  779. rxs->flag |= RX_FLAG_SHORT_GI;
  780. rxs->rate_idx = rx_stats->rs_rate & 0x7f;
  781. return 0;
  782. }
  783. for (i = 0; i < sband->n_bitrates; i++) {
  784. if (sband->bitrates[i].hw_value == rx_stats->rs_rate) {
  785. rxs->rate_idx = i;
  786. return 0;
  787. }
  788. if (sband->bitrates[i].hw_value_short == rx_stats->rs_rate) {
  789. rxs->flag |= RX_FLAG_SHORTPRE;
  790. rxs->rate_idx = i;
  791. return 0;
  792. }
  793. }
  794. /*
  795. * No valid hardware bitrate found -- we should not get here
  796. * because hardware has already validated this frame as OK.
  797. */
  798. ath_print(common, ATH_DBG_XMIT, "unsupported hw bitrate detected "
  799. "0x%02x using 1 Mbit\n", rx_stats->rs_rate);
  800. return -EINVAL;
  801. }
  802. static void ath9k_process_rssi(struct ath_common *common,
  803. struct ieee80211_hw *hw,
  804. struct ieee80211_hdr *hdr,
  805. struct ath_rx_status *rx_stats)
  806. {
  807. struct ath_hw *ah = common->ah;
  808. struct ieee80211_sta *sta;
  809. struct ath_node *an;
  810. int last_rssi = ATH_RSSI_DUMMY_MARKER;
  811. __le16 fc;
  812. fc = hdr->frame_control;
  813. rcu_read_lock();
  814. /*
  815. * XXX: use ieee80211_find_sta! This requires quite a bit of work
  816. * under the current ath9k virtual wiphy implementation as we have
  817. * no way of tying a vif to wiphy. Typically vifs are attached to
  818. * at least one sdata of a wiphy on mac80211 but with ath9k virtual
  819. * wiphy you'd have to iterate over every wiphy and each sdata.
  820. */
  821. if (is_multicast_ether_addr(hdr->addr1))
  822. sta = ieee80211_find_sta_by_ifaddr(hw, hdr->addr2, NULL);
  823. else
  824. sta = ieee80211_find_sta_by_ifaddr(hw, hdr->addr2, hdr->addr1);
  825. if (sta) {
  826. an = (struct ath_node *) sta->drv_priv;
  827. if (rx_stats->rs_rssi != ATH9K_RSSI_BAD &&
  828. !rx_stats->rs_moreaggr)
  829. ATH_RSSI_LPF(an->last_rssi, rx_stats->rs_rssi);
  830. last_rssi = an->last_rssi;
  831. }
  832. rcu_read_unlock();
  833. if (likely(last_rssi != ATH_RSSI_DUMMY_MARKER))
  834. rx_stats->rs_rssi = ATH_EP_RND(last_rssi,
  835. ATH_RSSI_EP_MULTIPLIER);
  836. if (rx_stats->rs_rssi < 0)
  837. rx_stats->rs_rssi = 0;
  838. /* Update Beacon RSSI, this is used by ANI. */
  839. if (ieee80211_is_beacon(fc))
  840. ah->stats.avgbrssi = rx_stats->rs_rssi;
  841. }
  842. /*
  843. * For Decrypt or Demic errors, we only mark packet status here and always push
  844. * up the frame up to let mac80211 handle the actual error case, be it no
  845. * decryption key or real decryption error. This let us keep statistics there.
  846. */
  847. static int ath9k_rx_skb_preprocess(struct ath_common *common,
  848. struct ieee80211_hw *hw,
  849. struct ieee80211_hdr *hdr,
  850. struct ath_rx_status *rx_stats,
  851. struct ieee80211_rx_status *rx_status,
  852. bool *decrypt_error)
  853. {
  854. memset(rx_status, 0, sizeof(struct ieee80211_rx_status));
  855. /*
  856. * everything but the rate is checked here, the rate check is done
  857. * separately to avoid doing two lookups for a rate for each frame.
  858. */
  859. if (!ath9k_rx_accept(common, hdr, rx_status, rx_stats, decrypt_error))
  860. return -EINVAL;
  861. ath9k_process_rssi(common, hw, hdr, rx_stats);
  862. if (ath9k_process_rate(common, hw, rx_stats, rx_status))
  863. return -EINVAL;
  864. rx_status->band = hw->conf.channel->band;
  865. rx_status->freq = hw->conf.channel->center_freq;
  866. rx_status->signal = ATH_DEFAULT_NOISE_FLOOR + rx_stats->rs_rssi;
  867. rx_status->antenna = rx_stats->rs_antenna;
  868. rx_status->flag |= RX_FLAG_TSFT;
  869. return 0;
  870. }
  871. static void ath9k_rx_skb_postprocess(struct ath_common *common,
  872. struct sk_buff *skb,
  873. struct ath_rx_status *rx_stats,
  874. struct ieee80211_rx_status *rxs,
  875. bool decrypt_error)
  876. {
  877. struct ath_hw *ah = common->ah;
  878. struct ieee80211_hdr *hdr;
  879. int hdrlen, padpos, padsize;
  880. u8 keyix;
  881. __le16 fc;
  882. /* see if any padding is done by the hw and remove it */
  883. hdr = (struct ieee80211_hdr *) skb->data;
  884. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  885. fc = hdr->frame_control;
  886. padpos = ath9k_cmn_padpos(hdr->frame_control);
  887. /* The MAC header is padded to have 32-bit boundary if the
  888. * packet payload is non-zero. The general calculation for
  889. * padsize would take into account odd header lengths:
  890. * padsize = (4 - padpos % 4) % 4; However, since only
  891. * even-length headers are used, padding can only be 0 or 2
  892. * bytes and we can optimize this a bit. In addition, we must
  893. * not try to remove padding from short control frames that do
  894. * not have payload. */
  895. padsize = padpos & 3;
  896. if (padsize && skb->len>=padpos+padsize+FCS_LEN) {
  897. memmove(skb->data + padsize, skb->data, padpos);
  898. skb_pull(skb, padsize);
  899. }
  900. keyix = rx_stats->rs_keyix;
  901. if (!(keyix == ATH9K_RXKEYIX_INVALID) && !decrypt_error &&
  902. ieee80211_has_protected(fc)) {
  903. rxs->flag |= RX_FLAG_DECRYPTED;
  904. } else if (ieee80211_has_protected(fc)
  905. && !decrypt_error && skb->len >= hdrlen + 4) {
  906. keyix = skb->data[hdrlen + 3] >> 6;
  907. if (test_bit(keyix, common->keymap))
  908. rxs->flag |= RX_FLAG_DECRYPTED;
  909. }
  910. if (ah->sw_mgmt_crypto &&
  911. (rxs->flag & RX_FLAG_DECRYPTED) &&
  912. ieee80211_is_mgmt(fc))
  913. /* Use software decrypt for management frames. */
  914. rxs->flag &= ~RX_FLAG_DECRYPTED;
  915. }
  916. static void ath_lnaconf_alt_good_scan(struct ath_ant_comb *antcomb,
  917. struct ath_hw_antcomb_conf ant_conf,
  918. int main_rssi_avg)
  919. {
  920. antcomb->quick_scan_cnt = 0;
  921. if (ant_conf.main_lna_conf == ATH_ANT_DIV_COMB_LNA2)
  922. antcomb->rssi_lna2 = main_rssi_avg;
  923. else if (ant_conf.main_lna_conf == ATH_ANT_DIV_COMB_LNA1)
  924. antcomb->rssi_lna1 = main_rssi_avg;
  925. switch ((ant_conf.main_lna_conf << 4) | ant_conf.alt_lna_conf) {
  926. case (0x10): /* LNA2 A-B */
  927. antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
  928. antcomb->first_quick_scan_conf =
  929. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
  930. antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA1;
  931. break;
  932. case (0x20): /* LNA1 A-B */
  933. antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
  934. antcomb->first_quick_scan_conf =
  935. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
  936. antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA2;
  937. break;
  938. case (0x21): /* LNA1 LNA2 */
  939. antcomb->main_conf = ATH_ANT_DIV_COMB_LNA2;
  940. antcomb->first_quick_scan_conf =
  941. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
  942. antcomb->second_quick_scan_conf =
  943. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
  944. break;
  945. case (0x12): /* LNA2 LNA1 */
  946. antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1;
  947. antcomb->first_quick_scan_conf =
  948. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
  949. antcomb->second_quick_scan_conf =
  950. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
  951. break;
  952. case (0x13): /* LNA2 A+B */
  953. antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
  954. antcomb->first_quick_scan_conf =
  955. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
  956. antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA1;
  957. break;
  958. case (0x23): /* LNA1 A+B */
  959. antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
  960. antcomb->first_quick_scan_conf =
  961. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
  962. antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA2;
  963. break;
  964. default:
  965. break;
  966. }
  967. }
  968. static void ath_select_ant_div_from_quick_scan(struct ath_ant_comb *antcomb,
  969. struct ath_hw_antcomb_conf *div_ant_conf,
  970. int main_rssi_avg, int alt_rssi_avg,
  971. int alt_ratio)
  972. {
  973. /* alt_good */
  974. switch (antcomb->quick_scan_cnt) {
  975. case 0:
  976. /* set alt to main, and alt to first conf */
  977. div_ant_conf->main_lna_conf = antcomb->main_conf;
  978. div_ant_conf->alt_lna_conf = antcomb->first_quick_scan_conf;
  979. break;
  980. case 1:
  981. /* set alt to main, and alt to first conf */
  982. div_ant_conf->main_lna_conf = antcomb->main_conf;
  983. div_ant_conf->alt_lna_conf = antcomb->second_quick_scan_conf;
  984. antcomb->rssi_first = main_rssi_avg;
  985. antcomb->rssi_second = alt_rssi_avg;
  986. if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) {
  987. /* main is LNA1 */
  988. if (ath_is_alt_ant_ratio_better(alt_ratio,
  989. ATH_ANT_DIV_COMB_LNA1_DELTA_HI,
  990. ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
  991. main_rssi_avg, alt_rssi_avg,
  992. antcomb->total_pkt_count))
  993. antcomb->first_ratio = true;
  994. else
  995. antcomb->first_ratio = false;
  996. } else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) {
  997. if (ath_is_alt_ant_ratio_better(alt_ratio,
  998. ATH_ANT_DIV_COMB_LNA1_DELTA_MID,
  999. ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
  1000. main_rssi_avg, alt_rssi_avg,
  1001. antcomb->total_pkt_count))
  1002. antcomb->first_ratio = true;
  1003. else
  1004. antcomb->first_ratio = false;
  1005. } else {
  1006. if ((((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) &&
  1007. (alt_rssi_avg > main_rssi_avg +
  1008. ATH_ANT_DIV_COMB_LNA1_DELTA_HI)) ||
  1009. (alt_rssi_avg > main_rssi_avg)) &&
  1010. (antcomb->total_pkt_count > 50))
  1011. antcomb->first_ratio = true;
  1012. else
  1013. antcomb->first_ratio = false;
  1014. }
  1015. break;
  1016. case 2:
  1017. antcomb->alt_good = false;
  1018. antcomb->scan_not_start = false;
  1019. antcomb->scan = false;
  1020. antcomb->rssi_first = main_rssi_avg;
  1021. antcomb->rssi_third = alt_rssi_avg;
  1022. if (antcomb->second_quick_scan_conf == ATH_ANT_DIV_COMB_LNA1)
  1023. antcomb->rssi_lna1 = alt_rssi_avg;
  1024. else if (antcomb->second_quick_scan_conf ==
  1025. ATH_ANT_DIV_COMB_LNA2)
  1026. antcomb->rssi_lna2 = alt_rssi_avg;
  1027. else if (antcomb->second_quick_scan_conf ==
  1028. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2) {
  1029. if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2)
  1030. antcomb->rssi_lna2 = main_rssi_avg;
  1031. else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1)
  1032. antcomb->rssi_lna1 = main_rssi_avg;
  1033. }
  1034. if (antcomb->rssi_lna2 > antcomb->rssi_lna1 +
  1035. ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA)
  1036. div_ant_conf->main_lna_conf = ATH_ANT_DIV_COMB_LNA2;
  1037. else
  1038. div_ant_conf->main_lna_conf = ATH_ANT_DIV_COMB_LNA1;
  1039. if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) {
  1040. if (ath_is_alt_ant_ratio_better(alt_ratio,
  1041. ATH_ANT_DIV_COMB_LNA1_DELTA_HI,
  1042. ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
  1043. main_rssi_avg, alt_rssi_avg,
  1044. antcomb->total_pkt_count))
  1045. antcomb->second_ratio = true;
  1046. else
  1047. antcomb->second_ratio = false;
  1048. } else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) {
  1049. if (ath_is_alt_ant_ratio_better(alt_ratio,
  1050. ATH_ANT_DIV_COMB_LNA1_DELTA_MID,
  1051. ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
  1052. main_rssi_avg, alt_rssi_avg,
  1053. antcomb->total_pkt_count))
  1054. antcomb->second_ratio = true;
  1055. else
  1056. antcomb->second_ratio = false;
  1057. } else {
  1058. if ((((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) &&
  1059. (alt_rssi_avg > main_rssi_avg +
  1060. ATH_ANT_DIV_COMB_LNA1_DELTA_HI)) ||
  1061. (alt_rssi_avg > main_rssi_avg)) &&
  1062. (antcomb->total_pkt_count > 50))
  1063. antcomb->second_ratio = true;
  1064. else
  1065. antcomb->second_ratio = false;
  1066. }
  1067. /* set alt to the conf with maximun ratio */
  1068. if (antcomb->first_ratio && antcomb->second_ratio) {
  1069. if (antcomb->rssi_second > antcomb->rssi_third) {
  1070. /* first alt*/
  1071. if ((antcomb->first_quick_scan_conf ==
  1072. ATH_ANT_DIV_COMB_LNA1) ||
  1073. (antcomb->first_quick_scan_conf ==
  1074. ATH_ANT_DIV_COMB_LNA2))
  1075. /* Set alt LNA1 or LNA2*/
  1076. if (div_ant_conf->main_lna_conf ==
  1077. ATH_ANT_DIV_COMB_LNA2)
  1078. div_ant_conf->alt_lna_conf =
  1079. ATH_ANT_DIV_COMB_LNA1;
  1080. else
  1081. div_ant_conf->alt_lna_conf =
  1082. ATH_ANT_DIV_COMB_LNA2;
  1083. else
  1084. /* Set alt to A+B or A-B */
  1085. div_ant_conf->alt_lna_conf =
  1086. antcomb->first_quick_scan_conf;
  1087. } else if ((antcomb->second_quick_scan_conf ==
  1088. ATH_ANT_DIV_COMB_LNA1) ||
  1089. (antcomb->second_quick_scan_conf ==
  1090. ATH_ANT_DIV_COMB_LNA2)) {
  1091. /* Set alt LNA1 or LNA2 */
  1092. if (div_ant_conf->main_lna_conf ==
  1093. ATH_ANT_DIV_COMB_LNA2)
  1094. div_ant_conf->alt_lna_conf =
  1095. ATH_ANT_DIV_COMB_LNA1;
  1096. else
  1097. div_ant_conf->alt_lna_conf =
  1098. ATH_ANT_DIV_COMB_LNA2;
  1099. } else {
  1100. /* Set alt to A+B or A-B */
  1101. div_ant_conf->alt_lna_conf =
  1102. antcomb->second_quick_scan_conf;
  1103. }
  1104. } else if (antcomb->first_ratio) {
  1105. /* first alt */
  1106. if ((antcomb->first_quick_scan_conf ==
  1107. ATH_ANT_DIV_COMB_LNA1) ||
  1108. (antcomb->first_quick_scan_conf ==
  1109. ATH_ANT_DIV_COMB_LNA2))
  1110. /* Set alt LNA1 or LNA2 */
  1111. if (div_ant_conf->main_lna_conf ==
  1112. ATH_ANT_DIV_COMB_LNA2)
  1113. div_ant_conf->alt_lna_conf =
  1114. ATH_ANT_DIV_COMB_LNA1;
  1115. else
  1116. div_ant_conf->alt_lna_conf =
  1117. ATH_ANT_DIV_COMB_LNA2;
  1118. else
  1119. /* Set alt to A+B or A-B */
  1120. div_ant_conf->alt_lna_conf =
  1121. antcomb->first_quick_scan_conf;
  1122. } else if (antcomb->second_ratio) {
  1123. /* second alt */
  1124. if ((antcomb->second_quick_scan_conf ==
  1125. ATH_ANT_DIV_COMB_LNA1) ||
  1126. (antcomb->second_quick_scan_conf ==
  1127. ATH_ANT_DIV_COMB_LNA2))
  1128. /* Set alt LNA1 or LNA2 */
  1129. if (div_ant_conf->main_lna_conf ==
  1130. ATH_ANT_DIV_COMB_LNA2)
  1131. div_ant_conf->alt_lna_conf =
  1132. ATH_ANT_DIV_COMB_LNA1;
  1133. else
  1134. div_ant_conf->alt_lna_conf =
  1135. ATH_ANT_DIV_COMB_LNA2;
  1136. else
  1137. /* Set alt to A+B or A-B */
  1138. div_ant_conf->alt_lna_conf =
  1139. antcomb->second_quick_scan_conf;
  1140. } else {
  1141. /* main is largest */
  1142. if ((antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) ||
  1143. (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2))
  1144. /* Set alt LNA1 or LNA2 */
  1145. if (div_ant_conf->main_lna_conf ==
  1146. ATH_ANT_DIV_COMB_LNA2)
  1147. div_ant_conf->alt_lna_conf =
  1148. ATH_ANT_DIV_COMB_LNA1;
  1149. else
  1150. div_ant_conf->alt_lna_conf =
  1151. ATH_ANT_DIV_COMB_LNA2;
  1152. else
  1153. /* Set alt to A+B or A-B */
  1154. div_ant_conf->alt_lna_conf = antcomb->main_conf;
  1155. }
  1156. break;
  1157. default:
  1158. break;
  1159. }
  1160. }
  1161. static void ath_ant_div_conf_fast_divbias(struct ath_hw_antcomb_conf *ant_conf)
  1162. {
  1163. /* Adjust the fast_div_bias based on main and alt lna conf */
  1164. switch ((ant_conf->main_lna_conf << 4) | ant_conf->alt_lna_conf) {
  1165. case (0x01): /* A-B LNA2 */
  1166. ant_conf->fast_div_bias = 0x3b;
  1167. break;
  1168. case (0x02): /* A-B LNA1 */
  1169. ant_conf->fast_div_bias = 0x3d;
  1170. break;
  1171. case (0x03): /* A-B A+B */
  1172. ant_conf->fast_div_bias = 0x1;
  1173. break;
  1174. case (0x10): /* LNA2 A-B */
  1175. ant_conf->fast_div_bias = 0x7;
  1176. break;
  1177. case (0x12): /* LNA2 LNA1 */
  1178. ant_conf->fast_div_bias = 0x2;
  1179. break;
  1180. case (0x13): /* LNA2 A+B */
  1181. ant_conf->fast_div_bias = 0x7;
  1182. break;
  1183. case (0x20): /* LNA1 A-B */
  1184. ant_conf->fast_div_bias = 0x6;
  1185. break;
  1186. case (0x21): /* LNA1 LNA2 */
  1187. ant_conf->fast_div_bias = 0x0;
  1188. break;
  1189. case (0x23): /* LNA1 A+B */
  1190. ant_conf->fast_div_bias = 0x6;
  1191. break;
  1192. case (0x30): /* A+B A-B */
  1193. ant_conf->fast_div_bias = 0x1;
  1194. break;
  1195. case (0x31): /* A+B LNA2 */
  1196. ant_conf->fast_div_bias = 0x3b;
  1197. break;
  1198. case (0x32): /* A+B LNA1 */
  1199. ant_conf->fast_div_bias = 0x3d;
  1200. break;
  1201. default:
  1202. break;
  1203. }
  1204. }
  1205. /* Antenna diversity and combining */
  1206. static void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs)
  1207. {
  1208. struct ath_hw_antcomb_conf div_ant_conf;
  1209. struct ath_ant_comb *antcomb = &sc->ant_comb;
  1210. int alt_ratio = 0, alt_rssi_avg = 0, main_rssi_avg = 0, curr_alt_set;
  1211. int curr_main_set, curr_bias;
  1212. int main_rssi = rs->rs_rssi_ctl0;
  1213. int alt_rssi = rs->rs_rssi_ctl1;
  1214. int rx_ant_conf, main_ant_conf;
  1215. bool short_scan = false;
  1216. rx_ant_conf = (rs->rs_rssi_ctl2 >> ATH_ANT_RX_CURRENT_SHIFT) &
  1217. ATH_ANT_RX_MASK;
  1218. main_ant_conf = (rs->rs_rssi_ctl2 >> ATH_ANT_RX_MAIN_SHIFT) &
  1219. ATH_ANT_RX_MASK;
  1220. /* Record packet only when alt_rssi is positive */
  1221. if (alt_rssi > 0) {
  1222. antcomb->total_pkt_count++;
  1223. antcomb->main_total_rssi += main_rssi;
  1224. antcomb->alt_total_rssi += alt_rssi;
  1225. if (main_ant_conf == rx_ant_conf)
  1226. antcomb->main_recv_cnt++;
  1227. else
  1228. antcomb->alt_recv_cnt++;
  1229. }
  1230. /* Short scan check */
  1231. if (antcomb->scan && antcomb->alt_good) {
  1232. if (time_after(jiffies, antcomb->scan_start_time +
  1233. msecs_to_jiffies(ATH_ANT_DIV_COMB_SHORT_SCAN_INTR)))
  1234. short_scan = true;
  1235. else
  1236. if (antcomb->total_pkt_count ==
  1237. ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT) {
  1238. alt_ratio = ((antcomb->alt_recv_cnt * 100) /
  1239. antcomb->total_pkt_count);
  1240. if (alt_ratio < ATH_ANT_DIV_COMB_ALT_ANT_RATIO)
  1241. short_scan = true;
  1242. }
  1243. }
  1244. if (((antcomb->total_pkt_count < ATH_ANT_DIV_COMB_MAX_PKTCOUNT) ||
  1245. rs->rs_moreaggr) && !short_scan)
  1246. return;
  1247. if (antcomb->total_pkt_count) {
  1248. alt_ratio = ((antcomb->alt_recv_cnt * 100) /
  1249. antcomb->total_pkt_count);
  1250. main_rssi_avg = (antcomb->main_total_rssi /
  1251. antcomb->total_pkt_count);
  1252. alt_rssi_avg = (antcomb->alt_total_rssi /
  1253. antcomb->total_pkt_count);
  1254. }
  1255. ath9k_hw_antdiv_comb_conf_get(sc->sc_ah, &div_ant_conf);
  1256. curr_alt_set = div_ant_conf.alt_lna_conf;
  1257. curr_main_set = div_ant_conf.main_lna_conf;
  1258. curr_bias = div_ant_conf.fast_div_bias;
  1259. antcomb->count++;
  1260. if (antcomb->count == ATH_ANT_DIV_COMB_MAX_COUNT) {
  1261. if (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO) {
  1262. ath_lnaconf_alt_good_scan(antcomb, div_ant_conf,
  1263. main_rssi_avg);
  1264. antcomb->alt_good = true;
  1265. } else {
  1266. antcomb->alt_good = false;
  1267. }
  1268. antcomb->count = 0;
  1269. antcomb->scan = true;
  1270. antcomb->scan_not_start = true;
  1271. }
  1272. if (!antcomb->scan) {
  1273. if (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO) {
  1274. if (curr_alt_set == ATH_ANT_DIV_COMB_LNA2) {
  1275. /* Switch main and alt LNA */
  1276. div_ant_conf.main_lna_conf =
  1277. ATH_ANT_DIV_COMB_LNA2;
  1278. div_ant_conf.alt_lna_conf =
  1279. ATH_ANT_DIV_COMB_LNA1;
  1280. } else if (curr_alt_set == ATH_ANT_DIV_COMB_LNA1) {
  1281. div_ant_conf.main_lna_conf =
  1282. ATH_ANT_DIV_COMB_LNA1;
  1283. div_ant_conf.alt_lna_conf =
  1284. ATH_ANT_DIV_COMB_LNA2;
  1285. }
  1286. goto div_comb_done;
  1287. } else if ((curr_alt_set != ATH_ANT_DIV_COMB_LNA1) &&
  1288. (curr_alt_set != ATH_ANT_DIV_COMB_LNA2)) {
  1289. /* Set alt to another LNA */
  1290. if (curr_main_set == ATH_ANT_DIV_COMB_LNA2)
  1291. div_ant_conf.alt_lna_conf =
  1292. ATH_ANT_DIV_COMB_LNA1;
  1293. else if (curr_main_set == ATH_ANT_DIV_COMB_LNA1)
  1294. div_ant_conf.alt_lna_conf =
  1295. ATH_ANT_DIV_COMB_LNA2;
  1296. goto div_comb_done;
  1297. }
  1298. if ((alt_rssi_avg < (main_rssi_avg +
  1299. ATH_ANT_DIV_COMB_LNA1_LNA2_DELTA)))
  1300. goto div_comb_done;
  1301. }
  1302. if (!antcomb->scan_not_start) {
  1303. switch (curr_alt_set) {
  1304. case ATH_ANT_DIV_COMB_LNA2:
  1305. antcomb->rssi_lna2 = alt_rssi_avg;
  1306. antcomb->rssi_lna1 = main_rssi_avg;
  1307. antcomb->scan = true;
  1308. /* set to A+B */
  1309. div_ant_conf.main_lna_conf =
  1310. ATH_ANT_DIV_COMB_LNA1;
  1311. div_ant_conf.alt_lna_conf =
  1312. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
  1313. break;
  1314. case ATH_ANT_DIV_COMB_LNA1:
  1315. antcomb->rssi_lna1 = alt_rssi_avg;
  1316. antcomb->rssi_lna2 = main_rssi_avg;
  1317. antcomb->scan = true;
  1318. /* set to A+B */
  1319. div_ant_conf.main_lna_conf = ATH_ANT_DIV_COMB_LNA2;
  1320. div_ant_conf.alt_lna_conf =
  1321. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
  1322. break;
  1323. case ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2:
  1324. antcomb->rssi_add = alt_rssi_avg;
  1325. antcomb->scan = true;
  1326. /* set to A-B */
  1327. div_ant_conf.alt_lna_conf =
  1328. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
  1329. break;
  1330. case ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2:
  1331. antcomb->rssi_sub = alt_rssi_avg;
  1332. antcomb->scan = false;
  1333. if (antcomb->rssi_lna2 >
  1334. (antcomb->rssi_lna1 +
  1335. ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA)) {
  1336. /* use LNA2 as main LNA */
  1337. if ((antcomb->rssi_add > antcomb->rssi_lna1) &&
  1338. (antcomb->rssi_add > antcomb->rssi_sub)) {
  1339. /* set to A+B */
  1340. div_ant_conf.main_lna_conf =
  1341. ATH_ANT_DIV_COMB_LNA2;
  1342. div_ant_conf.alt_lna_conf =
  1343. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
  1344. } else if (antcomb->rssi_sub >
  1345. antcomb->rssi_lna1) {
  1346. /* set to A-B */
  1347. div_ant_conf.main_lna_conf =
  1348. ATH_ANT_DIV_COMB_LNA2;
  1349. div_ant_conf.alt_lna_conf =
  1350. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
  1351. } else {
  1352. /* set to LNA1 */
  1353. div_ant_conf.main_lna_conf =
  1354. ATH_ANT_DIV_COMB_LNA2;
  1355. div_ant_conf.alt_lna_conf =
  1356. ATH_ANT_DIV_COMB_LNA1;
  1357. }
  1358. } else {
  1359. /* use LNA1 as main LNA */
  1360. if ((antcomb->rssi_add > antcomb->rssi_lna2) &&
  1361. (antcomb->rssi_add > antcomb->rssi_sub)) {
  1362. /* set to A+B */
  1363. div_ant_conf.main_lna_conf =
  1364. ATH_ANT_DIV_COMB_LNA1;
  1365. div_ant_conf.alt_lna_conf =
  1366. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
  1367. } else if (antcomb->rssi_sub >
  1368. antcomb->rssi_lna1) {
  1369. /* set to A-B */
  1370. div_ant_conf.main_lna_conf =
  1371. ATH_ANT_DIV_COMB_LNA1;
  1372. div_ant_conf.alt_lna_conf =
  1373. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
  1374. } else {
  1375. /* set to LNA2 */
  1376. div_ant_conf.main_lna_conf =
  1377. ATH_ANT_DIV_COMB_LNA1;
  1378. div_ant_conf.alt_lna_conf =
  1379. ATH_ANT_DIV_COMB_LNA2;
  1380. }
  1381. }
  1382. break;
  1383. default:
  1384. break;
  1385. }
  1386. } else {
  1387. if (!antcomb->alt_good) {
  1388. antcomb->scan_not_start = false;
  1389. /* Set alt to another LNA */
  1390. if (curr_main_set == ATH_ANT_DIV_COMB_LNA2) {
  1391. div_ant_conf.main_lna_conf =
  1392. ATH_ANT_DIV_COMB_LNA2;
  1393. div_ant_conf.alt_lna_conf =
  1394. ATH_ANT_DIV_COMB_LNA1;
  1395. } else if (curr_main_set == ATH_ANT_DIV_COMB_LNA1) {
  1396. div_ant_conf.main_lna_conf =
  1397. ATH_ANT_DIV_COMB_LNA1;
  1398. div_ant_conf.alt_lna_conf =
  1399. ATH_ANT_DIV_COMB_LNA2;
  1400. }
  1401. goto div_comb_done;
  1402. }
  1403. }
  1404. ath_select_ant_div_from_quick_scan(antcomb, &div_ant_conf,
  1405. main_rssi_avg, alt_rssi_avg,
  1406. alt_ratio);
  1407. antcomb->quick_scan_cnt++;
  1408. div_comb_done:
  1409. ath_ant_div_conf_fast_divbias(&div_ant_conf);
  1410. ath9k_hw_antdiv_comb_conf_set(sc->sc_ah, &div_ant_conf);
  1411. antcomb->scan_start_time = jiffies;
  1412. antcomb->total_pkt_count = 0;
  1413. antcomb->main_total_rssi = 0;
  1414. antcomb->alt_total_rssi = 0;
  1415. antcomb->main_recv_cnt = 0;
  1416. antcomb->alt_recv_cnt = 0;
  1417. }
  1418. int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp)
  1419. {
  1420. struct ath_buf *bf;
  1421. struct sk_buff *skb = NULL, *requeue_skb;
  1422. struct ieee80211_rx_status *rxs;
  1423. struct ath_hw *ah = sc->sc_ah;
  1424. struct ath_common *common = ath9k_hw_common(ah);
  1425. /*
  1426. * The hw can techncically differ from common->hw when using ath9k
  1427. * virtual wiphy so to account for that we iterate over the active
  1428. * wiphys and find the appropriate wiphy and therefore hw.
  1429. */
  1430. struct ieee80211_hw *hw = NULL;
  1431. struct ieee80211_hdr *hdr;
  1432. int retval;
  1433. bool decrypt_error = false;
  1434. struct ath_rx_status rs;
  1435. enum ath9k_rx_qtype qtype;
  1436. bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
  1437. int dma_type;
  1438. u8 rx_status_len = ah->caps.rx_status_len;
  1439. u64 tsf = 0;
  1440. u32 tsf_lower = 0;
  1441. unsigned long flags;
  1442. if (edma)
  1443. dma_type = DMA_BIDIRECTIONAL;
  1444. else
  1445. dma_type = DMA_FROM_DEVICE;
  1446. qtype = hp ? ATH9K_RX_QUEUE_HP : ATH9K_RX_QUEUE_LP;
  1447. spin_lock_bh(&sc->rx.rxbuflock);
  1448. tsf = ath9k_hw_gettsf64(ah);
  1449. tsf_lower = tsf & 0xffffffff;
  1450. do {
  1451. /* If handling rx interrupt and flush is in progress => exit */
  1452. if ((sc->sc_flags & SC_OP_RXFLUSH) && (flush == 0))
  1453. break;
  1454. memset(&rs, 0, sizeof(rs));
  1455. if (edma)
  1456. bf = ath_edma_get_next_rx_buf(sc, &rs, qtype);
  1457. else
  1458. bf = ath_get_next_rx_buf(sc, &rs);
  1459. if (!bf)
  1460. break;
  1461. skb = bf->bf_mpdu;
  1462. if (!skb)
  1463. continue;
  1464. hdr = (struct ieee80211_hdr *) (skb->data + rx_status_len);
  1465. rxs = IEEE80211_SKB_RXCB(skb);
  1466. hw = ath_get_virt_hw(sc, hdr);
  1467. ath_debug_stat_rx(sc, &rs);
  1468. /*
  1469. * If we're asked to flush receive queue, directly
  1470. * chain it back at the queue without processing it.
  1471. */
  1472. if (flush)
  1473. goto requeue;
  1474. retval = ath9k_rx_skb_preprocess(common, hw, hdr, &rs,
  1475. rxs, &decrypt_error);
  1476. if (retval)
  1477. goto requeue;
  1478. rxs->mactime = (tsf & ~0xffffffffULL) | rs.rs_tstamp;
  1479. if (rs.rs_tstamp > tsf_lower &&
  1480. unlikely(rs.rs_tstamp - tsf_lower > 0x10000000))
  1481. rxs->mactime -= 0x100000000ULL;
  1482. if (rs.rs_tstamp < tsf_lower &&
  1483. unlikely(tsf_lower - rs.rs_tstamp > 0x10000000))
  1484. rxs->mactime += 0x100000000ULL;
  1485. /* Ensure we always have an skb to requeue once we are done
  1486. * processing the current buffer's skb */
  1487. requeue_skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_ATOMIC);
  1488. /* If there is no memory we ignore the current RX'd frame,
  1489. * tell hardware it can give us a new frame using the old
  1490. * skb and put it at the tail of the sc->rx.rxbuf list for
  1491. * processing. */
  1492. if (!requeue_skb)
  1493. goto requeue;
  1494. /* Unmap the frame */
  1495. dma_unmap_single(sc->dev, bf->bf_buf_addr,
  1496. common->rx_bufsize,
  1497. dma_type);
  1498. skb_put(skb, rs.rs_datalen + ah->caps.rx_status_len);
  1499. if (ah->caps.rx_status_len)
  1500. skb_pull(skb, ah->caps.rx_status_len);
  1501. ath9k_rx_skb_postprocess(common, skb, &rs,
  1502. rxs, decrypt_error);
  1503. /* We will now give hardware our shiny new allocated skb */
  1504. bf->bf_mpdu = requeue_skb;
  1505. bf->bf_buf_addr = dma_map_single(sc->dev, requeue_skb->data,
  1506. common->rx_bufsize,
  1507. dma_type);
  1508. if (unlikely(dma_mapping_error(sc->dev,
  1509. bf->bf_buf_addr))) {
  1510. dev_kfree_skb_any(requeue_skb);
  1511. bf->bf_mpdu = NULL;
  1512. ath_print(common, ATH_DBG_FATAL,
  1513. "dma_mapping_error() on RX\n");
  1514. ath_rx_send_to_mac80211(hw, sc, skb, rxs);
  1515. break;
  1516. }
  1517. bf->bf_dmacontext = bf->bf_buf_addr;
  1518. /*
  1519. * change the default rx antenna if rx diversity chooses the
  1520. * other antenna 3 times in a row.
  1521. */
  1522. if (sc->rx.defant != rs.rs_antenna) {
  1523. if (++sc->rx.rxotherant >= 3)
  1524. ath_setdefantenna(sc, rs.rs_antenna);
  1525. } else {
  1526. sc->rx.rxotherant = 0;
  1527. }
  1528. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  1529. if (unlikely(ath9k_check_auto_sleep(sc) ||
  1530. (sc->ps_flags & (PS_WAIT_FOR_BEACON |
  1531. PS_WAIT_FOR_CAB |
  1532. PS_WAIT_FOR_PSPOLL_DATA))))
  1533. ath_rx_ps(sc, skb);
  1534. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  1535. if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
  1536. ath_ant_comb_scan(sc, &rs);
  1537. ath_rx_send_to_mac80211(hw, sc, skb, rxs);
  1538. requeue:
  1539. if (edma) {
  1540. list_add_tail(&bf->list, &sc->rx.rxbuf);
  1541. ath_rx_edma_buf_link(sc, qtype);
  1542. } else {
  1543. list_move_tail(&bf->list, &sc->rx.rxbuf);
  1544. ath_rx_buf_link(sc, bf);
  1545. }
  1546. } while (1);
  1547. spin_unlock_bh(&sc->rx.rxbuflock);
  1548. return 0;
  1549. }