intel_hdmi.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_crtc.h"
  34. #include "drm_edid.h"
  35. #include "intel_drv.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  39. {
  40. return container_of(encoder, struct intel_hdmi, base.base);
  41. }
  42. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  43. {
  44. return container_of(intel_attached_encoder(connector),
  45. struct intel_hdmi, base);
  46. }
  47. void intel_dip_infoframe_csum(struct dip_infoframe *frame)
  48. {
  49. uint8_t *data = (uint8_t *)frame;
  50. uint8_t sum = 0;
  51. unsigned i;
  52. frame->checksum = 0;
  53. frame->ecc = 0;
  54. for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
  55. sum += data[i];
  56. frame->checksum = 0x100 - sum;
  57. }
  58. static u32 g4x_infoframe_index(struct dip_infoframe *frame)
  59. {
  60. switch (frame->type) {
  61. case DIP_TYPE_AVI:
  62. return VIDEO_DIP_SELECT_AVI;
  63. case DIP_TYPE_SPD:
  64. return VIDEO_DIP_SELECT_SPD;
  65. default:
  66. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  67. return 0;
  68. }
  69. }
  70. static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
  71. {
  72. switch (frame->type) {
  73. case DIP_TYPE_AVI:
  74. return VIDEO_DIP_ENABLE_AVI;
  75. case DIP_TYPE_SPD:
  76. return VIDEO_DIP_ENABLE_SPD;
  77. default:
  78. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  79. return 0;
  80. }
  81. }
  82. static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
  83. {
  84. switch (frame->type) {
  85. case DIP_TYPE_AVI:
  86. return VIDEO_DIP_ENABLE_AVI_HSW;
  87. case DIP_TYPE_SPD:
  88. return VIDEO_DIP_ENABLE_SPD_HSW;
  89. default:
  90. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  91. return 0;
  92. }
  93. }
  94. static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
  95. {
  96. switch (frame->type) {
  97. case DIP_TYPE_AVI:
  98. return HSW_TVIDEO_DIP_AVI_DATA(pipe);
  99. case DIP_TYPE_SPD:
  100. return HSW_TVIDEO_DIP_SPD_DATA(pipe);
  101. default:
  102. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  103. return 0;
  104. }
  105. }
  106. static void g4x_write_infoframe(struct drm_encoder *encoder,
  107. struct dip_infoframe *frame)
  108. {
  109. uint32_t *data = (uint32_t *)frame;
  110. struct drm_device *dev = encoder->dev;
  111. struct drm_i915_private *dev_priv = dev->dev_private;
  112. u32 val = I915_READ(VIDEO_DIP_CTL);
  113. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  114. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  115. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  116. val |= g4x_infoframe_index(frame);
  117. val &= ~g4x_infoframe_enable(frame);
  118. I915_WRITE(VIDEO_DIP_CTL, val);
  119. mmiowb();
  120. for (i = 0; i < len; i += 4) {
  121. I915_WRITE(VIDEO_DIP_DATA, *data);
  122. data++;
  123. }
  124. mmiowb();
  125. val |= g4x_infoframe_enable(frame);
  126. val &= ~VIDEO_DIP_FREQ_MASK;
  127. val |= VIDEO_DIP_FREQ_VSYNC;
  128. I915_WRITE(VIDEO_DIP_CTL, val);
  129. POSTING_READ(VIDEO_DIP_CTL);
  130. }
  131. static void ibx_write_infoframe(struct drm_encoder *encoder,
  132. struct dip_infoframe *frame)
  133. {
  134. uint32_t *data = (uint32_t *)frame;
  135. struct drm_device *dev = encoder->dev;
  136. struct drm_i915_private *dev_priv = dev->dev_private;
  137. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  138. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  139. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  140. u32 val = I915_READ(reg);
  141. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  142. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  143. val |= g4x_infoframe_index(frame);
  144. val &= ~g4x_infoframe_enable(frame);
  145. I915_WRITE(reg, val);
  146. mmiowb();
  147. for (i = 0; i < len; i += 4) {
  148. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  149. data++;
  150. }
  151. mmiowb();
  152. val |= g4x_infoframe_enable(frame);
  153. val &= ~VIDEO_DIP_FREQ_MASK;
  154. val |= VIDEO_DIP_FREQ_VSYNC;
  155. I915_WRITE(reg, val);
  156. POSTING_READ(reg);
  157. }
  158. static void cpt_write_infoframe(struct drm_encoder *encoder,
  159. struct dip_infoframe *frame)
  160. {
  161. uint32_t *data = (uint32_t *)frame;
  162. struct drm_device *dev = encoder->dev;
  163. struct drm_i915_private *dev_priv = dev->dev_private;
  164. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  165. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  166. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  167. u32 val = I915_READ(reg);
  168. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  169. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  170. val |= g4x_infoframe_index(frame);
  171. /* The DIP control register spec says that we need to update the AVI
  172. * infoframe without clearing its enable bit */
  173. if (frame->type != DIP_TYPE_AVI)
  174. val &= ~g4x_infoframe_enable(frame);
  175. I915_WRITE(reg, val);
  176. mmiowb();
  177. for (i = 0; i < len; i += 4) {
  178. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  179. data++;
  180. }
  181. mmiowb();
  182. val |= g4x_infoframe_enable(frame);
  183. val &= ~VIDEO_DIP_FREQ_MASK;
  184. val |= VIDEO_DIP_FREQ_VSYNC;
  185. I915_WRITE(reg, val);
  186. POSTING_READ(reg);
  187. }
  188. static void vlv_write_infoframe(struct drm_encoder *encoder,
  189. struct dip_infoframe *frame)
  190. {
  191. uint32_t *data = (uint32_t *)frame;
  192. struct drm_device *dev = encoder->dev;
  193. struct drm_i915_private *dev_priv = dev->dev_private;
  194. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  195. int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  196. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  197. u32 val = I915_READ(reg);
  198. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  199. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  200. val |= g4x_infoframe_index(frame);
  201. val &= ~g4x_infoframe_enable(frame);
  202. I915_WRITE(reg, val);
  203. mmiowb();
  204. for (i = 0; i < len; i += 4) {
  205. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  206. data++;
  207. }
  208. mmiowb();
  209. val |= g4x_infoframe_enable(frame);
  210. val &= ~VIDEO_DIP_FREQ_MASK;
  211. val |= VIDEO_DIP_FREQ_VSYNC;
  212. I915_WRITE(reg, val);
  213. POSTING_READ(reg);
  214. }
  215. static void hsw_write_infoframe(struct drm_encoder *encoder,
  216. struct dip_infoframe *frame)
  217. {
  218. uint32_t *data = (uint32_t *)frame;
  219. struct drm_device *dev = encoder->dev;
  220. struct drm_i915_private *dev_priv = dev->dev_private;
  221. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  222. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
  223. u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
  224. unsigned int i, len = DIP_HEADER_SIZE + frame->len;
  225. u32 val = I915_READ(ctl_reg);
  226. if (data_reg == 0)
  227. return;
  228. val &= ~hsw_infoframe_enable(frame);
  229. I915_WRITE(ctl_reg, val);
  230. mmiowb();
  231. for (i = 0; i < len; i += 4) {
  232. I915_WRITE(data_reg + i, *data);
  233. data++;
  234. }
  235. mmiowb();
  236. val |= hsw_infoframe_enable(frame);
  237. I915_WRITE(ctl_reg, val);
  238. POSTING_READ(ctl_reg);
  239. }
  240. static void intel_set_infoframe(struct drm_encoder *encoder,
  241. struct dip_infoframe *frame)
  242. {
  243. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  244. intel_dip_infoframe_csum(frame);
  245. intel_hdmi->write_infoframe(encoder, frame);
  246. }
  247. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  248. struct drm_display_mode *adjusted_mode)
  249. {
  250. struct dip_infoframe avi_if = {
  251. .type = DIP_TYPE_AVI,
  252. .ver = DIP_VERSION_AVI,
  253. .len = DIP_LEN_AVI,
  254. };
  255. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  256. avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
  257. intel_set_infoframe(encoder, &avi_if);
  258. }
  259. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  260. {
  261. struct dip_infoframe spd_if;
  262. memset(&spd_if, 0, sizeof(spd_if));
  263. spd_if.type = DIP_TYPE_SPD;
  264. spd_if.ver = DIP_VERSION_SPD;
  265. spd_if.len = DIP_LEN_SPD;
  266. strcpy(spd_if.body.spd.vn, "Intel");
  267. strcpy(spd_if.body.spd.pd, "Integrated gfx");
  268. spd_if.body.spd.sdi = DIP_SPD_PC;
  269. intel_set_infoframe(encoder, &spd_if);
  270. }
  271. static void g4x_set_infoframes(struct drm_encoder *encoder,
  272. struct drm_display_mode *adjusted_mode)
  273. {
  274. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  275. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  276. u32 reg = VIDEO_DIP_CTL;
  277. u32 val = I915_READ(reg);
  278. u32 port;
  279. /* If the registers were not initialized yet, they might be zeroes,
  280. * which means we're selecting the AVI DIP and we're setting its
  281. * frequency to once. This seems to really confuse the HW and make
  282. * things stop working (the register spec says the AVI always needs to
  283. * be sent every VSync). So here we avoid writing to the register more
  284. * than we need and also explicitly select the AVI DIP and explicitly
  285. * set its frequency to every VSync. Avoiding to write it twice seems to
  286. * be enough to solve the problem, but being defensive shouldn't hurt us
  287. * either. */
  288. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  289. if (!intel_hdmi->has_hdmi_sink) {
  290. if (!(val & VIDEO_DIP_ENABLE))
  291. return;
  292. val &= ~VIDEO_DIP_ENABLE;
  293. I915_WRITE(reg, val);
  294. POSTING_READ(reg);
  295. return;
  296. }
  297. switch (intel_hdmi->sdvox_reg) {
  298. case SDVOB:
  299. port = VIDEO_DIP_PORT_B;
  300. break;
  301. case SDVOC:
  302. port = VIDEO_DIP_PORT_C;
  303. break;
  304. default:
  305. return;
  306. }
  307. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  308. if (val & VIDEO_DIP_ENABLE) {
  309. val &= ~VIDEO_DIP_ENABLE;
  310. I915_WRITE(reg, val);
  311. POSTING_READ(reg);
  312. }
  313. val &= ~VIDEO_DIP_PORT_MASK;
  314. val |= port;
  315. }
  316. val |= VIDEO_DIP_ENABLE;
  317. val &= ~VIDEO_DIP_ENABLE_VENDOR;
  318. I915_WRITE(reg, val);
  319. POSTING_READ(reg);
  320. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  321. intel_hdmi_set_spd_infoframe(encoder);
  322. }
  323. static void ibx_set_infoframes(struct drm_encoder *encoder,
  324. struct drm_display_mode *adjusted_mode)
  325. {
  326. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  327. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  328. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  329. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  330. u32 val = I915_READ(reg);
  331. u32 port;
  332. /* See the big comment in g4x_set_infoframes() */
  333. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  334. if (!intel_hdmi->has_hdmi_sink) {
  335. if (!(val & VIDEO_DIP_ENABLE))
  336. return;
  337. val &= ~VIDEO_DIP_ENABLE;
  338. I915_WRITE(reg, val);
  339. POSTING_READ(reg);
  340. return;
  341. }
  342. switch (intel_hdmi->sdvox_reg) {
  343. case HDMIB:
  344. port = VIDEO_DIP_PORT_B;
  345. break;
  346. case HDMIC:
  347. port = VIDEO_DIP_PORT_C;
  348. break;
  349. case HDMID:
  350. port = VIDEO_DIP_PORT_D;
  351. break;
  352. default:
  353. return;
  354. }
  355. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  356. if (val & VIDEO_DIP_ENABLE) {
  357. val &= ~VIDEO_DIP_ENABLE;
  358. I915_WRITE(reg, val);
  359. POSTING_READ(reg);
  360. }
  361. val &= ~VIDEO_DIP_PORT_MASK;
  362. val |= port;
  363. }
  364. val |= VIDEO_DIP_ENABLE;
  365. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  366. VIDEO_DIP_ENABLE_GCP);
  367. I915_WRITE(reg, val);
  368. POSTING_READ(reg);
  369. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  370. intel_hdmi_set_spd_infoframe(encoder);
  371. }
  372. static void cpt_set_infoframes(struct drm_encoder *encoder,
  373. struct drm_display_mode *adjusted_mode)
  374. {
  375. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  376. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  377. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  378. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  379. u32 val = I915_READ(reg);
  380. /* See the big comment in g4x_set_infoframes() */
  381. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  382. if (!intel_hdmi->has_hdmi_sink) {
  383. if (!(val & VIDEO_DIP_ENABLE))
  384. return;
  385. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
  386. I915_WRITE(reg, val);
  387. POSTING_READ(reg);
  388. return;
  389. }
  390. /* Set both together, unset both together: see the spec. */
  391. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  392. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  393. VIDEO_DIP_ENABLE_GCP);
  394. I915_WRITE(reg, val);
  395. POSTING_READ(reg);
  396. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  397. intel_hdmi_set_spd_infoframe(encoder);
  398. }
  399. static void vlv_set_infoframes(struct drm_encoder *encoder,
  400. struct drm_display_mode *adjusted_mode)
  401. {
  402. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  403. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  404. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  405. u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  406. u32 val = I915_READ(reg);
  407. /* See the big comment in g4x_set_infoframes() */
  408. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  409. if (!intel_hdmi->has_hdmi_sink) {
  410. if (!(val & VIDEO_DIP_ENABLE))
  411. return;
  412. val &= ~VIDEO_DIP_ENABLE;
  413. I915_WRITE(reg, val);
  414. POSTING_READ(reg);
  415. return;
  416. }
  417. val |= VIDEO_DIP_ENABLE;
  418. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  419. VIDEO_DIP_ENABLE_GCP);
  420. I915_WRITE(reg, val);
  421. POSTING_READ(reg);
  422. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  423. intel_hdmi_set_spd_infoframe(encoder);
  424. }
  425. static void hsw_set_infoframes(struct drm_encoder *encoder,
  426. struct drm_display_mode *adjusted_mode)
  427. {
  428. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  429. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  430. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  431. u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
  432. u32 val = I915_READ(reg);
  433. if (!intel_hdmi->has_hdmi_sink) {
  434. I915_WRITE(reg, 0);
  435. POSTING_READ(reg);
  436. return;
  437. }
  438. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
  439. VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
  440. I915_WRITE(reg, val);
  441. POSTING_READ(reg);
  442. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  443. intel_hdmi_set_spd_infoframe(encoder);
  444. }
  445. static void intel_hdmi_mode_set(struct drm_encoder *encoder,
  446. struct drm_display_mode *mode,
  447. struct drm_display_mode *adjusted_mode)
  448. {
  449. struct drm_device *dev = encoder->dev;
  450. struct drm_i915_private *dev_priv = dev->dev_private;
  451. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  452. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  453. u32 sdvox;
  454. sdvox = SDVO_ENCODING_HDMI;
  455. if (!HAS_PCH_SPLIT(dev))
  456. sdvox |= intel_hdmi->color_range;
  457. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  458. sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
  459. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  460. sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
  461. if (intel_crtc->bpp > 24)
  462. sdvox |= COLOR_FORMAT_12bpc;
  463. else
  464. sdvox |= COLOR_FORMAT_8bpc;
  465. /* Required on CPT */
  466. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  467. sdvox |= HDMI_MODE_SELECT;
  468. if (intel_hdmi->has_audio) {
  469. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  470. pipe_name(intel_crtc->pipe));
  471. sdvox |= SDVO_AUDIO_ENABLE;
  472. sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
  473. intel_write_eld(encoder, adjusted_mode);
  474. }
  475. if (HAS_PCH_CPT(dev))
  476. sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  477. else if (intel_crtc->pipe == 1)
  478. sdvox |= SDVO_PIPE_B_SELECT;
  479. I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
  480. POSTING_READ(intel_hdmi->sdvox_reg);
  481. intel_hdmi->set_infoframes(encoder, adjusted_mode);
  482. }
  483. static void intel_hdmi_dpms(struct drm_encoder *encoder, int mode)
  484. {
  485. struct drm_device *dev = encoder->dev;
  486. struct drm_i915_private *dev_priv = dev->dev_private;
  487. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  488. u32 temp;
  489. u32 enable_bits = SDVO_ENABLE;
  490. if (intel_hdmi->has_audio)
  491. enable_bits |= SDVO_AUDIO_ENABLE;
  492. temp = I915_READ(intel_hdmi->sdvox_reg);
  493. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  494. * we do this anyway which shows more stable in testing.
  495. */
  496. if (HAS_PCH_SPLIT(dev)) {
  497. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  498. POSTING_READ(intel_hdmi->sdvox_reg);
  499. }
  500. if (mode != DRM_MODE_DPMS_ON) {
  501. temp &= ~enable_bits;
  502. } else {
  503. temp |= enable_bits;
  504. }
  505. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  506. POSTING_READ(intel_hdmi->sdvox_reg);
  507. /* HW workaround, need to write this twice for issue that may result
  508. * in first write getting masked.
  509. */
  510. if (HAS_PCH_SPLIT(dev)) {
  511. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  512. POSTING_READ(intel_hdmi->sdvox_reg);
  513. }
  514. }
  515. static int intel_hdmi_mode_valid(struct drm_connector *connector,
  516. struct drm_display_mode *mode)
  517. {
  518. if (mode->clock > 165000)
  519. return MODE_CLOCK_HIGH;
  520. if (mode->clock < 20000)
  521. return MODE_CLOCK_LOW;
  522. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  523. return MODE_NO_DBLESCAN;
  524. return MODE_OK;
  525. }
  526. static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
  527. struct drm_display_mode *mode,
  528. struct drm_display_mode *adjusted_mode)
  529. {
  530. return true;
  531. }
  532. static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
  533. {
  534. struct drm_device *dev = intel_hdmi->base.base.dev;
  535. struct drm_i915_private *dev_priv = dev->dev_private;
  536. uint32_t bit;
  537. switch (intel_hdmi->sdvox_reg) {
  538. case SDVOB:
  539. bit = HDMIB_HOTPLUG_LIVE_STATUS;
  540. break;
  541. case SDVOC:
  542. bit = HDMIC_HOTPLUG_LIVE_STATUS;
  543. break;
  544. default:
  545. bit = 0;
  546. break;
  547. }
  548. return I915_READ(PORT_HOTPLUG_STAT) & bit;
  549. }
  550. static enum drm_connector_status
  551. intel_hdmi_detect(struct drm_connector *connector, bool force)
  552. {
  553. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  554. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  555. struct edid *edid;
  556. enum drm_connector_status status = connector_status_disconnected;
  557. if (IS_G4X(connector->dev) && !g4x_hdmi_connected(intel_hdmi))
  558. return status;
  559. intel_hdmi->has_hdmi_sink = false;
  560. intel_hdmi->has_audio = false;
  561. edid = drm_get_edid(connector,
  562. intel_gmbus_get_adapter(dev_priv,
  563. intel_hdmi->ddc_bus));
  564. if (edid) {
  565. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  566. status = connector_status_connected;
  567. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  568. intel_hdmi->has_hdmi_sink =
  569. drm_detect_hdmi_monitor(edid);
  570. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  571. }
  572. connector->display_info.raw_edid = NULL;
  573. kfree(edid);
  574. }
  575. if (status == connector_status_connected) {
  576. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  577. intel_hdmi->has_audio =
  578. (intel_hdmi->force_audio == HDMI_AUDIO_ON);
  579. }
  580. return status;
  581. }
  582. static int intel_hdmi_get_modes(struct drm_connector *connector)
  583. {
  584. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  585. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  586. /* We should parse the EDID data and find out if it's an HDMI sink so
  587. * we can send audio to it.
  588. */
  589. return intel_ddc_get_modes(connector,
  590. intel_gmbus_get_adapter(dev_priv,
  591. intel_hdmi->ddc_bus));
  592. }
  593. static bool
  594. intel_hdmi_detect_audio(struct drm_connector *connector)
  595. {
  596. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  597. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  598. struct edid *edid;
  599. bool has_audio = false;
  600. edid = drm_get_edid(connector,
  601. intel_gmbus_get_adapter(dev_priv,
  602. intel_hdmi->ddc_bus));
  603. if (edid) {
  604. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  605. has_audio = drm_detect_monitor_audio(edid);
  606. connector->display_info.raw_edid = NULL;
  607. kfree(edid);
  608. }
  609. return has_audio;
  610. }
  611. static int
  612. intel_hdmi_set_property(struct drm_connector *connector,
  613. struct drm_property *property,
  614. uint64_t val)
  615. {
  616. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  617. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  618. int ret;
  619. ret = drm_connector_property_set_value(connector, property, val);
  620. if (ret)
  621. return ret;
  622. if (property == dev_priv->force_audio_property) {
  623. enum hdmi_force_audio i = val;
  624. bool has_audio;
  625. if (i == intel_hdmi->force_audio)
  626. return 0;
  627. intel_hdmi->force_audio = i;
  628. if (i == HDMI_AUDIO_AUTO)
  629. has_audio = intel_hdmi_detect_audio(connector);
  630. else
  631. has_audio = (i == HDMI_AUDIO_ON);
  632. if (i == HDMI_AUDIO_OFF_DVI)
  633. intel_hdmi->has_hdmi_sink = 0;
  634. intel_hdmi->has_audio = has_audio;
  635. goto done;
  636. }
  637. if (property == dev_priv->broadcast_rgb_property) {
  638. if (val == !!intel_hdmi->color_range)
  639. return 0;
  640. intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
  641. goto done;
  642. }
  643. return -EINVAL;
  644. done:
  645. if (intel_hdmi->base.base.crtc) {
  646. struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
  647. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  648. crtc->x, crtc->y,
  649. crtc->fb);
  650. }
  651. return 0;
  652. }
  653. static void intel_hdmi_destroy(struct drm_connector *connector)
  654. {
  655. drm_sysfs_connector_remove(connector);
  656. drm_connector_cleanup(connector);
  657. kfree(connector);
  658. }
  659. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs_hsw = {
  660. .dpms = intel_ddi_dpms,
  661. .mode_fixup = intel_hdmi_mode_fixup,
  662. .prepare = intel_encoder_prepare,
  663. .mode_set = intel_ddi_mode_set,
  664. .commit = intel_encoder_commit,
  665. };
  666. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
  667. .dpms = intel_hdmi_dpms,
  668. .mode_fixup = intel_hdmi_mode_fixup,
  669. .prepare = intel_encoder_prepare,
  670. .mode_set = intel_hdmi_mode_set,
  671. .commit = intel_encoder_commit,
  672. };
  673. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  674. .dpms = drm_helper_connector_dpms,
  675. .detect = intel_hdmi_detect,
  676. .fill_modes = drm_helper_probe_single_connector_modes,
  677. .set_property = intel_hdmi_set_property,
  678. .destroy = intel_hdmi_destroy,
  679. };
  680. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  681. .get_modes = intel_hdmi_get_modes,
  682. .mode_valid = intel_hdmi_mode_valid,
  683. .best_encoder = intel_best_encoder,
  684. };
  685. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  686. .destroy = intel_encoder_destroy,
  687. };
  688. static void
  689. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  690. {
  691. intel_attach_force_audio_property(connector);
  692. intel_attach_broadcast_rgb_property(connector);
  693. }
  694. void intel_hdmi_init(struct drm_device *dev, int sdvox_reg)
  695. {
  696. struct drm_i915_private *dev_priv = dev->dev_private;
  697. struct drm_connector *connector;
  698. struct intel_encoder *intel_encoder;
  699. struct intel_connector *intel_connector;
  700. struct intel_hdmi *intel_hdmi;
  701. intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
  702. if (!intel_hdmi)
  703. return;
  704. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  705. if (!intel_connector) {
  706. kfree(intel_hdmi);
  707. return;
  708. }
  709. intel_encoder = &intel_hdmi->base;
  710. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  711. DRM_MODE_ENCODER_TMDS);
  712. connector = &intel_connector->base;
  713. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  714. DRM_MODE_CONNECTOR_HDMIA);
  715. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  716. intel_encoder->type = INTEL_OUTPUT_HDMI;
  717. connector->polled = DRM_CONNECTOR_POLL_HPD;
  718. connector->interlace_allowed = 1;
  719. connector->doublescan_allowed = 0;
  720. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  721. /* Set up the DDC bus. */
  722. if (sdvox_reg == SDVOB) {
  723. intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
  724. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  725. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  726. } else if (sdvox_reg == SDVOC) {
  727. intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
  728. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  729. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  730. } else if (sdvox_reg == HDMIB) {
  731. intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
  732. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  733. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  734. } else if (sdvox_reg == HDMIC) {
  735. intel_encoder->clone_mask = (1 << INTEL_HDMIE_CLONE_BIT);
  736. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  737. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  738. } else if (sdvox_reg == HDMID) {
  739. intel_encoder->clone_mask = (1 << INTEL_HDMIF_CLONE_BIT);
  740. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  741. dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
  742. } else if (sdvox_reg == DDI_BUF_CTL(PORT_B)) {
  743. DRM_DEBUG_DRIVER("LPT: detected output on DDI B\n");
  744. intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
  745. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  746. intel_hdmi->ddi_port = PORT_B;
  747. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  748. } else if (sdvox_reg == DDI_BUF_CTL(PORT_C)) {
  749. DRM_DEBUG_DRIVER("LPT: detected output on DDI C\n");
  750. intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
  751. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  752. intel_hdmi->ddi_port = PORT_C;
  753. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  754. } else if (sdvox_reg == DDI_BUF_CTL(PORT_D)) {
  755. DRM_DEBUG_DRIVER("LPT: detected output on DDI D\n");
  756. intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
  757. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  758. intel_hdmi->ddi_port = PORT_D;
  759. dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
  760. } else {
  761. /* If we got an unknown sdvox_reg, things are pretty much broken
  762. * in a way that we should let the kernel know about it */
  763. BUG();
  764. }
  765. intel_hdmi->sdvox_reg = sdvox_reg;
  766. if (!HAS_PCH_SPLIT(dev)) {
  767. intel_hdmi->write_infoframe = g4x_write_infoframe;
  768. intel_hdmi->set_infoframes = g4x_set_infoframes;
  769. } else if (IS_VALLEYVIEW(dev)) {
  770. intel_hdmi->write_infoframe = vlv_write_infoframe;
  771. intel_hdmi->set_infoframes = vlv_set_infoframes;
  772. } else if (IS_HASWELL(dev)) {
  773. intel_hdmi->write_infoframe = hsw_write_infoframe;
  774. intel_hdmi->set_infoframes = hsw_set_infoframes;
  775. } else if (HAS_PCH_IBX(dev)) {
  776. intel_hdmi->write_infoframe = ibx_write_infoframe;
  777. intel_hdmi->set_infoframes = ibx_set_infoframes;
  778. } else {
  779. intel_hdmi->write_infoframe = cpt_write_infoframe;
  780. intel_hdmi->set_infoframes = cpt_set_infoframes;
  781. }
  782. if (IS_HASWELL(dev))
  783. drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs_hsw);
  784. else
  785. drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
  786. intel_hdmi_add_properties(intel_hdmi, connector);
  787. intel_connector_attach_encoder(intel_connector, intel_encoder);
  788. drm_sysfs_connector_add(connector);
  789. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  790. * 0xd. Failure to do so will result in spurious interrupts being
  791. * generated on the port when a cable is not attached.
  792. */
  793. if (IS_G4X(dev) && !IS_GM45(dev)) {
  794. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  795. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  796. }
  797. }