i915_irq.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "intel_drv.h"
  37. /* For display hotplug interrupt */
  38. static void
  39. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  40. {
  41. if ((dev_priv->irq_mask & mask) != 0) {
  42. dev_priv->irq_mask &= ~mask;
  43. I915_WRITE(DEIMR, dev_priv->irq_mask);
  44. POSTING_READ(DEIMR);
  45. }
  46. }
  47. static inline void
  48. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  49. {
  50. if ((dev_priv->irq_mask & mask) != mask) {
  51. dev_priv->irq_mask |= mask;
  52. I915_WRITE(DEIMR, dev_priv->irq_mask);
  53. POSTING_READ(DEIMR);
  54. }
  55. }
  56. void
  57. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  58. {
  59. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  60. u32 reg = PIPESTAT(pipe);
  61. dev_priv->pipestat[pipe] |= mask;
  62. /* Enable the interrupt, clear any pending status */
  63. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  64. POSTING_READ(reg);
  65. }
  66. }
  67. void
  68. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  69. {
  70. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  71. u32 reg = PIPESTAT(pipe);
  72. dev_priv->pipestat[pipe] &= ~mask;
  73. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  74. POSTING_READ(reg);
  75. }
  76. }
  77. /**
  78. * intel_enable_asle - enable ASLE interrupt for OpRegion
  79. */
  80. void intel_enable_asle(struct drm_device *dev)
  81. {
  82. drm_i915_private_t *dev_priv = dev->dev_private;
  83. unsigned long irqflags;
  84. /* FIXME: opregion/asle for VLV */
  85. if (IS_VALLEYVIEW(dev))
  86. return;
  87. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  88. if (HAS_PCH_SPLIT(dev))
  89. ironlake_enable_display_irq(dev_priv, DE_GSE);
  90. else {
  91. i915_enable_pipestat(dev_priv, 1,
  92. PIPE_LEGACY_BLC_EVENT_ENABLE);
  93. if (INTEL_INFO(dev)->gen >= 4)
  94. i915_enable_pipestat(dev_priv, 0,
  95. PIPE_LEGACY_BLC_EVENT_ENABLE);
  96. }
  97. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  98. }
  99. /**
  100. * i915_pipe_enabled - check if a pipe is enabled
  101. * @dev: DRM device
  102. * @pipe: pipe to check
  103. *
  104. * Reading certain registers when the pipe is disabled can hang the chip.
  105. * Use this routine to make sure the PLL is running and the pipe is active
  106. * before reading such registers if unsure.
  107. */
  108. static int
  109. i915_pipe_enabled(struct drm_device *dev, int pipe)
  110. {
  111. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  112. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  113. }
  114. /* Called from drm generic code, passed a 'crtc', which
  115. * we use as a pipe index
  116. */
  117. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  118. {
  119. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  120. unsigned long high_frame;
  121. unsigned long low_frame;
  122. u32 high1, high2, low;
  123. if (!i915_pipe_enabled(dev, pipe)) {
  124. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  125. "pipe %c\n", pipe_name(pipe));
  126. return 0;
  127. }
  128. high_frame = PIPEFRAME(pipe);
  129. low_frame = PIPEFRAMEPIXEL(pipe);
  130. /*
  131. * High & low register fields aren't synchronized, so make sure
  132. * we get a low value that's stable across two reads of the high
  133. * register.
  134. */
  135. do {
  136. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  137. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  138. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  139. } while (high1 != high2);
  140. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  141. low >>= PIPE_FRAME_LOW_SHIFT;
  142. return (high1 << 8) | low;
  143. }
  144. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  145. {
  146. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  147. int reg = PIPE_FRMCOUNT_GM45(pipe);
  148. if (!i915_pipe_enabled(dev, pipe)) {
  149. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  150. "pipe %c\n", pipe_name(pipe));
  151. return 0;
  152. }
  153. return I915_READ(reg);
  154. }
  155. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  156. int *vpos, int *hpos)
  157. {
  158. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  159. u32 vbl = 0, position = 0;
  160. int vbl_start, vbl_end, htotal, vtotal;
  161. bool in_vbl = true;
  162. int ret = 0;
  163. if (!i915_pipe_enabled(dev, pipe)) {
  164. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  165. "pipe %c\n", pipe_name(pipe));
  166. return 0;
  167. }
  168. /* Get vtotal. */
  169. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  170. if (INTEL_INFO(dev)->gen >= 4) {
  171. /* No obvious pixelcount register. Only query vertical
  172. * scanout position from Display scan line register.
  173. */
  174. position = I915_READ(PIPEDSL(pipe));
  175. /* Decode into vertical scanout position. Don't have
  176. * horizontal scanout position.
  177. */
  178. *vpos = position & 0x1fff;
  179. *hpos = 0;
  180. } else {
  181. /* Have access to pixelcount since start of frame.
  182. * We can split this into vertical and horizontal
  183. * scanout position.
  184. */
  185. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  186. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  187. *vpos = position / htotal;
  188. *hpos = position - (*vpos * htotal);
  189. }
  190. /* Query vblank area. */
  191. vbl = I915_READ(VBLANK(pipe));
  192. /* Test position against vblank region. */
  193. vbl_start = vbl & 0x1fff;
  194. vbl_end = (vbl >> 16) & 0x1fff;
  195. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  196. in_vbl = false;
  197. /* Inside "upper part" of vblank area? Apply corrective offset: */
  198. if (in_vbl && (*vpos >= vbl_start))
  199. *vpos = *vpos - vtotal;
  200. /* Readouts valid? */
  201. if (vbl > 0)
  202. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  203. /* In vblank? */
  204. if (in_vbl)
  205. ret |= DRM_SCANOUTPOS_INVBL;
  206. return ret;
  207. }
  208. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  209. int *max_error,
  210. struct timeval *vblank_time,
  211. unsigned flags)
  212. {
  213. struct drm_i915_private *dev_priv = dev->dev_private;
  214. struct drm_crtc *crtc;
  215. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  216. DRM_ERROR("Invalid crtc %d\n", pipe);
  217. return -EINVAL;
  218. }
  219. /* Get drm_crtc to timestamp: */
  220. crtc = intel_get_crtc_for_pipe(dev, pipe);
  221. if (crtc == NULL) {
  222. DRM_ERROR("Invalid crtc %d\n", pipe);
  223. return -EINVAL;
  224. }
  225. if (!crtc->enabled) {
  226. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  227. return -EBUSY;
  228. }
  229. /* Helper routine in DRM core does all the work: */
  230. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  231. vblank_time, flags,
  232. crtc);
  233. }
  234. /*
  235. * Handle hotplug events outside the interrupt handler proper.
  236. */
  237. static void i915_hotplug_work_func(struct work_struct *work)
  238. {
  239. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  240. hotplug_work);
  241. struct drm_device *dev = dev_priv->dev;
  242. struct drm_mode_config *mode_config = &dev->mode_config;
  243. struct intel_encoder *encoder;
  244. mutex_lock(&mode_config->mutex);
  245. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  246. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  247. if (encoder->hot_plug)
  248. encoder->hot_plug(encoder);
  249. mutex_unlock(&mode_config->mutex);
  250. /* Just fire off a uevent and let userspace tell us what to do */
  251. drm_helper_hpd_irq_event(dev);
  252. }
  253. static void i915_handle_rps_change(struct drm_device *dev)
  254. {
  255. drm_i915_private_t *dev_priv = dev->dev_private;
  256. u32 busy_up, busy_down, max_avg, min_avg;
  257. u8 new_delay = dev_priv->cur_delay;
  258. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  259. busy_up = I915_READ(RCPREVBSYTUPAVG);
  260. busy_down = I915_READ(RCPREVBSYTDNAVG);
  261. max_avg = I915_READ(RCBMAXAVG);
  262. min_avg = I915_READ(RCBMINAVG);
  263. /* Handle RCS change request from hw */
  264. if (busy_up > max_avg) {
  265. if (dev_priv->cur_delay != dev_priv->max_delay)
  266. new_delay = dev_priv->cur_delay - 1;
  267. if (new_delay < dev_priv->max_delay)
  268. new_delay = dev_priv->max_delay;
  269. } else if (busy_down < min_avg) {
  270. if (dev_priv->cur_delay != dev_priv->min_delay)
  271. new_delay = dev_priv->cur_delay + 1;
  272. if (new_delay > dev_priv->min_delay)
  273. new_delay = dev_priv->min_delay;
  274. }
  275. if (ironlake_set_drps(dev, new_delay))
  276. dev_priv->cur_delay = new_delay;
  277. return;
  278. }
  279. static void notify_ring(struct drm_device *dev,
  280. struct intel_ring_buffer *ring)
  281. {
  282. struct drm_i915_private *dev_priv = dev->dev_private;
  283. if (ring->obj == NULL)
  284. return;
  285. trace_i915_gem_request_complete(ring, ring->get_seqno(ring));
  286. wake_up_all(&ring->irq_queue);
  287. if (i915_enable_hangcheck) {
  288. dev_priv->hangcheck_count = 0;
  289. mod_timer(&dev_priv->hangcheck_timer,
  290. jiffies +
  291. msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  292. }
  293. }
  294. static void gen6_pm_rps_work(struct work_struct *work)
  295. {
  296. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  297. rps_work);
  298. u32 pm_iir, pm_imr;
  299. u8 new_delay;
  300. spin_lock_irq(&dev_priv->rps_lock);
  301. pm_iir = dev_priv->pm_iir;
  302. dev_priv->pm_iir = 0;
  303. pm_imr = I915_READ(GEN6_PMIMR);
  304. I915_WRITE(GEN6_PMIMR, 0);
  305. spin_unlock_irq(&dev_priv->rps_lock);
  306. if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
  307. return;
  308. mutex_lock(&dev_priv->dev->struct_mutex);
  309. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
  310. new_delay = dev_priv->cur_delay + 1;
  311. else
  312. new_delay = dev_priv->cur_delay - 1;
  313. gen6_set_rps(dev_priv->dev, new_delay);
  314. mutex_unlock(&dev_priv->dev->struct_mutex);
  315. }
  316. /**
  317. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  318. * occurred.
  319. * @work: workqueue struct
  320. *
  321. * Doesn't actually do anything except notify userspace. As a consequence of
  322. * this event, userspace should try to remap the bad rows since statistically
  323. * it is likely the same row is more likely to go bad again.
  324. */
  325. static void ivybridge_parity_work(struct work_struct *work)
  326. {
  327. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  328. parity_error_work);
  329. u32 error_status, row, bank, subbank;
  330. char *parity_event[5];
  331. uint32_t misccpctl;
  332. unsigned long flags;
  333. /* We must turn off DOP level clock gating to access the L3 registers.
  334. * In order to prevent a get/put style interface, acquire struct mutex
  335. * any time we access those registers.
  336. */
  337. mutex_lock(&dev_priv->dev->struct_mutex);
  338. misccpctl = I915_READ(GEN7_MISCCPCTL);
  339. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  340. POSTING_READ(GEN7_MISCCPCTL);
  341. error_status = I915_READ(GEN7_L3CDERRST1);
  342. row = GEN7_PARITY_ERROR_ROW(error_status);
  343. bank = GEN7_PARITY_ERROR_BANK(error_status);
  344. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  345. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  346. GEN7_L3CDERRST1_ENABLE);
  347. POSTING_READ(GEN7_L3CDERRST1);
  348. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  349. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  350. dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  351. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  352. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  353. mutex_unlock(&dev_priv->dev->struct_mutex);
  354. parity_event[0] = "L3_PARITY_ERROR=1";
  355. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  356. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  357. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  358. parity_event[4] = NULL;
  359. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  360. KOBJ_CHANGE, parity_event);
  361. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  362. row, bank, subbank);
  363. kfree(parity_event[3]);
  364. kfree(parity_event[2]);
  365. kfree(parity_event[1]);
  366. }
  367. static void ivybridge_handle_parity_error(struct drm_device *dev)
  368. {
  369. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  370. unsigned long flags;
  371. if (!IS_IVYBRIDGE(dev))
  372. return;
  373. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  374. dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  375. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  376. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  377. queue_work(dev_priv->wq, &dev_priv->parity_error_work);
  378. }
  379. static void snb_gt_irq_handler(struct drm_device *dev,
  380. struct drm_i915_private *dev_priv,
  381. u32 gt_iir)
  382. {
  383. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  384. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  385. notify_ring(dev, &dev_priv->ring[RCS]);
  386. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  387. notify_ring(dev, &dev_priv->ring[VCS]);
  388. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  389. notify_ring(dev, &dev_priv->ring[BCS]);
  390. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  391. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  392. GT_RENDER_CS_ERROR_INTERRUPT)) {
  393. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  394. i915_handle_error(dev, false);
  395. }
  396. if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
  397. ivybridge_handle_parity_error(dev);
  398. }
  399. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  400. u32 pm_iir)
  401. {
  402. unsigned long flags;
  403. /*
  404. * IIR bits should never already be set because IMR should
  405. * prevent an interrupt from being shown in IIR. The warning
  406. * displays a case where we've unsafely cleared
  407. * dev_priv->pm_iir. Although missing an interrupt of the same
  408. * type is not a problem, it displays a problem in the logic.
  409. *
  410. * The mask bit in IMR is cleared by rps_work.
  411. */
  412. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  413. WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
  414. dev_priv->pm_iir |= pm_iir;
  415. I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
  416. POSTING_READ(GEN6_PMIMR);
  417. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  418. queue_work(dev_priv->wq, &dev_priv->rps_work);
  419. }
  420. static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
  421. {
  422. struct drm_device *dev = (struct drm_device *) arg;
  423. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  424. u32 iir, gt_iir, pm_iir;
  425. irqreturn_t ret = IRQ_NONE;
  426. unsigned long irqflags;
  427. int pipe;
  428. u32 pipe_stats[I915_MAX_PIPES];
  429. u32 vblank_status;
  430. int vblank = 0;
  431. bool blc_event;
  432. atomic_inc(&dev_priv->irq_received);
  433. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS |
  434. PIPE_VBLANK_INTERRUPT_STATUS;
  435. while (true) {
  436. iir = I915_READ(VLV_IIR);
  437. gt_iir = I915_READ(GTIIR);
  438. pm_iir = I915_READ(GEN6_PMIIR);
  439. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  440. goto out;
  441. ret = IRQ_HANDLED;
  442. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  443. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  444. for_each_pipe(pipe) {
  445. int reg = PIPESTAT(pipe);
  446. pipe_stats[pipe] = I915_READ(reg);
  447. /*
  448. * Clear the PIPE*STAT regs before the IIR
  449. */
  450. if (pipe_stats[pipe] & 0x8000ffff) {
  451. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  452. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  453. pipe_name(pipe));
  454. I915_WRITE(reg, pipe_stats[pipe]);
  455. }
  456. }
  457. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  458. /* Consume port. Then clear IIR or we'll miss events */
  459. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  460. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  461. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  462. hotplug_status);
  463. if (hotplug_status & dev_priv->hotplug_supported_mask)
  464. queue_work(dev_priv->wq,
  465. &dev_priv->hotplug_work);
  466. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  467. I915_READ(PORT_HOTPLUG_STAT);
  468. }
  469. if (iir & I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT) {
  470. drm_handle_vblank(dev, 0);
  471. vblank++;
  472. intel_finish_page_flip(dev, 0);
  473. }
  474. if (iir & I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT) {
  475. drm_handle_vblank(dev, 1);
  476. vblank++;
  477. intel_finish_page_flip(dev, 0);
  478. }
  479. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  480. blc_event = true;
  481. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  482. gen6_queue_rps_work(dev_priv, pm_iir);
  483. I915_WRITE(GTIIR, gt_iir);
  484. I915_WRITE(GEN6_PMIIR, pm_iir);
  485. I915_WRITE(VLV_IIR, iir);
  486. }
  487. out:
  488. return ret;
  489. }
  490. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  491. {
  492. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  493. int pipe;
  494. if (pch_iir & SDE_AUDIO_POWER_MASK)
  495. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  496. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  497. SDE_AUDIO_POWER_SHIFT);
  498. if (pch_iir & SDE_GMBUS)
  499. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  500. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  501. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  502. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  503. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  504. if (pch_iir & SDE_POISON)
  505. DRM_ERROR("PCH poison interrupt\n");
  506. if (pch_iir & SDE_FDI_MASK)
  507. for_each_pipe(pipe)
  508. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  509. pipe_name(pipe),
  510. I915_READ(FDI_RX_IIR(pipe)));
  511. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  512. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  513. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  514. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  515. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  516. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  517. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  518. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  519. }
  520. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  521. {
  522. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  523. int pipe;
  524. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
  525. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  526. (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  527. SDE_AUDIO_POWER_SHIFT_CPT);
  528. if (pch_iir & SDE_AUX_MASK_CPT)
  529. DRM_DEBUG_DRIVER("AUX channel interrupt\n");
  530. if (pch_iir & SDE_GMBUS_CPT)
  531. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  532. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  533. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  534. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  535. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  536. if (pch_iir & SDE_FDI_MASK_CPT)
  537. for_each_pipe(pipe)
  538. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  539. pipe_name(pipe),
  540. I915_READ(FDI_RX_IIR(pipe)));
  541. }
  542. static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
  543. {
  544. struct drm_device *dev = (struct drm_device *) arg;
  545. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  546. u32 de_iir, gt_iir, de_ier, pm_iir;
  547. irqreturn_t ret = IRQ_NONE;
  548. int i;
  549. atomic_inc(&dev_priv->irq_received);
  550. /* disable master interrupt before clearing iir */
  551. de_ier = I915_READ(DEIER);
  552. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  553. gt_iir = I915_READ(GTIIR);
  554. if (gt_iir) {
  555. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  556. I915_WRITE(GTIIR, gt_iir);
  557. ret = IRQ_HANDLED;
  558. }
  559. de_iir = I915_READ(DEIIR);
  560. if (de_iir) {
  561. if (de_iir & DE_GSE_IVB)
  562. intel_opregion_gse_intr(dev);
  563. for (i = 0; i < 3; i++) {
  564. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  565. intel_prepare_page_flip(dev, i);
  566. intel_finish_page_flip_plane(dev, i);
  567. }
  568. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  569. drm_handle_vblank(dev, i);
  570. }
  571. /* check event from PCH */
  572. if (de_iir & DE_PCH_EVENT_IVB) {
  573. u32 pch_iir = I915_READ(SDEIIR);
  574. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  575. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  576. cpt_irq_handler(dev, pch_iir);
  577. /* clear PCH hotplug event before clear CPU irq */
  578. I915_WRITE(SDEIIR, pch_iir);
  579. }
  580. I915_WRITE(DEIIR, de_iir);
  581. ret = IRQ_HANDLED;
  582. }
  583. pm_iir = I915_READ(GEN6_PMIIR);
  584. if (pm_iir) {
  585. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  586. gen6_queue_rps_work(dev_priv, pm_iir);
  587. I915_WRITE(GEN6_PMIIR, pm_iir);
  588. ret = IRQ_HANDLED;
  589. }
  590. I915_WRITE(DEIER, de_ier);
  591. POSTING_READ(DEIER);
  592. return ret;
  593. }
  594. static void ilk_gt_irq_handler(struct drm_device *dev,
  595. struct drm_i915_private *dev_priv,
  596. u32 gt_iir)
  597. {
  598. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  599. notify_ring(dev, &dev_priv->ring[RCS]);
  600. if (gt_iir & GT_BSD_USER_INTERRUPT)
  601. notify_ring(dev, &dev_priv->ring[VCS]);
  602. }
  603. static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
  604. {
  605. struct drm_device *dev = (struct drm_device *) arg;
  606. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  607. int ret = IRQ_NONE;
  608. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  609. u32 hotplug_mask;
  610. atomic_inc(&dev_priv->irq_received);
  611. /* disable master interrupt before clearing iir */
  612. de_ier = I915_READ(DEIER);
  613. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  614. POSTING_READ(DEIER);
  615. de_iir = I915_READ(DEIIR);
  616. gt_iir = I915_READ(GTIIR);
  617. pch_iir = I915_READ(SDEIIR);
  618. pm_iir = I915_READ(GEN6_PMIIR);
  619. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  620. (!IS_GEN6(dev) || pm_iir == 0))
  621. goto done;
  622. if (HAS_PCH_CPT(dev))
  623. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  624. else
  625. hotplug_mask = SDE_HOTPLUG_MASK;
  626. ret = IRQ_HANDLED;
  627. if (IS_GEN5(dev))
  628. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  629. else
  630. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  631. if (de_iir & DE_GSE)
  632. intel_opregion_gse_intr(dev);
  633. if (de_iir & DE_PLANEA_FLIP_DONE) {
  634. intel_prepare_page_flip(dev, 0);
  635. intel_finish_page_flip_plane(dev, 0);
  636. }
  637. if (de_iir & DE_PLANEB_FLIP_DONE) {
  638. intel_prepare_page_flip(dev, 1);
  639. intel_finish_page_flip_plane(dev, 1);
  640. }
  641. if (de_iir & DE_PIPEA_VBLANK)
  642. drm_handle_vblank(dev, 0);
  643. if (de_iir & DE_PIPEB_VBLANK)
  644. drm_handle_vblank(dev, 1);
  645. /* check event from PCH */
  646. if (de_iir & DE_PCH_EVENT) {
  647. if (pch_iir & hotplug_mask)
  648. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  649. if (HAS_PCH_CPT(dev))
  650. cpt_irq_handler(dev, pch_iir);
  651. else
  652. ibx_irq_handler(dev, pch_iir);
  653. }
  654. if (de_iir & DE_PCU_EVENT) {
  655. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  656. i915_handle_rps_change(dev);
  657. }
  658. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  659. gen6_queue_rps_work(dev_priv, pm_iir);
  660. /* should clear PCH hotplug event before clear CPU irq */
  661. I915_WRITE(SDEIIR, pch_iir);
  662. I915_WRITE(GTIIR, gt_iir);
  663. I915_WRITE(DEIIR, de_iir);
  664. I915_WRITE(GEN6_PMIIR, pm_iir);
  665. done:
  666. I915_WRITE(DEIER, de_ier);
  667. POSTING_READ(DEIER);
  668. return ret;
  669. }
  670. /**
  671. * i915_error_work_func - do process context error handling work
  672. * @work: work struct
  673. *
  674. * Fire an error uevent so userspace can see that a hang or error
  675. * was detected.
  676. */
  677. static void i915_error_work_func(struct work_struct *work)
  678. {
  679. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  680. error_work);
  681. struct drm_device *dev = dev_priv->dev;
  682. char *error_event[] = { "ERROR=1", NULL };
  683. char *reset_event[] = { "RESET=1", NULL };
  684. char *reset_done_event[] = { "ERROR=0", NULL };
  685. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  686. if (atomic_read(&dev_priv->mm.wedged)) {
  687. DRM_DEBUG_DRIVER("resetting chip\n");
  688. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  689. if (!i915_reset(dev)) {
  690. atomic_set(&dev_priv->mm.wedged, 0);
  691. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  692. }
  693. complete_all(&dev_priv->error_completion);
  694. }
  695. }
  696. #ifdef CONFIG_DEBUG_FS
  697. static struct drm_i915_error_object *
  698. i915_error_object_create(struct drm_i915_private *dev_priv,
  699. struct drm_i915_gem_object *src)
  700. {
  701. struct drm_i915_error_object *dst;
  702. int page, page_count;
  703. u32 reloc_offset;
  704. if (src == NULL || src->pages == NULL)
  705. return NULL;
  706. page_count = src->base.size / PAGE_SIZE;
  707. dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
  708. if (dst == NULL)
  709. return NULL;
  710. reloc_offset = src->gtt_offset;
  711. for (page = 0; page < page_count; page++) {
  712. unsigned long flags;
  713. void *d;
  714. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  715. if (d == NULL)
  716. goto unwind;
  717. local_irq_save(flags);
  718. if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
  719. src->has_global_gtt_mapping) {
  720. void __iomem *s;
  721. /* Simply ignore tiling or any overlapping fence.
  722. * It's part of the error state, and this hopefully
  723. * captures what the GPU read.
  724. */
  725. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  726. reloc_offset);
  727. memcpy_fromio(d, s, PAGE_SIZE);
  728. io_mapping_unmap_atomic(s);
  729. } else {
  730. void *s;
  731. drm_clflush_pages(&src->pages[page], 1);
  732. s = kmap_atomic(src->pages[page]);
  733. memcpy(d, s, PAGE_SIZE);
  734. kunmap_atomic(s);
  735. drm_clflush_pages(&src->pages[page], 1);
  736. }
  737. local_irq_restore(flags);
  738. dst->pages[page] = d;
  739. reloc_offset += PAGE_SIZE;
  740. }
  741. dst->page_count = page_count;
  742. dst->gtt_offset = src->gtt_offset;
  743. return dst;
  744. unwind:
  745. while (page--)
  746. kfree(dst->pages[page]);
  747. kfree(dst);
  748. return NULL;
  749. }
  750. static void
  751. i915_error_object_free(struct drm_i915_error_object *obj)
  752. {
  753. int page;
  754. if (obj == NULL)
  755. return;
  756. for (page = 0; page < obj->page_count; page++)
  757. kfree(obj->pages[page]);
  758. kfree(obj);
  759. }
  760. void
  761. i915_error_state_free(struct kref *error_ref)
  762. {
  763. struct drm_i915_error_state *error = container_of(error_ref,
  764. typeof(*error), ref);
  765. int i;
  766. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  767. i915_error_object_free(error->ring[i].batchbuffer);
  768. i915_error_object_free(error->ring[i].ringbuffer);
  769. kfree(error->ring[i].requests);
  770. }
  771. kfree(error->active_bo);
  772. kfree(error->overlay);
  773. kfree(error);
  774. }
  775. static void capture_bo(struct drm_i915_error_buffer *err,
  776. struct drm_i915_gem_object *obj)
  777. {
  778. err->size = obj->base.size;
  779. err->name = obj->base.name;
  780. err->seqno = obj->last_rendering_seqno;
  781. err->gtt_offset = obj->gtt_offset;
  782. err->read_domains = obj->base.read_domains;
  783. err->write_domain = obj->base.write_domain;
  784. err->fence_reg = obj->fence_reg;
  785. err->pinned = 0;
  786. if (obj->pin_count > 0)
  787. err->pinned = 1;
  788. if (obj->user_pin_count > 0)
  789. err->pinned = -1;
  790. err->tiling = obj->tiling_mode;
  791. err->dirty = obj->dirty;
  792. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  793. err->ring = obj->ring ? obj->ring->id : -1;
  794. err->cache_level = obj->cache_level;
  795. }
  796. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  797. int count, struct list_head *head)
  798. {
  799. struct drm_i915_gem_object *obj;
  800. int i = 0;
  801. list_for_each_entry(obj, head, mm_list) {
  802. capture_bo(err++, obj);
  803. if (++i == count)
  804. break;
  805. }
  806. return i;
  807. }
  808. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  809. int count, struct list_head *head)
  810. {
  811. struct drm_i915_gem_object *obj;
  812. int i = 0;
  813. list_for_each_entry(obj, head, gtt_list) {
  814. if (obj->pin_count == 0)
  815. continue;
  816. capture_bo(err++, obj);
  817. if (++i == count)
  818. break;
  819. }
  820. return i;
  821. }
  822. static void i915_gem_record_fences(struct drm_device *dev,
  823. struct drm_i915_error_state *error)
  824. {
  825. struct drm_i915_private *dev_priv = dev->dev_private;
  826. int i;
  827. /* Fences */
  828. switch (INTEL_INFO(dev)->gen) {
  829. case 7:
  830. case 6:
  831. for (i = 0; i < 16; i++)
  832. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  833. break;
  834. case 5:
  835. case 4:
  836. for (i = 0; i < 16; i++)
  837. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  838. break;
  839. case 3:
  840. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  841. for (i = 0; i < 8; i++)
  842. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  843. case 2:
  844. for (i = 0; i < 8; i++)
  845. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  846. break;
  847. }
  848. }
  849. static struct drm_i915_error_object *
  850. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  851. struct intel_ring_buffer *ring)
  852. {
  853. struct drm_i915_gem_object *obj;
  854. u32 seqno;
  855. if (!ring->get_seqno)
  856. return NULL;
  857. seqno = ring->get_seqno(ring);
  858. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  859. if (obj->ring != ring)
  860. continue;
  861. if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
  862. continue;
  863. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  864. continue;
  865. /* We need to copy these to an anonymous buffer as the simplest
  866. * method to avoid being overwritten by userspace.
  867. */
  868. return i915_error_object_create(dev_priv, obj);
  869. }
  870. return NULL;
  871. }
  872. static void i915_record_ring_state(struct drm_device *dev,
  873. struct drm_i915_error_state *error,
  874. struct intel_ring_buffer *ring)
  875. {
  876. struct drm_i915_private *dev_priv = dev->dev_private;
  877. if (INTEL_INFO(dev)->gen >= 6) {
  878. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  879. error->semaphore_mboxes[ring->id][0]
  880. = I915_READ(RING_SYNC_0(ring->mmio_base));
  881. error->semaphore_mboxes[ring->id][1]
  882. = I915_READ(RING_SYNC_1(ring->mmio_base));
  883. }
  884. if (INTEL_INFO(dev)->gen >= 4) {
  885. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  886. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  887. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  888. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  889. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  890. if (ring->id == RCS) {
  891. error->instdone1 = I915_READ(INSTDONE1);
  892. error->bbaddr = I915_READ64(BB_ADDR);
  893. }
  894. } else {
  895. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  896. error->ipeir[ring->id] = I915_READ(IPEIR);
  897. error->ipehr[ring->id] = I915_READ(IPEHR);
  898. error->instdone[ring->id] = I915_READ(INSTDONE);
  899. }
  900. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  901. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  902. error->seqno[ring->id] = ring->get_seqno(ring);
  903. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  904. error->head[ring->id] = I915_READ_HEAD(ring);
  905. error->tail[ring->id] = I915_READ_TAIL(ring);
  906. error->cpu_ring_head[ring->id] = ring->head;
  907. error->cpu_ring_tail[ring->id] = ring->tail;
  908. }
  909. static void i915_gem_record_rings(struct drm_device *dev,
  910. struct drm_i915_error_state *error)
  911. {
  912. struct drm_i915_private *dev_priv = dev->dev_private;
  913. struct intel_ring_buffer *ring;
  914. struct drm_i915_gem_request *request;
  915. int i, count;
  916. for_each_ring(ring, dev_priv, i) {
  917. i915_record_ring_state(dev, error, ring);
  918. error->ring[i].batchbuffer =
  919. i915_error_first_batchbuffer(dev_priv, ring);
  920. error->ring[i].ringbuffer =
  921. i915_error_object_create(dev_priv, ring->obj);
  922. count = 0;
  923. list_for_each_entry(request, &ring->request_list, list)
  924. count++;
  925. error->ring[i].num_requests = count;
  926. error->ring[i].requests =
  927. kmalloc(count*sizeof(struct drm_i915_error_request),
  928. GFP_ATOMIC);
  929. if (error->ring[i].requests == NULL) {
  930. error->ring[i].num_requests = 0;
  931. continue;
  932. }
  933. count = 0;
  934. list_for_each_entry(request, &ring->request_list, list) {
  935. struct drm_i915_error_request *erq;
  936. erq = &error->ring[i].requests[count++];
  937. erq->seqno = request->seqno;
  938. erq->jiffies = request->emitted_jiffies;
  939. erq->tail = request->tail;
  940. }
  941. }
  942. }
  943. /**
  944. * i915_capture_error_state - capture an error record for later analysis
  945. * @dev: drm device
  946. *
  947. * Should be called when an error is detected (either a hang or an error
  948. * interrupt) to capture error state from the time of the error. Fills
  949. * out a structure which becomes available in debugfs for user level tools
  950. * to pick up.
  951. */
  952. static void i915_capture_error_state(struct drm_device *dev)
  953. {
  954. struct drm_i915_private *dev_priv = dev->dev_private;
  955. struct drm_i915_gem_object *obj;
  956. struct drm_i915_error_state *error;
  957. unsigned long flags;
  958. int i, pipe;
  959. spin_lock_irqsave(&dev_priv->error_lock, flags);
  960. error = dev_priv->first_error;
  961. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  962. if (error)
  963. return;
  964. /* Account for pipe specific data like PIPE*STAT */
  965. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  966. if (!error) {
  967. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  968. return;
  969. }
  970. DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
  971. dev->primary->index);
  972. kref_init(&error->ref);
  973. error->eir = I915_READ(EIR);
  974. error->pgtbl_er = I915_READ(PGTBL_ER);
  975. if (HAS_PCH_SPLIT(dev))
  976. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  977. else if (IS_VALLEYVIEW(dev))
  978. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  979. else if (IS_GEN2(dev))
  980. error->ier = I915_READ16(IER);
  981. else
  982. error->ier = I915_READ(IER);
  983. for_each_pipe(pipe)
  984. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  985. if (INTEL_INFO(dev)->gen >= 6) {
  986. error->error = I915_READ(ERROR_GEN6);
  987. error->done_reg = I915_READ(DONE_REG);
  988. }
  989. i915_gem_record_fences(dev, error);
  990. i915_gem_record_rings(dev, error);
  991. /* Record buffers on the active and pinned lists. */
  992. error->active_bo = NULL;
  993. error->pinned_bo = NULL;
  994. i = 0;
  995. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  996. i++;
  997. error->active_bo_count = i;
  998. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
  999. if (obj->pin_count)
  1000. i++;
  1001. error->pinned_bo_count = i - error->active_bo_count;
  1002. error->active_bo = NULL;
  1003. error->pinned_bo = NULL;
  1004. if (i) {
  1005. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1006. GFP_ATOMIC);
  1007. if (error->active_bo)
  1008. error->pinned_bo =
  1009. error->active_bo + error->active_bo_count;
  1010. }
  1011. if (error->active_bo)
  1012. error->active_bo_count =
  1013. capture_active_bo(error->active_bo,
  1014. error->active_bo_count,
  1015. &dev_priv->mm.active_list);
  1016. if (error->pinned_bo)
  1017. error->pinned_bo_count =
  1018. capture_pinned_bo(error->pinned_bo,
  1019. error->pinned_bo_count,
  1020. &dev_priv->mm.gtt_list);
  1021. do_gettimeofday(&error->time);
  1022. error->overlay = intel_overlay_capture_error_state(dev);
  1023. error->display = intel_display_capture_error_state(dev);
  1024. spin_lock_irqsave(&dev_priv->error_lock, flags);
  1025. if (dev_priv->first_error == NULL) {
  1026. dev_priv->first_error = error;
  1027. error = NULL;
  1028. }
  1029. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  1030. if (error)
  1031. i915_error_state_free(&error->ref);
  1032. }
  1033. void i915_destroy_error_state(struct drm_device *dev)
  1034. {
  1035. struct drm_i915_private *dev_priv = dev->dev_private;
  1036. struct drm_i915_error_state *error;
  1037. unsigned long flags;
  1038. spin_lock_irqsave(&dev_priv->error_lock, flags);
  1039. error = dev_priv->first_error;
  1040. dev_priv->first_error = NULL;
  1041. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  1042. if (error)
  1043. kref_put(&error->ref, i915_error_state_free);
  1044. }
  1045. #else
  1046. #define i915_capture_error_state(x)
  1047. #endif
  1048. static void i915_report_and_clear_eir(struct drm_device *dev)
  1049. {
  1050. struct drm_i915_private *dev_priv = dev->dev_private;
  1051. u32 eir = I915_READ(EIR);
  1052. int pipe;
  1053. if (!eir)
  1054. return;
  1055. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1056. if (IS_G4X(dev)) {
  1057. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1058. u32 ipeir = I915_READ(IPEIR_I965);
  1059. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1060. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1061. pr_err(" INSTDONE: 0x%08x\n",
  1062. I915_READ(INSTDONE_I965));
  1063. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1064. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1065. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1066. I915_WRITE(IPEIR_I965, ipeir);
  1067. POSTING_READ(IPEIR_I965);
  1068. }
  1069. if (eir & GM45_ERROR_PAGE_TABLE) {
  1070. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1071. pr_err("page table error\n");
  1072. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1073. I915_WRITE(PGTBL_ER, pgtbl_err);
  1074. POSTING_READ(PGTBL_ER);
  1075. }
  1076. }
  1077. if (!IS_GEN2(dev)) {
  1078. if (eir & I915_ERROR_PAGE_TABLE) {
  1079. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1080. pr_err("page table error\n");
  1081. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1082. I915_WRITE(PGTBL_ER, pgtbl_err);
  1083. POSTING_READ(PGTBL_ER);
  1084. }
  1085. }
  1086. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1087. pr_err("memory refresh error:\n");
  1088. for_each_pipe(pipe)
  1089. pr_err("pipe %c stat: 0x%08x\n",
  1090. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1091. /* pipestat has already been acked */
  1092. }
  1093. if (eir & I915_ERROR_INSTRUCTION) {
  1094. pr_err("instruction error\n");
  1095. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1096. if (INTEL_INFO(dev)->gen < 4) {
  1097. u32 ipeir = I915_READ(IPEIR);
  1098. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1099. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1100. pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
  1101. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1102. I915_WRITE(IPEIR, ipeir);
  1103. POSTING_READ(IPEIR);
  1104. } else {
  1105. u32 ipeir = I915_READ(IPEIR_I965);
  1106. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1107. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1108. pr_err(" INSTDONE: 0x%08x\n",
  1109. I915_READ(INSTDONE_I965));
  1110. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1111. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1112. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1113. I915_WRITE(IPEIR_I965, ipeir);
  1114. POSTING_READ(IPEIR_I965);
  1115. }
  1116. }
  1117. I915_WRITE(EIR, eir);
  1118. POSTING_READ(EIR);
  1119. eir = I915_READ(EIR);
  1120. if (eir) {
  1121. /*
  1122. * some errors might have become stuck,
  1123. * mask them.
  1124. */
  1125. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1126. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1127. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1128. }
  1129. }
  1130. /**
  1131. * i915_handle_error - handle an error interrupt
  1132. * @dev: drm device
  1133. *
  1134. * Do some basic checking of regsiter state at error interrupt time and
  1135. * dump it to the syslog. Also call i915_capture_error_state() to make
  1136. * sure we get a record and make it available in debugfs. Fire a uevent
  1137. * so userspace knows something bad happened (should trigger collection
  1138. * of a ring dump etc.).
  1139. */
  1140. void i915_handle_error(struct drm_device *dev, bool wedged)
  1141. {
  1142. struct drm_i915_private *dev_priv = dev->dev_private;
  1143. struct intel_ring_buffer *ring;
  1144. int i;
  1145. i915_capture_error_state(dev);
  1146. i915_report_and_clear_eir(dev);
  1147. if (wedged) {
  1148. INIT_COMPLETION(dev_priv->error_completion);
  1149. atomic_set(&dev_priv->mm.wedged, 1);
  1150. /*
  1151. * Wakeup waiting processes so they don't hang
  1152. */
  1153. for_each_ring(ring, dev_priv, i)
  1154. wake_up_all(&ring->irq_queue);
  1155. }
  1156. queue_work(dev_priv->wq, &dev_priv->error_work);
  1157. }
  1158. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1159. {
  1160. drm_i915_private_t *dev_priv = dev->dev_private;
  1161. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1162. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1163. struct drm_i915_gem_object *obj;
  1164. struct intel_unpin_work *work;
  1165. unsigned long flags;
  1166. bool stall_detected;
  1167. /* Ignore early vblank irqs */
  1168. if (intel_crtc == NULL)
  1169. return;
  1170. spin_lock_irqsave(&dev->event_lock, flags);
  1171. work = intel_crtc->unpin_work;
  1172. if (work == NULL || work->pending || !work->enable_stall_check) {
  1173. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1174. spin_unlock_irqrestore(&dev->event_lock, flags);
  1175. return;
  1176. }
  1177. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1178. obj = work->pending_flip_obj;
  1179. if (INTEL_INFO(dev)->gen >= 4) {
  1180. int dspsurf = DSPSURF(intel_crtc->plane);
  1181. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1182. obj->gtt_offset;
  1183. } else {
  1184. int dspaddr = DSPADDR(intel_crtc->plane);
  1185. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1186. crtc->y * crtc->fb->pitches[0] +
  1187. crtc->x * crtc->fb->bits_per_pixel/8);
  1188. }
  1189. spin_unlock_irqrestore(&dev->event_lock, flags);
  1190. if (stall_detected) {
  1191. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1192. intel_prepare_page_flip(dev, intel_crtc->plane);
  1193. }
  1194. }
  1195. /* Called from drm generic code, passed 'crtc' which
  1196. * we use as a pipe index
  1197. */
  1198. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1199. {
  1200. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1201. unsigned long irqflags;
  1202. if (!i915_pipe_enabled(dev, pipe))
  1203. return -EINVAL;
  1204. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1205. if (INTEL_INFO(dev)->gen >= 4)
  1206. i915_enable_pipestat(dev_priv, pipe,
  1207. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1208. else
  1209. i915_enable_pipestat(dev_priv, pipe,
  1210. PIPE_VBLANK_INTERRUPT_ENABLE);
  1211. /* maintain vblank delivery even in deep C-states */
  1212. if (dev_priv->info->gen == 3)
  1213. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1214. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1215. return 0;
  1216. }
  1217. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1218. {
  1219. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1220. unsigned long irqflags;
  1221. if (!i915_pipe_enabled(dev, pipe))
  1222. return -EINVAL;
  1223. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1224. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1225. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1226. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1227. return 0;
  1228. }
  1229. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1230. {
  1231. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1232. unsigned long irqflags;
  1233. if (!i915_pipe_enabled(dev, pipe))
  1234. return -EINVAL;
  1235. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1236. ironlake_enable_display_irq(dev_priv,
  1237. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1238. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1239. return 0;
  1240. }
  1241. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1242. {
  1243. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1244. unsigned long irqflags;
  1245. u32 dpfl, imr;
  1246. if (!i915_pipe_enabled(dev, pipe))
  1247. return -EINVAL;
  1248. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1249. dpfl = I915_READ(VLV_DPFLIPSTAT);
  1250. imr = I915_READ(VLV_IMR);
  1251. if (pipe == 0) {
  1252. dpfl |= PIPEA_VBLANK_INT_EN;
  1253. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1254. } else {
  1255. dpfl |= PIPEA_VBLANK_INT_EN;
  1256. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1257. }
  1258. I915_WRITE(VLV_DPFLIPSTAT, dpfl);
  1259. I915_WRITE(VLV_IMR, imr);
  1260. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1261. return 0;
  1262. }
  1263. /* Called from drm generic code, passed 'crtc' which
  1264. * we use as a pipe index
  1265. */
  1266. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1267. {
  1268. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1269. unsigned long irqflags;
  1270. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1271. if (dev_priv->info->gen == 3)
  1272. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1273. i915_disable_pipestat(dev_priv, pipe,
  1274. PIPE_VBLANK_INTERRUPT_ENABLE |
  1275. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1276. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1277. }
  1278. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1279. {
  1280. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1281. unsigned long irqflags;
  1282. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1283. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1284. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1285. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1286. }
  1287. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1288. {
  1289. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1290. unsigned long irqflags;
  1291. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1292. ironlake_disable_display_irq(dev_priv,
  1293. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1294. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1295. }
  1296. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1297. {
  1298. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1299. unsigned long irqflags;
  1300. u32 dpfl, imr;
  1301. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1302. dpfl = I915_READ(VLV_DPFLIPSTAT);
  1303. imr = I915_READ(VLV_IMR);
  1304. if (pipe == 0) {
  1305. dpfl &= ~PIPEA_VBLANK_INT_EN;
  1306. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1307. } else {
  1308. dpfl &= ~PIPEB_VBLANK_INT_EN;
  1309. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1310. }
  1311. I915_WRITE(VLV_IMR, imr);
  1312. I915_WRITE(VLV_DPFLIPSTAT, dpfl);
  1313. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1314. }
  1315. static u32
  1316. ring_last_seqno(struct intel_ring_buffer *ring)
  1317. {
  1318. return list_entry(ring->request_list.prev,
  1319. struct drm_i915_gem_request, list)->seqno;
  1320. }
  1321. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1322. {
  1323. if (list_empty(&ring->request_list) ||
  1324. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1325. /* Issue a wake-up to catch stuck h/w. */
  1326. if (waitqueue_active(&ring->irq_queue)) {
  1327. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1328. ring->name);
  1329. wake_up_all(&ring->irq_queue);
  1330. *err = true;
  1331. }
  1332. return true;
  1333. }
  1334. return false;
  1335. }
  1336. static bool kick_ring(struct intel_ring_buffer *ring)
  1337. {
  1338. struct drm_device *dev = ring->dev;
  1339. struct drm_i915_private *dev_priv = dev->dev_private;
  1340. u32 tmp = I915_READ_CTL(ring);
  1341. if (tmp & RING_WAIT) {
  1342. DRM_ERROR("Kicking stuck wait on %s\n",
  1343. ring->name);
  1344. I915_WRITE_CTL(ring, tmp);
  1345. return true;
  1346. }
  1347. return false;
  1348. }
  1349. static bool i915_hangcheck_hung(struct drm_device *dev)
  1350. {
  1351. drm_i915_private_t *dev_priv = dev->dev_private;
  1352. if (dev_priv->hangcheck_count++ > 1) {
  1353. bool hung = true;
  1354. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1355. i915_handle_error(dev, true);
  1356. if (!IS_GEN2(dev)) {
  1357. struct intel_ring_buffer *ring;
  1358. int i;
  1359. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1360. * If so we can simply poke the RB_WAIT bit
  1361. * and break the hang. This should work on
  1362. * all but the second generation chipsets.
  1363. */
  1364. for_each_ring(ring, dev_priv, i)
  1365. hung &= !kick_ring(ring);
  1366. }
  1367. return hung;
  1368. }
  1369. return false;
  1370. }
  1371. /**
  1372. * This is called when the chip hasn't reported back with completed
  1373. * batchbuffers in a long time. The first time this is called we simply record
  1374. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1375. * again, we assume the chip is wedged and try to fix it.
  1376. */
  1377. void i915_hangcheck_elapsed(unsigned long data)
  1378. {
  1379. struct drm_device *dev = (struct drm_device *)data;
  1380. drm_i915_private_t *dev_priv = dev->dev_private;
  1381. uint32_t acthd[I915_NUM_RINGS], instdone, instdone1;
  1382. struct intel_ring_buffer *ring;
  1383. bool err = false, idle;
  1384. int i;
  1385. if (!i915_enable_hangcheck)
  1386. return;
  1387. memset(acthd, 0, sizeof(acthd));
  1388. idle = true;
  1389. for_each_ring(ring, dev_priv, i) {
  1390. idle &= i915_hangcheck_ring_idle(ring, &err);
  1391. acthd[i] = intel_ring_get_active_head(ring);
  1392. }
  1393. /* If all work is done then ACTHD clearly hasn't advanced. */
  1394. if (idle) {
  1395. if (err) {
  1396. if (i915_hangcheck_hung(dev))
  1397. return;
  1398. goto repeat;
  1399. }
  1400. dev_priv->hangcheck_count = 0;
  1401. return;
  1402. }
  1403. if (INTEL_INFO(dev)->gen < 4) {
  1404. instdone = I915_READ(INSTDONE);
  1405. instdone1 = 0;
  1406. } else {
  1407. instdone = I915_READ(INSTDONE_I965);
  1408. instdone1 = I915_READ(INSTDONE1);
  1409. }
  1410. if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
  1411. dev_priv->last_instdone == instdone &&
  1412. dev_priv->last_instdone1 == instdone1) {
  1413. if (i915_hangcheck_hung(dev))
  1414. return;
  1415. } else {
  1416. dev_priv->hangcheck_count = 0;
  1417. memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
  1418. dev_priv->last_instdone = instdone;
  1419. dev_priv->last_instdone1 = instdone1;
  1420. }
  1421. repeat:
  1422. /* Reset timer case chip hangs without another request being added */
  1423. mod_timer(&dev_priv->hangcheck_timer,
  1424. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1425. }
  1426. /* drm_dma.h hooks
  1427. */
  1428. static void ironlake_irq_preinstall(struct drm_device *dev)
  1429. {
  1430. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1431. atomic_set(&dev_priv->irq_received, 0);
  1432. I915_WRITE(HWSTAM, 0xeffe);
  1433. /* XXX hotplug from PCH */
  1434. I915_WRITE(DEIMR, 0xffffffff);
  1435. I915_WRITE(DEIER, 0x0);
  1436. POSTING_READ(DEIER);
  1437. /* and GT */
  1438. I915_WRITE(GTIMR, 0xffffffff);
  1439. I915_WRITE(GTIER, 0x0);
  1440. POSTING_READ(GTIER);
  1441. /* south display irq */
  1442. I915_WRITE(SDEIMR, 0xffffffff);
  1443. I915_WRITE(SDEIER, 0x0);
  1444. POSTING_READ(SDEIER);
  1445. }
  1446. static void valleyview_irq_preinstall(struct drm_device *dev)
  1447. {
  1448. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1449. int pipe;
  1450. atomic_set(&dev_priv->irq_received, 0);
  1451. /* VLV magic */
  1452. I915_WRITE(VLV_IMR, 0);
  1453. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1454. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1455. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1456. /* and GT */
  1457. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1458. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1459. I915_WRITE(GTIMR, 0xffffffff);
  1460. I915_WRITE(GTIER, 0x0);
  1461. POSTING_READ(GTIER);
  1462. I915_WRITE(DPINVGTT, 0xff);
  1463. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1464. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1465. for_each_pipe(pipe)
  1466. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1467. I915_WRITE(VLV_IIR, 0xffffffff);
  1468. I915_WRITE(VLV_IMR, 0xffffffff);
  1469. I915_WRITE(VLV_IER, 0x0);
  1470. POSTING_READ(VLV_IER);
  1471. }
  1472. /*
  1473. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1474. * duration to 2ms (which is the minimum in the Display Port spec)
  1475. *
  1476. * This register is the same on all known PCH chips.
  1477. */
  1478. static void ironlake_enable_pch_hotplug(struct drm_device *dev)
  1479. {
  1480. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1481. u32 hotplug;
  1482. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1483. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1484. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1485. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1486. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1487. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1488. }
  1489. static int ironlake_irq_postinstall(struct drm_device *dev)
  1490. {
  1491. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1492. /* enable kind of interrupts always enabled */
  1493. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1494. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1495. u32 render_irqs;
  1496. u32 hotplug_mask;
  1497. dev_priv->irq_mask = ~display_mask;
  1498. /* should always can generate irq */
  1499. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1500. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1501. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1502. POSTING_READ(DEIER);
  1503. dev_priv->gt_irq_mask = ~0;
  1504. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1505. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1506. if (IS_GEN6(dev))
  1507. render_irqs =
  1508. GT_USER_INTERRUPT |
  1509. GEN6_BSD_USER_INTERRUPT |
  1510. GEN6_BLITTER_USER_INTERRUPT;
  1511. else
  1512. render_irqs =
  1513. GT_USER_INTERRUPT |
  1514. GT_PIPE_NOTIFY |
  1515. GT_BSD_USER_INTERRUPT;
  1516. I915_WRITE(GTIER, render_irqs);
  1517. POSTING_READ(GTIER);
  1518. if (HAS_PCH_CPT(dev)) {
  1519. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1520. SDE_PORTB_HOTPLUG_CPT |
  1521. SDE_PORTC_HOTPLUG_CPT |
  1522. SDE_PORTD_HOTPLUG_CPT);
  1523. } else {
  1524. hotplug_mask = (SDE_CRT_HOTPLUG |
  1525. SDE_PORTB_HOTPLUG |
  1526. SDE_PORTC_HOTPLUG |
  1527. SDE_PORTD_HOTPLUG |
  1528. SDE_AUX_MASK);
  1529. }
  1530. dev_priv->pch_irq_mask = ~hotplug_mask;
  1531. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1532. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1533. I915_WRITE(SDEIER, hotplug_mask);
  1534. POSTING_READ(SDEIER);
  1535. ironlake_enable_pch_hotplug(dev);
  1536. if (IS_IRONLAKE_M(dev)) {
  1537. /* Clear & enable PCU event interrupts */
  1538. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1539. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1540. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1541. }
  1542. return 0;
  1543. }
  1544. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1545. {
  1546. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1547. /* enable kind of interrupts always enabled */
  1548. u32 display_mask =
  1549. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  1550. DE_PLANEC_FLIP_DONE_IVB |
  1551. DE_PLANEB_FLIP_DONE_IVB |
  1552. DE_PLANEA_FLIP_DONE_IVB;
  1553. u32 render_irqs;
  1554. u32 hotplug_mask;
  1555. dev_priv->irq_mask = ~display_mask;
  1556. /* should always can generate irq */
  1557. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1558. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1559. I915_WRITE(DEIER,
  1560. display_mask |
  1561. DE_PIPEC_VBLANK_IVB |
  1562. DE_PIPEB_VBLANK_IVB |
  1563. DE_PIPEA_VBLANK_IVB);
  1564. POSTING_READ(DEIER);
  1565. dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1566. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1567. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1568. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1569. GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1570. I915_WRITE(GTIER, render_irqs);
  1571. POSTING_READ(GTIER);
  1572. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1573. SDE_PORTB_HOTPLUG_CPT |
  1574. SDE_PORTC_HOTPLUG_CPT |
  1575. SDE_PORTD_HOTPLUG_CPT);
  1576. dev_priv->pch_irq_mask = ~hotplug_mask;
  1577. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1578. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1579. I915_WRITE(SDEIER, hotplug_mask);
  1580. POSTING_READ(SDEIER);
  1581. ironlake_enable_pch_hotplug(dev);
  1582. return 0;
  1583. }
  1584. static int valleyview_irq_postinstall(struct drm_device *dev)
  1585. {
  1586. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1587. u32 render_irqs;
  1588. u32 enable_mask;
  1589. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1590. u16 msid;
  1591. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1592. enable_mask |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1593. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1594. dev_priv->irq_mask = ~enable_mask;
  1595. dev_priv->pipestat[0] = 0;
  1596. dev_priv->pipestat[1] = 0;
  1597. /* Hack for broken MSIs on VLV */
  1598. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1599. pci_read_config_word(dev->pdev, 0x98, &msid);
  1600. msid &= 0xff; /* mask out delivery bits */
  1601. msid |= (1<<14);
  1602. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1603. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1604. I915_WRITE(VLV_IER, enable_mask);
  1605. I915_WRITE(VLV_IIR, 0xffffffff);
  1606. I915_WRITE(PIPESTAT(0), 0xffff);
  1607. I915_WRITE(PIPESTAT(1), 0xffff);
  1608. POSTING_READ(VLV_IER);
  1609. I915_WRITE(VLV_IIR, 0xffffffff);
  1610. I915_WRITE(VLV_IIR, 0xffffffff);
  1611. render_irqs = GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
  1612. GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  1613. GT_GEN6_BLT_USER_INTERRUPT |
  1614. GT_GEN6_BSD_USER_INTERRUPT |
  1615. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  1616. GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
  1617. GT_PIPE_NOTIFY |
  1618. GT_RENDER_CS_ERROR_INTERRUPT |
  1619. GT_SYNC_STATUS |
  1620. GT_USER_INTERRUPT;
  1621. dev_priv->gt_irq_mask = ~render_irqs;
  1622. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1623. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1624. I915_WRITE(GTIMR, 0);
  1625. I915_WRITE(GTIER, render_irqs);
  1626. POSTING_READ(GTIER);
  1627. /* ack & enable invalid PTE error interrupts */
  1628. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1629. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1630. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1631. #endif
  1632. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1633. #if 0 /* FIXME: check register definitions; some have moved */
  1634. /* Note HDMI and DP share bits */
  1635. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1636. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1637. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1638. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1639. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1640. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1641. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1642. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1643. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1644. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1645. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1646. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1647. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1648. }
  1649. #endif
  1650. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1651. return 0;
  1652. }
  1653. static void valleyview_irq_uninstall(struct drm_device *dev)
  1654. {
  1655. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1656. int pipe;
  1657. if (!dev_priv)
  1658. return;
  1659. for_each_pipe(pipe)
  1660. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1661. I915_WRITE(HWSTAM, 0xffffffff);
  1662. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1663. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1664. for_each_pipe(pipe)
  1665. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1666. I915_WRITE(VLV_IIR, 0xffffffff);
  1667. I915_WRITE(VLV_IMR, 0xffffffff);
  1668. I915_WRITE(VLV_IER, 0x0);
  1669. POSTING_READ(VLV_IER);
  1670. }
  1671. static void ironlake_irq_uninstall(struct drm_device *dev)
  1672. {
  1673. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1674. if (!dev_priv)
  1675. return;
  1676. I915_WRITE(HWSTAM, 0xffffffff);
  1677. I915_WRITE(DEIMR, 0xffffffff);
  1678. I915_WRITE(DEIER, 0x0);
  1679. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1680. I915_WRITE(GTIMR, 0xffffffff);
  1681. I915_WRITE(GTIER, 0x0);
  1682. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1683. I915_WRITE(SDEIMR, 0xffffffff);
  1684. I915_WRITE(SDEIER, 0x0);
  1685. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1686. }
  1687. static void i8xx_irq_preinstall(struct drm_device * dev)
  1688. {
  1689. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1690. int pipe;
  1691. atomic_set(&dev_priv->irq_received, 0);
  1692. for_each_pipe(pipe)
  1693. I915_WRITE(PIPESTAT(pipe), 0);
  1694. I915_WRITE16(IMR, 0xffff);
  1695. I915_WRITE16(IER, 0x0);
  1696. POSTING_READ16(IER);
  1697. }
  1698. static int i8xx_irq_postinstall(struct drm_device *dev)
  1699. {
  1700. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1701. dev_priv->pipestat[0] = 0;
  1702. dev_priv->pipestat[1] = 0;
  1703. I915_WRITE16(EMR,
  1704. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1705. /* Unmask the interrupts that we always want on. */
  1706. dev_priv->irq_mask =
  1707. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1708. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1709. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1710. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1711. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1712. I915_WRITE16(IMR, dev_priv->irq_mask);
  1713. I915_WRITE16(IER,
  1714. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1715. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1716. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1717. I915_USER_INTERRUPT);
  1718. POSTING_READ16(IER);
  1719. return 0;
  1720. }
  1721. static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
  1722. {
  1723. struct drm_device *dev = (struct drm_device *) arg;
  1724. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1725. u16 iir, new_iir;
  1726. u32 pipe_stats[2];
  1727. unsigned long irqflags;
  1728. int irq_received;
  1729. int pipe;
  1730. u16 flip_mask =
  1731. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1732. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1733. atomic_inc(&dev_priv->irq_received);
  1734. iir = I915_READ16(IIR);
  1735. if (iir == 0)
  1736. return IRQ_NONE;
  1737. while (iir & ~flip_mask) {
  1738. /* Can't rely on pipestat interrupt bit in iir as it might
  1739. * have been cleared after the pipestat interrupt was received.
  1740. * It doesn't set the bit in iir again, but it still produces
  1741. * interrupts (for non-MSI).
  1742. */
  1743. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1744. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1745. i915_handle_error(dev, false);
  1746. for_each_pipe(pipe) {
  1747. int reg = PIPESTAT(pipe);
  1748. pipe_stats[pipe] = I915_READ(reg);
  1749. /*
  1750. * Clear the PIPE*STAT regs before the IIR
  1751. */
  1752. if (pipe_stats[pipe] & 0x8000ffff) {
  1753. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1754. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1755. pipe_name(pipe));
  1756. I915_WRITE(reg, pipe_stats[pipe]);
  1757. irq_received = 1;
  1758. }
  1759. }
  1760. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1761. I915_WRITE16(IIR, iir & ~flip_mask);
  1762. new_iir = I915_READ16(IIR); /* Flush posted writes */
  1763. i915_update_dri1_breadcrumb(dev);
  1764. if (iir & I915_USER_INTERRUPT)
  1765. notify_ring(dev, &dev_priv->ring[RCS]);
  1766. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1767. drm_handle_vblank(dev, 0)) {
  1768. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1769. intel_prepare_page_flip(dev, 0);
  1770. intel_finish_page_flip(dev, 0);
  1771. flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
  1772. }
  1773. }
  1774. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1775. drm_handle_vblank(dev, 1)) {
  1776. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1777. intel_prepare_page_flip(dev, 1);
  1778. intel_finish_page_flip(dev, 1);
  1779. flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1780. }
  1781. }
  1782. iir = new_iir;
  1783. }
  1784. return IRQ_HANDLED;
  1785. }
  1786. static void i8xx_irq_uninstall(struct drm_device * dev)
  1787. {
  1788. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1789. int pipe;
  1790. for_each_pipe(pipe) {
  1791. /* Clear enable bits; then clear status bits */
  1792. I915_WRITE(PIPESTAT(pipe), 0);
  1793. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1794. }
  1795. I915_WRITE16(IMR, 0xffff);
  1796. I915_WRITE16(IER, 0x0);
  1797. I915_WRITE16(IIR, I915_READ16(IIR));
  1798. }
  1799. static void i915_irq_preinstall(struct drm_device * dev)
  1800. {
  1801. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1802. int pipe;
  1803. atomic_set(&dev_priv->irq_received, 0);
  1804. if (I915_HAS_HOTPLUG(dev)) {
  1805. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1806. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1807. }
  1808. I915_WRITE16(HWSTAM, 0xeffe);
  1809. for_each_pipe(pipe)
  1810. I915_WRITE(PIPESTAT(pipe), 0);
  1811. I915_WRITE(IMR, 0xffffffff);
  1812. I915_WRITE(IER, 0x0);
  1813. POSTING_READ(IER);
  1814. }
  1815. static int i915_irq_postinstall(struct drm_device *dev)
  1816. {
  1817. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1818. u32 enable_mask;
  1819. dev_priv->pipestat[0] = 0;
  1820. dev_priv->pipestat[1] = 0;
  1821. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1822. /* Unmask the interrupts that we always want on. */
  1823. dev_priv->irq_mask =
  1824. ~(I915_ASLE_INTERRUPT |
  1825. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1826. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1827. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1828. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1829. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1830. enable_mask =
  1831. I915_ASLE_INTERRUPT |
  1832. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1833. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1834. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1835. I915_USER_INTERRUPT;
  1836. if (I915_HAS_HOTPLUG(dev)) {
  1837. /* Enable in IER... */
  1838. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1839. /* and unmask in IMR */
  1840. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1841. }
  1842. I915_WRITE(IMR, dev_priv->irq_mask);
  1843. I915_WRITE(IER, enable_mask);
  1844. POSTING_READ(IER);
  1845. if (I915_HAS_HOTPLUG(dev)) {
  1846. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1847. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1848. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1849. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1850. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1851. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1852. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1853. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
  1854. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1855. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
  1856. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1857. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1858. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1859. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1860. }
  1861. /* Ignore TV since it's buggy */
  1862. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1863. }
  1864. intel_opregion_enable_asle(dev);
  1865. return 0;
  1866. }
  1867. static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
  1868. {
  1869. struct drm_device *dev = (struct drm_device *) arg;
  1870. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1871. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  1872. unsigned long irqflags;
  1873. u32 flip_mask =
  1874. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1875. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1876. u32 flip[2] = {
  1877. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
  1878. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
  1879. };
  1880. int pipe, ret = IRQ_NONE;
  1881. atomic_inc(&dev_priv->irq_received);
  1882. iir = I915_READ(IIR);
  1883. do {
  1884. bool irq_received = (iir & ~flip_mask) != 0;
  1885. bool blc_event = false;
  1886. /* Can't rely on pipestat interrupt bit in iir as it might
  1887. * have been cleared after the pipestat interrupt was received.
  1888. * It doesn't set the bit in iir again, but it still produces
  1889. * interrupts (for non-MSI).
  1890. */
  1891. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1892. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1893. i915_handle_error(dev, false);
  1894. for_each_pipe(pipe) {
  1895. int reg = PIPESTAT(pipe);
  1896. pipe_stats[pipe] = I915_READ(reg);
  1897. /* Clear the PIPE*STAT regs before the IIR */
  1898. if (pipe_stats[pipe] & 0x8000ffff) {
  1899. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1900. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1901. pipe_name(pipe));
  1902. I915_WRITE(reg, pipe_stats[pipe]);
  1903. irq_received = true;
  1904. }
  1905. }
  1906. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1907. if (!irq_received)
  1908. break;
  1909. /* Consume port. Then clear IIR or we'll miss events */
  1910. if ((I915_HAS_HOTPLUG(dev)) &&
  1911. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  1912. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1913. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  1914. hotplug_status);
  1915. if (hotplug_status & dev_priv->hotplug_supported_mask)
  1916. queue_work(dev_priv->wq,
  1917. &dev_priv->hotplug_work);
  1918. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1919. POSTING_READ(PORT_HOTPLUG_STAT);
  1920. }
  1921. I915_WRITE(IIR, iir & ~flip_mask);
  1922. new_iir = I915_READ(IIR); /* Flush posted writes */
  1923. if (iir & I915_USER_INTERRUPT)
  1924. notify_ring(dev, &dev_priv->ring[RCS]);
  1925. for_each_pipe(pipe) {
  1926. int plane = pipe;
  1927. if (IS_MOBILE(dev))
  1928. plane = !plane;
  1929. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1930. drm_handle_vblank(dev, pipe)) {
  1931. if (iir & flip[plane]) {
  1932. intel_prepare_page_flip(dev, plane);
  1933. intel_finish_page_flip(dev, pipe);
  1934. flip_mask &= ~flip[plane];
  1935. }
  1936. }
  1937. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1938. blc_event = true;
  1939. }
  1940. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1941. intel_opregion_asle_intr(dev);
  1942. /* With MSI, interrupts are only generated when iir
  1943. * transitions from zero to nonzero. If another bit got
  1944. * set while we were handling the existing iir bits, then
  1945. * we would never get another interrupt.
  1946. *
  1947. * This is fine on non-MSI as well, as if we hit this path
  1948. * we avoid exiting the interrupt handler only to generate
  1949. * another one.
  1950. *
  1951. * Note that for MSI this could cause a stray interrupt report
  1952. * if an interrupt landed in the time between writing IIR and
  1953. * the posting read. This should be rare enough to never
  1954. * trigger the 99% of 100,000 interrupts test for disabling
  1955. * stray interrupts.
  1956. */
  1957. ret = IRQ_HANDLED;
  1958. iir = new_iir;
  1959. } while (iir & ~flip_mask);
  1960. i915_update_dri1_breadcrumb(dev);
  1961. return ret;
  1962. }
  1963. static void i915_irq_uninstall(struct drm_device * dev)
  1964. {
  1965. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1966. int pipe;
  1967. if (I915_HAS_HOTPLUG(dev)) {
  1968. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1969. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1970. }
  1971. I915_WRITE16(HWSTAM, 0xffff);
  1972. for_each_pipe(pipe) {
  1973. /* Clear enable bits; then clear status bits */
  1974. I915_WRITE(PIPESTAT(pipe), 0);
  1975. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1976. }
  1977. I915_WRITE(IMR, 0xffffffff);
  1978. I915_WRITE(IER, 0x0);
  1979. I915_WRITE(IIR, I915_READ(IIR));
  1980. }
  1981. static void i965_irq_preinstall(struct drm_device * dev)
  1982. {
  1983. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1984. int pipe;
  1985. atomic_set(&dev_priv->irq_received, 0);
  1986. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1987. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1988. I915_WRITE(HWSTAM, 0xeffe);
  1989. for_each_pipe(pipe)
  1990. I915_WRITE(PIPESTAT(pipe), 0);
  1991. I915_WRITE(IMR, 0xffffffff);
  1992. I915_WRITE(IER, 0x0);
  1993. POSTING_READ(IER);
  1994. }
  1995. static int i965_irq_postinstall(struct drm_device *dev)
  1996. {
  1997. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1998. u32 hotplug_en;
  1999. u32 enable_mask;
  2000. u32 error_mask;
  2001. /* Unmask the interrupts that we always want on. */
  2002. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2003. I915_DISPLAY_PORT_INTERRUPT |
  2004. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2005. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2006. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2007. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2008. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2009. enable_mask = ~dev_priv->irq_mask;
  2010. enable_mask |= I915_USER_INTERRUPT;
  2011. if (IS_G4X(dev))
  2012. enable_mask |= I915_BSD_USER_INTERRUPT;
  2013. dev_priv->pipestat[0] = 0;
  2014. dev_priv->pipestat[1] = 0;
  2015. /*
  2016. * Enable some error detection, note the instruction error mask
  2017. * bit is reserved, so we leave it masked.
  2018. */
  2019. if (IS_G4X(dev)) {
  2020. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2021. GM45_ERROR_MEM_PRIV |
  2022. GM45_ERROR_CP_PRIV |
  2023. I915_ERROR_MEMORY_REFRESH);
  2024. } else {
  2025. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2026. I915_ERROR_MEMORY_REFRESH);
  2027. }
  2028. I915_WRITE(EMR, error_mask);
  2029. I915_WRITE(IMR, dev_priv->irq_mask);
  2030. I915_WRITE(IER, enable_mask);
  2031. POSTING_READ(IER);
  2032. /* Note HDMI and DP share hotplug bits */
  2033. hotplug_en = 0;
  2034. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  2035. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  2036. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  2037. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  2038. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  2039. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  2040. if (IS_G4X(dev)) {
  2041. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
  2042. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2043. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
  2044. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2045. } else {
  2046. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
  2047. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2048. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
  2049. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2050. }
  2051. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  2052. hotplug_en |= CRT_HOTPLUG_INT_EN;
  2053. /* Programming the CRT detection parameters tends
  2054. to generate a spurious hotplug event about three
  2055. seconds later. So just do it once.
  2056. */
  2057. if (IS_G4X(dev))
  2058. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2059. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2060. }
  2061. /* Ignore TV since it's buggy */
  2062. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2063. intel_opregion_enable_asle(dev);
  2064. return 0;
  2065. }
  2066. static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
  2067. {
  2068. struct drm_device *dev = (struct drm_device *) arg;
  2069. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2070. u32 iir, new_iir;
  2071. u32 pipe_stats[I915_MAX_PIPES];
  2072. unsigned long irqflags;
  2073. int irq_received;
  2074. int ret = IRQ_NONE, pipe;
  2075. atomic_inc(&dev_priv->irq_received);
  2076. iir = I915_READ(IIR);
  2077. for (;;) {
  2078. bool blc_event = false;
  2079. irq_received = iir != 0;
  2080. /* Can't rely on pipestat interrupt bit in iir as it might
  2081. * have been cleared after the pipestat interrupt was received.
  2082. * It doesn't set the bit in iir again, but it still produces
  2083. * interrupts (for non-MSI).
  2084. */
  2085. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2086. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2087. i915_handle_error(dev, false);
  2088. for_each_pipe(pipe) {
  2089. int reg = PIPESTAT(pipe);
  2090. pipe_stats[pipe] = I915_READ(reg);
  2091. /*
  2092. * Clear the PIPE*STAT regs before the IIR
  2093. */
  2094. if (pipe_stats[pipe] & 0x8000ffff) {
  2095. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2096. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2097. pipe_name(pipe));
  2098. I915_WRITE(reg, pipe_stats[pipe]);
  2099. irq_received = 1;
  2100. }
  2101. }
  2102. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2103. if (!irq_received)
  2104. break;
  2105. ret = IRQ_HANDLED;
  2106. /* Consume port. Then clear IIR or we'll miss events */
  2107. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2108. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2109. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2110. hotplug_status);
  2111. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2112. queue_work(dev_priv->wq,
  2113. &dev_priv->hotplug_work);
  2114. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2115. I915_READ(PORT_HOTPLUG_STAT);
  2116. }
  2117. I915_WRITE(IIR, iir);
  2118. new_iir = I915_READ(IIR); /* Flush posted writes */
  2119. if (iir & I915_USER_INTERRUPT)
  2120. notify_ring(dev, &dev_priv->ring[RCS]);
  2121. if (iir & I915_BSD_USER_INTERRUPT)
  2122. notify_ring(dev, &dev_priv->ring[VCS]);
  2123. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  2124. intel_prepare_page_flip(dev, 0);
  2125. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  2126. intel_prepare_page_flip(dev, 1);
  2127. for_each_pipe(pipe) {
  2128. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2129. drm_handle_vblank(dev, pipe)) {
  2130. i915_pageflip_stall_check(dev, pipe);
  2131. intel_finish_page_flip(dev, pipe);
  2132. }
  2133. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2134. blc_event = true;
  2135. }
  2136. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2137. intel_opregion_asle_intr(dev);
  2138. /* With MSI, interrupts are only generated when iir
  2139. * transitions from zero to nonzero. If another bit got
  2140. * set while we were handling the existing iir bits, then
  2141. * we would never get another interrupt.
  2142. *
  2143. * This is fine on non-MSI as well, as if we hit this path
  2144. * we avoid exiting the interrupt handler only to generate
  2145. * another one.
  2146. *
  2147. * Note that for MSI this could cause a stray interrupt report
  2148. * if an interrupt landed in the time between writing IIR and
  2149. * the posting read. This should be rare enough to never
  2150. * trigger the 99% of 100,000 interrupts test for disabling
  2151. * stray interrupts.
  2152. */
  2153. iir = new_iir;
  2154. }
  2155. i915_update_dri1_breadcrumb(dev);
  2156. return ret;
  2157. }
  2158. static void i965_irq_uninstall(struct drm_device * dev)
  2159. {
  2160. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2161. int pipe;
  2162. if (!dev_priv)
  2163. return;
  2164. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2165. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2166. I915_WRITE(HWSTAM, 0xffffffff);
  2167. for_each_pipe(pipe)
  2168. I915_WRITE(PIPESTAT(pipe), 0);
  2169. I915_WRITE(IMR, 0xffffffff);
  2170. I915_WRITE(IER, 0x0);
  2171. for_each_pipe(pipe)
  2172. I915_WRITE(PIPESTAT(pipe),
  2173. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2174. I915_WRITE(IIR, I915_READ(IIR));
  2175. }
  2176. void intel_irq_init(struct drm_device *dev)
  2177. {
  2178. struct drm_i915_private *dev_priv = dev->dev_private;
  2179. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2180. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  2181. INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
  2182. INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work);
  2183. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2184. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2185. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2186. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2187. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2188. }
  2189. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2190. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2191. else
  2192. dev->driver->get_vblank_timestamp = NULL;
  2193. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2194. if (IS_VALLEYVIEW(dev)) {
  2195. dev->driver->irq_handler = valleyview_irq_handler;
  2196. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2197. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2198. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2199. dev->driver->enable_vblank = valleyview_enable_vblank;
  2200. dev->driver->disable_vblank = valleyview_disable_vblank;
  2201. } else if (IS_IVYBRIDGE(dev)) {
  2202. /* Share pre & uninstall handlers with ILK/SNB */
  2203. dev->driver->irq_handler = ivybridge_irq_handler;
  2204. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2205. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2206. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2207. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2208. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2209. } else if (IS_HASWELL(dev)) {
  2210. /* Share interrupts handling with IVB */
  2211. dev->driver->irq_handler = ivybridge_irq_handler;
  2212. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2213. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2214. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2215. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2216. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2217. } else if (HAS_PCH_SPLIT(dev)) {
  2218. dev->driver->irq_handler = ironlake_irq_handler;
  2219. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2220. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2221. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2222. dev->driver->enable_vblank = ironlake_enable_vblank;
  2223. dev->driver->disable_vblank = ironlake_disable_vblank;
  2224. } else {
  2225. if (INTEL_INFO(dev)->gen == 2) {
  2226. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2227. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2228. dev->driver->irq_handler = i8xx_irq_handler;
  2229. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2230. } else if (INTEL_INFO(dev)->gen == 3) {
  2231. /* IIR "flip pending" means done if this bit is set */
  2232. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  2233. dev->driver->irq_preinstall = i915_irq_preinstall;
  2234. dev->driver->irq_postinstall = i915_irq_postinstall;
  2235. dev->driver->irq_uninstall = i915_irq_uninstall;
  2236. dev->driver->irq_handler = i915_irq_handler;
  2237. } else {
  2238. dev->driver->irq_preinstall = i965_irq_preinstall;
  2239. dev->driver->irq_postinstall = i965_irq_postinstall;
  2240. dev->driver->irq_uninstall = i965_irq_uninstall;
  2241. dev->driver->irq_handler = i965_irq_handler;
  2242. }
  2243. dev->driver->enable_vblank = i915_enable_vblank;
  2244. dev->driver->disable_vblank = i915_disable_vblank;
  2245. }
  2246. }