tg3.c 438 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086160871608816089160901609116092160931609416095160961609716098160991610016101161021610316104161051610616107161081610916110161111611216113161141611516116161171611816119161201612116122161231612416125161261612716128161291613016131161321613316134161351613616137161381613916140161411614216143161441614516146161471614816149161501615116152161531615416155161561615716158161591616016161161621616316164161651616616167161681616916170161711617216173161741617516176161771617816179161801618116182161831618416185161861618716188161891619016191161921619316194161951619616197161981619916200162011620216203162041620516206162071620816209162101621116212162131621416215162161621716218162191622016221162221622316224162251622616227162281622916230162311623216233162341623516236162371623816239162401624116242162431624416245162461624716248162491625016251162521625316254162551625616257162581625916260162611626216263162641626516266162671626816269162701627116272162731627416275162761627716278162791628016281162821628316284162851628616287162881628916290162911629216293162941629516296162971629816299163001630116302163031630416305163061630716308163091631016311163121631316314163151631616317163181631916320163211632216323163241632516326163271632816329163301633116332163331633416335163361633716338163391634016341163421634316344163451634616347163481634916350163511635216353163541635516356163571635816359163601636116362163631636416365163661636716368163691637016371163721637316374163751637616377163781637916380163811638216383163841638516386163871638816389163901639116392163931639416395163961639716398163991640016401164021640316404164051640616407164081640916410164111641216413164141641516416164171641816419164201642116422164231642416425164261642716428164291643016431164321643316434164351643616437164381643916440164411644216443164441644516446164471644816449164501645116452164531645416455164561645716458164591646016461164621646316464164651646616467164681646916470164711647216473164741647516476164771647816479164801648116482164831648416485164861648716488164891649016491164921649316494164951649616497164981649916500165011650216503165041650516506165071650816509165101651116512165131651416515165161651716518165191652016521165221652316524165251652616527165281652916530165311653216533165341653516536165371653816539165401654116542165431654416545165461654716548165491655016551165521655316554165551655616557165581655916560165611656216563165641656516566165671656816569165701657116572165731657416575165761657716578165791658016581165821658316584165851658616587165881658916590165911659216593165941659516596165971659816599166001660116602166031660416605166061660716608166091661016611166121661316614166151661616617166181661916620166211662216623166241662516626166271662816629166301663116632166331663416635166361663716638166391664016641166421664316644166451664616647166481664916650166511665216653166541665516656166571665816659166601666116662166631666416665166661666716668166691667016671166721667316674166751667616677166781667916680166811668216683166841668516686166871668816689166901669116692166931669416695166961669716698166991670016701167021670316704167051670616707167081670916710167111671216713167141671516716167171671816719167201672116722167231672416725167261672716728167291673016731167321673316734167351673616737167381673916740167411674216743167441674516746167471674816749167501675116752167531675416755167561675716758167591676016761167621676316764167651676616767167681676916770167711677216773167741677516776167771677816779167801678116782167831678416785167861678716788167891679016791167921679316794167951679616797167981679916800168011680216803168041680516806168071680816809168101681116812168131681416815168161681716818168191682016821168221682316824168251682616827168281682916830168311683216833168341683516836168371683816839168401684116842168431684416845168461684716848168491685016851168521685316854168551685616857168581685916860168611686216863168641686516866168671686816869168701687116872168731687416875168761687716878168791688016881168821688316884168851688616887168881688916890168911689216893168941689516896168971689816899169001690116902169031690416905169061690716908169091691016911169121691316914169151691616917169181691916920169211692216923169241692516926169271692816929169301693116932169331693416935169361693716938169391694016941169421694316944169451694616947169481694916950169511695216953169541695516956169571695816959169601696116962169631696416965169661696716968169691697016971169721697316974169751697616977169781697916980169811698216983169841698516986169871698816989
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2012 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/hwmon.h>
  46. #include <linux/hwmon-sysfs.h>
  47. #include <net/checksum.h>
  48. #include <net/ip.h>
  49. #include <linux/io.h>
  50. #include <asm/byteorder.h>
  51. #include <linux/uaccess.h>
  52. #include <uapi/linux/net_tstamp.h>
  53. #include <linux/ptp_clock_kernel.h>
  54. #ifdef CONFIG_SPARC
  55. #include <asm/idprom.h>
  56. #include <asm/prom.h>
  57. #endif
  58. #define BAR_0 0
  59. #define BAR_2 2
  60. #include "tg3.h"
  61. /* Functions & macros to verify TG3_FLAGS types */
  62. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  63. {
  64. return test_bit(flag, bits);
  65. }
  66. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  67. {
  68. set_bit(flag, bits);
  69. }
  70. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  71. {
  72. clear_bit(flag, bits);
  73. }
  74. #define tg3_flag(tp, flag) \
  75. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  76. #define tg3_flag_set(tp, flag) \
  77. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  78. #define tg3_flag_clear(tp, flag) \
  79. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  80. #define DRV_MODULE_NAME "tg3"
  81. #define TG3_MAJ_NUM 3
  82. #define TG3_MIN_NUM 128
  83. #define DRV_MODULE_VERSION \
  84. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  85. #define DRV_MODULE_RELDATE "December 03, 2012"
  86. #define RESET_KIND_SHUTDOWN 0
  87. #define RESET_KIND_INIT 1
  88. #define RESET_KIND_SUSPEND 2
  89. #define TG3_DEF_RX_MODE 0
  90. #define TG3_DEF_TX_MODE 0
  91. #define TG3_DEF_MSG_ENABLE \
  92. (NETIF_MSG_DRV | \
  93. NETIF_MSG_PROBE | \
  94. NETIF_MSG_LINK | \
  95. NETIF_MSG_TIMER | \
  96. NETIF_MSG_IFDOWN | \
  97. NETIF_MSG_IFUP | \
  98. NETIF_MSG_RX_ERR | \
  99. NETIF_MSG_TX_ERR)
  100. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  101. /* length of time before we decide the hardware is borked,
  102. * and dev->tx_timeout() should be called to fix the problem
  103. */
  104. #define TG3_TX_TIMEOUT (5 * HZ)
  105. /* hardware minimum and maximum for a single frame's data payload */
  106. #define TG3_MIN_MTU 60
  107. #define TG3_MAX_MTU(tp) \
  108. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  109. /* These numbers seem to be hard coded in the NIC firmware somehow.
  110. * You can't change the ring sizes, but you can change where you place
  111. * them in the NIC onboard memory.
  112. */
  113. #define TG3_RX_STD_RING_SIZE(tp) \
  114. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  115. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  116. #define TG3_DEF_RX_RING_PENDING 200
  117. #define TG3_RX_JMB_RING_SIZE(tp) \
  118. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  119. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  120. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  121. /* Do not place this n-ring entries value into the tp struct itself,
  122. * we really want to expose these constants to GCC so that modulo et
  123. * al. operations are done with shifts and masks instead of with
  124. * hw multiply/modulo instructions. Another solution would be to
  125. * replace things like '% foo' with '& (foo - 1)'.
  126. */
  127. #define TG3_TX_RING_SIZE 512
  128. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  129. #define TG3_RX_STD_RING_BYTES(tp) \
  130. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  131. #define TG3_RX_JMB_RING_BYTES(tp) \
  132. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  133. #define TG3_RX_RCB_RING_BYTES(tp) \
  134. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  135. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  136. TG3_TX_RING_SIZE)
  137. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  138. #define TG3_DMA_BYTE_ENAB 64
  139. #define TG3_RX_STD_DMA_SZ 1536
  140. #define TG3_RX_JMB_DMA_SZ 9046
  141. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  142. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  143. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  144. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  145. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  146. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  147. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  148. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  149. * that are at least dword aligned when used in PCIX mode. The driver
  150. * works around this bug by double copying the packet. This workaround
  151. * is built into the normal double copy length check for efficiency.
  152. *
  153. * However, the double copy is only necessary on those architectures
  154. * where unaligned memory accesses are inefficient. For those architectures
  155. * where unaligned memory accesses incur little penalty, we can reintegrate
  156. * the 5701 in the normal rx path. Doing so saves a device structure
  157. * dereference by hardcoding the double copy threshold in place.
  158. */
  159. #define TG3_RX_COPY_THRESHOLD 256
  160. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  161. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  162. #else
  163. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  164. #endif
  165. #if (NET_IP_ALIGN != 0)
  166. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  167. #else
  168. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  169. #endif
  170. /* minimum number of free TX descriptors required to wake up TX process */
  171. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  172. #define TG3_TX_BD_DMA_MAX_2K 2048
  173. #define TG3_TX_BD_DMA_MAX_4K 4096
  174. #define TG3_RAW_IP_ALIGN 2
  175. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  176. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  177. #define FIRMWARE_TG3 "tigon/tg3.bin"
  178. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  179. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  180. static char version[] =
  181. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  182. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  183. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  184. MODULE_LICENSE("GPL");
  185. MODULE_VERSION(DRV_MODULE_VERSION);
  186. MODULE_FIRMWARE(FIRMWARE_TG3);
  187. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  188. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  189. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  190. module_param(tg3_debug, int, 0);
  191. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  192. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  193. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  194. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  214. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  215. TG3_DRV_DATA_FLAG_5705_10_100},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  217. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  218. TG3_DRV_DATA_FLAG_5705_10_100},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  221. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  222. TG3_DRV_DATA_FLAG_5705_10_100},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  228. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  234. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  242. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  243. PCI_VENDOR_ID_LENOVO,
  244. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  245. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  248. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  267. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  268. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  269. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  270. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  271. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  272. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  273. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  274. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  275. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  276. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  277. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  278. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  279. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  280. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  284. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  286. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  288. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  289. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  290. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  291. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  292. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  293. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  294. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  295. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  296. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  297. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  299. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  300. {}
  301. };
  302. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  303. static const struct {
  304. const char string[ETH_GSTRING_LEN];
  305. } ethtool_stats_keys[] = {
  306. { "rx_octets" },
  307. { "rx_fragments" },
  308. { "rx_ucast_packets" },
  309. { "rx_mcast_packets" },
  310. { "rx_bcast_packets" },
  311. { "rx_fcs_errors" },
  312. { "rx_align_errors" },
  313. { "rx_xon_pause_rcvd" },
  314. { "rx_xoff_pause_rcvd" },
  315. { "rx_mac_ctrl_rcvd" },
  316. { "rx_xoff_entered" },
  317. { "rx_frame_too_long_errors" },
  318. { "rx_jabbers" },
  319. { "rx_undersize_packets" },
  320. { "rx_in_length_errors" },
  321. { "rx_out_length_errors" },
  322. { "rx_64_or_less_octet_packets" },
  323. { "rx_65_to_127_octet_packets" },
  324. { "rx_128_to_255_octet_packets" },
  325. { "rx_256_to_511_octet_packets" },
  326. { "rx_512_to_1023_octet_packets" },
  327. { "rx_1024_to_1522_octet_packets" },
  328. { "rx_1523_to_2047_octet_packets" },
  329. { "rx_2048_to_4095_octet_packets" },
  330. { "rx_4096_to_8191_octet_packets" },
  331. { "rx_8192_to_9022_octet_packets" },
  332. { "tx_octets" },
  333. { "tx_collisions" },
  334. { "tx_xon_sent" },
  335. { "tx_xoff_sent" },
  336. { "tx_flow_control" },
  337. { "tx_mac_errors" },
  338. { "tx_single_collisions" },
  339. { "tx_mult_collisions" },
  340. { "tx_deferred" },
  341. { "tx_excessive_collisions" },
  342. { "tx_late_collisions" },
  343. { "tx_collide_2times" },
  344. { "tx_collide_3times" },
  345. { "tx_collide_4times" },
  346. { "tx_collide_5times" },
  347. { "tx_collide_6times" },
  348. { "tx_collide_7times" },
  349. { "tx_collide_8times" },
  350. { "tx_collide_9times" },
  351. { "tx_collide_10times" },
  352. { "tx_collide_11times" },
  353. { "tx_collide_12times" },
  354. { "tx_collide_13times" },
  355. { "tx_collide_14times" },
  356. { "tx_collide_15times" },
  357. { "tx_ucast_packets" },
  358. { "tx_mcast_packets" },
  359. { "tx_bcast_packets" },
  360. { "tx_carrier_sense_errors" },
  361. { "tx_discards" },
  362. { "tx_errors" },
  363. { "dma_writeq_full" },
  364. { "dma_write_prioq_full" },
  365. { "rxbds_empty" },
  366. { "rx_discards" },
  367. { "rx_errors" },
  368. { "rx_threshold_hit" },
  369. { "dma_readq_full" },
  370. { "dma_read_prioq_full" },
  371. { "tx_comp_queue_full" },
  372. { "ring_set_send_prod_index" },
  373. { "ring_status_update" },
  374. { "nic_irqs" },
  375. { "nic_avoided_irqs" },
  376. { "nic_tx_threshold_hit" },
  377. { "mbuf_lwm_thresh_hit" },
  378. };
  379. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  380. #define TG3_NVRAM_TEST 0
  381. #define TG3_LINK_TEST 1
  382. #define TG3_REGISTER_TEST 2
  383. #define TG3_MEMORY_TEST 3
  384. #define TG3_MAC_LOOPB_TEST 4
  385. #define TG3_PHY_LOOPB_TEST 5
  386. #define TG3_EXT_LOOPB_TEST 6
  387. #define TG3_INTERRUPT_TEST 7
  388. static const struct {
  389. const char string[ETH_GSTRING_LEN];
  390. } ethtool_test_keys[] = {
  391. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  392. [TG3_LINK_TEST] = { "link test (online) " },
  393. [TG3_REGISTER_TEST] = { "register test (offline)" },
  394. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  395. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  396. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  397. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  398. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  399. };
  400. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  401. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  402. {
  403. writel(val, tp->regs + off);
  404. }
  405. static u32 tg3_read32(struct tg3 *tp, u32 off)
  406. {
  407. return readl(tp->regs + off);
  408. }
  409. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  410. {
  411. writel(val, tp->aperegs + off);
  412. }
  413. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  414. {
  415. return readl(tp->aperegs + off);
  416. }
  417. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  418. {
  419. unsigned long flags;
  420. spin_lock_irqsave(&tp->indirect_lock, flags);
  421. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  422. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  423. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  424. }
  425. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  426. {
  427. writel(val, tp->regs + off);
  428. readl(tp->regs + off);
  429. }
  430. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  431. {
  432. unsigned long flags;
  433. u32 val;
  434. spin_lock_irqsave(&tp->indirect_lock, flags);
  435. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  436. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  437. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  438. return val;
  439. }
  440. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  441. {
  442. unsigned long flags;
  443. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  444. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  445. TG3_64BIT_REG_LOW, val);
  446. return;
  447. }
  448. if (off == TG3_RX_STD_PROD_IDX_REG) {
  449. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  450. TG3_64BIT_REG_LOW, val);
  451. return;
  452. }
  453. spin_lock_irqsave(&tp->indirect_lock, flags);
  454. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  455. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  456. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  457. /* In indirect mode when disabling interrupts, we also need
  458. * to clear the interrupt bit in the GRC local ctrl register.
  459. */
  460. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  461. (val == 0x1)) {
  462. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  463. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  464. }
  465. }
  466. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  467. {
  468. unsigned long flags;
  469. u32 val;
  470. spin_lock_irqsave(&tp->indirect_lock, flags);
  471. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  472. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  473. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  474. return val;
  475. }
  476. /* usec_wait specifies the wait time in usec when writing to certain registers
  477. * where it is unsafe to read back the register without some delay.
  478. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  479. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  480. */
  481. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  482. {
  483. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  484. /* Non-posted methods */
  485. tp->write32(tp, off, val);
  486. else {
  487. /* Posted method */
  488. tg3_write32(tp, off, val);
  489. if (usec_wait)
  490. udelay(usec_wait);
  491. tp->read32(tp, off);
  492. }
  493. /* Wait again after the read for the posted method to guarantee that
  494. * the wait time is met.
  495. */
  496. if (usec_wait)
  497. udelay(usec_wait);
  498. }
  499. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  500. {
  501. tp->write32_mbox(tp, off, val);
  502. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  503. tp->read32_mbox(tp, off);
  504. }
  505. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  506. {
  507. void __iomem *mbox = tp->regs + off;
  508. writel(val, mbox);
  509. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  510. writel(val, mbox);
  511. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  512. readl(mbox);
  513. }
  514. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  515. {
  516. return readl(tp->regs + off + GRCMBOX_BASE);
  517. }
  518. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  519. {
  520. writel(val, tp->regs + off + GRCMBOX_BASE);
  521. }
  522. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  523. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  524. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  525. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  526. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  527. #define tw32(reg, val) tp->write32(tp, reg, val)
  528. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  529. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  530. #define tr32(reg) tp->read32(tp, reg)
  531. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  532. {
  533. unsigned long flags;
  534. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  535. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  536. return;
  537. spin_lock_irqsave(&tp->indirect_lock, flags);
  538. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  539. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  540. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  541. /* Always leave this as zero. */
  542. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  543. } else {
  544. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  545. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  546. /* Always leave this as zero. */
  547. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  548. }
  549. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  550. }
  551. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  552. {
  553. unsigned long flags;
  554. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  555. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  556. *val = 0;
  557. return;
  558. }
  559. spin_lock_irqsave(&tp->indirect_lock, flags);
  560. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  561. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  562. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  563. /* Always leave this as zero. */
  564. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  565. } else {
  566. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  567. *val = tr32(TG3PCI_MEM_WIN_DATA);
  568. /* Always leave this as zero. */
  569. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  570. }
  571. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  572. }
  573. static void tg3_ape_lock_init(struct tg3 *tp)
  574. {
  575. int i;
  576. u32 regbase, bit;
  577. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  578. regbase = TG3_APE_LOCK_GRANT;
  579. else
  580. regbase = TG3_APE_PER_LOCK_GRANT;
  581. /* Make sure the driver hasn't any stale locks. */
  582. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  583. switch (i) {
  584. case TG3_APE_LOCK_PHY0:
  585. case TG3_APE_LOCK_PHY1:
  586. case TG3_APE_LOCK_PHY2:
  587. case TG3_APE_LOCK_PHY3:
  588. bit = APE_LOCK_GRANT_DRIVER;
  589. break;
  590. default:
  591. if (!tp->pci_fn)
  592. bit = APE_LOCK_GRANT_DRIVER;
  593. else
  594. bit = 1 << tp->pci_fn;
  595. }
  596. tg3_ape_write32(tp, regbase + 4 * i, bit);
  597. }
  598. }
  599. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  600. {
  601. int i, off;
  602. int ret = 0;
  603. u32 status, req, gnt, bit;
  604. if (!tg3_flag(tp, ENABLE_APE))
  605. return 0;
  606. switch (locknum) {
  607. case TG3_APE_LOCK_GPIO:
  608. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  609. return 0;
  610. case TG3_APE_LOCK_GRC:
  611. case TG3_APE_LOCK_MEM:
  612. if (!tp->pci_fn)
  613. bit = APE_LOCK_REQ_DRIVER;
  614. else
  615. bit = 1 << tp->pci_fn;
  616. break;
  617. case TG3_APE_LOCK_PHY0:
  618. case TG3_APE_LOCK_PHY1:
  619. case TG3_APE_LOCK_PHY2:
  620. case TG3_APE_LOCK_PHY3:
  621. bit = APE_LOCK_REQ_DRIVER;
  622. break;
  623. default:
  624. return -EINVAL;
  625. }
  626. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  627. req = TG3_APE_LOCK_REQ;
  628. gnt = TG3_APE_LOCK_GRANT;
  629. } else {
  630. req = TG3_APE_PER_LOCK_REQ;
  631. gnt = TG3_APE_PER_LOCK_GRANT;
  632. }
  633. off = 4 * locknum;
  634. tg3_ape_write32(tp, req + off, bit);
  635. /* Wait for up to 1 millisecond to acquire lock. */
  636. for (i = 0; i < 100; i++) {
  637. status = tg3_ape_read32(tp, gnt + off);
  638. if (status == bit)
  639. break;
  640. udelay(10);
  641. }
  642. if (status != bit) {
  643. /* Revoke the lock request. */
  644. tg3_ape_write32(tp, gnt + off, bit);
  645. ret = -EBUSY;
  646. }
  647. return ret;
  648. }
  649. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  650. {
  651. u32 gnt, bit;
  652. if (!tg3_flag(tp, ENABLE_APE))
  653. return;
  654. switch (locknum) {
  655. case TG3_APE_LOCK_GPIO:
  656. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  657. return;
  658. case TG3_APE_LOCK_GRC:
  659. case TG3_APE_LOCK_MEM:
  660. if (!tp->pci_fn)
  661. bit = APE_LOCK_GRANT_DRIVER;
  662. else
  663. bit = 1 << tp->pci_fn;
  664. break;
  665. case TG3_APE_LOCK_PHY0:
  666. case TG3_APE_LOCK_PHY1:
  667. case TG3_APE_LOCK_PHY2:
  668. case TG3_APE_LOCK_PHY3:
  669. bit = APE_LOCK_GRANT_DRIVER;
  670. break;
  671. default:
  672. return;
  673. }
  674. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  675. gnt = TG3_APE_LOCK_GRANT;
  676. else
  677. gnt = TG3_APE_PER_LOCK_GRANT;
  678. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  679. }
  680. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  681. {
  682. u32 apedata;
  683. while (timeout_us) {
  684. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  685. return -EBUSY;
  686. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  687. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  688. break;
  689. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  690. udelay(10);
  691. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  692. }
  693. return timeout_us ? 0 : -EBUSY;
  694. }
  695. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  696. {
  697. u32 i, apedata;
  698. for (i = 0; i < timeout_us / 10; i++) {
  699. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  700. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  701. break;
  702. udelay(10);
  703. }
  704. return i == timeout_us / 10;
  705. }
  706. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  707. u32 len)
  708. {
  709. int err;
  710. u32 i, bufoff, msgoff, maxlen, apedata;
  711. if (!tg3_flag(tp, APE_HAS_NCSI))
  712. return 0;
  713. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  714. if (apedata != APE_SEG_SIG_MAGIC)
  715. return -ENODEV;
  716. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  717. if (!(apedata & APE_FW_STATUS_READY))
  718. return -EAGAIN;
  719. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  720. TG3_APE_SHMEM_BASE;
  721. msgoff = bufoff + 2 * sizeof(u32);
  722. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  723. while (len) {
  724. u32 length;
  725. /* Cap xfer sizes to scratchpad limits. */
  726. length = (len > maxlen) ? maxlen : len;
  727. len -= length;
  728. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  729. if (!(apedata & APE_FW_STATUS_READY))
  730. return -EAGAIN;
  731. /* Wait for up to 1 msec for APE to service previous event. */
  732. err = tg3_ape_event_lock(tp, 1000);
  733. if (err)
  734. return err;
  735. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  736. APE_EVENT_STATUS_SCRTCHPD_READ |
  737. APE_EVENT_STATUS_EVENT_PENDING;
  738. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  739. tg3_ape_write32(tp, bufoff, base_off);
  740. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  741. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  742. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  743. base_off += length;
  744. if (tg3_ape_wait_for_event(tp, 30000))
  745. return -EAGAIN;
  746. for (i = 0; length; i += 4, length -= 4) {
  747. u32 val = tg3_ape_read32(tp, msgoff + i);
  748. memcpy(data, &val, sizeof(u32));
  749. data++;
  750. }
  751. }
  752. return 0;
  753. }
  754. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  755. {
  756. int err;
  757. u32 apedata;
  758. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  759. if (apedata != APE_SEG_SIG_MAGIC)
  760. return -EAGAIN;
  761. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  762. if (!(apedata & APE_FW_STATUS_READY))
  763. return -EAGAIN;
  764. /* Wait for up to 1 millisecond for APE to service previous event. */
  765. err = tg3_ape_event_lock(tp, 1000);
  766. if (err)
  767. return err;
  768. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  769. event | APE_EVENT_STATUS_EVENT_PENDING);
  770. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  771. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  772. return 0;
  773. }
  774. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  775. {
  776. u32 event;
  777. u32 apedata;
  778. if (!tg3_flag(tp, ENABLE_APE))
  779. return;
  780. switch (kind) {
  781. case RESET_KIND_INIT:
  782. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  783. APE_HOST_SEG_SIG_MAGIC);
  784. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  785. APE_HOST_SEG_LEN_MAGIC);
  786. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  787. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  788. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  789. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  790. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  791. APE_HOST_BEHAV_NO_PHYLOCK);
  792. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  793. TG3_APE_HOST_DRVR_STATE_START);
  794. event = APE_EVENT_STATUS_STATE_START;
  795. break;
  796. case RESET_KIND_SHUTDOWN:
  797. /* With the interface we are currently using,
  798. * APE does not track driver state. Wiping
  799. * out the HOST SEGMENT SIGNATURE forces
  800. * the APE to assume OS absent status.
  801. */
  802. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  803. if (device_may_wakeup(&tp->pdev->dev) &&
  804. tg3_flag(tp, WOL_ENABLE)) {
  805. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  806. TG3_APE_HOST_WOL_SPEED_AUTO);
  807. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  808. } else
  809. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  810. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  811. event = APE_EVENT_STATUS_STATE_UNLOAD;
  812. break;
  813. case RESET_KIND_SUSPEND:
  814. event = APE_EVENT_STATUS_STATE_SUSPEND;
  815. break;
  816. default:
  817. return;
  818. }
  819. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  820. tg3_ape_send_event(tp, event);
  821. }
  822. static void tg3_disable_ints(struct tg3 *tp)
  823. {
  824. int i;
  825. tw32(TG3PCI_MISC_HOST_CTRL,
  826. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  827. for (i = 0; i < tp->irq_max; i++)
  828. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  829. }
  830. static void tg3_enable_ints(struct tg3 *tp)
  831. {
  832. int i;
  833. tp->irq_sync = 0;
  834. wmb();
  835. tw32(TG3PCI_MISC_HOST_CTRL,
  836. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  837. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  838. for (i = 0; i < tp->irq_cnt; i++) {
  839. struct tg3_napi *tnapi = &tp->napi[i];
  840. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  841. if (tg3_flag(tp, 1SHOT_MSI))
  842. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  843. tp->coal_now |= tnapi->coal_now;
  844. }
  845. /* Force an initial interrupt */
  846. if (!tg3_flag(tp, TAGGED_STATUS) &&
  847. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  848. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  849. else
  850. tw32(HOSTCC_MODE, tp->coal_now);
  851. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  852. }
  853. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  854. {
  855. struct tg3 *tp = tnapi->tp;
  856. struct tg3_hw_status *sblk = tnapi->hw_status;
  857. unsigned int work_exists = 0;
  858. /* check for phy events */
  859. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  860. if (sblk->status & SD_STATUS_LINK_CHG)
  861. work_exists = 1;
  862. }
  863. /* check for TX work to do */
  864. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  865. work_exists = 1;
  866. /* check for RX work to do */
  867. if (tnapi->rx_rcb_prod_idx &&
  868. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  869. work_exists = 1;
  870. return work_exists;
  871. }
  872. /* tg3_int_reenable
  873. * similar to tg3_enable_ints, but it accurately determines whether there
  874. * is new work pending and can return without flushing the PIO write
  875. * which reenables interrupts
  876. */
  877. static void tg3_int_reenable(struct tg3_napi *tnapi)
  878. {
  879. struct tg3 *tp = tnapi->tp;
  880. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  881. mmiowb();
  882. /* When doing tagged status, this work check is unnecessary.
  883. * The last_tag we write above tells the chip which piece of
  884. * work we've completed.
  885. */
  886. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  887. tw32(HOSTCC_MODE, tp->coalesce_mode |
  888. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  889. }
  890. static void tg3_switch_clocks(struct tg3 *tp)
  891. {
  892. u32 clock_ctrl;
  893. u32 orig_clock_ctrl;
  894. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  895. return;
  896. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  897. orig_clock_ctrl = clock_ctrl;
  898. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  899. CLOCK_CTRL_CLKRUN_OENABLE |
  900. 0x1f);
  901. tp->pci_clock_ctrl = clock_ctrl;
  902. if (tg3_flag(tp, 5705_PLUS)) {
  903. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  904. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  905. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  906. }
  907. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  908. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  909. clock_ctrl |
  910. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  911. 40);
  912. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  913. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  914. 40);
  915. }
  916. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  917. }
  918. #define PHY_BUSY_LOOPS 5000
  919. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  920. {
  921. u32 frame_val;
  922. unsigned int loops;
  923. int ret;
  924. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  925. tw32_f(MAC_MI_MODE,
  926. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  927. udelay(80);
  928. }
  929. tg3_ape_lock(tp, tp->phy_ape_lock);
  930. *val = 0x0;
  931. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  932. MI_COM_PHY_ADDR_MASK);
  933. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  934. MI_COM_REG_ADDR_MASK);
  935. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  936. tw32_f(MAC_MI_COM, frame_val);
  937. loops = PHY_BUSY_LOOPS;
  938. while (loops != 0) {
  939. udelay(10);
  940. frame_val = tr32(MAC_MI_COM);
  941. if ((frame_val & MI_COM_BUSY) == 0) {
  942. udelay(5);
  943. frame_val = tr32(MAC_MI_COM);
  944. break;
  945. }
  946. loops -= 1;
  947. }
  948. ret = -EBUSY;
  949. if (loops != 0) {
  950. *val = frame_val & MI_COM_DATA_MASK;
  951. ret = 0;
  952. }
  953. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  954. tw32_f(MAC_MI_MODE, tp->mi_mode);
  955. udelay(80);
  956. }
  957. tg3_ape_unlock(tp, tp->phy_ape_lock);
  958. return ret;
  959. }
  960. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  961. {
  962. u32 frame_val;
  963. unsigned int loops;
  964. int ret;
  965. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  966. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  967. return 0;
  968. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  969. tw32_f(MAC_MI_MODE,
  970. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  971. udelay(80);
  972. }
  973. tg3_ape_lock(tp, tp->phy_ape_lock);
  974. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  975. MI_COM_PHY_ADDR_MASK);
  976. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  977. MI_COM_REG_ADDR_MASK);
  978. frame_val |= (val & MI_COM_DATA_MASK);
  979. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  980. tw32_f(MAC_MI_COM, frame_val);
  981. loops = PHY_BUSY_LOOPS;
  982. while (loops != 0) {
  983. udelay(10);
  984. frame_val = tr32(MAC_MI_COM);
  985. if ((frame_val & MI_COM_BUSY) == 0) {
  986. udelay(5);
  987. frame_val = tr32(MAC_MI_COM);
  988. break;
  989. }
  990. loops -= 1;
  991. }
  992. ret = -EBUSY;
  993. if (loops != 0)
  994. ret = 0;
  995. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  996. tw32_f(MAC_MI_MODE, tp->mi_mode);
  997. udelay(80);
  998. }
  999. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1000. return ret;
  1001. }
  1002. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1003. {
  1004. int err;
  1005. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1006. if (err)
  1007. goto done;
  1008. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1009. if (err)
  1010. goto done;
  1011. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1012. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1013. if (err)
  1014. goto done;
  1015. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1016. done:
  1017. return err;
  1018. }
  1019. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1020. {
  1021. int err;
  1022. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1023. if (err)
  1024. goto done;
  1025. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1026. if (err)
  1027. goto done;
  1028. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1029. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1030. if (err)
  1031. goto done;
  1032. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1033. done:
  1034. return err;
  1035. }
  1036. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1037. {
  1038. int err;
  1039. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1040. if (!err)
  1041. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1042. return err;
  1043. }
  1044. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1045. {
  1046. int err;
  1047. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1048. if (!err)
  1049. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1050. return err;
  1051. }
  1052. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1053. {
  1054. int err;
  1055. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1056. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1057. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1058. if (!err)
  1059. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1060. return err;
  1061. }
  1062. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1063. {
  1064. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1065. set |= MII_TG3_AUXCTL_MISC_WREN;
  1066. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1067. }
  1068. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  1069. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  1070. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  1071. MII_TG3_AUXCTL_ACTL_TX_6DB)
  1072. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  1073. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  1074. MII_TG3_AUXCTL_ACTL_TX_6DB);
  1075. static int tg3_bmcr_reset(struct tg3 *tp)
  1076. {
  1077. u32 phy_control;
  1078. int limit, err;
  1079. /* OK, reset it, and poll the BMCR_RESET bit until it
  1080. * clears or we time out.
  1081. */
  1082. phy_control = BMCR_RESET;
  1083. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1084. if (err != 0)
  1085. return -EBUSY;
  1086. limit = 5000;
  1087. while (limit--) {
  1088. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1089. if (err != 0)
  1090. return -EBUSY;
  1091. if ((phy_control & BMCR_RESET) == 0) {
  1092. udelay(40);
  1093. break;
  1094. }
  1095. udelay(10);
  1096. }
  1097. if (limit < 0)
  1098. return -EBUSY;
  1099. return 0;
  1100. }
  1101. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1102. {
  1103. struct tg3 *tp = bp->priv;
  1104. u32 val;
  1105. spin_lock_bh(&tp->lock);
  1106. if (tg3_readphy(tp, reg, &val))
  1107. val = -EIO;
  1108. spin_unlock_bh(&tp->lock);
  1109. return val;
  1110. }
  1111. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1112. {
  1113. struct tg3 *tp = bp->priv;
  1114. u32 ret = 0;
  1115. spin_lock_bh(&tp->lock);
  1116. if (tg3_writephy(tp, reg, val))
  1117. ret = -EIO;
  1118. spin_unlock_bh(&tp->lock);
  1119. return ret;
  1120. }
  1121. static int tg3_mdio_reset(struct mii_bus *bp)
  1122. {
  1123. return 0;
  1124. }
  1125. static void tg3_mdio_config_5785(struct tg3 *tp)
  1126. {
  1127. u32 val;
  1128. struct phy_device *phydev;
  1129. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1130. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1131. case PHY_ID_BCM50610:
  1132. case PHY_ID_BCM50610M:
  1133. val = MAC_PHYCFG2_50610_LED_MODES;
  1134. break;
  1135. case PHY_ID_BCMAC131:
  1136. val = MAC_PHYCFG2_AC131_LED_MODES;
  1137. break;
  1138. case PHY_ID_RTL8211C:
  1139. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1140. break;
  1141. case PHY_ID_RTL8201E:
  1142. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1143. break;
  1144. default:
  1145. return;
  1146. }
  1147. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1148. tw32(MAC_PHYCFG2, val);
  1149. val = tr32(MAC_PHYCFG1);
  1150. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1151. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1152. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1153. tw32(MAC_PHYCFG1, val);
  1154. return;
  1155. }
  1156. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1157. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1158. MAC_PHYCFG2_FMODE_MASK_MASK |
  1159. MAC_PHYCFG2_GMODE_MASK_MASK |
  1160. MAC_PHYCFG2_ACT_MASK_MASK |
  1161. MAC_PHYCFG2_QUAL_MASK_MASK |
  1162. MAC_PHYCFG2_INBAND_ENABLE;
  1163. tw32(MAC_PHYCFG2, val);
  1164. val = tr32(MAC_PHYCFG1);
  1165. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1166. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1167. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1168. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1169. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1170. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1171. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1172. }
  1173. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1174. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1175. tw32(MAC_PHYCFG1, val);
  1176. val = tr32(MAC_EXT_RGMII_MODE);
  1177. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1178. MAC_RGMII_MODE_RX_QUALITY |
  1179. MAC_RGMII_MODE_RX_ACTIVITY |
  1180. MAC_RGMII_MODE_RX_ENG_DET |
  1181. MAC_RGMII_MODE_TX_ENABLE |
  1182. MAC_RGMII_MODE_TX_LOWPWR |
  1183. MAC_RGMII_MODE_TX_RESET);
  1184. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1185. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1186. val |= MAC_RGMII_MODE_RX_INT_B |
  1187. MAC_RGMII_MODE_RX_QUALITY |
  1188. MAC_RGMII_MODE_RX_ACTIVITY |
  1189. MAC_RGMII_MODE_RX_ENG_DET;
  1190. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1191. val |= MAC_RGMII_MODE_TX_ENABLE |
  1192. MAC_RGMII_MODE_TX_LOWPWR |
  1193. MAC_RGMII_MODE_TX_RESET;
  1194. }
  1195. tw32(MAC_EXT_RGMII_MODE, val);
  1196. }
  1197. static void tg3_mdio_start(struct tg3 *tp)
  1198. {
  1199. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1200. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1201. udelay(80);
  1202. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1203. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1204. tg3_mdio_config_5785(tp);
  1205. }
  1206. static int tg3_mdio_init(struct tg3 *tp)
  1207. {
  1208. int i;
  1209. u32 reg;
  1210. struct phy_device *phydev;
  1211. if (tg3_flag(tp, 5717_PLUS)) {
  1212. u32 is_serdes;
  1213. tp->phy_addr = tp->pci_fn + 1;
  1214. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1215. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1216. else
  1217. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1218. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1219. if (is_serdes)
  1220. tp->phy_addr += 7;
  1221. } else
  1222. tp->phy_addr = TG3_PHY_MII_ADDR;
  1223. tg3_mdio_start(tp);
  1224. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1225. return 0;
  1226. tp->mdio_bus = mdiobus_alloc();
  1227. if (tp->mdio_bus == NULL)
  1228. return -ENOMEM;
  1229. tp->mdio_bus->name = "tg3 mdio bus";
  1230. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1231. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1232. tp->mdio_bus->priv = tp;
  1233. tp->mdio_bus->parent = &tp->pdev->dev;
  1234. tp->mdio_bus->read = &tg3_mdio_read;
  1235. tp->mdio_bus->write = &tg3_mdio_write;
  1236. tp->mdio_bus->reset = &tg3_mdio_reset;
  1237. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1238. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1239. for (i = 0; i < PHY_MAX_ADDR; i++)
  1240. tp->mdio_bus->irq[i] = PHY_POLL;
  1241. /* The bus registration will look for all the PHYs on the mdio bus.
  1242. * Unfortunately, it does not ensure the PHY is powered up before
  1243. * accessing the PHY ID registers. A chip reset is the
  1244. * quickest way to bring the device back to an operational state..
  1245. */
  1246. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1247. tg3_bmcr_reset(tp);
  1248. i = mdiobus_register(tp->mdio_bus);
  1249. if (i) {
  1250. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1251. mdiobus_free(tp->mdio_bus);
  1252. return i;
  1253. }
  1254. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1255. if (!phydev || !phydev->drv) {
  1256. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1257. mdiobus_unregister(tp->mdio_bus);
  1258. mdiobus_free(tp->mdio_bus);
  1259. return -ENODEV;
  1260. }
  1261. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1262. case PHY_ID_BCM57780:
  1263. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1264. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1265. break;
  1266. case PHY_ID_BCM50610:
  1267. case PHY_ID_BCM50610M:
  1268. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1269. PHY_BRCM_RX_REFCLK_UNUSED |
  1270. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1271. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1272. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1273. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1274. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1275. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1276. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1277. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1278. /* fallthru */
  1279. case PHY_ID_RTL8211C:
  1280. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1281. break;
  1282. case PHY_ID_RTL8201E:
  1283. case PHY_ID_BCMAC131:
  1284. phydev->interface = PHY_INTERFACE_MODE_MII;
  1285. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1286. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1287. break;
  1288. }
  1289. tg3_flag_set(tp, MDIOBUS_INITED);
  1290. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1291. tg3_mdio_config_5785(tp);
  1292. return 0;
  1293. }
  1294. static void tg3_mdio_fini(struct tg3 *tp)
  1295. {
  1296. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1297. tg3_flag_clear(tp, MDIOBUS_INITED);
  1298. mdiobus_unregister(tp->mdio_bus);
  1299. mdiobus_free(tp->mdio_bus);
  1300. }
  1301. }
  1302. /* tp->lock is held. */
  1303. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1304. {
  1305. u32 val;
  1306. val = tr32(GRC_RX_CPU_EVENT);
  1307. val |= GRC_RX_CPU_DRIVER_EVENT;
  1308. tw32_f(GRC_RX_CPU_EVENT, val);
  1309. tp->last_event_jiffies = jiffies;
  1310. }
  1311. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1312. /* tp->lock is held. */
  1313. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1314. {
  1315. int i;
  1316. unsigned int delay_cnt;
  1317. long time_remain;
  1318. /* If enough time has passed, no wait is necessary. */
  1319. time_remain = (long)(tp->last_event_jiffies + 1 +
  1320. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1321. (long)jiffies;
  1322. if (time_remain < 0)
  1323. return;
  1324. /* Check if we can shorten the wait time. */
  1325. delay_cnt = jiffies_to_usecs(time_remain);
  1326. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1327. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1328. delay_cnt = (delay_cnt >> 3) + 1;
  1329. for (i = 0; i < delay_cnt; i++) {
  1330. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1331. break;
  1332. udelay(8);
  1333. }
  1334. }
  1335. /* tp->lock is held. */
  1336. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1337. {
  1338. u32 reg, val;
  1339. val = 0;
  1340. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1341. val = reg << 16;
  1342. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1343. val |= (reg & 0xffff);
  1344. *data++ = val;
  1345. val = 0;
  1346. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1347. val = reg << 16;
  1348. if (!tg3_readphy(tp, MII_LPA, &reg))
  1349. val |= (reg & 0xffff);
  1350. *data++ = val;
  1351. val = 0;
  1352. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1353. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1354. val = reg << 16;
  1355. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1356. val |= (reg & 0xffff);
  1357. }
  1358. *data++ = val;
  1359. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1360. val = reg << 16;
  1361. else
  1362. val = 0;
  1363. *data++ = val;
  1364. }
  1365. /* tp->lock is held. */
  1366. static void tg3_ump_link_report(struct tg3 *tp)
  1367. {
  1368. u32 data[4];
  1369. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1370. return;
  1371. tg3_phy_gather_ump_data(tp, data);
  1372. tg3_wait_for_event_ack(tp);
  1373. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1374. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1375. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1376. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1377. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1378. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1379. tg3_generate_fw_event(tp);
  1380. }
  1381. /* tp->lock is held. */
  1382. static void tg3_stop_fw(struct tg3 *tp)
  1383. {
  1384. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1385. /* Wait for RX cpu to ACK the previous event. */
  1386. tg3_wait_for_event_ack(tp);
  1387. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1388. tg3_generate_fw_event(tp);
  1389. /* Wait for RX cpu to ACK this event. */
  1390. tg3_wait_for_event_ack(tp);
  1391. }
  1392. }
  1393. /* tp->lock is held. */
  1394. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1395. {
  1396. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1397. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1398. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1399. switch (kind) {
  1400. case RESET_KIND_INIT:
  1401. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1402. DRV_STATE_START);
  1403. break;
  1404. case RESET_KIND_SHUTDOWN:
  1405. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1406. DRV_STATE_UNLOAD);
  1407. break;
  1408. case RESET_KIND_SUSPEND:
  1409. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1410. DRV_STATE_SUSPEND);
  1411. break;
  1412. default:
  1413. break;
  1414. }
  1415. }
  1416. if (kind == RESET_KIND_INIT ||
  1417. kind == RESET_KIND_SUSPEND)
  1418. tg3_ape_driver_state_change(tp, kind);
  1419. }
  1420. /* tp->lock is held. */
  1421. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1422. {
  1423. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1424. switch (kind) {
  1425. case RESET_KIND_INIT:
  1426. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1427. DRV_STATE_START_DONE);
  1428. break;
  1429. case RESET_KIND_SHUTDOWN:
  1430. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1431. DRV_STATE_UNLOAD_DONE);
  1432. break;
  1433. default:
  1434. break;
  1435. }
  1436. }
  1437. if (kind == RESET_KIND_SHUTDOWN)
  1438. tg3_ape_driver_state_change(tp, kind);
  1439. }
  1440. /* tp->lock is held. */
  1441. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1442. {
  1443. if (tg3_flag(tp, ENABLE_ASF)) {
  1444. switch (kind) {
  1445. case RESET_KIND_INIT:
  1446. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1447. DRV_STATE_START);
  1448. break;
  1449. case RESET_KIND_SHUTDOWN:
  1450. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1451. DRV_STATE_UNLOAD);
  1452. break;
  1453. case RESET_KIND_SUSPEND:
  1454. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1455. DRV_STATE_SUSPEND);
  1456. break;
  1457. default:
  1458. break;
  1459. }
  1460. }
  1461. }
  1462. static int tg3_poll_fw(struct tg3 *tp)
  1463. {
  1464. int i;
  1465. u32 val;
  1466. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1467. /* Wait up to 20ms for init done. */
  1468. for (i = 0; i < 200; i++) {
  1469. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1470. return 0;
  1471. udelay(100);
  1472. }
  1473. return -ENODEV;
  1474. }
  1475. /* Wait for firmware initialization to complete. */
  1476. for (i = 0; i < 100000; i++) {
  1477. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1478. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1479. break;
  1480. udelay(10);
  1481. }
  1482. /* Chip might not be fitted with firmware. Some Sun onboard
  1483. * parts are configured like that. So don't signal the timeout
  1484. * of the above loop as an error, but do report the lack of
  1485. * running firmware once.
  1486. */
  1487. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1488. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1489. netdev_info(tp->dev, "No firmware running\n");
  1490. }
  1491. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  1492. /* The 57765 A0 needs a little more
  1493. * time to do some important work.
  1494. */
  1495. mdelay(10);
  1496. }
  1497. return 0;
  1498. }
  1499. static void tg3_link_report(struct tg3 *tp)
  1500. {
  1501. if (!netif_carrier_ok(tp->dev)) {
  1502. netif_info(tp, link, tp->dev, "Link is down\n");
  1503. tg3_ump_link_report(tp);
  1504. } else if (netif_msg_link(tp)) {
  1505. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1506. (tp->link_config.active_speed == SPEED_1000 ?
  1507. 1000 :
  1508. (tp->link_config.active_speed == SPEED_100 ?
  1509. 100 : 10)),
  1510. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1511. "full" : "half"));
  1512. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1513. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1514. "on" : "off",
  1515. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1516. "on" : "off");
  1517. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1518. netdev_info(tp->dev, "EEE is %s\n",
  1519. tp->setlpicnt ? "enabled" : "disabled");
  1520. tg3_ump_link_report(tp);
  1521. }
  1522. }
  1523. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1524. {
  1525. u16 miireg;
  1526. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1527. miireg = ADVERTISE_1000XPAUSE;
  1528. else if (flow_ctrl & FLOW_CTRL_TX)
  1529. miireg = ADVERTISE_1000XPSE_ASYM;
  1530. else if (flow_ctrl & FLOW_CTRL_RX)
  1531. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1532. else
  1533. miireg = 0;
  1534. return miireg;
  1535. }
  1536. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1537. {
  1538. u8 cap = 0;
  1539. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1540. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1541. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1542. if (lcladv & ADVERTISE_1000XPAUSE)
  1543. cap = FLOW_CTRL_RX;
  1544. if (rmtadv & ADVERTISE_1000XPAUSE)
  1545. cap = FLOW_CTRL_TX;
  1546. }
  1547. return cap;
  1548. }
  1549. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1550. {
  1551. u8 autoneg;
  1552. u8 flowctrl = 0;
  1553. u32 old_rx_mode = tp->rx_mode;
  1554. u32 old_tx_mode = tp->tx_mode;
  1555. if (tg3_flag(tp, USE_PHYLIB))
  1556. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1557. else
  1558. autoneg = tp->link_config.autoneg;
  1559. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1560. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1561. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1562. else
  1563. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1564. } else
  1565. flowctrl = tp->link_config.flowctrl;
  1566. tp->link_config.active_flowctrl = flowctrl;
  1567. if (flowctrl & FLOW_CTRL_RX)
  1568. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1569. else
  1570. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1571. if (old_rx_mode != tp->rx_mode)
  1572. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1573. if (flowctrl & FLOW_CTRL_TX)
  1574. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1575. else
  1576. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1577. if (old_tx_mode != tp->tx_mode)
  1578. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1579. }
  1580. static void tg3_adjust_link(struct net_device *dev)
  1581. {
  1582. u8 oldflowctrl, linkmesg = 0;
  1583. u32 mac_mode, lcl_adv, rmt_adv;
  1584. struct tg3 *tp = netdev_priv(dev);
  1585. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1586. spin_lock_bh(&tp->lock);
  1587. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1588. MAC_MODE_HALF_DUPLEX);
  1589. oldflowctrl = tp->link_config.active_flowctrl;
  1590. if (phydev->link) {
  1591. lcl_adv = 0;
  1592. rmt_adv = 0;
  1593. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1594. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1595. else if (phydev->speed == SPEED_1000 ||
  1596. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1597. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1598. else
  1599. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1600. if (phydev->duplex == DUPLEX_HALF)
  1601. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1602. else {
  1603. lcl_adv = mii_advertise_flowctrl(
  1604. tp->link_config.flowctrl);
  1605. if (phydev->pause)
  1606. rmt_adv = LPA_PAUSE_CAP;
  1607. if (phydev->asym_pause)
  1608. rmt_adv |= LPA_PAUSE_ASYM;
  1609. }
  1610. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1611. } else
  1612. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1613. if (mac_mode != tp->mac_mode) {
  1614. tp->mac_mode = mac_mode;
  1615. tw32_f(MAC_MODE, tp->mac_mode);
  1616. udelay(40);
  1617. }
  1618. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1619. if (phydev->speed == SPEED_10)
  1620. tw32(MAC_MI_STAT,
  1621. MAC_MI_STAT_10MBPS_MODE |
  1622. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1623. else
  1624. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1625. }
  1626. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1627. tw32(MAC_TX_LENGTHS,
  1628. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1629. (6 << TX_LENGTHS_IPG_SHIFT) |
  1630. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1631. else
  1632. tw32(MAC_TX_LENGTHS,
  1633. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1634. (6 << TX_LENGTHS_IPG_SHIFT) |
  1635. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1636. if (phydev->link != tp->old_link ||
  1637. phydev->speed != tp->link_config.active_speed ||
  1638. phydev->duplex != tp->link_config.active_duplex ||
  1639. oldflowctrl != tp->link_config.active_flowctrl)
  1640. linkmesg = 1;
  1641. tp->old_link = phydev->link;
  1642. tp->link_config.active_speed = phydev->speed;
  1643. tp->link_config.active_duplex = phydev->duplex;
  1644. spin_unlock_bh(&tp->lock);
  1645. if (linkmesg)
  1646. tg3_link_report(tp);
  1647. }
  1648. static int tg3_phy_init(struct tg3 *tp)
  1649. {
  1650. struct phy_device *phydev;
  1651. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1652. return 0;
  1653. /* Bring the PHY back to a known state. */
  1654. tg3_bmcr_reset(tp);
  1655. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1656. /* Attach the MAC to the PHY. */
  1657. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1658. phydev->dev_flags, phydev->interface);
  1659. if (IS_ERR(phydev)) {
  1660. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1661. return PTR_ERR(phydev);
  1662. }
  1663. /* Mask with MAC supported features. */
  1664. switch (phydev->interface) {
  1665. case PHY_INTERFACE_MODE_GMII:
  1666. case PHY_INTERFACE_MODE_RGMII:
  1667. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1668. phydev->supported &= (PHY_GBIT_FEATURES |
  1669. SUPPORTED_Pause |
  1670. SUPPORTED_Asym_Pause);
  1671. break;
  1672. }
  1673. /* fallthru */
  1674. case PHY_INTERFACE_MODE_MII:
  1675. phydev->supported &= (PHY_BASIC_FEATURES |
  1676. SUPPORTED_Pause |
  1677. SUPPORTED_Asym_Pause);
  1678. break;
  1679. default:
  1680. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1681. return -EINVAL;
  1682. }
  1683. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1684. phydev->advertising = phydev->supported;
  1685. return 0;
  1686. }
  1687. static void tg3_phy_start(struct tg3 *tp)
  1688. {
  1689. struct phy_device *phydev;
  1690. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1691. return;
  1692. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1693. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1694. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1695. phydev->speed = tp->link_config.speed;
  1696. phydev->duplex = tp->link_config.duplex;
  1697. phydev->autoneg = tp->link_config.autoneg;
  1698. phydev->advertising = tp->link_config.advertising;
  1699. }
  1700. phy_start(phydev);
  1701. phy_start_aneg(phydev);
  1702. }
  1703. static void tg3_phy_stop(struct tg3 *tp)
  1704. {
  1705. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1706. return;
  1707. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1708. }
  1709. static void tg3_phy_fini(struct tg3 *tp)
  1710. {
  1711. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1712. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1713. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1714. }
  1715. }
  1716. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1717. {
  1718. int err;
  1719. u32 val;
  1720. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1721. return 0;
  1722. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1723. /* Cannot do read-modify-write on 5401 */
  1724. err = tg3_phy_auxctl_write(tp,
  1725. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1726. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1727. 0x4c20);
  1728. goto done;
  1729. }
  1730. err = tg3_phy_auxctl_read(tp,
  1731. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1732. if (err)
  1733. return err;
  1734. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1735. err = tg3_phy_auxctl_write(tp,
  1736. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1737. done:
  1738. return err;
  1739. }
  1740. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1741. {
  1742. u32 phytest;
  1743. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1744. u32 phy;
  1745. tg3_writephy(tp, MII_TG3_FET_TEST,
  1746. phytest | MII_TG3_FET_SHADOW_EN);
  1747. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1748. if (enable)
  1749. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1750. else
  1751. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1752. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1753. }
  1754. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1755. }
  1756. }
  1757. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1758. {
  1759. u32 reg;
  1760. if (!tg3_flag(tp, 5705_PLUS) ||
  1761. (tg3_flag(tp, 5717_PLUS) &&
  1762. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1763. return;
  1764. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1765. tg3_phy_fet_toggle_apd(tp, enable);
  1766. return;
  1767. }
  1768. reg = MII_TG3_MISC_SHDW_WREN |
  1769. MII_TG3_MISC_SHDW_SCR5_SEL |
  1770. MII_TG3_MISC_SHDW_SCR5_LPED |
  1771. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1772. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1773. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1774. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1775. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1776. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1777. reg = MII_TG3_MISC_SHDW_WREN |
  1778. MII_TG3_MISC_SHDW_APD_SEL |
  1779. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1780. if (enable)
  1781. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1782. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1783. }
  1784. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1785. {
  1786. u32 phy;
  1787. if (!tg3_flag(tp, 5705_PLUS) ||
  1788. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1789. return;
  1790. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1791. u32 ephy;
  1792. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1793. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1794. tg3_writephy(tp, MII_TG3_FET_TEST,
  1795. ephy | MII_TG3_FET_SHADOW_EN);
  1796. if (!tg3_readphy(tp, reg, &phy)) {
  1797. if (enable)
  1798. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1799. else
  1800. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1801. tg3_writephy(tp, reg, phy);
  1802. }
  1803. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1804. }
  1805. } else {
  1806. int ret;
  1807. ret = tg3_phy_auxctl_read(tp,
  1808. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1809. if (!ret) {
  1810. if (enable)
  1811. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1812. else
  1813. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1814. tg3_phy_auxctl_write(tp,
  1815. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1816. }
  1817. }
  1818. }
  1819. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1820. {
  1821. int ret;
  1822. u32 val;
  1823. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1824. return;
  1825. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1826. if (!ret)
  1827. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1828. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1829. }
  1830. static void tg3_phy_apply_otp(struct tg3 *tp)
  1831. {
  1832. u32 otp, phy;
  1833. if (!tp->phy_otp)
  1834. return;
  1835. otp = tp->phy_otp;
  1836. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1837. return;
  1838. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1839. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1840. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1841. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1842. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1843. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1844. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1845. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1846. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1847. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1848. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1849. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1850. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1851. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1852. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1853. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1854. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1855. }
  1856. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1857. {
  1858. u32 val;
  1859. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1860. return;
  1861. tp->setlpicnt = 0;
  1862. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1863. current_link_up == 1 &&
  1864. tp->link_config.active_duplex == DUPLEX_FULL &&
  1865. (tp->link_config.active_speed == SPEED_100 ||
  1866. tp->link_config.active_speed == SPEED_1000)) {
  1867. u32 eeectl;
  1868. if (tp->link_config.active_speed == SPEED_1000)
  1869. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1870. else
  1871. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1872. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1873. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1874. TG3_CL45_D7_EEERES_STAT, &val);
  1875. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1876. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1877. tp->setlpicnt = 2;
  1878. }
  1879. if (!tp->setlpicnt) {
  1880. if (current_link_up == 1 &&
  1881. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1882. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1883. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1884. }
  1885. val = tr32(TG3_CPMU_EEE_MODE);
  1886. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1887. }
  1888. }
  1889. static void tg3_phy_eee_enable(struct tg3 *tp)
  1890. {
  1891. u32 val;
  1892. if (tp->link_config.active_speed == SPEED_1000 &&
  1893. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1894. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1895. tg3_flag(tp, 57765_CLASS)) &&
  1896. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1897. val = MII_TG3_DSP_TAP26_ALNOKO |
  1898. MII_TG3_DSP_TAP26_RMRXSTO;
  1899. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1900. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1901. }
  1902. val = tr32(TG3_CPMU_EEE_MODE);
  1903. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1904. }
  1905. static int tg3_wait_macro_done(struct tg3 *tp)
  1906. {
  1907. int limit = 100;
  1908. while (limit--) {
  1909. u32 tmp32;
  1910. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1911. if ((tmp32 & 0x1000) == 0)
  1912. break;
  1913. }
  1914. }
  1915. if (limit < 0)
  1916. return -EBUSY;
  1917. return 0;
  1918. }
  1919. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1920. {
  1921. static const u32 test_pat[4][6] = {
  1922. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1923. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1924. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1925. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1926. };
  1927. int chan;
  1928. for (chan = 0; chan < 4; chan++) {
  1929. int i;
  1930. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1931. (chan * 0x2000) | 0x0200);
  1932. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1933. for (i = 0; i < 6; i++)
  1934. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1935. test_pat[chan][i]);
  1936. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1937. if (tg3_wait_macro_done(tp)) {
  1938. *resetp = 1;
  1939. return -EBUSY;
  1940. }
  1941. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1942. (chan * 0x2000) | 0x0200);
  1943. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1944. if (tg3_wait_macro_done(tp)) {
  1945. *resetp = 1;
  1946. return -EBUSY;
  1947. }
  1948. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1949. if (tg3_wait_macro_done(tp)) {
  1950. *resetp = 1;
  1951. return -EBUSY;
  1952. }
  1953. for (i = 0; i < 6; i += 2) {
  1954. u32 low, high;
  1955. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1956. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1957. tg3_wait_macro_done(tp)) {
  1958. *resetp = 1;
  1959. return -EBUSY;
  1960. }
  1961. low &= 0x7fff;
  1962. high &= 0x000f;
  1963. if (low != test_pat[chan][i] ||
  1964. high != test_pat[chan][i+1]) {
  1965. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1966. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1967. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1968. return -EBUSY;
  1969. }
  1970. }
  1971. }
  1972. return 0;
  1973. }
  1974. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1975. {
  1976. int chan;
  1977. for (chan = 0; chan < 4; chan++) {
  1978. int i;
  1979. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1980. (chan * 0x2000) | 0x0200);
  1981. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1982. for (i = 0; i < 6; i++)
  1983. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1984. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1985. if (tg3_wait_macro_done(tp))
  1986. return -EBUSY;
  1987. }
  1988. return 0;
  1989. }
  1990. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1991. {
  1992. u32 reg32, phy9_orig;
  1993. int retries, do_phy_reset, err;
  1994. retries = 10;
  1995. do_phy_reset = 1;
  1996. do {
  1997. if (do_phy_reset) {
  1998. err = tg3_bmcr_reset(tp);
  1999. if (err)
  2000. return err;
  2001. do_phy_reset = 0;
  2002. }
  2003. /* Disable transmitter and interrupt. */
  2004. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2005. continue;
  2006. reg32 |= 0x3000;
  2007. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2008. /* Set full-duplex, 1000 mbps. */
  2009. tg3_writephy(tp, MII_BMCR,
  2010. BMCR_FULLDPLX | BMCR_SPEED1000);
  2011. /* Set to master mode. */
  2012. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2013. continue;
  2014. tg3_writephy(tp, MII_CTRL1000,
  2015. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2016. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2017. if (err)
  2018. return err;
  2019. /* Block the PHY control access. */
  2020. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2021. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2022. if (!err)
  2023. break;
  2024. } while (--retries);
  2025. err = tg3_phy_reset_chanpat(tp);
  2026. if (err)
  2027. return err;
  2028. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2029. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2030. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2031. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2032. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2033. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  2034. reg32 &= ~0x3000;
  2035. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2036. } else if (!err)
  2037. err = -EBUSY;
  2038. return err;
  2039. }
  2040. static void tg3_carrier_on(struct tg3 *tp)
  2041. {
  2042. netif_carrier_on(tp->dev);
  2043. tp->link_up = true;
  2044. }
  2045. static void tg3_carrier_off(struct tg3 *tp)
  2046. {
  2047. netif_carrier_off(tp->dev);
  2048. tp->link_up = false;
  2049. }
  2050. /* This will reset the tigon3 PHY if there is no valid
  2051. * link unless the FORCE argument is non-zero.
  2052. */
  2053. static int tg3_phy_reset(struct tg3 *tp)
  2054. {
  2055. u32 val, cpmuctrl;
  2056. int err;
  2057. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2058. val = tr32(GRC_MISC_CFG);
  2059. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2060. udelay(40);
  2061. }
  2062. err = tg3_readphy(tp, MII_BMSR, &val);
  2063. err |= tg3_readphy(tp, MII_BMSR, &val);
  2064. if (err != 0)
  2065. return -EBUSY;
  2066. if (netif_running(tp->dev) && tp->link_up) {
  2067. tg3_carrier_off(tp);
  2068. tg3_link_report(tp);
  2069. }
  2070. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2071. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2072. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2073. err = tg3_phy_reset_5703_4_5(tp);
  2074. if (err)
  2075. return err;
  2076. goto out;
  2077. }
  2078. cpmuctrl = 0;
  2079. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  2080. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  2081. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2082. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2083. tw32(TG3_CPMU_CTRL,
  2084. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2085. }
  2086. err = tg3_bmcr_reset(tp);
  2087. if (err)
  2088. return err;
  2089. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2090. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2091. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2092. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2093. }
  2094. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2095. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2096. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2097. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2098. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2099. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2100. udelay(40);
  2101. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2102. }
  2103. }
  2104. if (tg3_flag(tp, 5717_PLUS) &&
  2105. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2106. return 0;
  2107. tg3_phy_apply_otp(tp);
  2108. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2109. tg3_phy_toggle_apd(tp, true);
  2110. else
  2111. tg3_phy_toggle_apd(tp, false);
  2112. out:
  2113. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2114. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2115. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2116. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2117. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2118. }
  2119. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2120. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2121. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2122. }
  2123. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2124. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2125. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2126. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2127. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2128. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2129. }
  2130. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2131. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2132. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2133. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2134. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2135. tg3_writephy(tp, MII_TG3_TEST1,
  2136. MII_TG3_TEST1_TRIM_EN | 0x4);
  2137. } else
  2138. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2139. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2140. }
  2141. }
  2142. /* Set Extended packet length bit (bit 14) on all chips that */
  2143. /* support jumbo frames */
  2144. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2145. /* Cannot do read-modify-write on 5401 */
  2146. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2147. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2148. /* Set bit 14 with read-modify-write to preserve other bits */
  2149. err = tg3_phy_auxctl_read(tp,
  2150. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2151. if (!err)
  2152. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2153. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2154. }
  2155. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2156. * jumbo frames transmission.
  2157. */
  2158. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2159. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2160. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2161. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2162. }
  2163. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2164. /* adjust output voltage */
  2165. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2166. }
  2167. tg3_phy_toggle_automdix(tp, 1);
  2168. tg3_phy_set_wirespeed(tp);
  2169. return 0;
  2170. }
  2171. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2172. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2173. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2174. TG3_GPIO_MSG_NEED_VAUX)
  2175. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2176. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2177. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2178. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2179. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2180. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2181. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2182. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2183. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2184. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2185. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2186. {
  2187. u32 status, shift;
  2188. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2189. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2190. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2191. else
  2192. status = tr32(TG3_CPMU_DRV_STATUS);
  2193. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2194. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2195. status |= (newstat << shift);
  2196. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2197. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2198. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2199. else
  2200. tw32(TG3_CPMU_DRV_STATUS, status);
  2201. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2202. }
  2203. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2204. {
  2205. if (!tg3_flag(tp, IS_NIC))
  2206. return 0;
  2207. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2208. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2209. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2210. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2211. return -EIO;
  2212. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2213. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2214. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2215. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2216. } else {
  2217. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2218. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2219. }
  2220. return 0;
  2221. }
  2222. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2223. {
  2224. u32 grc_local_ctrl;
  2225. if (!tg3_flag(tp, IS_NIC) ||
  2226. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2227. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  2228. return;
  2229. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2230. tw32_wait_f(GRC_LOCAL_CTRL,
  2231. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2232. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2233. tw32_wait_f(GRC_LOCAL_CTRL,
  2234. grc_local_ctrl,
  2235. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2236. tw32_wait_f(GRC_LOCAL_CTRL,
  2237. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2238. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2239. }
  2240. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2241. {
  2242. if (!tg3_flag(tp, IS_NIC))
  2243. return;
  2244. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2245. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2246. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2247. (GRC_LCLCTRL_GPIO_OE0 |
  2248. GRC_LCLCTRL_GPIO_OE1 |
  2249. GRC_LCLCTRL_GPIO_OE2 |
  2250. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2251. GRC_LCLCTRL_GPIO_OUTPUT1),
  2252. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2253. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2254. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2255. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2256. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2257. GRC_LCLCTRL_GPIO_OE1 |
  2258. GRC_LCLCTRL_GPIO_OE2 |
  2259. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2260. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2261. tp->grc_local_ctrl;
  2262. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2263. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2264. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2265. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2266. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2267. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2268. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2269. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2270. } else {
  2271. u32 no_gpio2;
  2272. u32 grc_local_ctrl = 0;
  2273. /* Workaround to prevent overdrawing Amps. */
  2274. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2275. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2276. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2277. grc_local_ctrl,
  2278. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2279. }
  2280. /* On 5753 and variants, GPIO2 cannot be used. */
  2281. no_gpio2 = tp->nic_sram_data_cfg &
  2282. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2283. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2284. GRC_LCLCTRL_GPIO_OE1 |
  2285. GRC_LCLCTRL_GPIO_OE2 |
  2286. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2287. GRC_LCLCTRL_GPIO_OUTPUT2;
  2288. if (no_gpio2) {
  2289. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2290. GRC_LCLCTRL_GPIO_OUTPUT2);
  2291. }
  2292. tw32_wait_f(GRC_LOCAL_CTRL,
  2293. tp->grc_local_ctrl | grc_local_ctrl,
  2294. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2295. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2296. tw32_wait_f(GRC_LOCAL_CTRL,
  2297. tp->grc_local_ctrl | grc_local_ctrl,
  2298. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2299. if (!no_gpio2) {
  2300. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2301. tw32_wait_f(GRC_LOCAL_CTRL,
  2302. tp->grc_local_ctrl | grc_local_ctrl,
  2303. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2304. }
  2305. }
  2306. }
  2307. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2308. {
  2309. u32 msg = 0;
  2310. /* Serialize power state transitions */
  2311. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2312. return;
  2313. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2314. msg = TG3_GPIO_MSG_NEED_VAUX;
  2315. msg = tg3_set_function_status(tp, msg);
  2316. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2317. goto done;
  2318. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2319. tg3_pwrsrc_switch_to_vaux(tp);
  2320. else
  2321. tg3_pwrsrc_die_with_vmain(tp);
  2322. done:
  2323. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2324. }
  2325. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2326. {
  2327. bool need_vaux = false;
  2328. /* The GPIOs do something completely different on 57765. */
  2329. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2330. return;
  2331. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2332. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2333. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2334. tg3_frob_aux_power_5717(tp, include_wol ?
  2335. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2336. return;
  2337. }
  2338. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2339. struct net_device *dev_peer;
  2340. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2341. /* remove_one() may have been run on the peer. */
  2342. if (dev_peer) {
  2343. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2344. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2345. return;
  2346. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2347. tg3_flag(tp_peer, ENABLE_ASF))
  2348. need_vaux = true;
  2349. }
  2350. }
  2351. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2352. tg3_flag(tp, ENABLE_ASF))
  2353. need_vaux = true;
  2354. if (need_vaux)
  2355. tg3_pwrsrc_switch_to_vaux(tp);
  2356. else
  2357. tg3_pwrsrc_die_with_vmain(tp);
  2358. }
  2359. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2360. {
  2361. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2362. return 1;
  2363. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2364. if (speed != SPEED_10)
  2365. return 1;
  2366. } else if (speed == SPEED_10)
  2367. return 1;
  2368. return 0;
  2369. }
  2370. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2371. {
  2372. u32 val;
  2373. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2374. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2375. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2376. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2377. sg_dig_ctrl |=
  2378. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2379. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2380. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2381. }
  2382. return;
  2383. }
  2384. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2385. tg3_bmcr_reset(tp);
  2386. val = tr32(GRC_MISC_CFG);
  2387. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2388. udelay(40);
  2389. return;
  2390. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2391. u32 phytest;
  2392. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2393. u32 phy;
  2394. tg3_writephy(tp, MII_ADVERTISE, 0);
  2395. tg3_writephy(tp, MII_BMCR,
  2396. BMCR_ANENABLE | BMCR_ANRESTART);
  2397. tg3_writephy(tp, MII_TG3_FET_TEST,
  2398. phytest | MII_TG3_FET_SHADOW_EN);
  2399. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2400. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2401. tg3_writephy(tp,
  2402. MII_TG3_FET_SHDW_AUXMODE4,
  2403. phy);
  2404. }
  2405. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2406. }
  2407. return;
  2408. } else if (do_low_power) {
  2409. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2410. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2411. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2412. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2413. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2414. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2415. }
  2416. /* The PHY should not be powered down on some chips because
  2417. * of bugs.
  2418. */
  2419. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2420. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2421. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2422. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
  2423. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  2424. !tp->pci_fn))
  2425. return;
  2426. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2427. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2428. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2429. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2430. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2431. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2432. }
  2433. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2434. }
  2435. /* tp->lock is held. */
  2436. static int tg3_nvram_lock(struct tg3 *tp)
  2437. {
  2438. if (tg3_flag(tp, NVRAM)) {
  2439. int i;
  2440. if (tp->nvram_lock_cnt == 0) {
  2441. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2442. for (i = 0; i < 8000; i++) {
  2443. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2444. break;
  2445. udelay(20);
  2446. }
  2447. if (i == 8000) {
  2448. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2449. return -ENODEV;
  2450. }
  2451. }
  2452. tp->nvram_lock_cnt++;
  2453. }
  2454. return 0;
  2455. }
  2456. /* tp->lock is held. */
  2457. static void tg3_nvram_unlock(struct tg3 *tp)
  2458. {
  2459. if (tg3_flag(tp, NVRAM)) {
  2460. if (tp->nvram_lock_cnt > 0)
  2461. tp->nvram_lock_cnt--;
  2462. if (tp->nvram_lock_cnt == 0)
  2463. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2464. }
  2465. }
  2466. /* tp->lock is held. */
  2467. static void tg3_enable_nvram_access(struct tg3 *tp)
  2468. {
  2469. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2470. u32 nvaccess = tr32(NVRAM_ACCESS);
  2471. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2472. }
  2473. }
  2474. /* tp->lock is held. */
  2475. static void tg3_disable_nvram_access(struct tg3 *tp)
  2476. {
  2477. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2478. u32 nvaccess = tr32(NVRAM_ACCESS);
  2479. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2480. }
  2481. }
  2482. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2483. u32 offset, u32 *val)
  2484. {
  2485. u32 tmp;
  2486. int i;
  2487. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2488. return -EINVAL;
  2489. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2490. EEPROM_ADDR_DEVID_MASK |
  2491. EEPROM_ADDR_READ);
  2492. tw32(GRC_EEPROM_ADDR,
  2493. tmp |
  2494. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2495. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2496. EEPROM_ADDR_ADDR_MASK) |
  2497. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2498. for (i = 0; i < 1000; i++) {
  2499. tmp = tr32(GRC_EEPROM_ADDR);
  2500. if (tmp & EEPROM_ADDR_COMPLETE)
  2501. break;
  2502. msleep(1);
  2503. }
  2504. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2505. return -EBUSY;
  2506. tmp = tr32(GRC_EEPROM_DATA);
  2507. /*
  2508. * The data will always be opposite the native endian
  2509. * format. Perform a blind byteswap to compensate.
  2510. */
  2511. *val = swab32(tmp);
  2512. return 0;
  2513. }
  2514. #define NVRAM_CMD_TIMEOUT 10000
  2515. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2516. {
  2517. int i;
  2518. tw32(NVRAM_CMD, nvram_cmd);
  2519. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2520. udelay(10);
  2521. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2522. udelay(10);
  2523. break;
  2524. }
  2525. }
  2526. if (i == NVRAM_CMD_TIMEOUT)
  2527. return -EBUSY;
  2528. return 0;
  2529. }
  2530. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2531. {
  2532. if (tg3_flag(tp, NVRAM) &&
  2533. tg3_flag(tp, NVRAM_BUFFERED) &&
  2534. tg3_flag(tp, FLASH) &&
  2535. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2536. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2537. addr = ((addr / tp->nvram_pagesize) <<
  2538. ATMEL_AT45DB0X1B_PAGE_POS) +
  2539. (addr % tp->nvram_pagesize);
  2540. return addr;
  2541. }
  2542. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2543. {
  2544. if (tg3_flag(tp, NVRAM) &&
  2545. tg3_flag(tp, NVRAM_BUFFERED) &&
  2546. tg3_flag(tp, FLASH) &&
  2547. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2548. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2549. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2550. tp->nvram_pagesize) +
  2551. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2552. return addr;
  2553. }
  2554. /* NOTE: Data read in from NVRAM is byteswapped according to
  2555. * the byteswapping settings for all other register accesses.
  2556. * tg3 devices are BE devices, so on a BE machine, the data
  2557. * returned will be exactly as it is seen in NVRAM. On a LE
  2558. * machine, the 32-bit value will be byteswapped.
  2559. */
  2560. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2561. {
  2562. int ret;
  2563. if (!tg3_flag(tp, NVRAM))
  2564. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2565. offset = tg3_nvram_phys_addr(tp, offset);
  2566. if (offset > NVRAM_ADDR_MSK)
  2567. return -EINVAL;
  2568. ret = tg3_nvram_lock(tp);
  2569. if (ret)
  2570. return ret;
  2571. tg3_enable_nvram_access(tp);
  2572. tw32(NVRAM_ADDR, offset);
  2573. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2574. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2575. if (ret == 0)
  2576. *val = tr32(NVRAM_RDDATA);
  2577. tg3_disable_nvram_access(tp);
  2578. tg3_nvram_unlock(tp);
  2579. return ret;
  2580. }
  2581. /* Ensures NVRAM data is in bytestream format. */
  2582. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2583. {
  2584. u32 v;
  2585. int res = tg3_nvram_read(tp, offset, &v);
  2586. if (!res)
  2587. *val = cpu_to_be32(v);
  2588. return res;
  2589. }
  2590. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2591. u32 offset, u32 len, u8 *buf)
  2592. {
  2593. int i, j, rc = 0;
  2594. u32 val;
  2595. for (i = 0; i < len; i += 4) {
  2596. u32 addr;
  2597. __be32 data;
  2598. addr = offset + i;
  2599. memcpy(&data, buf + i, 4);
  2600. /*
  2601. * The SEEPROM interface expects the data to always be opposite
  2602. * the native endian format. We accomplish this by reversing
  2603. * all the operations that would have been performed on the
  2604. * data from a call to tg3_nvram_read_be32().
  2605. */
  2606. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2607. val = tr32(GRC_EEPROM_ADDR);
  2608. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2609. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2610. EEPROM_ADDR_READ);
  2611. tw32(GRC_EEPROM_ADDR, val |
  2612. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2613. (addr & EEPROM_ADDR_ADDR_MASK) |
  2614. EEPROM_ADDR_START |
  2615. EEPROM_ADDR_WRITE);
  2616. for (j = 0; j < 1000; j++) {
  2617. val = tr32(GRC_EEPROM_ADDR);
  2618. if (val & EEPROM_ADDR_COMPLETE)
  2619. break;
  2620. msleep(1);
  2621. }
  2622. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2623. rc = -EBUSY;
  2624. break;
  2625. }
  2626. }
  2627. return rc;
  2628. }
  2629. /* offset and length are dword aligned */
  2630. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2631. u8 *buf)
  2632. {
  2633. int ret = 0;
  2634. u32 pagesize = tp->nvram_pagesize;
  2635. u32 pagemask = pagesize - 1;
  2636. u32 nvram_cmd;
  2637. u8 *tmp;
  2638. tmp = kmalloc(pagesize, GFP_KERNEL);
  2639. if (tmp == NULL)
  2640. return -ENOMEM;
  2641. while (len) {
  2642. int j;
  2643. u32 phy_addr, page_off, size;
  2644. phy_addr = offset & ~pagemask;
  2645. for (j = 0; j < pagesize; j += 4) {
  2646. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2647. (__be32 *) (tmp + j));
  2648. if (ret)
  2649. break;
  2650. }
  2651. if (ret)
  2652. break;
  2653. page_off = offset & pagemask;
  2654. size = pagesize;
  2655. if (len < size)
  2656. size = len;
  2657. len -= size;
  2658. memcpy(tmp + page_off, buf, size);
  2659. offset = offset + (pagesize - page_off);
  2660. tg3_enable_nvram_access(tp);
  2661. /*
  2662. * Before we can erase the flash page, we need
  2663. * to issue a special "write enable" command.
  2664. */
  2665. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2666. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2667. break;
  2668. /* Erase the target page */
  2669. tw32(NVRAM_ADDR, phy_addr);
  2670. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2671. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2672. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2673. break;
  2674. /* Issue another write enable to start the write. */
  2675. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2676. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2677. break;
  2678. for (j = 0; j < pagesize; j += 4) {
  2679. __be32 data;
  2680. data = *((__be32 *) (tmp + j));
  2681. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2682. tw32(NVRAM_ADDR, phy_addr + j);
  2683. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2684. NVRAM_CMD_WR;
  2685. if (j == 0)
  2686. nvram_cmd |= NVRAM_CMD_FIRST;
  2687. else if (j == (pagesize - 4))
  2688. nvram_cmd |= NVRAM_CMD_LAST;
  2689. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2690. if (ret)
  2691. break;
  2692. }
  2693. if (ret)
  2694. break;
  2695. }
  2696. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2697. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2698. kfree(tmp);
  2699. return ret;
  2700. }
  2701. /* offset and length are dword aligned */
  2702. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2703. u8 *buf)
  2704. {
  2705. int i, ret = 0;
  2706. for (i = 0; i < len; i += 4, offset += 4) {
  2707. u32 page_off, phy_addr, nvram_cmd;
  2708. __be32 data;
  2709. memcpy(&data, buf + i, 4);
  2710. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2711. page_off = offset % tp->nvram_pagesize;
  2712. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2713. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2714. if (page_off == 0 || i == 0)
  2715. nvram_cmd |= NVRAM_CMD_FIRST;
  2716. if (page_off == (tp->nvram_pagesize - 4))
  2717. nvram_cmd |= NVRAM_CMD_LAST;
  2718. if (i == (len - 4))
  2719. nvram_cmd |= NVRAM_CMD_LAST;
  2720. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2721. !tg3_flag(tp, FLASH) ||
  2722. !tg3_flag(tp, 57765_PLUS))
  2723. tw32(NVRAM_ADDR, phy_addr);
  2724. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  2725. !tg3_flag(tp, 5755_PLUS) &&
  2726. (tp->nvram_jedecnum == JEDEC_ST) &&
  2727. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2728. u32 cmd;
  2729. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2730. ret = tg3_nvram_exec_cmd(tp, cmd);
  2731. if (ret)
  2732. break;
  2733. }
  2734. if (!tg3_flag(tp, FLASH)) {
  2735. /* We always do complete word writes to eeprom. */
  2736. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2737. }
  2738. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2739. if (ret)
  2740. break;
  2741. }
  2742. return ret;
  2743. }
  2744. /* offset and length are dword aligned */
  2745. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2746. {
  2747. int ret;
  2748. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2749. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2750. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2751. udelay(40);
  2752. }
  2753. if (!tg3_flag(tp, NVRAM)) {
  2754. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2755. } else {
  2756. u32 grc_mode;
  2757. ret = tg3_nvram_lock(tp);
  2758. if (ret)
  2759. return ret;
  2760. tg3_enable_nvram_access(tp);
  2761. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2762. tw32(NVRAM_WRITE1, 0x406);
  2763. grc_mode = tr32(GRC_MODE);
  2764. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2765. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2766. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2767. buf);
  2768. } else {
  2769. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2770. buf);
  2771. }
  2772. grc_mode = tr32(GRC_MODE);
  2773. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2774. tg3_disable_nvram_access(tp);
  2775. tg3_nvram_unlock(tp);
  2776. }
  2777. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2778. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2779. udelay(40);
  2780. }
  2781. return ret;
  2782. }
  2783. #define RX_CPU_SCRATCH_BASE 0x30000
  2784. #define RX_CPU_SCRATCH_SIZE 0x04000
  2785. #define TX_CPU_SCRATCH_BASE 0x34000
  2786. #define TX_CPU_SCRATCH_SIZE 0x04000
  2787. /* tp->lock is held. */
  2788. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2789. {
  2790. int i;
  2791. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2792. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2793. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2794. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2795. return 0;
  2796. }
  2797. if (offset == RX_CPU_BASE) {
  2798. for (i = 0; i < 10000; i++) {
  2799. tw32(offset + CPU_STATE, 0xffffffff);
  2800. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2801. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2802. break;
  2803. }
  2804. tw32(offset + CPU_STATE, 0xffffffff);
  2805. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2806. udelay(10);
  2807. } else {
  2808. for (i = 0; i < 10000; i++) {
  2809. tw32(offset + CPU_STATE, 0xffffffff);
  2810. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2811. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2812. break;
  2813. }
  2814. }
  2815. if (i >= 10000) {
  2816. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2817. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2818. return -ENODEV;
  2819. }
  2820. /* Clear firmware's nvram arbitration. */
  2821. if (tg3_flag(tp, NVRAM))
  2822. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2823. return 0;
  2824. }
  2825. struct fw_info {
  2826. unsigned int fw_base;
  2827. unsigned int fw_len;
  2828. const __be32 *fw_data;
  2829. };
  2830. /* tp->lock is held. */
  2831. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2832. u32 cpu_scratch_base, int cpu_scratch_size,
  2833. struct fw_info *info)
  2834. {
  2835. int err, lock_err, i;
  2836. void (*write_op)(struct tg3 *, u32, u32);
  2837. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2838. netdev_err(tp->dev,
  2839. "%s: Trying to load TX cpu firmware which is 5705\n",
  2840. __func__);
  2841. return -EINVAL;
  2842. }
  2843. if (tg3_flag(tp, 5705_PLUS))
  2844. write_op = tg3_write_mem;
  2845. else
  2846. write_op = tg3_write_indirect_reg32;
  2847. /* It is possible that bootcode is still loading at this point.
  2848. * Get the nvram lock first before halting the cpu.
  2849. */
  2850. lock_err = tg3_nvram_lock(tp);
  2851. err = tg3_halt_cpu(tp, cpu_base);
  2852. if (!lock_err)
  2853. tg3_nvram_unlock(tp);
  2854. if (err)
  2855. goto out;
  2856. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2857. write_op(tp, cpu_scratch_base + i, 0);
  2858. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2859. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2860. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2861. write_op(tp, (cpu_scratch_base +
  2862. (info->fw_base & 0xffff) +
  2863. (i * sizeof(u32))),
  2864. be32_to_cpu(info->fw_data[i]));
  2865. err = 0;
  2866. out:
  2867. return err;
  2868. }
  2869. /* tp->lock is held. */
  2870. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2871. {
  2872. struct fw_info info;
  2873. const __be32 *fw_data;
  2874. int err, i;
  2875. fw_data = (void *)tp->fw->data;
  2876. /* Firmware blob starts with version numbers, followed by
  2877. start address and length. We are setting complete length.
  2878. length = end_address_of_bss - start_address_of_text.
  2879. Remainder is the blob to be loaded contiguously
  2880. from start address. */
  2881. info.fw_base = be32_to_cpu(fw_data[1]);
  2882. info.fw_len = tp->fw->size - 12;
  2883. info.fw_data = &fw_data[3];
  2884. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2885. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2886. &info);
  2887. if (err)
  2888. return err;
  2889. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2890. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2891. &info);
  2892. if (err)
  2893. return err;
  2894. /* Now startup only the RX cpu. */
  2895. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2896. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2897. for (i = 0; i < 5; i++) {
  2898. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2899. break;
  2900. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2901. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2902. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2903. udelay(1000);
  2904. }
  2905. if (i >= 5) {
  2906. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2907. "should be %08x\n", __func__,
  2908. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2909. return -ENODEV;
  2910. }
  2911. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2912. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2913. return 0;
  2914. }
  2915. /* tp->lock is held. */
  2916. static int tg3_load_tso_firmware(struct tg3 *tp)
  2917. {
  2918. struct fw_info info;
  2919. const __be32 *fw_data;
  2920. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2921. int err, i;
  2922. if (tg3_flag(tp, HW_TSO_1) ||
  2923. tg3_flag(tp, HW_TSO_2) ||
  2924. tg3_flag(tp, HW_TSO_3))
  2925. return 0;
  2926. fw_data = (void *)tp->fw->data;
  2927. /* Firmware blob starts with version numbers, followed by
  2928. start address and length. We are setting complete length.
  2929. length = end_address_of_bss - start_address_of_text.
  2930. Remainder is the blob to be loaded contiguously
  2931. from start address. */
  2932. info.fw_base = be32_to_cpu(fw_data[1]);
  2933. cpu_scratch_size = tp->fw_len;
  2934. info.fw_len = tp->fw->size - 12;
  2935. info.fw_data = &fw_data[3];
  2936. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2937. cpu_base = RX_CPU_BASE;
  2938. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2939. } else {
  2940. cpu_base = TX_CPU_BASE;
  2941. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2942. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2943. }
  2944. err = tg3_load_firmware_cpu(tp, cpu_base,
  2945. cpu_scratch_base, cpu_scratch_size,
  2946. &info);
  2947. if (err)
  2948. return err;
  2949. /* Now startup the cpu. */
  2950. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2951. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2952. for (i = 0; i < 5; i++) {
  2953. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2954. break;
  2955. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2956. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2957. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2958. udelay(1000);
  2959. }
  2960. if (i >= 5) {
  2961. netdev_err(tp->dev,
  2962. "%s fails to set CPU PC, is %08x should be %08x\n",
  2963. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  2964. return -ENODEV;
  2965. }
  2966. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2967. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2968. return 0;
  2969. }
  2970. /* tp->lock is held. */
  2971. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2972. {
  2973. u32 addr_high, addr_low;
  2974. int i;
  2975. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2976. tp->dev->dev_addr[1]);
  2977. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2978. (tp->dev->dev_addr[3] << 16) |
  2979. (tp->dev->dev_addr[4] << 8) |
  2980. (tp->dev->dev_addr[5] << 0));
  2981. for (i = 0; i < 4; i++) {
  2982. if (i == 1 && skip_mac_1)
  2983. continue;
  2984. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2985. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2986. }
  2987. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2988. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2989. for (i = 0; i < 12; i++) {
  2990. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2991. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2992. }
  2993. }
  2994. addr_high = (tp->dev->dev_addr[0] +
  2995. tp->dev->dev_addr[1] +
  2996. tp->dev->dev_addr[2] +
  2997. tp->dev->dev_addr[3] +
  2998. tp->dev->dev_addr[4] +
  2999. tp->dev->dev_addr[5]) &
  3000. TX_BACKOFF_SEED_MASK;
  3001. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3002. }
  3003. static void tg3_enable_register_access(struct tg3 *tp)
  3004. {
  3005. /*
  3006. * Make sure register accesses (indirect or otherwise) will function
  3007. * correctly.
  3008. */
  3009. pci_write_config_dword(tp->pdev,
  3010. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3011. }
  3012. static int tg3_power_up(struct tg3 *tp)
  3013. {
  3014. int err;
  3015. tg3_enable_register_access(tp);
  3016. err = pci_set_power_state(tp->pdev, PCI_D0);
  3017. if (!err) {
  3018. /* Switch out of Vaux if it is a NIC */
  3019. tg3_pwrsrc_switch_to_vmain(tp);
  3020. } else {
  3021. netdev_err(tp->dev, "Transition to D0 failed\n");
  3022. }
  3023. return err;
  3024. }
  3025. static int tg3_setup_phy(struct tg3 *, int);
  3026. static int tg3_power_down_prepare(struct tg3 *tp)
  3027. {
  3028. u32 misc_host_ctrl;
  3029. bool device_should_wake, do_low_power;
  3030. tg3_enable_register_access(tp);
  3031. /* Restore the CLKREQ setting. */
  3032. if (tg3_flag(tp, CLKREQ_BUG))
  3033. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3034. PCI_EXP_LNKCTL_CLKREQ_EN);
  3035. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3036. tw32(TG3PCI_MISC_HOST_CTRL,
  3037. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3038. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3039. tg3_flag(tp, WOL_ENABLE);
  3040. if (tg3_flag(tp, USE_PHYLIB)) {
  3041. do_low_power = false;
  3042. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3043. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3044. struct phy_device *phydev;
  3045. u32 phyid, advertising;
  3046. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  3047. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3048. tp->link_config.speed = phydev->speed;
  3049. tp->link_config.duplex = phydev->duplex;
  3050. tp->link_config.autoneg = phydev->autoneg;
  3051. tp->link_config.advertising = phydev->advertising;
  3052. advertising = ADVERTISED_TP |
  3053. ADVERTISED_Pause |
  3054. ADVERTISED_Autoneg |
  3055. ADVERTISED_10baseT_Half;
  3056. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3057. if (tg3_flag(tp, WOL_SPEED_100MB))
  3058. advertising |=
  3059. ADVERTISED_100baseT_Half |
  3060. ADVERTISED_100baseT_Full |
  3061. ADVERTISED_10baseT_Full;
  3062. else
  3063. advertising |= ADVERTISED_10baseT_Full;
  3064. }
  3065. phydev->advertising = advertising;
  3066. phy_start_aneg(phydev);
  3067. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3068. if (phyid != PHY_ID_BCMAC131) {
  3069. phyid &= PHY_BCM_OUI_MASK;
  3070. if (phyid == PHY_BCM_OUI_1 ||
  3071. phyid == PHY_BCM_OUI_2 ||
  3072. phyid == PHY_BCM_OUI_3)
  3073. do_low_power = true;
  3074. }
  3075. }
  3076. } else {
  3077. do_low_power = true;
  3078. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3079. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3080. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3081. tg3_setup_phy(tp, 0);
  3082. }
  3083. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3084. u32 val;
  3085. val = tr32(GRC_VCPU_EXT_CTRL);
  3086. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3087. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3088. int i;
  3089. u32 val;
  3090. for (i = 0; i < 200; i++) {
  3091. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3092. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3093. break;
  3094. msleep(1);
  3095. }
  3096. }
  3097. if (tg3_flag(tp, WOL_CAP))
  3098. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3099. WOL_DRV_STATE_SHUTDOWN |
  3100. WOL_DRV_WOL |
  3101. WOL_SET_MAGIC_PKT);
  3102. if (device_should_wake) {
  3103. u32 mac_mode;
  3104. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3105. if (do_low_power &&
  3106. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3107. tg3_phy_auxctl_write(tp,
  3108. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3109. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3110. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3111. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3112. udelay(40);
  3113. }
  3114. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3115. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3116. else
  3117. mac_mode = MAC_MODE_PORT_MODE_MII;
  3118. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3119. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3120. ASIC_REV_5700) {
  3121. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3122. SPEED_100 : SPEED_10;
  3123. if (tg3_5700_link_polarity(tp, speed))
  3124. mac_mode |= MAC_MODE_LINK_POLARITY;
  3125. else
  3126. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3127. }
  3128. } else {
  3129. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3130. }
  3131. if (!tg3_flag(tp, 5750_PLUS))
  3132. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3133. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3134. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3135. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3136. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3137. if (tg3_flag(tp, ENABLE_APE))
  3138. mac_mode |= MAC_MODE_APE_TX_EN |
  3139. MAC_MODE_APE_RX_EN |
  3140. MAC_MODE_TDE_ENABLE;
  3141. tw32_f(MAC_MODE, mac_mode);
  3142. udelay(100);
  3143. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3144. udelay(10);
  3145. }
  3146. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3147. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3148. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  3149. u32 base_val;
  3150. base_val = tp->pci_clock_ctrl;
  3151. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3152. CLOCK_CTRL_TXCLK_DISABLE);
  3153. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3154. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3155. } else if (tg3_flag(tp, 5780_CLASS) ||
  3156. tg3_flag(tp, CPMU_PRESENT) ||
  3157. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3158. /* do nothing */
  3159. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3160. u32 newbits1, newbits2;
  3161. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3162. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3163. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3164. CLOCK_CTRL_TXCLK_DISABLE |
  3165. CLOCK_CTRL_ALTCLK);
  3166. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3167. } else if (tg3_flag(tp, 5705_PLUS)) {
  3168. newbits1 = CLOCK_CTRL_625_CORE;
  3169. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3170. } else {
  3171. newbits1 = CLOCK_CTRL_ALTCLK;
  3172. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3173. }
  3174. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3175. 40);
  3176. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3177. 40);
  3178. if (!tg3_flag(tp, 5705_PLUS)) {
  3179. u32 newbits3;
  3180. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3181. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3182. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3183. CLOCK_CTRL_TXCLK_DISABLE |
  3184. CLOCK_CTRL_44MHZ_CORE);
  3185. } else {
  3186. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3187. }
  3188. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3189. tp->pci_clock_ctrl | newbits3, 40);
  3190. }
  3191. }
  3192. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3193. tg3_power_down_phy(tp, do_low_power);
  3194. tg3_frob_aux_power(tp, true);
  3195. /* Workaround for unstable PLL clock */
  3196. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  3197. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  3198. u32 val = tr32(0x7d00);
  3199. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3200. tw32(0x7d00, val);
  3201. if (!tg3_flag(tp, ENABLE_ASF)) {
  3202. int err;
  3203. err = tg3_nvram_lock(tp);
  3204. tg3_halt_cpu(tp, RX_CPU_BASE);
  3205. if (!err)
  3206. tg3_nvram_unlock(tp);
  3207. }
  3208. }
  3209. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3210. return 0;
  3211. }
  3212. static void tg3_power_down(struct tg3 *tp)
  3213. {
  3214. tg3_power_down_prepare(tp);
  3215. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3216. pci_set_power_state(tp->pdev, PCI_D3hot);
  3217. }
  3218. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3219. {
  3220. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3221. case MII_TG3_AUX_STAT_10HALF:
  3222. *speed = SPEED_10;
  3223. *duplex = DUPLEX_HALF;
  3224. break;
  3225. case MII_TG3_AUX_STAT_10FULL:
  3226. *speed = SPEED_10;
  3227. *duplex = DUPLEX_FULL;
  3228. break;
  3229. case MII_TG3_AUX_STAT_100HALF:
  3230. *speed = SPEED_100;
  3231. *duplex = DUPLEX_HALF;
  3232. break;
  3233. case MII_TG3_AUX_STAT_100FULL:
  3234. *speed = SPEED_100;
  3235. *duplex = DUPLEX_FULL;
  3236. break;
  3237. case MII_TG3_AUX_STAT_1000HALF:
  3238. *speed = SPEED_1000;
  3239. *duplex = DUPLEX_HALF;
  3240. break;
  3241. case MII_TG3_AUX_STAT_1000FULL:
  3242. *speed = SPEED_1000;
  3243. *duplex = DUPLEX_FULL;
  3244. break;
  3245. default:
  3246. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3247. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3248. SPEED_10;
  3249. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3250. DUPLEX_HALF;
  3251. break;
  3252. }
  3253. *speed = SPEED_UNKNOWN;
  3254. *duplex = DUPLEX_UNKNOWN;
  3255. break;
  3256. }
  3257. }
  3258. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3259. {
  3260. int err = 0;
  3261. u32 val, new_adv;
  3262. new_adv = ADVERTISE_CSMA;
  3263. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3264. new_adv |= mii_advertise_flowctrl(flowctrl);
  3265. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3266. if (err)
  3267. goto done;
  3268. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3269. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3270. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3271. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  3272. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3273. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3274. if (err)
  3275. goto done;
  3276. }
  3277. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3278. goto done;
  3279. tw32(TG3_CPMU_EEE_MODE,
  3280. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3281. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  3282. if (!err) {
  3283. u32 err2;
  3284. val = 0;
  3285. /* Advertise 100-BaseTX EEE ability */
  3286. if (advertise & ADVERTISED_100baseT_Full)
  3287. val |= MDIO_AN_EEE_ADV_100TX;
  3288. /* Advertise 1000-BaseT EEE ability */
  3289. if (advertise & ADVERTISED_1000baseT_Full)
  3290. val |= MDIO_AN_EEE_ADV_1000T;
  3291. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3292. if (err)
  3293. val = 0;
  3294. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  3295. case ASIC_REV_5717:
  3296. case ASIC_REV_57765:
  3297. case ASIC_REV_57766:
  3298. case ASIC_REV_5719:
  3299. /* If we advertised any eee advertisements above... */
  3300. if (val)
  3301. val = MII_TG3_DSP_TAP26_ALNOKO |
  3302. MII_TG3_DSP_TAP26_RMRXSTO |
  3303. MII_TG3_DSP_TAP26_OPCSINPT;
  3304. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3305. /* Fall through */
  3306. case ASIC_REV_5720:
  3307. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3308. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3309. MII_TG3_DSP_CH34TP2_HIBW01);
  3310. }
  3311. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  3312. if (!err)
  3313. err = err2;
  3314. }
  3315. done:
  3316. return err;
  3317. }
  3318. static void tg3_phy_copper_begin(struct tg3 *tp)
  3319. {
  3320. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3321. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3322. u32 adv, fc;
  3323. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3324. adv = ADVERTISED_10baseT_Half |
  3325. ADVERTISED_10baseT_Full;
  3326. if (tg3_flag(tp, WOL_SPEED_100MB))
  3327. adv |= ADVERTISED_100baseT_Half |
  3328. ADVERTISED_100baseT_Full;
  3329. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3330. } else {
  3331. adv = tp->link_config.advertising;
  3332. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3333. adv &= ~(ADVERTISED_1000baseT_Half |
  3334. ADVERTISED_1000baseT_Full);
  3335. fc = tp->link_config.flowctrl;
  3336. }
  3337. tg3_phy_autoneg_cfg(tp, adv, fc);
  3338. tg3_writephy(tp, MII_BMCR,
  3339. BMCR_ANENABLE | BMCR_ANRESTART);
  3340. } else {
  3341. int i;
  3342. u32 bmcr, orig_bmcr;
  3343. tp->link_config.active_speed = tp->link_config.speed;
  3344. tp->link_config.active_duplex = tp->link_config.duplex;
  3345. bmcr = 0;
  3346. switch (tp->link_config.speed) {
  3347. default:
  3348. case SPEED_10:
  3349. break;
  3350. case SPEED_100:
  3351. bmcr |= BMCR_SPEED100;
  3352. break;
  3353. case SPEED_1000:
  3354. bmcr |= BMCR_SPEED1000;
  3355. break;
  3356. }
  3357. if (tp->link_config.duplex == DUPLEX_FULL)
  3358. bmcr |= BMCR_FULLDPLX;
  3359. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3360. (bmcr != orig_bmcr)) {
  3361. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3362. for (i = 0; i < 1500; i++) {
  3363. u32 tmp;
  3364. udelay(10);
  3365. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3366. tg3_readphy(tp, MII_BMSR, &tmp))
  3367. continue;
  3368. if (!(tmp & BMSR_LSTATUS)) {
  3369. udelay(40);
  3370. break;
  3371. }
  3372. }
  3373. tg3_writephy(tp, MII_BMCR, bmcr);
  3374. udelay(40);
  3375. }
  3376. }
  3377. }
  3378. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3379. {
  3380. int err;
  3381. /* Turn off tap power management. */
  3382. /* Set Extended packet length bit */
  3383. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3384. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3385. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3386. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3387. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3388. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3389. udelay(40);
  3390. return err;
  3391. }
  3392. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3393. {
  3394. u32 advmsk, tgtadv, advertising;
  3395. advertising = tp->link_config.advertising;
  3396. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3397. advmsk = ADVERTISE_ALL;
  3398. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3399. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3400. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3401. }
  3402. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3403. return false;
  3404. if ((*lcladv & advmsk) != tgtadv)
  3405. return false;
  3406. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3407. u32 tg3_ctrl;
  3408. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3409. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3410. return false;
  3411. if (tgtadv &&
  3412. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3413. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
  3414. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3415. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3416. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3417. } else {
  3418. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3419. }
  3420. if (tg3_ctrl != tgtadv)
  3421. return false;
  3422. }
  3423. return true;
  3424. }
  3425. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3426. {
  3427. u32 lpeth = 0;
  3428. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3429. u32 val;
  3430. if (tg3_readphy(tp, MII_STAT1000, &val))
  3431. return false;
  3432. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3433. }
  3434. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3435. return false;
  3436. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3437. tp->link_config.rmt_adv = lpeth;
  3438. return true;
  3439. }
  3440. static bool tg3_test_and_report_link_chg(struct tg3 *tp, int curr_link_up)
  3441. {
  3442. if (curr_link_up != tp->link_up) {
  3443. if (curr_link_up) {
  3444. tg3_carrier_on(tp);
  3445. } else {
  3446. tg3_carrier_off(tp);
  3447. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3448. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3449. }
  3450. tg3_link_report(tp);
  3451. return true;
  3452. }
  3453. return false;
  3454. }
  3455. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3456. {
  3457. int current_link_up;
  3458. u32 bmsr, val;
  3459. u32 lcl_adv, rmt_adv;
  3460. u16 current_speed;
  3461. u8 current_duplex;
  3462. int i, err;
  3463. tw32(MAC_EVENT, 0);
  3464. tw32_f(MAC_STATUS,
  3465. (MAC_STATUS_SYNC_CHANGED |
  3466. MAC_STATUS_CFG_CHANGED |
  3467. MAC_STATUS_MI_COMPLETION |
  3468. MAC_STATUS_LNKSTATE_CHANGED));
  3469. udelay(40);
  3470. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3471. tw32_f(MAC_MI_MODE,
  3472. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3473. udelay(80);
  3474. }
  3475. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3476. /* Some third-party PHYs need to be reset on link going
  3477. * down.
  3478. */
  3479. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3480. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  3481. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  3482. tp->link_up) {
  3483. tg3_readphy(tp, MII_BMSR, &bmsr);
  3484. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3485. !(bmsr & BMSR_LSTATUS))
  3486. force_reset = 1;
  3487. }
  3488. if (force_reset)
  3489. tg3_phy_reset(tp);
  3490. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3491. tg3_readphy(tp, MII_BMSR, &bmsr);
  3492. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3493. !tg3_flag(tp, INIT_COMPLETE))
  3494. bmsr = 0;
  3495. if (!(bmsr & BMSR_LSTATUS)) {
  3496. err = tg3_init_5401phy_dsp(tp);
  3497. if (err)
  3498. return err;
  3499. tg3_readphy(tp, MII_BMSR, &bmsr);
  3500. for (i = 0; i < 1000; i++) {
  3501. udelay(10);
  3502. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3503. (bmsr & BMSR_LSTATUS)) {
  3504. udelay(40);
  3505. break;
  3506. }
  3507. }
  3508. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3509. TG3_PHY_REV_BCM5401_B0 &&
  3510. !(bmsr & BMSR_LSTATUS) &&
  3511. tp->link_config.active_speed == SPEED_1000) {
  3512. err = tg3_phy_reset(tp);
  3513. if (!err)
  3514. err = tg3_init_5401phy_dsp(tp);
  3515. if (err)
  3516. return err;
  3517. }
  3518. }
  3519. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3520. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  3521. /* 5701 {A0,B0} CRC bug workaround */
  3522. tg3_writephy(tp, 0x15, 0x0a75);
  3523. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3524. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3525. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3526. }
  3527. /* Clear pending interrupts... */
  3528. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3529. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3530. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3531. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3532. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3533. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3534. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3535. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3536. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3537. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3538. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3539. else
  3540. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3541. }
  3542. current_link_up = 0;
  3543. current_speed = SPEED_UNKNOWN;
  3544. current_duplex = DUPLEX_UNKNOWN;
  3545. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3546. tp->link_config.rmt_adv = 0;
  3547. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3548. err = tg3_phy_auxctl_read(tp,
  3549. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3550. &val);
  3551. if (!err && !(val & (1 << 10))) {
  3552. tg3_phy_auxctl_write(tp,
  3553. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3554. val | (1 << 10));
  3555. goto relink;
  3556. }
  3557. }
  3558. bmsr = 0;
  3559. for (i = 0; i < 100; i++) {
  3560. tg3_readphy(tp, MII_BMSR, &bmsr);
  3561. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3562. (bmsr & BMSR_LSTATUS))
  3563. break;
  3564. udelay(40);
  3565. }
  3566. if (bmsr & BMSR_LSTATUS) {
  3567. u32 aux_stat, bmcr;
  3568. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3569. for (i = 0; i < 2000; i++) {
  3570. udelay(10);
  3571. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3572. aux_stat)
  3573. break;
  3574. }
  3575. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3576. &current_speed,
  3577. &current_duplex);
  3578. bmcr = 0;
  3579. for (i = 0; i < 200; i++) {
  3580. tg3_readphy(tp, MII_BMCR, &bmcr);
  3581. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3582. continue;
  3583. if (bmcr && bmcr != 0x7fff)
  3584. break;
  3585. udelay(10);
  3586. }
  3587. lcl_adv = 0;
  3588. rmt_adv = 0;
  3589. tp->link_config.active_speed = current_speed;
  3590. tp->link_config.active_duplex = current_duplex;
  3591. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3592. if ((bmcr & BMCR_ANENABLE) &&
  3593. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3594. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3595. current_link_up = 1;
  3596. } else {
  3597. if (!(bmcr & BMCR_ANENABLE) &&
  3598. tp->link_config.speed == current_speed &&
  3599. tp->link_config.duplex == current_duplex &&
  3600. tp->link_config.flowctrl ==
  3601. tp->link_config.active_flowctrl) {
  3602. current_link_up = 1;
  3603. }
  3604. }
  3605. if (current_link_up == 1 &&
  3606. tp->link_config.active_duplex == DUPLEX_FULL) {
  3607. u32 reg, bit;
  3608. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3609. reg = MII_TG3_FET_GEN_STAT;
  3610. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3611. } else {
  3612. reg = MII_TG3_EXT_STAT;
  3613. bit = MII_TG3_EXT_STAT_MDIX;
  3614. }
  3615. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3616. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3617. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3618. }
  3619. }
  3620. relink:
  3621. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3622. tg3_phy_copper_begin(tp);
  3623. tg3_readphy(tp, MII_BMSR, &bmsr);
  3624. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3625. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3626. current_link_up = 1;
  3627. }
  3628. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3629. if (current_link_up == 1) {
  3630. if (tp->link_config.active_speed == SPEED_100 ||
  3631. tp->link_config.active_speed == SPEED_10)
  3632. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3633. else
  3634. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3635. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3636. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3637. else
  3638. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3639. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3640. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3641. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3642. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  3643. if (current_link_up == 1 &&
  3644. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3645. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3646. else
  3647. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3648. }
  3649. /* ??? Without this setting Netgear GA302T PHY does not
  3650. * ??? send/receive packets...
  3651. */
  3652. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3653. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  3654. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3655. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3656. udelay(80);
  3657. }
  3658. tw32_f(MAC_MODE, tp->mac_mode);
  3659. udelay(40);
  3660. tg3_phy_eee_adjust(tp, current_link_up);
  3661. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3662. /* Polled via timer. */
  3663. tw32_f(MAC_EVENT, 0);
  3664. } else {
  3665. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3666. }
  3667. udelay(40);
  3668. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  3669. current_link_up == 1 &&
  3670. tp->link_config.active_speed == SPEED_1000 &&
  3671. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3672. udelay(120);
  3673. tw32_f(MAC_STATUS,
  3674. (MAC_STATUS_SYNC_CHANGED |
  3675. MAC_STATUS_CFG_CHANGED));
  3676. udelay(40);
  3677. tg3_write_mem(tp,
  3678. NIC_SRAM_FIRMWARE_MBOX,
  3679. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3680. }
  3681. /* Prevent send BD corruption. */
  3682. if (tg3_flag(tp, CLKREQ_BUG)) {
  3683. if (tp->link_config.active_speed == SPEED_100 ||
  3684. tp->link_config.active_speed == SPEED_10)
  3685. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  3686. PCI_EXP_LNKCTL_CLKREQ_EN);
  3687. else
  3688. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3689. PCI_EXP_LNKCTL_CLKREQ_EN);
  3690. }
  3691. tg3_test_and_report_link_chg(tp, current_link_up);
  3692. return 0;
  3693. }
  3694. struct tg3_fiber_aneginfo {
  3695. int state;
  3696. #define ANEG_STATE_UNKNOWN 0
  3697. #define ANEG_STATE_AN_ENABLE 1
  3698. #define ANEG_STATE_RESTART_INIT 2
  3699. #define ANEG_STATE_RESTART 3
  3700. #define ANEG_STATE_DISABLE_LINK_OK 4
  3701. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3702. #define ANEG_STATE_ABILITY_DETECT 6
  3703. #define ANEG_STATE_ACK_DETECT_INIT 7
  3704. #define ANEG_STATE_ACK_DETECT 8
  3705. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3706. #define ANEG_STATE_COMPLETE_ACK 10
  3707. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3708. #define ANEG_STATE_IDLE_DETECT 12
  3709. #define ANEG_STATE_LINK_OK 13
  3710. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3711. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3712. u32 flags;
  3713. #define MR_AN_ENABLE 0x00000001
  3714. #define MR_RESTART_AN 0x00000002
  3715. #define MR_AN_COMPLETE 0x00000004
  3716. #define MR_PAGE_RX 0x00000008
  3717. #define MR_NP_LOADED 0x00000010
  3718. #define MR_TOGGLE_TX 0x00000020
  3719. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3720. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3721. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3722. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3723. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3724. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3725. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3726. #define MR_TOGGLE_RX 0x00002000
  3727. #define MR_NP_RX 0x00004000
  3728. #define MR_LINK_OK 0x80000000
  3729. unsigned long link_time, cur_time;
  3730. u32 ability_match_cfg;
  3731. int ability_match_count;
  3732. char ability_match, idle_match, ack_match;
  3733. u32 txconfig, rxconfig;
  3734. #define ANEG_CFG_NP 0x00000080
  3735. #define ANEG_CFG_ACK 0x00000040
  3736. #define ANEG_CFG_RF2 0x00000020
  3737. #define ANEG_CFG_RF1 0x00000010
  3738. #define ANEG_CFG_PS2 0x00000001
  3739. #define ANEG_CFG_PS1 0x00008000
  3740. #define ANEG_CFG_HD 0x00004000
  3741. #define ANEG_CFG_FD 0x00002000
  3742. #define ANEG_CFG_INVAL 0x00001f06
  3743. };
  3744. #define ANEG_OK 0
  3745. #define ANEG_DONE 1
  3746. #define ANEG_TIMER_ENAB 2
  3747. #define ANEG_FAILED -1
  3748. #define ANEG_STATE_SETTLE_TIME 10000
  3749. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3750. struct tg3_fiber_aneginfo *ap)
  3751. {
  3752. u16 flowctrl;
  3753. unsigned long delta;
  3754. u32 rx_cfg_reg;
  3755. int ret;
  3756. if (ap->state == ANEG_STATE_UNKNOWN) {
  3757. ap->rxconfig = 0;
  3758. ap->link_time = 0;
  3759. ap->cur_time = 0;
  3760. ap->ability_match_cfg = 0;
  3761. ap->ability_match_count = 0;
  3762. ap->ability_match = 0;
  3763. ap->idle_match = 0;
  3764. ap->ack_match = 0;
  3765. }
  3766. ap->cur_time++;
  3767. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3768. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3769. if (rx_cfg_reg != ap->ability_match_cfg) {
  3770. ap->ability_match_cfg = rx_cfg_reg;
  3771. ap->ability_match = 0;
  3772. ap->ability_match_count = 0;
  3773. } else {
  3774. if (++ap->ability_match_count > 1) {
  3775. ap->ability_match = 1;
  3776. ap->ability_match_cfg = rx_cfg_reg;
  3777. }
  3778. }
  3779. if (rx_cfg_reg & ANEG_CFG_ACK)
  3780. ap->ack_match = 1;
  3781. else
  3782. ap->ack_match = 0;
  3783. ap->idle_match = 0;
  3784. } else {
  3785. ap->idle_match = 1;
  3786. ap->ability_match_cfg = 0;
  3787. ap->ability_match_count = 0;
  3788. ap->ability_match = 0;
  3789. ap->ack_match = 0;
  3790. rx_cfg_reg = 0;
  3791. }
  3792. ap->rxconfig = rx_cfg_reg;
  3793. ret = ANEG_OK;
  3794. switch (ap->state) {
  3795. case ANEG_STATE_UNKNOWN:
  3796. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3797. ap->state = ANEG_STATE_AN_ENABLE;
  3798. /* fallthru */
  3799. case ANEG_STATE_AN_ENABLE:
  3800. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3801. if (ap->flags & MR_AN_ENABLE) {
  3802. ap->link_time = 0;
  3803. ap->cur_time = 0;
  3804. ap->ability_match_cfg = 0;
  3805. ap->ability_match_count = 0;
  3806. ap->ability_match = 0;
  3807. ap->idle_match = 0;
  3808. ap->ack_match = 0;
  3809. ap->state = ANEG_STATE_RESTART_INIT;
  3810. } else {
  3811. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3812. }
  3813. break;
  3814. case ANEG_STATE_RESTART_INIT:
  3815. ap->link_time = ap->cur_time;
  3816. ap->flags &= ~(MR_NP_LOADED);
  3817. ap->txconfig = 0;
  3818. tw32(MAC_TX_AUTO_NEG, 0);
  3819. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3820. tw32_f(MAC_MODE, tp->mac_mode);
  3821. udelay(40);
  3822. ret = ANEG_TIMER_ENAB;
  3823. ap->state = ANEG_STATE_RESTART;
  3824. /* fallthru */
  3825. case ANEG_STATE_RESTART:
  3826. delta = ap->cur_time - ap->link_time;
  3827. if (delta > ANEG_STATE_SETTLE_TIME)
  3828. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3829. else
  3830. ret = ANEG_TIMER_ENAB;
  3831. break;
  3832. case ANEG_STATE_DISABLE_LINK_OK:
  3833. ret = ANEG_DONE;
  3834. break;
  3835. case ANEG_STATE_ABILITY_DETECT_INIT:
  3836. ap->flags &= ~(MR_TOGGLE_TX);
  3837. ap->txconfig = ANEG_CFG_FD;
  3838. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3839. if (flowctrl & ADVERTISE_1000XPAUSE)
  3840. ap->txconfig |= ANEG_CFG_PS1;
  3841. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3842. ap->txconfig |= ANEG_CFG_PS2;
  3843. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3844. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3845. tw32_f(MAC_MODE, tp->mac_mode);
  3846. udelay(40);
  3847. ap->state = ANEG_STATE_ABILITY_DETECT;
  3848. break;
  3849. case ANEG_STATE_ABILITY_DETECT:
  3850. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3851. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3852. break;
  3853. case ANEG_STATE_ACK_DETECT_INIT:
  3854. ap->txconfig |= ANEG_CFG_ACK;
  3855. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3856. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3857. tw32_f(MAC_MODE, tp->mac_mode);
  3858. udelay(40);
  3859. ap->state = ANEG_STATE_ACK_DETECT;
  3860. /* fallthru */
  3861. case ANEG_STATE_ACK_DETECT:
  3862. if (ap->ack_match != 0) {
  3863. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3864. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3865. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3866. } else {
  3867. ap->state = ANEG_STATE_AN_ENABLE;
  3868. }
  3869. } else if (ap->ability_match != 0 &&
  3870. ap->rxconfig == 0) {
  3871. ap->state = ANEG_STATE_AN_ENABLE;
  3872. }
  3873. break;
  3874. case ANEG_STATE_COMPLETE_ACK_INIT:
  3875. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3876. ret = ANEG_FAILED;
  3877. break;
  3878. }
  3879. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3880. MR_LP_ADV_HALF_DUPLEX |
  3881. MR_LP_ADV_SYM_PAUSE |
  3882. MR_LP_ADV_ASYM_PAUSE |
  3883. MR_LP_ADV_REMOTE_FAULT1 |
  3884. MR_LP_ADV_REMOTE_FAULT2 |
  3885. MR_LP_ADV_NEXT_PAGE |
  3886. MR_TOGGLE_RX |
  3887. MR_NP_RX);
  3888. if (ap->rxconfig & ANEG_CFG_FD)
  3889. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3890. if (ap->rxconfig & ANEG_CFG_HD)
  3891. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3892. if (ap->rxconfig & ANEG_CFG_PS1)
  3893. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3894. if (ap->rxconfig & ANEG_CFG_PS2)
  3895. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3896. if (ap->rxconfig & ANEG_CFG_RF1)
  3897. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3898. if (ap->rxconfig & ANEG_CFG_RF2)
  3899. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3900. if (ap->rxconfig & ANEG_CFG_NP)
  3901. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3902. ap->link_time = ap->cur_time;
  3903. ap->flags ^= (MR_TOGGLE_TX);
  3904. if (ap->rxconfig & 0x0008)
  3905. ap->flags |= MR_TOGGLE_RX;
  3906. if (ap->rxconfig & ANEG_CFG_NP)
  3907. ap->flags |= MR_NP_RX;
  3908. ap->flags |= MR_PAGE_RX;
  3909. ap->state = ANEG_STATE_COMPLETE_ACK;
  3910. ret = ANEG_TIMER_ENAB;
  3911. break;
  3912. case ANEG_STATE_COMPLETE_ACK:
  3913. if (ap->ability_match != 0 &&
  3914. ap->rxconfig == 0) {
  3915. ap->state = ANEG_STATE_AN_ENABLE;
  3916. break;
  3917. }
  3918. delta = ap->cur_time - ap->link_time;
  3919. if (delta > ANEG_STATE_SETTLE_TIME) {
  3920. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3921. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3922. } else {
  3923. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3924. !(ap->flags & MR_NP_RX)) {
  3925. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3926. } else {
  3927. ret = ANEG_FAILED;
  3928. }
  3929. }
  3930. }
  3931. break;
  3932. case ANEG_STATE_IDLE_DETECT_INIT:
  3933. ap->link_time = ap->cur_time;
  3934. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3935. tw32_f(MAC_MODE, tp->mac_mode);
  3936. udelay(40);
  3937. ap->state = ANEG_STATE_IDLE_DETECT;
  3938. ret = ANEG_TIMER_ENAB;
  3939. break;
  3940. case ANEG_STATE_IDLE_DETECT:
  3941. if (ap->ability_match != 0 &&
  3942. ap->rxconfig == 0) {
  3943. ap->state = ANEG_STATE_AN_ENABLE;
  3944. break;
  3945. }
  3946. delta = ap->cur_time - ap->link_time;
  3947. if (delta > ANEG_STATE_SETTLE_TIME) {
  3948. /* XXX another gem from the Broadcom driver :( */
  3949. ap->state = ANEG_STATE_LINK_OK;
  3950. }
  3951. break;
  3952. case ANEG_STATE_LINK_OK:
  3953. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3954. ret = ANEG_DONE;
  3955. break;
  3956. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3957. /* ??? unimplemented */
  3958. break;
  3959. case ANEG_STATE_NEXT_PAGE_WAIT:
  3960. /* ??? unimplemented */
  3961. break;
  3962. default:
  3963. ret = ANEG_FAILED;
  3964. break;
  3965. }
  3966. return ret;
  3967. }
  3968. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3969. {
  3970. int res = 0;
  3971. struct tg3_fiber_aneginfo aninfo;
  3972. int status = ANEG_FAILED;
  3973. unsigned int tick;
  3974. u32 tmp;
  3975. tw32_f(MAC_TX_AUTO_NEG, 0);
  3976. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3977. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3978. udelay(40);
  3979. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3980. udelay(40);
  3981. memset(&aninfo, 0, sizeof(aninfo));
  3982. aninfo.flags |= MR_AN_ENABLE;
  3983. aninfo.state = ANEG_STATE_UNKNOWN;
  3984. aninfo.cur_time = 0;
  3985. tick = 0;
  3986. while (++tick < 195000) {
  3987. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3988. if (status == ANEG_DONE || status == ANEG_FAILED)
  3989. break;
  3990. udelay(1);
  3991. }
  3992. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3993. tw32_f(MAC_MODE, tp->mac_mode);
  3994. udelay(40);
  3995. *txflags = aninfo.txconfig;
  3996. *rxflags = aninfo.flags;
  3997. if (status == ANEG_DONE &&
  3998. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3999. MR_LP_ADV_FULL_DUPLEX)))
  4000. res = 1;
  4001. return res;
  4002. }
  4003. static void tg3_init_bcm8002(struct tg3 *tp)
  4004. {
  4005. u32 mac_status = tr32(MAC_STATUS);
  4006. int i;
  4007. /* Reset when initting first time or we have a link. */
  4008. if (tg3_flag(tp, INIT_COMPLETE) &&
  4009. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4010. return;
  4011. /* Set PLL lock range. */
  4012. tg3_writephy(tp, 0x16, 0x8007);
  4013. /* SW reset */
  4014. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4015. /* Wait for reset to complete. */
  4016. /* XXX schedule_timeout() ... */
  4017. for (i = 0; i < 500; i++)
  4018. udelay(10);
  4019. /* Config mode; select PMA/Ch 1 regs. */
  4020. tg3_writephy(tp, 0x10, 0x8411);
  4021. /* Enable auto-lock and comdet, select txclk for tx. */
  4022. tg3_writephy(tp, 0x11, 0x0a10);
  4023. tg3_writephy(tp, 0x18, 0x00a0);
  4024. tg3_writephy(tp, 0x16, 0x41ff);
  4025. /* Assert and deassert POR. */
  4026. tg3_writephy(tp, 0x13, 0x0400);
  4027. udelay(40);
  4028. tg3_writephy(tp, 0x13, 0x0000);
  4029. tg3_writephy(tp, 0x11, 0x0a50);
  4030. udelay(40);
  4031. tg3_writephy(tp, 0x11, 0x0a10);
  4032. /* Wait for signal to stabilize */
  4033. /* XXX schedule_timeout() ... */
  4034. for (i = 0; i < 15000; i++)
  4035. udelay(10);
  4036. /* Deselect the channel register so we can read the PHYID
  4037. * later.
  4038. */
  4039. tg3_writephy(tp, 0x10, 0x8011);
  4040. }
  4041. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4042. {
  4043. u16 flowctrl;
  4044. u32 sg_dig_ctrl, sg_dig_status;
  4045. u32 serdes_cfg, expected_sg_dig_ctrl;
  4046. int workaround, port_a;
  4047. int current_link_up;
  4048. serdes_cfg = 0;
  4049. expected_sg_dig_ctrl = 0;
  4050. workaround = 0;
  4051. port_a = 1;
  4052. current_link_up = 0;
  4053. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  4054. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  4055. workaround = 1;
  4056. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4057. port_a = 0;
  4058. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4059. /* preserve bits 20-23 for voltage regulator */
  4060. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4061. }
  4062. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4063. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4064. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4065. if (workaround) {
  4066. u32 val = serdes_cfg;
  4067. if (port_a)
  4068. val |= 0xc010000;
  4069. else
  4070. val |= 0x4010000;
  4071. tw32_f(MAC_SERDES_CFG, val);
  4072. }
  4073. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4074. }
  4075. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4076. tg3_setup_flow_control(tp, 0, 0);
  4077. current_link_up = 1;
  4078. }
  4079. goto out;
  4080. }
  4081. /* Want auto-negotiation. */
  4082. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4083. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4084. if (flowctrl & ADVERTISE_1000XPAUSE)
  4085. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4086. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4087. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4088. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4089. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4090. tp->serdes_counter &&
  4091. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4092. MAC_STATUS_RCVD_CFG)) ==
  4093. MAC_STATUS_PCS_SYNCED)) {
  4094. tp->serdes_counter--;
  4095. current_link_up = 1;
  4096. goto out;
  4097. }
  4098. restart_autoneg:
  4099. if (workaround)
  4100. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4101. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4102. udelay(5);
  4103. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4104. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4105. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4106. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4107. MAC_STATUS_SIGNAL_DET)) {
  4108. sg_dig_status = tr32(SG_DIG_STATUS);
  4109. mac_status = tr32(MAC_STATUS);
  4110. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4111. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4112. u32 local_adv = 0, remote_adv = 0;
  4113. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4114. local_adv |= ADVERTISE_1000XPAUSE;
  4115. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4116. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4117. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4118. remote_adv |= LPA_1000XPAUSE;
  4119. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4120. remote_adv |= LPA_1000XPAUSE_ASYM;
  4121. tp->link_config.rmt_adv =
  4122. mii_adv_to_ethtool_adv_x(remote_adv);
  4123. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4124. current_link_up = 1;
  4125. tp->serdes_counter = 0;
  4126. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4127. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4128. if (tp->serdes_counter)
  4129. tp->serdes_counter--;
  4130. else {
  4131. if (workaround) {
  4132. u32 val = serdes_cfg;
  4133. if (port_a)
  4134. val |= 0xc010000;
  4135. else
  4136. val |= 0x4010000;
  4137. tw32_f(MAC_SERDES_CFG, val);
  4138. }
  4139. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4140. udelay(40);
  4141. /* Link parallel detection - link is up */
  4142. /* only if we have PCS_SYNC and not */
  4143. /* receiving config code words */
  4144. mac_status = tr32(MAC_STATUS);
  4145. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4146. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4147. tg3_setup_flow_control(tp, 0, 0);
  4148. current_link_up = 1;
  4149. tp->phy_flags |=
  4150. TG3_PHYFLG_PARALLEL_DETECT;
  4151. tp->serdes_counter =
  4152. SERDES_PARALLEL_DET_TIMEOUT;
  4153. } else
  4154. goto restart_autoneg;
  4155. }
  4156. }
  4157. } else {
  4158. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4159. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4160. }
  4161. out:
  4162. return current_link_up;
  4163. }
  4164. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4165. {
  4166. int current_link_up = 0;
  4167. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4168. goto out;
  4169. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4170. u32 txflags, rxflags;
  4171. int i;
  4172. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4173. u32 local_adv = 0, remote_adv = 0;
  4174. if (txflags & ANEG_CFG_PS1)
  4175. local_adv |= ADVERTISE_1000XPAUSE;
  4176. if (txflags & ANEG_CFG_PS2)
  4177. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4178. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4179. remote_adv |= LPA_1000XPAUSE;
  4180. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4181. remote_adv |= LPA_1000XPAUSE_ASYM;
  4182. tp->link_config.rmt_adv =
  4183. mii_adv_to_ethtool_adv_x(remote_adv);
  4184. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4185. current_link_up = 1;
  4186. }
  4187. for (i = 0; i < 30; i++) {
  4188. udelay(20);
  4189. tw32_f(MAC_STATUS,
  4190. (MAC_STATUS_SYNC_CHANGED |
  4191. MAC_STATUS_CFG_CHANGED));
  4192. udelay(40);
  4193. if ((tr32(MAC_STATUS) &
  4194. (MAC_STATUS_SYNC_CHANGED |
  4195. MAC_STATUS_CFG_CHANGED)) == 0)
  4196. break;
  4197. }
  4198. mac_status = tr32(MAC_STATUS);
  4199. if (current_link_up == 0 &&
  4200. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4201. !(mac_status & MAC_STATUS_RCVD_CFG))
  4202. current_link_up = 1;
  4203. } else {
  4204. tg3_setup_flow_control(tp, 0, 0);
  4205. /* Forcing 1000FD link up. */
  4206. current_link_up = 1;
  4207. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4208. udelay(40);
  4209. tw32_f(MAC_MODE, tp->mac_mode);
  4210. udelay(40);
  4211. }
  4212. out:
  4213. return current_link_up;
  4214. }
  4215. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4216. {
  4217. u32 orig_pause_cfg;
  4218. u16 orig_active_speed;
  4219. u8 orig_active_duplex;
  4220. u32 mac_status;
  4221. int current_link_up;
  4222. int i;
  4223. orig_pause_cfg = tp->link_config.active_flowctrl;
  4224. orig_active_speed = tp->link_config.active_speed;
  4225. orig_active_duplex = tp->link_config.active_duplex;
  4226. if (!tg3_flag(tp, HW_AUTONEG) &&
  4227. tp->link_up &&
  4228. tg3_flag(tp, INIT_COMPLETE)) {
  4229. mac_status = tr32(MAC_STATUS);
  4230. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4231. MAC_STATUS_SIGNAL_DET |
  4232. MAC_STATUS_CFG_CHANGED |
  4233. MAC_STATUS_RCVD_CFG);
  4234. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4235. MAC_STATUS_SIGNAL_DET)) {
  4236. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4237. MAC_STATUS_CFG_CHANGED));
  4238. return 0;
  4239. }
  4240. }
  4241. tw32_f(MAC_TX_AUTO_NEG, 0);
  4242. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4243. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4244. tw32_f(MAC_MODE, tp->mac_mode);
  4245. udelay(40);
  4246. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4247. tg3_init_bcm8002(tp);
  4248. /* Enable link change event even when serdes polling. */
  4249. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4250. udelay(40);
  4251. current_link_up = 0;
  4252. tp->link_config.rmt_adv = 0;
  4253. mac_status = tr32(MAC_STATUS);
  4254. if (tg3_flag(tp, HW_AUTONEG))
  4255. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4256. else
  4257. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4258. tp->napi[0].hw_status->status =
  4259. (SD_STATUS_UPDATED |
  4260. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4261. for (i = 0; i < 100; i++) {
  4262. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4263. MAC_STATUS_CFG_CHANGED));
  4264. udelay(5);
  4265. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4266. MAC_STATUS_CFG_CHANGED |
  4267. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4268. break;
  4269. }
  4270. mac_status = tr32(MAC_STATUS);
  4271. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4272. current_link_up = 0;
  4273. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4274. tp->serdes_counter == 0) {
  4275. tw32_f(MAC_MODE, (tp->mac_mode |
  4276. MAC_MODE_SEND_CONFIGS));
  4277. udelay(1);
  4278. tw32_f(MAC_MODE, tp->mac_mode);
  4279. }
  4280. }
  4281. if (current_link_up == 1) {
  4282. tp->link_config.active_speed = SPEED_1000;
  4283. tp->link_config.active_duplex = DUPLEX_FULL;
  4284. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4285. LED_CTRL_LNKLED_OVERRIDE |
  4286. LED_CTRL_1000MBPS_ON));
  4287. } else {
  4288. tp->link_config.active_speed = SPEED_UNKNOWN;
  4289. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4290. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4291. LED_CTRL_LNKLED_OVERRIDE |
  4292. LED_CTRL_TRAFFIC_OVERRIDE));
  4293. }
  4294. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4295. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4296. if (orig_pause_cfg != now_pause_cfg ||
  4297. orig_active_speed != tp->link_config.active_speed ||
  4298. orig_active_duplex != tp->link_config.active_duplex)
  4299. tg3_link_report(tp);
  4300. }
  4301. return 0;
  4302. }
  4303. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4304. {
  4305. int current_link_up, err = 0;
  4306. u32 bmsr, bmcr;
  4307. u16 current_speed;
  4308. u8 current_duplex;
  4309. u32 local_adv, remote_adv;
  4310. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4311. tw32_f(MAC_MODE, tp->mac_mode);
  4312. udelay(40);
  4313. tw32(MAC_EVENT, 0);
  4314. tw32_f(MAC_STATUS,
  4315. (MAC_STATUS_SYNC_CHANGED |
  4316. MAC_STATUS_CFG_CHANGED |
  4317. MAC_STATUS_MI_COMPLETION |
  4318. MAC_STATUS_LNKSTATE_CHANGED));
  4319. udelay(40);
  4320. if (force_reset)
  4321. tg3_phy_reset(tp);
  4322. current_link_up = 0;
  4323. current_speed = SPEED_UNKNOWN;
  4324. current_duplex = DUPLEX_UNKNOWN;
  4325. tp->link_config.rmt_adv = 0;
  4326. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4327. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4328. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  4329. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4330. bmsr |= BMSR_LSTATUS;
  4331. else
  4332. bmsr &= ~BMSR_LSTATUS;
  4333. }
  4334. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4335. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4336. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4337. /* do nothing, just check for link up at the end */
  4338. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4339. u32 adv, newadv;
  4340. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4341. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4342. ADVERTISE_1000XPAUSE |
  4343. ADVERTISE_1000XPSE_ASYM |
  4344. ADVERTISE_SLCT);
  4345. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4346. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4347. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4348. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4349. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4350. tg3_writephy(tp, MII_BMCR, bmcr);
  4351. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4352. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4353. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4354. return err;
  4355. }
  4356. } else {
  4357. u32 new_bmcr;
  4358. bmcr &= ~BMCR_SPEED1000;
  4359. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4360. if (tp->link_config.duplex == DUPLEX_FULL)
  4361. new_bmcr |= BMCR_FULLDPLX;
  4362. if (new_bmcr != bmcr) {
  4363. /* BMCR_SPEED1000 is a reserved bit that needs
  4364. * to be set on write.
  4365. */
  4366. new_bmcr |= BMCR_SPEED1000;
  4367. /* Force a linkdown */
  4368. if (tp->link_up) {
  4369. u32 adv;
  4370. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4371. adv &= ~(ADVERTISE_1000XFULL |
  4372. ADVERTISE_1000XHALF |
  4373. ADVERTISE_SLCT);
  4374. tg3_writephy(tp, MII_ADVERTISE, adv);
  4375. tg3_writephy(tp, MII_BMCR, bmcr |
  4376. BMCR_ANRESTART |
  4377. BMCR_ANENABLE);
  4378. udelay(10);
  4379. tg3_carrier_off(tp);
  4380. }
  4381. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4382. bmcr = new_bmcr;
  4383. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4384. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4385. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  4386. ASIC_REV_5714) {
  4387. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4388. bmsr |= BMSR_LSTATUS;
  4389. else
  4390. bmsr &= ~BMSR_LSTATUS;
  4391. }
  4392. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4393. }
  4394. }
  4395. if (bmsr & BMSR_LSTATUS) {
  4396. current_speed = SPEED_1000;
  4397. current_link_up = 1;
  4398. if (bmcr & BMCR_FULLDPLX)
  4399. current_duplex = DUPLEX_FULL;
  4400. else
  4401. current_duplex = DUPLEX_HALF;
  4402. local_adv = 0;
  4403. remote_adv = 0;
  4404. if (bmcr & BMCR_ANENABLE) {
  4405. u32 common;
  4406. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4407. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4408. common = local_adv & remote_adv;
  4409. if (common & (ADVERTISE_1000XHALF |
  4410. ADVERTISE_1000XFULL)) {
  4411. if (common & ADVERTISE_1000XFULL)
  4412. current_duplex = DUPLEX_FULL;
  4413. else
  4414. current_duplex = DUPLEX_HALF;
  4415. tp->link_config.rmt_adv =
  4416. mii_adv_to_ethtool_adv_x(remote_adv);
  4417. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4418. /* Link is up via parallel detect */
  4419. } else {
  4420. current_link_up = 0;
  4421. }
  4422. }
  4423. }
  4424. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4425. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4426. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4427. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4428. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4429. tw32_f(MAC_MODE, tp->mac_mode);
  4430. udelay(40);
  4431. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4432. tp->link_config.active_speed = current_speed;
  4433. tp->link_config.active_duplex = current_duplex;
  4434. tg3_test_and_report_link_chg(tp, current_link_up);
  4435. return err;
  4436. }
  4437. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4438. {
  4439. if (tp->serdes_counter) {
  4440. /* Give autoneg time to complete. */
  4441. tp->serdes_counter--;
  4442. return;
  4443. }
  4444. if (!tp->link_up &&
  4445. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4446. u32 bmcr;
  4447. tg3_readphy(tp, MII_BMCR, &bmcr);
  4448. if (bmcr & BMCR_ANENABLE) {
  4449. u32 phy1, phy2;
  4450. /* Select shadow register 0x1f */
  4451. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4452. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4453. /* Select expansion interrupt status register */
  4454. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4455. MII_TG3_DSP_EXP1_INT_STAT);
  4456. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4457. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4458. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4459. /* We have signal detect and not receiving
  4460. * config code words, link is up by parallel
  4461. * detection.
  4462. */
  4463. bmcr &= ~BMCR_ANENABLE;
  4464. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4465. tg3_writephy(tp, MII_BMCR, bmcr);
  4466. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4467. }
  4468. }
  4469. } else if (tp->link_up &&
  4470. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4471. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4472. u32 phy2;
  4473. /* Select expansion interrupt status register */
  4474. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4475. MII_TG3_DSP_EXP1_INT_STAT);
  4476. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4477. if (phy2 & 0x20) {
  4478. u32 bmcr;
  4479. /* Config code words received, turn on autoneg. */
  4480. tg3_readphy(tp, MII_BMCR, &bmcr);
  4481. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4482. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4483. }
  4484. }
  4485. }
  4486. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4487. {
  4488. u32 val;
  4489. int err;
  4490. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4491. err = tg3_setup_fiber_phy(tp, force_reset);
  4492. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4493. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4494. else
  4495. err = tg3_setup_copper_phy(tp, force_reset);
  4496. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  4497. u32 scale;
  4498. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4499. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4500. scale = 65;
  4501. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4502. scale = 6;
  4503. else
  4504. scale = 12;
  4505. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4506. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4507. tw32(GRC_MISC_CFG, val);
  4508. }
  4509. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4510. (6 << TX_LENGTHS_IPG_SHIFT);
  4511. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  4512. val |= tr32(MAC_TX_LENGTHS) &
  4513. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4514. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4515. if (tp->link_config.active_speed == SPEED_1000 &&
  4516. tp->link_config.active_duplex == DUPLEX_HALF)
  4517. tw32(MAC_TX_LENGTHS, val |
  4518. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4519. else
  4520. tw32(MAC_TX_LENGTHS, val |
  4521. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4522. if (!tg3_flag(tp, 5705_PLUS)) {
  4523. if (tp->link_up) {
  4524. tw32(HOSTCC_STAT_COAL_TICKS,
  4525. tp->coal.stats_block_coalesce_usecs);
  4526. } else {
  4527. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4528. }
  4529. }
  4530. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4531. val = tr32(PCIE_PWR_MGMT_THRESH);
  4532. if (!tp->link_up)
  4533. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4534. tp->pwrmgmt_thresh;
  4535. else
  4536. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4537. tw32(PCIE_PWR_MGMT_THRESH, val);
  4538. }
  4539. return err;
  4540. }
  4541. /* tp->lock must be held */
  4542. static u64 tg3_refclk_read(struct tg3 *tp)
  4543. {
  4544. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  4545. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  4546. }
  4547. /* tp->lock must be held */
  4548. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  4549. {
  4550. tw32(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_STOP);
  4551. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  4552. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  4553. tw32_f(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_RESUME);
  4554. }
  4555. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  4556. static inline void tg3_full_unlock(struct tg3 *tp);
  4557. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  4558. {
  4559. struct tg3 *tp = netdev_priv(dev);
  4560. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  4561. SOF_TIMESTAMPING_RX_SOFTWARE |
  4562. SOF_TIMESTAMPING_SOFTWARE |
  4563. SOF_TIMESTAMPING_TX_HARDWARE |
  4564. SOF_TIMESTAMPING_RX_HARDWARE |
  4565. SOF_TIMESTAMPING_RAW_HARDWARE;
  4566. if (tp->ptp_clock)
  4567. info->phc_index = ptp_clock_index(tp->ptp_clock);
  4568. else
  4569. info->phc_index = -1;
  4570. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  4571. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  4572. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  4573. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  4574. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  4575. return 0;
  4576. }
  4577. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  4578. {
  4579. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4580. bool neg_adj = false;
  4581. u32 correction = 0;
  4582. if (ppb < 0) {
  4583. neg_adj = true;
  4584. ppb = -ppb;
  4585. }
  4586. /* Frequency adjustment is performed using hardware with a 24 bit
  4587. * accumulator and a programmable correction value. On each clk, the
  4588. * correction value gets added to the accumulator and when it
  4589. * overflows, the time counter is incremented/decremented.
  4590. *
  4591. * So conversion from ppb to correction value is
  4592. * ppb * (1 << 24) / 1000000000
  4593. */
  4594. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  4595. TG3_EAV_REF_CLK_CORRECT_MASK;
  4596. tg3_full_lock(tp, 0);
  4597. if (correction)
  4598. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  4599. TG3_EAV_REF_CLK_CORRECT_EN |
  4600. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  4601. else
  4602. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  4603. tg3_full_unlock(tp);
  4604. return 0;
  4605. }
  4606. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  4607. {
  4608. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4609. tg3_full_lock(tp, 0);
  4610. tp->ptp_adjust += delta;
  4611. tg3_full_unlock(tp);
  4612. return 0;
  4613. }
  4614. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  4615. {
  4616. u64 ns;
  4617. u32 remainder;
  4618. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4619. tg3_full_lock(tp, 0);
  4620. ns = tg3_refclk_read(tp);
  4621. ns += tp->ptp_adjust;
  4622. tg3_full_unlock(tp);
  4623. ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
  4624. ts->tv_nsec = remainder;
  4625. return 0;
  4626. }
  4627. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  4628. const struct timespec *ts)
  4629. {
  4630. u64 ns;
  4631. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4632. ns = timespec_to_ns(ts);
  4633. tg3_full_lock(tp, 0);
  4634. tg3_refclk_write(tp, ns);
  4635. tp->ptp_adjust = 0;
  4636. tg3_full_unlock(tp);
  4637. return 0;
  4638. }
  4639. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  4640. struct ptp_clock_request *rq, int on)
  4641. {
  4642. return -EOPNOTSUPP;
  4643. }
  4644. static const struct ptp_clock_info tg3_ptp_caps = {
  4645. .owner = THIS_MODULE,
  4646. .name = "tg3 clock",
  4647. .max_adj = 250000000,
  4648. .n_alarm = 0,
  4649. .n_ext_ts = 0,
  4650. .n_per_out = 0,
  4651. .pps = 0,
  4652. .adjfreq = tg3_ptp_adjfreq,
  4653. .adjtime = tg3_ptp_adjtime,
  4654. .gettime = tg3_ptp_gettime,
  4655. .settime = tg3_ptp_settime,
  4656. .enable = tg3_ptp_enable,
  4657. };
  4658. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  4659. struct skb_shared_hwtstamps *timestamp)
  4660. {
  4661. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  4662. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  4663. tp->ptp_adjust);
  4664. }
  4665. /* tp->lock must be held */
  4666. static void tg3_ptp_init(struct tg3 *tp)
  4667. {
  4668. if (!tg3_flag(tp, PTP_CAPABLE))
  4669. return;
  4670. /* Initialize the hardware clock to the system time. */
  4671. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  4672. tp->ptp_adjust = 0;
  4673. tp->ptp_info = tg3_ptp_caps;
  4674. }
  4675. /* tp->lock must be held */
  4676. static void tg3_ptp_resume(struct tg3 *tp)
  4677. {
  4678. if (!tg3_flag(tp, PTP_CAPABLE))
  4679. return;
  4680. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  4681. tp->ptp_adjust = 0;
  4682. }
  4683. static void tg3_ptp_fini(struct tg3 *tp)
  4684. {
  4685. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  4686. return;
  4687. ptp_clock_unregister(tp->ptp_clock);
  4688. tp->ptp_clock = NULL;
  4689. tp->ptp_adjust = 0;
  4690. }
  4691. static inline int tg3_irq_sync(struct tg3 *tp)
  4692. {
  4693. return tp->irq_sync;
  4694. }
  4695. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4696. {
  4697. int i;
  4698. dst = (u32 *)((u8 *)dst + off);
  4699. for (i = 0; i < len; i += sizeof(u32))
  4700. *dst++ = tr32(off + i);
  4701. }
  4702. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4703. {
  4704. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4705. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4706. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4707. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4708. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4709. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4710. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4711. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4712. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4713. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4714. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4715. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4716. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4717. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4718. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4719. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4720. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4721. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4722. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4723. if (tg3_flag(tp, SUPPORT_MSIX))
  4724. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4725. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4726. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4727. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4728. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4729. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4730. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4731. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4732. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4733. if (!tg3_flag(tp, 5705_PLUS)) {
  4734. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4735. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4736. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4737. }
  4738. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4739. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4740. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4741. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4742. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4743. if (tg3_flag(tp, NVRAM))
  4744. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4745. }
  4746. static void tg3_dump_state(struct tg3 *tp)
  4747. {
  4748. int i;
  4749. u32 *regs;
  4750. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4751. if (!regs) {
  4752. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  4753. return;
  4754. }
  4755. if (tg3_flag(tp, PCI_EXPRESS)) {
  4756. /* Read up to but not including private PCI registers */
  4757. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4758. regs[i / sizeof(u32)] = tr32(i);
  4759. } else
  4760. tg3_dump_legacy_regs(tp, regs);
  4761. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4762. if (!regs[i + 0] && !regs[i + 1] &&
  4763. !regs[i + 2] && !regs[i + 3])
  4764. continue;
  4765. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4766. i * 4,
  4767. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4768. }
  4769. kfree(regs);
  4770. for (i = 0; i < tp->irq_cnt; i++) {
  4771. struct tg3_napi *tnapi = &tp->napi[i];
  4772. /* SW status block */
  4773. netdev_err(tp->dev,
  4774. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4775. i,
  4776. tnapi->hw_status->status,
  4777. tnapi->hw_status->status_tag,
  4778. tnapi->hw_status->rx_jumbo_consumer,
  4779. tnapi->hw_status->rx_consumer,
  4780. tnapi->hw_status->rx_mini_consumer,
  4781. tnapi->hw_status->idx[0].rx_producer,
  4782. tnapi->hw_status->idx[0].tx_consumer);
  4783. netdev_err(tp->dev,
  4784. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4785. i,
  4786. tnapi->last_tag, tnapi->last_irq_tag,
  4787. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4788. tnapi->rx_rcb_ptr,
  4789. tnapi->prodring.rx_std_prod_idx,
  4790. tnapi->prodring.rx_std_cons_idx,
  4791. tnapi->prodring.rx_jmb_prod_idx,
  4792. tnapi->prodring.rx_jmb_cons_idx);
  4793. }
  4794. }
  4795. /* This is called whenever we suspect that the system chipset is re-
  4796. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4797. * is bogus tx completions. We try to recover by setting the
  4798. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4799. * in the workqueue.
  4800. */
  4801. static void tg3_tx_recover(struct tg3 *tp)
  4802. {
  4803. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4804. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4805. netdev_warn(tp->dev,
  4806. "The system may be re-ordering memory-mapped I/O "
  4807. "cycles to the network device, attempting to recover. "
  4808. "Please report the problem to the driver maintainer "
  4809. "and include system chipset information.\n");
  4810. spin_lock(&tp->lock);
  4811. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4812. spin_unlock(&tp->lock);
  4813. }
  4814. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4815. {
  4816. /* Tell compiler to fetch tx indices from memory. */
  4817. barrier();
  4818. return tnapi->tx_pending -
  4819. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4820. }
  4821. /* Tigon3 never reports partial packet sends. So we do not
  4822. * need special logic to handle SKBs that have not had all
  4823. * of their frags sent yet, like SunGEM does.
  4824. */
  4825. static void tg3_tx(struct tg3_napi *tnapi)
  4826. {
  4827. struct tg3 *tp = tnapi->tp;
  4828. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4829. u32 sw_idx = tnapi->tx_cons;
  4830. struct netdev_queue *txq;
  4831. int index = tnapi - tp->napi;
  4832. unsigned int pkts_compl = 0, bytes_compl = 0;
  4833. if (tg3_flag(tp, ENABLE_TSS))
  4834. index--;
  4835. txq = netdev_get_tx_queue(tp->dev, index);
  4836. while (sw_idx != hw_idx) {
  4837. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4838. struct sk_buff *skb = ri->skb;
  4839. int i, tx_bug = 0;
  4840. if (unlikely(skb == NULL)) {
  4841. tg3_tx_recover(tp);
  4842. return;
  4843. }
  4844. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  4845. struct skb_shared_hwtstamps timestamp;
  4846. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  4847. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  4848. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  4849. skb_tstamp_tx(skb, &timestamp);
  4850. }
  4851. pci_unmap_single(tp->pdev,
  4852. dma_unmap_addr(ri, mapping),
  4853. skb_headlen(skb),
  4854. PCI_DMA_TODEVICE);
  4855. ri->skb = NULL;
  4856. while (ri->fragmented) {
  4857. ri->fragmented = false;
  4858. sw_idx = NEXT_TX(sw_idx);
  4859. ri = &tnapi->tx_buffers[sw_idx];
  4860. }
  4861. sw_idx = NEXT_TX(sw_idx);
  4862. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4863. ri = &tnapi->tx_buffers[sw_idx];
  4864. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4865. tx_bug = 1;
  4866. pci_unmap_page(tp->pdev,
  4867. dma_unmap_addr(ri, mapping),
  4868. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4869. PCI_DMA_TODEVICE);
  4870. while (ri->fragmented) {
  4871. ri->fragmented = false;
  4872. sw_idx = NEXT_TX(sw_idx);
  4873. ri = &tnapi->tx_buffers[sw_idx];
  4874. }
  4875. sw_idx = NEXT_TX(sw_idx);
  4876. }
  4877. pkts_compl++;
  4878. bytes_compl += skb->len;
  4879. dev_kfree_skb(skb);
  4880. if (unlikely(tx_bug)) {
  4881. tg3_tx_recover(tp);
  4882. return;
  4883. }
  4884. }
  4885. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  4886. tnapi->tx_cons = sw_idx;
  4887. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4888. * before checking for netif_queue_stopped(). Without the
  4889. * memory barrier, there is a small possibility that tg3_start_xmit()
  4890. * will miss it and cause the queue to be stopped forever.
  4891. */
  4892. smp_mb();
  4893. if (unlikely(netif_tx_queue_stopped(txq) &&
  4894. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4895. __netif_tx_lock(txq, smp_processor_id());
  4896. if (netif_tx_queue_stopped(txq) &&
  4897. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4898. netif_tx_wake_queue(txq);
  4899. __netif_tx_unlock(txq);
  4900. }
  4901. }
  4902. static void tg3_frag_free(bool is_frag, void *data)
  4903. {
  4904. if (is_frag)
  4905. put_page(virt_to_head_page(data));
  4906. else
  4907. kfree(data);
  4908. }
  4909. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4910. {
  4911. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  4912. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4913. if (!ri->data)
  4914. return;
  4915. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4916. map_sz, PCI_DMA_FROMDEVICE);
  4917. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  4918. ri->data = NULL;
  4919. }
  4920. /* Returns size of skb allocated or < 0 on error.
  4921. *
  4922. * We only need to fill in the address because the other members
  4923. * of the RX descriptor are invariant, see tg3_init_rings.
  4924. *
  4925. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4926. * posting buffers we only dirty the first cache line of the RX
  4927. * descriptor (containing the address). Whereas for the RX status
  4928. * buffers the cpu only reads the last cacheline of the RX descriptor
  4929. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4930. */
  4931. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4932. u32 opaque_key, u32 dest_idx_unmasked,
  4933. unsigned int *frag_size)
  4934. {
  4935. struct tg3_rx_buffer_desc *desc;
  4936. struct ring_info *map;
  4937. u8 *data;
  4938. dma_addr_t mapping;
  4939. int skb_size, data_size, dest_idx;
  4940. switch (opaque_key) {
  4941. case RXD_OPAQUE_RING_STD:
  4942. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4943. desc = &tpr->rx_std[dest_idx];
  4944. map = &tpr->rx_std_buffers[dest_idx];
  4945. data_size = tp->rx_pkt_map_sz;
  4946. break;
  4947. case RXD_OPAQUE_RING_JUMBO:
  4948. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4949. desc = &tpr->rx_jmb[dest_idx].std;
  4950. map = &tpr->rx_jmb_buffers[dest_idx];
  4951. data_size = TG3_RX_JMB_MAP_SZ;
  4952. break;
  4953. default:
  4954. return -EINVAL;
  4955. }
  4956. /* Do not overwrite any of the map or rp information
  4957. * until we are sure we can commit to a new buffer.
  4958. *
  4959. * Callers depend upon this behavior and assume that
  4960. * we leave everything unchanged if we fail.
  4961. */
  4962. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  4963. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4964. if (skb_size <= PAGE_SIZE) {
  4965. data = netdev_alloc_frag(skb_size);
  4966. *frag_size = skb_size;
  4967. } else {
  4968. data = kmalloc(skb_size, GFP_ATOMIC);
  4969. *frag_size = 0;
  4970. }
  4971. if (!data)
  4972. return -ENOMEM;
  4973. mapping = pci_map_single(tp->pdev,
  4974. data + TG3_RX_OFFSET(tp),
  4975. data_size,
  4976. PCI_DMA_FROMDEVICE);
  4977. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  4978. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  4979. return -EIO;
  4980. }
  4981. map->data = data;
  4982. dma_unmap_addr_set(map, mapping, mapping);
  4983. desc->addr_hi = ((u64)mapping >> 32);
  4984. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4985. return data_size;
  4986. }
  4987. /* We only need to move over in the address because the other
  4988. * members of the RX descriptor are invariant. See notes above
  4989. * tg3_alloc_rx_data for full details.
  4990. */
  4991. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4992. struct tg3_rx_prodring_set *dpr,
  4993. u32 opaque_key, int src_idx,
  4994. u32 dest_idx_unmasked)
  4995. {
  4996. struct tg3 *tp = tnapi->tp;
  4997. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4998. struct ring_info *src_map, *dest_map;
  4999. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5000. int dest_idx;
  5001. switch (opaque_key) {
  5002. case RXD_OPAQUE_RING_STD:
  5003. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5004. dest_desc = &dpr->rx_std[dest_idx];
  5005. dest_map = &dpr->rx_std_buffers[dest_idx];
  5006. src_desc = &spr->rx_std[src_idx];
  5007. src_map = &spr->rx_std_buffers[src_idx];
  5008. break;
  5009. case RXD_OPAQUE_RING_JUMBO:
  5010. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5011. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5012. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5013. src_desc = &spr->rx_jmb[src_idx].std;
  5014. src_map = &spr->rx_jmb_buffers[src_idx];
  5015. break;
  5016. default:
  5017. return;
  5018. }
  5019. dest_map->data = src_map->data;
  5020. dma_unmap_addr_set(dest_map, mapping,
  5021. dma_unmap_addr(src_map, mapping));
  5022. dest_desc->addr_hi = src_desc->addr_hi;
  5023. dest_desc->addr_lo = src_desc->addr_lo;
  5024. /* Ensure that the update to the skb happens after the physical
  5025. * addresses have been transferred to the new BD location.
  5026. */
  5027. smp_wmb();
  5028. src_map->data = NULL;
  5029. }
  5030. /* The RX ring scheme is composed of multiple rings which post fresh
  5031. * buffers to the chip, and one special ring the chip uses to report
  5032. * status back to the host.
  5033. *
  5034. * The special ring reports the status of received packets to the
  5035. * host. The chip does not write into the original descriptor the
  5036. * RX buffer was obtained from. The chip simply takes the original
  5037. * descriptor as provided by the host, updates the status and length
  5038. * field, then writes this into the next status ring entry.
  5039. *
  5040. * Each ring the host uses to post buffers to the chip is described
  5041. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5042. * it is first placed into the on-chip ram. When the packet's length
  5043. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5044. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5045. * which is within the range of the new packet's length is chosen.
  5046. *
  5047. * The "separate ring for rx status" scheme may sound queer, but it makes
  5048. * sense from a cache coherency perspective. If only the host writes
  5049. * to the buffer post rings, and only the chip writes to the rx status
  5050. * rings, then cache lines never move beyond shared-modified state.
  5051. * If both the host and chip were to write into the same ring, cache line
  5052. * eviction could occur since both entities want it in an exclusive state.
  5053. */
  5054. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5055. {
  5056. struct tg3 *tp = tnapi->tp;
  5057. u32 work_mask, rx_std_posted = 0;
  5058. u32 std_prod_idx, jmb_prod_idx;
  5059. u32 sw_idx = tnapi->rx_rcb_ptr;
  5060. u16 hw_idx;
  5061. int received;
  5062. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5063. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5064. /*
  5065. * We need to order the read of hw_idx and the read of
  5066. * the opaque cookie.
  5067. */
  5068. rmb();
  5069. work_mask = 0;
  5070. received = 0;
  5071. std_prod_idx = tpr->rx_std_prod_idx;
  5072. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5073. while (sw_idx != hw_idx && budget > 0) {
  5074. struct ring_info *ri;
  5075. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5076. unsigned int len;
  5077. struct sk_buff *skb;
  5078. dma_addr_t dma_addr;
  5079. u32 opaque_key, desc_idx, *post_ptr;
  5080. u8 *data;
  5081. u64 tstamp = 0;
  5082. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5083. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5084. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5085. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5086. dma_addr = dma_unmap_addr(ri, mapping);
  5087. data = ri->data;
  5088. post_ptr = &std_prod_idx;
  5089. rx_std_posted++;
  5090. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5091. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5092. dma_addr = dma_unmap_addr(ri, mapping);
  5093. data = ri->data;
  5094. post_ptr = &jmb_prod_idx;
  5095. } else
  5096. goto next_pkt_nopost;
  5097. work_mask |= opaque_key;
  5098. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  5099. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  5100. drop_it:
  5101. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5102. desc_idx, *post_ptr);
  5103. drop_it_no_recycle:
  5104. /* Other statistics kept track of by card. */
  5105. tp->rx_dropped++;
  5106. goto next_pkt;
  5107. }
  5108. prefetch(data + TG3_RX_OFFSET(tp));
  5109. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5110. ETH_FCS_LEN;
  5111. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5112. RXD_FLAG_PTPSTAT_PTPV1 ||
  5113. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5114. RXD_FLAG_PTPSTAT_PTPV2) {
  5115. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5116. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5117. }
  5118. if (len > TG3_RX_COPY_THRESH(tp)) {
  5119. int skb_size;
  5120. unsigned int frag_size;
  5121. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5122. *post_ptr, &frag_size);
  5123. if (skb_size < 0)
  5124. goto drop_it;
  5125. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5126. PCI_DMA_FROMDEVICE);
  5127. skb = build_skb(data, frag_size);
  5128. if (!skb) {
  5129. tg3_frag_free(frag_size != 0, data);
  5130. goto drop_it_no_recycle;
  5131. }
  5132. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5133. /* Ensure that the update to the data happens
  5134. * after the usage of the old DMA mapping.
  5135. */
  5136. smp_wmb();
  5137. ri->data = NULL;
  5138. } else {
  5139. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5140. desc_idx, *post_ptr);
  5141. skb = netdev_alloc_skb(tp->dev,
  5142. len + TG3_RAW_IP_ALIGN);
  5143. if (skb == NULL)
  5144. goto drop_it_no_recycle;
  5145. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5146. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5147. memcpy(skb->data,
  5148. data + TG3_RX_OFFSET(tp),
  5149. len);
  5150. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5151. }
  5152. skb_put(skb, len);
  5153. if (tstamp)
  5154. tg3_hwclock_to_timestamp(tp, tstamp,
  5155. skb_hwtstamps(skb));
  5156. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5157. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5158. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5159. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5160. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5161. else
  5162. skb_checksum_none_assert(skb);
  5163. skb->protocol = eth_type_trans(skb, tp->dev);
  5164. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5165. skb->protocol != htons(ETH_P_8021Q)) {
  5166. dev_kfree_skb(skb);
  5167. goto drop_it_no_recycle;
  5168. }
  5169. if (desc->type_flags & RXD_FLAG_VLAN &&
  5170. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5171. __vlan_hwaccel_put_tag(skb,
  5172. desc->err_vlan & RXD_VLAN_MASK);
  5173. napi_gro_receive(&tnapi->napi, skb);
  5174. received++;
  5175. budget--;
  5176. next_pkt:
  5177. (*post_ptr)++;
  5178. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5179. tpr->rx_std_prod_idx = std_prod_idx &
  5180. tp->rx_std_ring_mask;
  5181. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5182. tpr->rx_std_prod_idx);
  5183. work_mask &= ~RXD_OPAQUE_RING_STD;
  5184. rx_std_posted = 0;
  5185. }
  5186. next_pkt_nopost:
  5187. sw_idx++;
  5188. sw_idx &= tp->rx_ret_ring_mask;
  5189. /* Refresh hw_idx to see if there is new work */
  5190. if (sw_idx == hw_idx) {
  5191. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5192. rmb();
  5193. }
  5194. }
  5195. /* ACK the status ring. */
  5196. tnapi->rx_rcb_ptr = sw_idx;
  5197. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5198. /* Refill RX ring(s). */
  5199. if (!tg3_flag(tp, ENABLE_RSS)) {
  5200. /* Sync BD data before updating mailbox */
  5201. wmb();
  5202. if (work_mask & RXD_OPAQUE_RING_STD) {
  5203. tpr->rx_std_prod_idx = std_prod_idx &
  5204. tp->rx_std_ring_mask;
  5205. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5206. tpr->rx_std_prod_idx);
  5207. }
  5208. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5209. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5210. tp->rx_jmb_ring_mask;
  5211. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5212. tpr->rx_jmb_prod_idx);
  5213. }
  5214. mmiowb();
  5215. } else if (work_mask) {
  5216. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5217. * updated before the producer indices can be updated.
  5218. */
  5219. smp_wmb();
  5220. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5221. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5222. if (tnapi != &tp->napi[1]) {
  5223. tp->rx_refill = true;
  5224. napi_schedule(&tp->napi[1].napi);
  5225. }
  5226. }
  5227. return received;
  5228. }
  5229. static void tg3_poll_link(struct tg3 *tp)
  5230. {
  5231. /* handle link change and other phy events */
  5232. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5233. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5234. if (sblk->status & SD_STATUS_LINK_CHG) {
  5235. sblk->status = SD_STATUS_UPDATED |
  5236. (sblk->status & ~SD_STATUS_LINK_CHG);
  5237. spin_lock(&tp->lock);
  5238. if (tg3_flag(tp, USE_PHYLIB)) {
  5239. tw32_f(MAC_STATUS,
  5240. (MAC_STATUS_SYNC_CHANGED |
  5241. MAC_STATUS_CFG_CHANGED |
  5242. MAC_STATUS_MI_COMPLETION |
  5243. MAC_STATUS_LNKSTATE_CHANGED));
  5244. udelay(40);
  5245. } else
  5246. tg3_setup_phy(tp, 0);
  5247. spin_unlock(&tp->lock);
  5248. }
  5249. }
  5250. }
  5251. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5252. struct tg3_rx_prodring_set *dpr,
  5253. struct tg3_rx_prodring_set *spr)
  5254. {
  5255. u32 si, di, cpycnt, src_prod_idx;
  5256. int i, err = 0;
  5257. while (1) {
  5258. src_prod_idx = spr->rx_std_prod_idx;
  5259. /* Make sure updates to the rx_std_buffers[] entries and the
  5260. * standard producer index are seen in the correct order.
  5261. */
  5262. smp_rmb();
  5263. if (spr->rx_std_cons_idx == src_prod_idx)
  5264. break;
  5265. if (spr->rx_std_cons_idx < src_prod_idx)
  5266. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5267. else
  5268. cpycnt = tp->rx_std_ring_mask + 1 -
  5269. spr->rx_std_cons_idx;
  5270. cpycnt = min(cpycnt,
  5271. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5272. si = spr->rx_std_cons_idx;
  5273. di = dpr->rx_std_prod_idx;
  5274. for (i = di; i < di + cpycnt; i++) {
  5275. if (dpr->rx_std_buffers[i].data) {
  5276. cpycnt = i - di;
  5277. err = -ENOSPC;
  5278. break;
  5279. }
  5280. }
  5281. if (!cpycnt)
  5282. break;
  5283. /* Ensure that updates to the rx_std_buffers ring and the
  5284. * shadowed hardware producer ring from tg3_recycle_skb() are
  5285. * ordered correctly WRT the skb check above.
  5286. */
  5287. smp_rmb();
  5288. memcpy(&dpr->rx_std_buffers[di],
  5289. &spr->rx_std_buffers[si],
  5290. cpycnt * sizeof(struct ring_info));
  5291. for (i = 0; i < cpycnt; i++, di++, si++) {
  5292. struct tg3_rx_buffer_desc *sbd, *dbd;
  5293. sbd = &spr->rx_std[si];
  5294. dbd = &dpr->rx_std[di];
  5295. dbd->addr_hi = sbd->addr_hi;
  5296. dbd->addr_lo = sbd->addr_lo;
  5297. }
  5298. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5299. tp->rx_std_ring_mask;
  5300. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5301. tp->rx_std_ring_mask;
  5302. }
  5303. while (1) {
  5304. src_prod_idx = spr->rx_jmb_prod_idx;
  5305. /* Make sure updates to the rx_jmb_buffers[] entries and
  5306. * the jumbo producer index are seen in the correct order.
  5307. */
  5308. smp_rmb();
  5309. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5310. break;
  5311. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5312. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5313. else
  5314. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5315. spr->rx_jmb_cons_idx;
  5316. cpycnt = min(cpycnt,
  5317. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5318. si = spr->rx_jmb_cons_idx;
  5319. di = dpr->rx_jmb_prod_idx;
  5320. for (i = di; i < di + cpycnt; i++) {
  5321. if (dpr->rx_jmb_buffers[i].data) {
  5322. cpycnt = i - di;
  5323. err = -ENOSPC;
  5324. break;
  5325. }
  5326. }
  5327. if (!cpycnt)
  5328. break;
  5329. /* Ensure that updates to the rx_jmb_buffers ring and the
  5330. * shadowed hardware producer ring from tg3_recycle_skb() are
  5331. * ordered correctly WRT the skb check above.
  5332. */
  5333. smp_rmb();
  5334. memcpy(&dpr->rx_jmb_buffers[di],
  5335. &spr->rx_jmb_buffers[si],
  5336. cpycnt * sizeof(struct ring_info));
  5337. for (i = 0; i < cpycnt; i++, di++, si++) {
  5338. struct tg3_rx_buffer_desc *sbd, *dbd;
  5339. sbd = &spr->rx_jmb[si].std;
  5340. dbd = &dpr->rx_jmb[di].std;
  5341. dbd->addr_hi = sbd->addr_hi;
  5342. dbd->addr_lo = sbd->addr_lo;
  5343. }
  5344. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5345. tp->rx_jmb_ring_mask;
  5346. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5347. tp->rx_jmb_ring_mask;
  5348. }
  5349. return err;
  5350. }
  5351. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5352. {
  5353. struct tg3 *tp = tnapi->tp;
  5354. /* run TX completion thread */
  5355. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5356. tg3_tx(tnapi);
  5357. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5358. return work_done;
  5359. }
  5360. if (!tnapi->rx_rcb_prod_idx)
  5361. return work_done;
  5362. /* run RX thread, within the bounds set by NAPI.
  5363. * All RX "locking" is done by ensuring outside
  5364. * code synchronizes with tg3->napi.poll()
  5365. */
  5366. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5367. work_done += tg3_rx(tnapi, budget - work_done);
  5368. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5369. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5370. int i, err = 0;
  5371. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5372. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5373. tp->rx_refill = false;
  5374. for (i = 1; i <= tp->rxq_cnt; i++)
  5375. err |= tg3_rx_prodring_xfer(tp, dpr,
  5376. &tp->napi[i].prodring);
  5377. wmb();
  5378. if (std_prod_idx != dpr->rx_std_prod_idx)
  5379. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5380. dpr->rx_std_prod_idx);
  5381. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5382. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5383. dpr->rx_jmb_prod_idx);
  5384. mmiowb();
  5385. if (err)
  5386. tw32_f(HOSTCC_MODE, tp->coal_now);
  5387. }
  5388. return work_done;
  5389. }
  5390. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5391. {
  5392. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5393. schedule_work(&tp->reset_task);
  5394. }
  5395. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5396. {
  5397. cancel_work_sync(&tp->reset_task);
  5398. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5399. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5400. }
  5401. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5402. {
  5403. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5404. struct tg3 *tp = tnapi->tp;
  5405. int work_done = 0;
  5406. struct tg3_hw_status *sblk = tnapi->hw_status;
  5407. while (1) {
  5408. work_done = tg3_poll_work(tnapi, work_done, budget);
  5409. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5410. goto tx_recovery;
  5411. if (unlikely(work_done >= budget))
  5412. break;
  5413. /* tp->last_tag is used in tg3_int_reenable() below
  5414. * to tell the hw how much work has been processed,
  5415. * so we must read it before checking for more work.
  5416. */
  5417. tnapi->last_tag = sblk->status_tag;
  5418. tnapi->last_irq_tag = tnapi->last_tag;
  5419. rmb();
  5420. /* check for RX/TX work to do */
  5421. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5422. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5423. /* This test here is not race free, but will reduce
  5424. * the number of interrupts by looping again.
  5425. */
  5426. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5427. continue;
  5428. napi_complete(napi);
  5429. /* Reenable interrupts. */
  5430. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5431. /* This test here is synchronized by napi_schedule()
  5432. * and napi_complete() to close the race condition.
  5433. */
  5434. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5435. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5436. HOSTCC_MODE_ENABLE |
  5437. tnapi->coal_now);
  5438. }
  5439. mmiowb();
  5440. break;
  5441. }
  5442. }
  5443. return work_done;
  5444. tx_recovery:
  5445. /* work_done is guaranteed to be less than budget. */
  5446. napi_complete(napi);
  5447. tg3_reset_task_schedule(tp);
  5448. return work_done;
  5449. }
  5450. static void tg3_process_error(struct tg3 *tp)
  5451. {
  5452. u32 val;
  5453. bool real_error = false;
  5454. if (tg3_flag(tp, ERROR_PROCESSED))
  5455. return;
  5456. /* Check Flow Attention register */
  5457. val = tr32(HOSTCC_FLOW_ATTN);
  5458. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5459. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5460. real_error = true;
  5461. }
  5462. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5463. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5464. real_error = true;
  5465. }
  5466. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5467. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5468. real_error = true;
  5469. }
  5470. if (!real_error)
  5471. return;
  5472. tg3_dump_state(tp);
  5473. tg3_flag_set(tp, ERROR_PROCESSED);
  5474. tg3_reset_task_schedule(tp);
  5475. }
  5476. static int tg3_poll(struct napi_struct *napi, int budget)
  5477. {
  5478. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5479. struct tg3 *tp = tnapi->tp;
  5480. int work_done = 0;
  5481. struct tg3_hw_status *sblk = tnapi->hw_status;
  5482. while (1) {
  5483. if (sblk->status & SD_STATUS_ERROR)
  5484. tg3_process_error(tp);
  5485. tg3_poll_link(tp);
  5486. work_done = tg3_poll_work(tnapi, work_done, budget);
  5487. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5488. goto tx_recovery;
  5489. if (unlikely(work_done >= budget))
  5490. break;
  5491. if (tg3_flag(tp, TAGGED_STATUS)) {
  5492. /* tp->last_tag is used in tg3_int_reenable() below
  5493. * to tell the hw how much work has been processed,
  5494. * so we must read it before checking for more work.
  5495. */
  5496. tnapi->last_tag = sblk->status_tag;
  5497. tnapi->last_irq_tag = tnapi->last_tag;
  5498. rmb();
  5499. } else
  5500. sblk->status &= ~SD_STATUS_UPDATED;
  5501. if (likely(!tg3_has_work(tnapi))) {
  5502. napi_complete(napi);
  5503. tg3_int_reenable(tnapi);
  5504. break;
  5505. }
  5506. }
  5507. return work_done;
  5508. tx_recovery:
  5509. /* work_done is guaranteed to be less than budget. */
  5510. napi_complete(napi);
  5511. tg3_reset_task_schedule(tp);
  5512. return work_done;
  5513. }
  5514. static void tg3_napi_disable(struct tg3 *tp)
  5515. {
  5516. int i;
  5517. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5518. napi_disable(&tp->napi[i].napi);
  5519. }
  5520. static void tg3_napi_enable(struct tg3 *tp)
  5521. {
  5522. int i;
  5523. for (i = 0; i < tp->irq_cnt; i++)
  5524. napi_enable(&tp->napi[i].napi);
  5525. }
  5526. static void tg3_napi_init(struct tg3 *tp)
  5527. {
  5528. int i;
  5529. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5530. for (i = 1; i < tp->irq_cnt; i++)
  5531. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5532. }
  5533. static void tg3_napi_fini(struct tg3 *tp)
  5534. {
  5535. int i;
  5536. for (i = 0; i < tp->irq_cnt; i++)
  5537. netif_napi_del(&tp->napi[i].napi);
  5538. }
  5539. static inline void tg3_netif_stop(struct tg3 *tp)
  5540. {
  5541. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5542. tg3_napi_disable(tp);
  5543. netif_carrier_off(tp->dev);
  5544. netif_tx_disable(tp->dev);
  5545. }
  5546. /* tp->lock must be held */
  5547. static inline void tg3_netif_start(struct tg3 *tp)
  5548. {
  5549. tg3_ptp_resume(tp);
  5550. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5551. * appropriate so long as all callers are assured to
  5552. * have free tx slots (such as after tg3_init_hw)
  5553. */
  5554. netif_tx_wake_all_queues(tp->dev);
  5555. if (tp->link_up)
  5556. netif_carrier_on(tp->dev);
  5557. tg3_napi_enable(tp);
  5558. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5559. tg3_enable_ints(tp);
  5560. }
  5561. static void tg3_irq_quiesce(struct tg3 *tp)
  5562. {
  5563. int i;
  5564. BUG_ON(tp->irq_sync);
  5565. tp->irq_sync = 1;
  5566. smp_mb();
  5567. for (i = 0; i < tp->irq_cnt; i++)
  5568. synchronize_irq(tp->napi[i].irq_vec);
  5569. }
  5570. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5571. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5572. * with as well. Most of the time, this is not necessary except when
  5573. * shutting down the device.
  5574. */
  5575. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5576. {
  5577. spin_lock_bh(&tp->lock);
  5578. if (irq_sync)
  5579. tg3_irq_quiesce(tp);
  5580. }
  5581. static inline void tg3_full_unlock(struct tg3 *tp)
  5582. {
  5583. spin_unlock_bh(&tp->lock);
  5584. }
  5585. /* One-shot MSI handler - Chip automatically disables interrupt
  5586. * after sending MSI so driver doesn't have to do it.
  5587. */
  5588. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5589. {
  5590. struct tg3_napi *tnapi = dev_id;
  5591. struct tg3 *tp = tnapi->tp;
  5592. prefetch(tnapi->hw_status);
  5593. if (tnapi->rx_rcb)
  5594. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5595. if (likely(!tg3_irq_sync(tp)))
  5596. napi_schedule(&tnapi->napi);
  5597. return IRQ_HANDLED;
  5598. }
  5599. /* MSI ISR - No need to check for interrupt sharing and no need to
  5600. * flush status block and interrupt mailbox. PCI ordering rules
  5601. * guarantee that MSI will arrive after the status block.
  5602. */
  5603. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5604. {
  5605. struct tg3_napi *tnapi = dev_id;
  5606. struct tg3 *tp = tnapi->tp;
  5607. prefetch(tnapi->hw_status);
  5608. if (tnapi->rx_rcb)
  5609. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5610. /*
  5611. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5612. * chip-internal interrupt pending events.
  5613. * Writing non-zero to intr-mbox-0 additional tells the
  5614. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5615. * event coalescing.
  5616. */
  5617. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5618. if (likely(!tg3_irq_sync(tp)))
  5619. napi_schedule(&tnapi->napi);
  5620. return IRQ_RETVAL(1);
  5621. }
  5622. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5623. {
  5624. struct tg3_napi *tnapi = dev_id;
  5625. struct tg3 *tp = tnapi->tp;
  5626. struct tg3_hw_status *sblk = tnapi->hw_status;
  5627. unsigned int handled = 1;
  5628. /* In INTx mode, it is possible for the interrupt to arrive at
  5629. * the CPU before the status block posted prior to the interrupt.
  5630. * Reading the PCI State register will confirm whether the
  5631. * interrupt is ours and will flush the status block.
  5632. */
  5633. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5634. if (tg3_flag(tp, CHIP_RESETTING) ||
  5635. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5636. handled = 0;
  5637. goto out;
  5638. }
  5639. }
  5640. /*
  5641. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5642. * chip-internal interrupt pending events.
  5643. * Writing non-zero to intr-mbox-0 additional tells the
  5644. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5645. * event coalescing.
  5646. *
  5647. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5648. * spurious interrupts. The flush impacts performance but
  5649. * excessive spurious interrupts can be worse in some cases.
  5650. */
  5651. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5652. if (tg3_irq_sync(tp))
  5653. goto out;
  5654. sblk->status &= ~SD_STATUS_UPDATED;
  5655. if (likely(tg3_has_work(tnapi))) {
  5656. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5657. napi_schedule(&tnapi->napi);
  5658. } else {
  5659. /* No work, shared interrupt perhaps? re-enable
  5660. * interrupts, and flush that PCI write
  5661. */
  5662. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5663. 0x00000000);
  5664. }
  5665. out:
  5666. return IRQ_RETVAL(handled);
  5667. }
  5668. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5669. {
  5670. struct tg3_napi *tnapi = dev_id;
  5671. struct tg3 *tp = tnapi->tp;
  5672. struct tg3_hw_status *sblk = tnapi->hw_status;
  5673. unsigned int handled = 1;
  5674. /* In INTx mode, it is possible for the interrupt to arrive at
  5675. * the CPU before the status block posted prior to the interrupt.
  5676. * Reading the PCI State register will confirm whether the
  5677. * interrupt is ours and will flush the status block.
  5678. */
  5679. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5680. if (tg3_flag(tp, CHIP_RESETTING) ||
  5681. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5682. handled = 0;
  5683. goto out;
  5684. }
  5685. }
  5686. /*
  5687. * writing any value to intr-mbox-0 clears PCI INTA# and
  5688. * chip-internal interrupt pending events.
  5689. * writing non-zero to intr-mbox-0 additional tells the
  5690. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5691. * event coalescing.
  5692. *
  5693. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5694. * spurious interrupts. The flush impacts performance but
  5695. * excessive spurious interrupts can be worse in some cases.
  5696. */
  5697. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5698. /*
  5699. * In a shared interrupt configuration, sometimes other devices'
  5700. * interrupts will scream. We record the current status tag here
  5701. * so that the above check can report that the screaming interrupts
  5702. * are unhandled. Eventually they will be silenced.
  5703. */
  5704. tnapi->last_irq_tag = sblk->status_tag;
  5705. if (tg3_irq_sync(tp))
  5706. goto out;
  5707. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5708. napi_schedule(&tnapi->napi);
  5709. out:
  5710. return IRQ_RETVAL(handled);
  5711. }
  5712. /* ISR for interrupt test */
  5713. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5714. {
  5715. struct tg3_napi *tnapi = dev_id;
  5716. struct tg3 *tp = tnapi->tp;
  5717. struct tg3_hw_status *sblk = tnapi->hw_status;
  5718. if ((sblk->status & SD_STATUS_UPDATED) ||
  5719. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5720. tg3_disable_ints(tp);
  5721. return IRQ_RETVAL(1);
  5722. }
  5723. return IRQ_RETVAL(0);
  5724. }
  5725. #ifdef CONFIG_NET_POLL_CONTROLLER
  5726. static void tg3_poll_controller(struct net_device *dev)
  5727. {
  5728. int i;
  5729. struct tg3 *tp = netdev_priv(dev);
  5730. if (tg3_irq_sync(tp))
  5731. return;
  5732. for (i = 0; i < tp->irq_cnt; i++)
  5733. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5734. }
  5735. #endif
  5736. static void tg3_tx_timeout(struct net_device *dev)
  5737. {
  5738. struct tg3 *tp = netdev_priv(dev);
  5739. if (netif_msg_tx_err(tp)) {
  5740. netdev_err(dev, "transmit timed out, resetting\n");
  5741. tg3_dump_state(tp);
  5742. }
  5743. tg3_reset_task_schedule(tp);
  5744. }
  5745. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5746. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5747. {
  5748. u32 base = (u32) mapping & 0xffffffff;
  5749. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5750. }
  5751. /* Test for DMA addresses > 40-bit */
  5752. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5753. int len)
  5754. {
  5755. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5756. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5757. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5758. return 0;
  5759. #else
  5760. return 0;
  5761. #endif
  5762. }
  5763. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5764. dma_addr_t mapping, u32 len, u32 flags,
  5765. u32 mss, u32 vlan)
  5766. {
  5767. txbd->addr_hi = ((u64) mapping >> 32);
  5768. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5769. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5770. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5771. }
  5772. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5773. dma_addr_t map, u32 len, u32 flags,
  5774. u32 mss, u32 vlan)
  5775. {
  5776. struct tg3 *tp = tnapi->tp;
  5777. bool hwbug = false;
  5778. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5779. hwbug = true;
  5780. if (tg3_4g_overflow_test(map, len))
  5781. hwbug = true;
  5782. if (tg3_40bit_overflow_test(tp, map, len))
  5783. hwbug = true;
  5784. if (tp->dma_limit) {
  5785. u32 prvidx = *entry;
  5786. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5787. while (len > tp->dma_limit && *budget) {
  5788. u32 frag_len = tp->dma_limit;
  5789. len -= tp->dma_limit;
  5790. /* Avoid the 8byte DMA problem */
  5791. if (len <= 8) {
  5792. len += tp->dma_limit / 2;
  5793. frag_len = tp->dma_limit / 2;
  5794. }
  5795. tnapi->tx_buffers[*entry].fragmented = true;
  5796. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5797. frag_len, tmp_flag, mss, vlan);
  5798. *budget -= 1;
  5799. prvidx = *entry;
  5800. *entry = NEXT_TX(*entry);
  5801. map += frag_len;
  5802. }
  5803. if (len) {
  5804. if (*budget) {
  5805. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5806. len, flags, mss, vlan);
  5807. *budget -= 1;
  5808. *entry = NEXT_TX(*entry);
  5809. } else {
  5810. hwbug = true;
  5811. tnapi->tx_buffers[prvidx].fragmented = false;
  5812. }
  5813. }
  5814. } else {
  5815. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5816. len, flags, mss, vlan);
  5817. *entry = NEXT_TX(*entry);
  5818. }
  5819. return hwbug;
  5820. }
  5821. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5822. {
  5823. int i;
  5824. struct sk_buff *skb;
  5825. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5826. skb = txb->skb;
  5827. txb->skb = NULL;
  5828. pci_unmap_single(tnapi->tp->pdev,
  5829. dma_unmap_addr(txb, mapping),
  5830. skb_headlen(skb),
  5831. PCI_DMA_TODEVICE);
  5832. while (txb->fragmented) {
  5833. txb->fragmented = false;
  5834. entry = NEXT_TX(entry);
  5835. txb = &tnapi->tx_buffers[entry];
  5836. }
  5837. for (i = 0; i <= last; i++) {
  5838. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5839. entry = NEXT_TX(entry);
  5840. txb = &tnapi->tx_buffers[entry];
  5841. pci_unmap_page(tnapi->tp->pdev,
  5842. dma_unmap_addr(txb, mapping),
  5843. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5844. while (txb->fragmented) {
  5845. txb->fragmented = false;
  5846. entry = NEXT_TX(entry);
  5847. txb = &tnapi->tx_buffers[entry];
  5848. }
  5849. }
  5850. }
  5851. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5852. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5853. struct sk_buff **pskb,
  5854. u32 *entry, u32 *budget,
  5855. u32 base_flags, u32 mss, u32 vlan)
  5856. {
  5857. struct tg3 *tp = tnapi->tp;
  5858. struct sk_buff *new_skb, *skb = *pskb;
  5859. dma_addr_t new_addr = 0;
  5860. int ret = 0;
  5861. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5862. new_skb = skb_copy(skb, GFP_ATOMIC);
  5863. else {
  5864. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5865. new_skb = skb_copy_expand(skb,
  5866. skb_headroom(skb) + more_headroom,
  5867. skb_tailroom(skb), GFP_ATOMIC);
  5868. }
  5869. if (!new_skb) {
  5870. ret = -1;
  5871. } else {
  5872. /* New SKB is guaranteed to be linear. */
  5873. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5874. PCI_DMA_TODEVICE);
  5875. /* Make sure the mapping succeeded */
  5876. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5877. dev_kfree_skb(new_skb);
  5878. ret = -1;
  5879. } else {
  5880. u32 save_entry = *entry;
  5881. base_flags |= TXD_FLAG_END;
  5882. tnapi->tx_buffers[*entry].skb = new_skb;
  5883. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5884. mapping, new_addr);
  5885. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5886. new_skb->len, base_flags,
  5887. mss, vlan)) {
  5888. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5889. dev_kfree_skb(new_skb);
  5890. ret = -1;
  5891. }
  5892. }
  5893. }
  5894. dev_kfree_skb(skb);
  5895. *pskb = new_skb;
  5896. return ret;
  5897. }
  5898. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5899. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5900. * TSO header is greater than 80 bytes.
  5901. */
  5902. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5903. {
  5904. struct sk_buff *segs, *nskb;
  5905. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5906. /* Estimate the number of fragments in the worst case */
  5907. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5908. netif_stop_queue(tp->dev);
  5909. /* netif_tx_stop_queue() must be done before checking
  5910. * checking tx index in tg3_tx_avail() below, because in
  5911. * tg3_tx(), we update tx index before checking for
  5912. * netif_tx_queue_stopped().
  5913. */
  5914. smp_mb();
  5915. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5916. return NETDEV_TX_BUSY;
  5917. netif_wake_queue(tp->dev);
  5918. }
  5919. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5920. if (IS_ERR(segs))
  5921. goto tg3_tso_bug_end;
  5922. do {
  5923. nskb = segs;
  5924. segs = segs->next;
  5925. nskb->next = NULL;
  5926. tg3_start_xmit(nskb, tp->dev);
  5927. } while (segs);
  5928. tg3_tso_bug_end:
  5929. dev_kfree_skb(skb);
  5930. return NETDEV_TX_OK;
  5931. }
  5932. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5933. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5934. */
  5935. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5936. {
  5937. struct tg3 *tp = netdev_priv(dev);
  5938. u32 len, entry, base_flags, mss, vlan = 0;
  5939. u32 budget;
  5940. int i = -1, would_hit_hwbug;
  5941. dma_addr_t mapping;
  5942. struct tg3_napi *tnapi;
  5943. struct netdev_queue *txq;
  5944. unsigned int last;
  5945. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5946. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5947. if (tg3_flag(tp, ENABLE_TSS))
  5948. tnapi++;
  5949. budget = tg3_tx_avail(tnapi);
  5950. /* We are running in BH disabled context with netif_tx_lock
  5951. * and TX reclaim runs via tp->napi.poll inside of a software
  5952. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5953. * no IRQ context deadlocks to worry about either. Rejoice!
  5954. */
  5955. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5956. if (!netif_tx_queue_stopped(txq)) {
  5957. netif_tx_stop_queue(txq);
  5958. /* This is a hard error, log it. */
  5959. netdev_err(dev,
  5960. "BUG! Tx Ring full when queue awake!\n");
  5961. }
  5962. return NETDEV_TX_BUSY;
  5963. }
  5964. entry = tnapi->tx_prod;
  5965. base_flags = 0;
  5966. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5967. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5968. mss = skb_shinfo(skb)->gso_size;
  5969. if (mss) {
  5970. struct iphdr *iph;
  5971. u32 tcp_opt_len, hdr_len;
  5972. if (skb_header_cloned(skb) &&
  5973. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  5974. goto drop;
  5975. iph = ip_hdr(skb);
  5976. tcp_opt_len = tcp_optlen(skb);
  5977. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  5978. if (!skb_is_gso_v6(skb)) {
  5979. iph->check = 0;
  5980. iph->tot_len = htons(mss + hdr_len);
  5981. }
  5982. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5983. tg3_flag(tp, TSO_BUG))
  5984. return tg3_tso_bug(tp, skb);
  5985. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5986. TXD_FLAG_CPU_POST_DMA);
  5987. if (tg3_flag(tp, HW_TSO_1) ||
  5988. tg3_flag(tp, HW_TSO_2) ||
  5989. tg3_flag(tp, HW_TSO_3)) {
  5990. tcp_hdr(skb)->check = 0;
  5991. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5992. } else
  5993. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5994. iph->daddr, 0,
  5995. IPPROTO_TCP,
  5996. 0);
  5997. if (tg3_flag(tp, HW_TSO_3)) {
  5998. mss |= (hdr_len & 0xc) << 12;
  5999. if (hdr_len & 0x10)
  6000. base_flags |= 0x00000010;
  6001. base_flags |= (hdr_len & 0x3e0) << 5;
  6002. } else if (tg3_flag(tp, HW_TSO_2))
  6003. mss |= hdr_len << 9;
  6004. else if (tg3_flag(tp, HW_TSO_1) ||
  6005. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6006. if (tcp_opt_len || iph->ihl > 5) {
  6007. int tsflags;
  6008. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6009. mss |= (tsflags << 11);
  6010. }
  6011. } else {
  6012. if (tcp_opt_len || iph->ihl > 5) {
  6013. int tsflags;
  6014. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6015. base_flags |= tsflags << 12;
  6016. }
  6017. }
  6018. }
  6019. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6020. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6021. base_flags |= TXD_FLAG_JMB_PKT;
  6022. if (vlan_tx_tag_present(skb)) {
  6023. base_flags |= TXD_FLAG_VLAN;
  6024. vlan = vlan_tx_tag_get(skb);
  6025. }
  6026. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6027. tg3_flag(tp, TX_TSTAMP_EN)) {
  6028. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6029. base_flags |= TXD_FLAG_HWTSTAMP;
  6030. }
  6031. len = skb_headlen(skb);
  6032. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6033. if (pci_dma_mapping_error(tp->pdev, mapping))
  6034. goto drop;
  6035. tnapi->tx_buffers[entry].skb = skb;
  6036. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6037. would_hit_hwbug = 0;
  6038. if (tg3_flag(tp, 5701_DMA_BUG))
  6039. would_hit_hwbug = 1;
  6040. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6041. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6042. mss, vlan)) {
  6043. would_hit_hwbug = 1;
  6044. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6045. u32 tmp_mss = mss;
  6046. if (!tg3_flag(tp, HW_TSO_1) &&
  6047. !tg3_flag(tp, HW_TSO_2) &&
  6048. !tg3_flag(tp, HW_TSO_3))
  6049. tmp_mss = 0;
  6050. /* Now loop through additional data
  6051. * fragments, and queue them.
  6052. */
  6053. last = skb_shinfo(skb)->nr_frags - 1;
  6054. for (i = 0; i <= last; i++) {
  6055. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6056. len = skb_frag_size(frag);
  6057. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6058. len, DMA_TO_DEVICE);
  6059. tnapi->tx_buffers[entry].skb = NULL;
  6060. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6061. mapping);
  6062. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6063. goto dma_error;
  6064. if (!budget ||
  6065. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6066. len, base_flags |
  6067. ((i == last) ? TXD_FLAG_END : 0),
  6068. tmp_mss, vlan)) {
  6069. would_hit_hwbug = 1;
  6070. break;
  6071. }
  6072. }
  6073. }
  6074. if (would_hit_hwbug) {
  6075. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6076. /* If the workaround fails due to memory/mapping
  6077. * failure, silently drop this packet.
  6078. */
  6079. entry = tnapi->tx_prod;
  6080. budget = tg3_tx_avail(tnapi);
  6081. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6082. base_flags, mss, vlan))
  6083. goto drop_nofree;
  6084. }
  6085. skb_tx_timestamp(skb);
  6086. netdev_tx_sent_queue(txq, skb->len);
  6087. /* Sync BD data before updating mailbox */
  6088. wmb();
  6089. /* Packets are ready, update Tx producer idx local and on card. */
  6090. tw32_tx_mbox(tnapi->prodmbox, entry);
  6091. tnapi->tx_prod = entry;
  6092. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6093. netif_tx_stop_queue(txq);
  6094. /* netif_tx_stop_queue() must be done before checking
  6095. * checking tx index in tg3_tx_avail() below, because in
  6096. * tg3_tx(), we update tx index before checking for
  6097. * netif_tx_queue_stopped().
  6098. */
  6099. smp_mb();
  6100. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6101. netif_tx_wake_queue(txq);
  6102. }
  6103. mmiowb();
  6104. return NETDEV_TX_OK;
  6105. dma_error:
  6106. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6107. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6108. drop:
  6109. dev_kfree_skb(skb);
  6110. drop_nofree:
  6111. tp->tx_dropped++;
  6112. return NETDEV_TX_OK;
  6113. }
  6114. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6115. {
  6116. if (enable) {
  6117. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6118. MAC_MODE_PORT_MODE_MASK);
  6119. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6120. if (!tg3_flag(tp, 5705_PLUS))
  6121. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6122. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6123. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6124. else
  6125. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6126. } else {
  6127. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6128. if (tg3_flag(tp, 5705_PLUS) ||
  6129. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6130. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  6131. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6132. }
  6133. tw32(MAC_MODE, tp->mac_mode);
  6134. udelay(40);
  6135. }
  6136. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6137. {
  6138. u32 val, bmcr, mac_mode, ptest = 0;
  6139. tg3_phy_toggle_apd(tp, false);
  6140. tg3_phy_toggle_automdix(tp, 0);
  6141. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6142. return -EIO;
  6143. bmcr = BMCR_FULLDPLX;
  6144. switch (speed) {
  6145. case SPEED_10:
  6146. break;
  6147. case SPEED_100:
  6148. bmcr |= BMCR_SPEED100;
  6149. break;
  6150. case SPEED_1000:
  6151. default:
  6152. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6153. speed = SPEED_100;
  6154. bmcr |= BMCR_SPEED100;
  6155. } else {
  6156. speed = SPEED_1000;
  6157. bmcr |= BMCR_SPEED1000;
  6158. }
  6159. }
  6160. if (extlpbk) {
  6161. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6162. tg3_readphy(tp, MII_CTRL1000, &val);
  6163. val |= CTL1000_AS_MASTER |
  6164. CTL1000_ENABLE_MASTER;
  6165. tg3_writephy(tp, MII_CTRL1000, val);
  6166. } else {
  6167. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6168. MII_TG3_FET_PTEST_TRIM_2;
  6169. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6170. }
  6171. } else
  6172. bmcr |= BMCR_LOOPBACK;
  6173. tg3_writephy(tp, MII_BMCR, bmcr);
  6174. /* The write needs to be flushed for the FETs */
  6175. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6176. tg3_readphy(tp, MII_BMCR, &bmcr);
  6177. udelay(40);
  6178. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6179. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  6180. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6181. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6182. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6183. /* The write needs to be flushed for the AC131 */
  6184. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6185. }
  6186. /* Reset to prevent losing 1st rx packet intermittently */
  6187. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6188. tg3_flag(tp, 5780_CLASS)) {
  6189. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6190. udelay(10);
  6191. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6192. }
  6193. mac_mode = tp->mac_mode &
  6194. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6195. if (speed == SPEED_1000)
  6196. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6197. else
  6198. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6199. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  6200. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6201. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6202. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6203. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6204. mac_mode |= MAC_MODE_LINK_POLARITY;
  6205. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6206. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6207. }
  6208. tw32(MAC_MODE, mac_mode);
  6209. udelay(40);
  6210. return 0;
  6211. }
  6212. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6213. {
  6214. struct tg3 *tp = netdev_priv(dev);
  6215. if (features & NETIF_F_LOOPBACK) {
  6216. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6217. return;
  6218. spin_lock_bh(&tp->lock);
  6219. tg3_mac_loopback(tp, true);
  6220. netif_carrier_on(tp->dev);
  6221. spin_unlock_bh(&tp->lock);
  6222. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6223. } else {
  6224. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6225. return;
  6226. spin_lock_bh(&tp->lock);
  6227. tg3_mac_loopback(tp, false);
  6228. /* Force link status check */
  6229. tg3_setup_phy(tp, 1);
  6230. spin_unlock_bh(&tp->lock);
  6231. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6232. }
  6233. }
  6234. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6235. netdev_features_t features)
  6236. {
  6237. struct tg3 *tp = netdev_priv(dev);
  6238. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6239. features &= ~NETIF_F_ALL_TSO;
  6240. return features;
  6241. }
  6242. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6243. {
  6244. netdev_features_t changed = dev->features ^ features;
  6245. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6246. tg3_set_loopback(dev, features);
  6247. return 0;
  6248. }
  6249. static void tg3_rx_prodring_free(struct tg3 *tp,
  6250. struct tg3_rx_prodring_set *tpr)
  6251. {
  6252. int i;
  6253. if (tpr != &tp->napi[0].prodring) {
  6254. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6255. i = (i + 1) & tp->rx_std_ring_mask)
  6256. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6257. tp->rx_pkt_map_sz);
  6258. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6259. for (i = tpr->rx_jmb_cons_idx;
  6260. i != tpr->rx_jmb_prod_idx;
  6261. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6262. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6263. TG3_RX_JMB_MAP_SZ);
  6264. }
  6265. }
  6266. return;
  6267. }
  6268. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6269. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6270. tp->rx_pkt_map_sz);
  6271. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6272. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6273. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6274. TG3_RX_JMB_MAP_SZ);
  6275. }
  6276. }
  6277. /* Initialize rx rings for packet processing.
  6278. *
  6279. * The chip has been shut down and the driver detached from
  6280. * the networking, so no interrupts or new tx packets will
  6281. * end up in the driver. tp->{tx,}lock are held and thus
  6282. * we may not sleep.
  6283. */
  6284. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6285. struct tg3_rx_prodring_set *tpr)
  6286. {
  6287. u32 i, rx_pkt_dma_sz;
  6288. tpr->rx_std_cons_idx = 0;
  6289. tpr->rx_std_prod_idx = 0;
  6290. tpr->rx_jmb_cons_idx = 0;
  6291. tpr->rx_jmb_prod_idx = 0;
  6292. if (tpr != &tp->napi[0].prodring) {
  6293. memset(&tpr->rx_std_buffers[0], 0,
  6294. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6295. if (tpr->rx_jmb_buffers)
  6296. memset(&tpr->rx_jmb_buffers[0], 0,
  6297. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6298. goto done;
  6299. }
  6300. /* Zero out all descriptors. */
  6301. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6302. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6303. if (tg3_flag(tp, 5780_CLASS) &&
  6304. tp->dev->mtu > ETH_DATA_LEN)
  6305. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6306. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6307. /* Initialize invariants of the rings, we only set this
  6308. * stuff once. This works because the card does not
  6309. * write into the rx buffer posting rings.
  6310. */
  6311. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6312. struct tg3_rx_buffer_desc *rxd;
  6313. rxd = &tpr->rx_std[i];
  6314. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6315. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6316. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6317. (i << RXD_OPAQUE_INDEX_SHIFT));
  6318. }
  6319. /* Now allocate fresh SKBs for each rx ring. */
  6320. for (i = 0; i < tp->rx_pending; i++) {
  6321. unsigned int frag_size;
  6322. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6323. &frag_size) < 0) {
  6324. netdev_warn(tp->dev,
  6325. "Using a smaller RX standard ring. Only "
  6326. "%d out of %d buffers were allocated "
  6327. "successfully\n", i, tp->rx_pending);
  6328. if (i == 0)
  6329. goto initfail;
  6330. tp->rx_pending = i;
  6331. break;
  6332. }
  6333. }
  6334. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6335. goto done;
  6336. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6337. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6338. goto done;
  6339. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6340. struct tg3_rx_buffer_desc *rxd;
  6341. rxd = &tpr->rx_jmb[i].std;
  6342. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6343. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6344. RXD_FLAG_JUMBO;
  6345. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6346. (i << RXD_OPAQUE_INDEX_SHIFT));
  6347. }
  6348. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6349. unsigned int frag_size;
  6350. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6351. &frag_size) < 0) {
  6352. netdev_warn(tp->dev,
  6353. "Using a smaller RX jumbo ring. Only %d "
  6354. "out of %d buffers were allocated "
  6355. "successfully\n", i, tp->rx_jumbo_pending);
  6356. if (i == 0)
  6357. goto initfail;
  6358. tp->rx_jumbo_pending = i;
  6359. break;
  6360. }
  6361. }
  6362. done:
  6363. return 0;
  6364. initfail:
  6365. tg3_rx_prodring_free(tp, tpr);
  6366. return -ENOMEM;
  6367. }
  6368. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6369. struct tg3_rx_prodring_set *tpr)
  6370. {
  6371. kfree(tpr->rx_std_buffers);
  6372. tpr->rx_std_buffers = NULL;
  6373. kfree(tpr->rx_jmb_buffers);
  6374. tpr->rx_jmb_buffers = NULL;
  6375. if (tpr->rx_std) {
  6376. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6377. tpr->rx_std, tpr->rx_std_mapping);
  6378. tpr->rx_std = NULL;
  6379. }
  6380. if (tpr->rx_jmb) {
  6381. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6382. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6383. tpr->rx_jmb = NULL;
  6384. }
  6385. }
  6386. static int tg3_rx_prodring_init(struct tg3 *tp,
  6387. struct tg3_rx_prodring_set *tpr)
  6388. {
  6389. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6390. GFP_KERNEL);
  6391. if (!tpr->rx_std_buffers)
  6392. return -ENOMEM;
  6393. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6394. TG3_RX_STD_RING_BYTES(tp),
  6395. &tpr->rx_std_mapping,
  6396. GFP_KERNEL);
  6397. if (!tpr->rx_std)
  6398. goto err_out;
  6399. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6400. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6401. GFP_KERNEL);
  6402. if (!tpr->rx_jmb_buffers)
  6403. goto err_out;
  6404. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6405. TG3_RX_JMB_RING_BYTES(tp),
  6406. &tpr->rx_jmb_mapping,
  6407. GFP_KERNEL);
  6408. if (!tpr->rx_jmb)
  6409. goto err_out;
  6410. }
  6411. return 0;
  6412. err_out:
  6413. tg3_rx_prodring_fini(tp, tpr);
  6414. return -ENOMEM;
  6415. }
  6416. /* Free up pending packets in all rx/tx rings.
  6417. *
  6418. * The chip has been shut down and the driver detached from
  6419. * the networking, so no interrupts or new tx packets will
  6420. * end up in the driver. tp->{tx,}lock is not held and we are not
  6421. * in an interrupt context and thus may sleep.
  6422. */
  6423. static void tg3_free_rings(struct tg3 *tp)
  6424. {
  6425. int i, j;
  6426. for (j = 0; j < tp->irq_cnt; j++) {
  6427. struct tg3_napi *tnapi = &tp->napi[j];
  6428. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6429. if (!tnapi->tx_buffers)
  6430. continue;
  6431. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6432. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6433. if (!skb)
  6434. continue;
  6435. tg3_tx_skb_unmap(tnapi, i,
  6436. skb_shinfo(skb)->nr_frags - 1);
  6437. dev_kfree_skb_any(skb);
  6438. }
  6439. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6440. }
  6441. }
  6442. /* Initialize tx/rx rings for packet processing.
  6443. *
  6444. * The chip has been shut down and the driver detached from
  6445. * the networking, so no interrupts or new tx packets will
  6446. * end up in the driver. tp->{tx,}lock are held and thus
  6447. * we may not sleep.
  6448. */
  6449. static int tg3_init_rings(struct tg3 *tp)
  6450. {
  6451. int i;
  6452. /* Free up all the SKBs. */
  6453. tg3_free_rings(tp);
  6454. for (i = 0; i < tp->irq_cnt; i++) {
  6455. struct tg3_napi *tnapi = &tp->napi[i];
  6456. tnapi->last_tag = 0;
  6457. tnapi->last_irq_tag = 0;
  6458. tnapi->hw_status->status = 0;
  6459. tnapi->hw_status->status_tag = 0;
  6460. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6461. tnapi->tx_prod = 0;
  6462. tnapi->tx_cons = 0;
  6463. if (tnapi->tx_ring)
  6464. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6465. tnapi->rx_rcb_ptr = 0;
  6466. if (tnapi->rx_rcb)
  6467. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6468. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6469. tg3_free_rings(tp);
  6470. return -ENOMEM;
  6471. }
  6472. }
  6473. return 0;
  6474. }
  6475. static void tg3_mem_tx_release(struct tg3 *tp)
  6476. {
  6477. int i;
  6478. for (i = 0; i < tp->irq_max; i++) {
  6479. struct tg3_napi *tnapi = &tp->napi[i];
  6480. if (tnapi->tx_ring) {
  6481. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6482. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6483. tnapi->tx_ring = NULL;
  6484. }
  6485. kfree(tnapi->tx_buffers);
  6486. tnapi->tx_buffers = NULL;
  6487. }
  6488. }
  6489. static int tg3_mem_tx_acquire(struct tg3 *tp)
  6490. {
  6491. int i;
  6492. struct tg3_napi *tnapi = &tp->napi[0];
  6493. /* If multivector TSS is enabled, vector 0 does not handle
  6494. * tx interrupts. Don't allocate any resources for it.
  6495. */
  6496. if (tg3_flag(tp, ENABLE_TSS))
  6497. tnapi++;
  6498. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  6499. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  6500. TG3_TX_RING_SIZE, GFP_KERNEL);
  6501. if (!tnapi->tx_buffers)
  6502. goto err_out;
  6503. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6504. TG3_TX_RING_BYTES,
  6505. &tnapi->tx_desc_mapping,
  6506. GFP_KERNEL);
  6507. if (!tnapi->tx_ring)
  6508. goto err_out;
  6509. }
  6510. return 0;
  6511. err_out:
  6512. tg3_mem_tx_release(tp);
  6513. return -ENOMEM;
  6514. }
  6515. static void tg3_mem_rx_release(struct tg3 *tp)
  6516. {
  6517. int i;
  6518. for (i = 0; i < tp->irq_max; i++) {
  6519. struct tg3_napi *tnapi = &tp->napi[i];
  6520. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6521. if (!tnapi->rx_rcb)
  6522. continue;
  6523. dma_free_coherent(&tp->pdev->dev,
  6524. TG3_RX_RCB_RING_BYTES(tp),
  6525. tnapi->rx_rcb,
  6526. tnapi->rx_rcb_mapping);
  6527. tnapi->rx_rcb = NULL;
  6528. }
  6529. }
  6530. static int tg3_mem_rx_acquire(struct tg3 *tp)
  6531. {
  6532. unsigned int i, limit;
  6533. limit = tp->rxq_cnt;
  6534. /* If RSS is enabled, we need a (dummy) producer ring
  6535. * set on vector zero. This is the true hw prodring.
  6536. */
  6537. if (tg3_flag(tp, ENABLE_RSS))
  6538. limit++;
  6539. for (i = 0; i < limit; i++) {
  6540. struct tg3_napi *tnapi = &tp->napi[i];
  6541. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6542. goto err_out;
  6543. /* If multivector RSS is enabled, vector 0
  6544. * does not handle rx or tx interrupts.
  6545. * Don't allocate any resources for it.
  6546. */
  6547. if (!i && tg3_flag(tp, ENABLE_RSS))
  6548. continue;
  6549. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6550. TG3_RX_RCB_RING_BYTES(tp),
  6551. &tnapi->rx_rcb_mapping,
  6552. GFP_KERNEL);
  6553. if (!tnapi->rx_rcb)
  6554. goto err_out;
  6555. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6556. }
  6557. return 0;
  6558. err_out:
  6559. tg3_mem_rx_release(tp);
  6560. return -ENOMEM;
  6561. }
  6562. /*
  6563. * Must not be invoked with interrupt sources disabled and
  6564. * the hardware shutdown down.
  6565. */
  6566. static void tg3_free_consistent(struct tg3 *tp)
  6567. {
  6568. int i;
  6569. for (i = 0; i < tp->irq_cnt; i++) {
  6570. struct tg3_napi *tnapi = &tp->napi[i];
  6571. if (tnapi->hw_status) {
  6572. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6573. tnapi->hw_status,
  6574. tnapi->status_mapping);
  6575. tnapi->hw_status = NULL;
  6576. }
  6577. }
  6578. tg3_mem_rx_release(tp);
  6579. tg3_mem_tx_release(tp);
  6580. if (tp->hw_stats) {
  6581. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6582. tp->hw_stats, tp->stats_mapping);
  6583. tp->hw_stats = NULL;
  6584. }
  6585. }
  6586. /*
  6587. * Must not be invoked with interrupt sources disabled and
  6588. * the hardware shutdown down. Can sleep.
  6589. */
  6590. static int tg3_alloc_consistent(struct tg3 *tp)
  6591. {
  6592. int i;
  6593. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6594. sizeof(struct tg3_hw_stats),
  6595. &tp->stats_mapping,
  6596. GFP_KERNEL);
  6597. if (!tp->hw_stats)
  6598. goto err_out;
  6599. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6600. for (i = 0; i < tp->irq_cnt; i++) {
  6601. struct tg3_napi *tnapi = &tp->napi[i];
  6602. struct tg3_hw_status *sblk;
  6603. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6604. TG3_HW_STATUS_SIZE,
  6605. &tnapi->status_mapping,
  6606. GFP_KERNEL);
  6607. if (!tnapi->hw_status)
  6608. goto err_out;
  6609. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6610. sblk = tnapi->hw_status;
  6611. if (tg3_flag(tp, ENABLE_RSS)) {
  6612. u16 *prodptr = NULL;
  6613. /*
  6614. * When RSS is enabled, the status block format changes
  6615. * slightly. The "rx_jumbo_consumer", "reserved",
  6616. * and "rx_mini_consumer" members get mapped to the
  6617. * other three rx return ring producer indexes.
  6618. */
  6619. switch (i) {
  6620. case 1:
  6621. prodptr = &sblk->idx[0].rx_producer;
  6622. break;
  6623. case 2:
  6624. prodptr = &sblk->rx_jumbo_consumer;
  6625. break;
  6626. case 3:
  6627. prodptr = &sblk->reserved;
  6628. break;
  6629. case 4:
  6630. prodptr = &sblk->rx_mini_consumer;
  6631. break;
  6632. }
  6633. tnapi->rx_rcb_prod_idx = prodptr;
  6634. } else {
  6635. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6636. }
  6637. }
  6638. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  6639. goto err_out;
  6640. return 0;
  6641. err_out:
  6642. tg3_free_consistent(tp);
  6643. return -ENOMEM;
  6644. }
  6645. #define MAX_WAIT_CNT 1000
  6646. /* To stop a block, clear the enable bit and poll till it
  6647. * clears. tp->lock is held.
  6648. */
  6649. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6650. {
  6651. unsigned int i;
  6652. u32 val;
  6653. if (tg3_flag(tp, 5705_PLUS)) {
  6654. switch (ofs) {
  6655. case RCVLSC_MODE:
  6656. case DMAC_MODE:
  6657. case MBFREE_MODE:
  6658. case BUFMGR_MODE:
  6659. case MEMARB_MODE:
  6660. /* We can't enable/disable these bits of the
  6661. * 5705/5750, just say success.
  6662. */
  6663. return 0;
  6664. default:
  6665. break;
  6666. }
  6667. }
  6668. val = tr32(ofs);
  6669. val &= ~enable_bit;
  6670. tw32_f(ofs, val);
  6671. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6672. udelay(100);
  6673. val = tr32(ofs);
  6674. if ((val & enable_bit) == 0)
  6675. break;
  6676. }
  6677. if (i == MAX_WAIT_CNT && !silent) {
  6678. dev_err(&tp->pdev->dev,
  6679. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6680. ofs, enable_bit);
  6681. return -ENODEV;
  6682. }
  6683. return 0;
  6684. }
  6685. /* tp->lock is held. */
  6686. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6687. {
  6688. int i, err;
  6689. tg3_disable_ints(tp);
  6690. tp->rx_mode &= ~RX_MODE_ENABLE;
  6691. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6692. udelay(10);
  6693. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6694. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6695. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6696. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6697. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6698. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6699. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6700. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6701. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6702. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6703. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6704. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6705. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6706. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6707. tw32_f(MAC_MODE, tp->mac_mode);
  6708. udelay(40);
  6709. tp->tx_mode &= ~TX_MODE_ENABLE;
  6710. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6711. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6712. udelay(100);
  6713. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6714. break;
  6715. }
  6716. if (i >= MAX_WAIT_CNT) {
  6717. dev_err(&tp->pdev->dev,
  6718. "%s timed out, TX_MODE_ENABLE will not clear "
  6719. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6720. err |= -ENODEV;
  6721. }
  6722. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6723. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6724. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6725. tw32(FTQ_RESET, 0xffffffff);
  6726. tw32(FTQ_RESET, 0x00000000);
  6727. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6728. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6729. for (i = 0; i < tp->irq_cnt; i++) {
  6730. struct tg3_napi *tnapi = &tp->napi[i];
  6731. if (tnapi->hw_status)
  6732. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6733. }
  6734. return err;
  6735. }
  6736. /* Save PCI command register before chip reset */
  6737. static void tg3_save_pci_state(struct tg3 *tp)
  6738. {
  6739. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6740. }
  6741. /* Restore PCI state after chip reset */
  6742. static void tg3_restore_pci_state(struct tg3 *tp)
  6743. {
  6744. u32 val;
  6745. /* Re-enable indirect register accesses. */
  6746. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6747. tp->misc_host_ctrl);
  6748. /* Set MAX PCI retry to zero. */
  6749. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6750. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6751. tg3_flag(tp, PCIX_MODE))
  6752. val |= PCISTATE_RETRY_SAME_DMA;
  6753. /* Allow reads and writes to the APE register and memory space. */
  6754. if (tg3_flag(tp, ENABLE_APE))
  6755. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6756. PCISTATE_ALLOW_APE_SHMEM_WR |
  6757. PCISTATE_ALLOW_APE_PSPACE_WR;
  6758. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6759. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6760. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6761. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6762. tp->pci_cacheline_sz);
  6763. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6764. tp->pci_lat_timer);
  6765. }
  6766. /* Make sure PCI-X relaxed ordering bit is clear. */
  6767. if (tg3_flag(tp, PCIX_MODE)) {
  6768. u16 pcix_cmd;
  6769. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6770. &pcix_cmd);
  6771. pcix_cmd &= ~PCI_X_CMD_ERO;
  6772. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6773. pcix_cmd);
  6774. }
  6775. if (tg3_flag(tp, 5780_CLASS)) {
  6776. /* Chip reset on 5780 will reset MSI enable bit,
  6777. * so need to restore it.
  6778. */
  6779. if (tg3_flag(tp, USING_MSI)) {
  6780. u16 ctrl;
  6781. pci_read_config_word(tp->pdev,
  6782. tp->msi_cap + PCI_MSI_FLAGS,
  6783. &ctrl);
  6784. pci_write_config_word(tp->pdev,
  6785. tp->msi_cap + PCI_MSI_FLAGS,
  6786. ctrl | PCI_MSI_FLAGS_ENABLE);
  6787. val = tr32(MSGINT_MODE);
  6788. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6789. }
  6790. }
  6791. }
  6792. /* tp->lock is held. */
  6793. static int tg3_chip_reset(struct tg3 *tp)
  6794. {
  6795. u32 val;
  6796. void (*write_op)(struct tg3 *, u32, u32);
  6797. int i, err;
  6798. tg3_nvram_lock(tp);
  6799. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6800. /* No matching tg3_nvram_unlock() after this because
  6801. * chip reset below will undo the nvram lock.
  6802. */
  6803. tp->nvram_lock_cnt = 0;
  6804. /* GRC_MISC_CFG core clock reset will clear the memory
  6805. * enable bit in PCI register 4 and the MSI enable bit
  6806. * on some chips, so we save relevant registers here.
  6807. */
  6808. tg3_save_pci_state(tp);
  6809. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6810. tg3_flag(tp, 5755_PLUS))
  6811. tw32(GRC_FASTBOOT_PC, 0);
  6812. /*
  6813. * We must avoid the readl() that normally takes place.
  6814. * It locks machines, causes machine checks, and other
  6815. * fun things. So, temporarily disable the 5701
  6816. * hardware workaround, while we do the reset.
  6817. */
  6818. write_op = tp->write32;
  6819. if (write_op == tg3_write_flush_reg32)
  6820. tp->write32 = tg3_write32;
  6821. /* Prevent the irq handler from reading or writing PCI registers
  6822. * during chip reset when the memory enable bit in the PCI command
  6823. * register may be cleared. The chip does not generate interrupt
  6824. * at this time, but the irq handler may still be called due to irq
  6825. * sharing or irqpoll.
  6826. */
  6827. tg3_flag_set(tp, CHIP_RESETTING);
  6828. for (i = 0; i < tp->irq_cnt; i++) {
  6829. struct tg3_napi *tnapi = &tp->napi[i];
  6830. if (tnapi->hw_status) {
  6831. tnapi->hw_status->status = 0;
  6832. tnapi->hw_status->status_tag = 0;
  6833. }
  6834. tnapi->last_tag = 0;
  6835. tnapi->last_irq_tag = 0;
  6836. }
  6837. smp_mb();
  6838. for (i = 0; i < tp->irq_cnt; i++)
  6839. synchronize_irq(tp->napi[i].irq_vec);
  6840. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6841. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6842. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6843. }
  6844. /* do the reset */
  6845. val = GRC_MISC_CFG_CORECLK_RESET;
  6846. if (tg3_flag(tp, PCI_EXPRESS)) {
  6847. /* Force PCIe 1.0a mode */
  6848. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6849. !tg3_flag(tp, 57765_PLUS) &&
  6850. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6851. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6852. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6853. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6854. tw32(GRC_MISC_CFG, (1 << 29));
  6855. val |= (1 << 29);
  6856. }
  6857. }
  6858. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6859. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6860. tw32(GRC_VCPU_EXT_CTRL,
  6861. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6862. }
  6863. /* Manage gphy power for all CPMU absent PCIe devices. */
  6864. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6865. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6866. tw32(GRC_MISC_CFG, val);
  6867. /* restore 5701 hardware bug workaround write method */
  6868. tp->write32 = write_op;
  6869. /* Unfortunately, we have to delay before the PCI read back.
  6870. * Some 575X chips even will not respond to a PCI cfg access
  6871. * when the reset command is given to the chip.
  6872. *
  6873. * How do these hardware designers expect things to work
  6874. * properly if the PCI write is posted for a long period
  6875. * of time? It is always necessary to have some method by
  6876. * which a register read back can occur to push the write
  6877. * out which does the reset.
  6878. *
  6879. * For most tg3 variants the trick below was working.
  6880. * Ho hum...
  6881. */
  6882. udelay(120);
  6883. /* Flush PCI posted writes. The normal MMIO registers
  6884. * are inaccessible at this time so this is the only
  6885. * way to make this reliably (actually, this is no longer
  6886. * the case, see above). I tried to use indirect
  6887. * register read/write but this upset some 5701 variants.
  6888. */
  6889. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6890. udelay(120);
  6891. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  6892. u16 val16;
  6893. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6894. int j;
  6895. u32 cfg_val;
  6896. /* Wait for link training to complete. */
  6897. for (j = 0; j < 5000; j++)
  6898. udelay(100);
  6899. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6900. pci_write_config_dword(tp->pdev, 0xc4,
  6901. cfg_val | (1 << 15));
  6902. }
  6903. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6904. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  6905. /*
  6906. * Older PCIe devices only support the 128 byte
  6907. * MPS setting. Enforce the restriction.
  6908. */
  6909. if (!tg3_flag(tp, CPMU_PRESENT))
  6910. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  6911. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  6912. /* Clear error status */
  6913. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  6914. PCI_EXP_DEVSTA_CED |
  6915. PCI_EXP_DEVSTA_NFED |
  6916. PCI_EXP_DEVSTA_FED |
  6917. PCI_EXP_DEVSTA_URD);
  6918. }
  6919. tg3_restore_pci_state(tp);
  6920. tg3_flag_clear(tp, CHIP_RESETTING);
  6921. tg3_flag_clear(tp, ERROR_PROCESSED);
  6922. val = 0;
  6923. if (tg3_flag(tp, 5780_CLASS))
  6924. val = tr32(MEMARB_MODE);
  6925. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6926. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6927. tg3_stop_fw(tp);
  6928. tw32(0x5000, 0x400);
  6929. }
  6930. tw32(GRC_MODE, tp->grc_mode);
  6931. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6932. val = tr32(0xc4);
  6933. tw32(0xc4, val | (1 << 15));
  6934. }
  6935. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6936. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6937. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6938. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6939. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6940. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6941. }
  6942. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6943. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6944. val = tp->mac_mode;
  6945. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6946. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6947. val = tp->mac_mode;
  6948. } else
  6949. val = 0;
  6950. tw32_f(MAC_MODE, val);
  6951. udelay(40);
  6952. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6953. err = tg3_poll_fw(tp);
  6954. if (err)
  6955. return err;
  6956. tg3_mdio_start(tp);
  6957. if (tg3_flag(tp, PCI_EXPRESS) &&
  6958. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6959. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6960. !tg3_flag(tp, 57765_PLUS)) {
  6961. val = tr32(0x7c00);
  6962. tw32(0x7c00, val | (1 << 25));
  6963. }
  6964. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6965. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6966. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6967. }
  6968. /* Reprobe ASF enable state. */
  6969. tg3_flag_clear(tp, ENABLE_ASF);
  6970. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6971. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6972. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6973. u32 nic_cfg;
  6974. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6975. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6976. tg3_flag_set(tp, ENABLE_ASF);
  6977. tp->last_event_jiffies = jiffies;
  6978. if (tg3_flag(tp, 5750_PLUS))
  6979. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6980. }
  6981. }
  6982. return 0;
  6983. }
  6984. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  6985. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  6986. /* tp->lock is held. */
  6987. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6988. {
  6989. int err;
  6990. tg3_stop_fw(tp);
  6991. tg3_write_sig_pre_reset(tp, kind);
  6992. tg3_abort_hw(tp, silent);
  6993. err = tg3_chip_reset(tp);
  6994. __tg3_set_mac_addr(tp, 0);
  6995. tg3_write_sig_legacy(tp, kind);
  6996. tg3_write_sig_post_reset(tp, kind);
  6997. if (tp->hw_stats) {
  6998. /* Save the stats across chip resets... */
  6999. tg3_get_nstats(tp, &tp->net_stats_prev);
  7000. tg3_get_estats(tp, &tp->estats_prev);
  7001. /* And make sure the next sample is new data */
  7002. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7003. }
  7004. if (err)
  7005. return err;
  7006. return 0;
  7007. }
  7008. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7009. {
  7010. struct tg3 *tp = netdev_priv(dev);
  7011. struct sockaddr *addr = p;
  7012. int err = 0, skip_mac_1 = 0;
  7013. if (!is_valid_ether_addr(addr->sa_data))
  7014. return -EADDRNOTAVAIL;
  7015. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7016. if (!netif_running(dev))
  7017. return 0;
  7018. if (tg3_flag(tp, ENABLE_ASF)) {
  7019. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7020. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7021. addr0_low = tr32(MAC_ADDR_0_LOW);
  7022. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7023. addr1_low = tr32(MAC_ADDR_1_LOW);
  7024. /* Skip MAC addr 1 if ASF is using it. */
  7025. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7026. !(addr1_high == 0 && addr1_low == 0))
  7027. skip_mac_1 = 1;
  7028. }
  7029. spin_lock_bh(&tp->lock);
  7030. __tg3_set_mac_addr(tp, skip_mac_1);
  7031. spin_unlock_bh(&tp->lock);
  7032. return err;
  7033. }
  7034. /* tp->lock is held. */
  7035. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7036. dma_addr_t mapping, u32 maxlen_flags,
  7037. u32 nic_addr)
  7038. {
  7039. tg3_write_mem(tp,
  7040. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7041. ((u64) mapping >> 32));
  7042. tg3_write_mem(tp,
  7043. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7044. ((u64) mapping & 0xffffffff));
  7045. tg3_write_mem(tp,
  7046. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7047. maxlen_flags);
  7048. if (!tg3_flag(tp, 5705_PLUS))
  7049. tg3_write_mem(tp,
  7050. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7051. nic_addr);
  7052. }
  7053. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7054. {
  7055. int i = 0;
  7056. if (!tg3_flag(tp, ENABLE_TSS)) {
  7057. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7058. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7059. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7060. } else {
  7061. tw32(HOSTCC_TXCOL_TICKS, 0);
  7062. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7063. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7064. for (; i < tp->txq_cnt; i++) {
  7065. u32 reg;
  7066. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7067. tw32(reg, ec->tx_coalesce_usecs);
  7068. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7069. tw32(reg, ec->tx_max_coalesced_frames);
  7070. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7071. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7072. }
  7073. }
  7074. for (; i < tp->irq_max - 1; i++) {
  7075. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7076. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7077. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7078. }
  7079. }
  7080. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7081. {
  7082. int i = 0;
  7083. u32 limit = tp->rxq_cnt;
  7084. if (!tg3_flag(tp, ENABLE_RSS)) {
  7085. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7086. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7087. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7088. limit--;
  7089. } else {
  7090. tw32(HOSTCC_RXCOL_TICKS, 0);
  7091. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7092. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7093. }
  7094. for (; i < limit; i++) {
  7095. u32 reg;
  7096. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7097. tw32(reg, ec->rx_coalesce_usecs);
  7098. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7099. tw32(reg, ec->rx_max_coalesced_frames);
  7100. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7101. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7102. }
  7103. for (; i < tp->irq_max - 1; i++) {
  7104. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7105. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7106. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7107. }
  7108. }
  7109. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7110. {
  7111. tg3_coal_tx_init(tp, ec);
  7112. tg3_coal_rx_init(tp, ec);
  7113. if (!tg3_flag(tp, 5705_PLUS)) {
  7114. u32 val = ec->stats_block_coalesce_usecs;
  7115. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7116. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7117. if (!tp->link_up)
  7118. val = 0;
  7119. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7120. }
  7121. }
  7122. /* tp->lock is held. */
  7123. static void tg3_rings_reset(struct tg3 *tp)
  7124. {
  7125. int i;
  7126. u32 stblk, txrcb, rxrcb, limit;
  7127. struct tg3_napi *tnapi = &tp->napi[0];
  7128. /* Disable all transmit rings but the first. */
  7129. if (!tg3_flag(tp, 5705_PLUS))
  7130. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7131. else if (tg3_flag(tp, 5717_PLUS))
  7132. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7133. else if (tg3_flag(tp, 57765_CLASS))
  7134. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7135. else
  7136. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7137. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7138. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7139. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7140. BDINFO_FLAGS_DISABLED);
  7141. /* Disable all receive return rings but the first. */
  7142. if (tg3_flag(tp, 5717_PLUS))
  7143. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7144. else if (!tg3_flag(tp, 5705_PLUS))
  7145. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7146. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7147. tg3_flag(tp, 57765_CLASS))
  7148. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7149. else
  7150. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7151. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7152. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7153. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7154. BDINFO_FLAGS_DISABLED);
  7155. /* Disable interrupts */
  7156. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7157. tp->napi[0].chk_msi_cnt = 0;
  7158. tp->napi[0].last_rx_cons = 0;
  7159. tp->napi[0].last_tx_cons = 0;
  7160. /* Zero mailbox registers. */
  7161. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7162. for (i = 1; i < tp->irq_max; i++) {
  7163. tp->napi[i].tx_prod = 0;
  7164. tp->napi[i].tx_cons = 0;
  7165. if (tg3_flag(tp, ENABLE_TSS))
  7166. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7167. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7168. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7169. tp->napi[i].chk_msi_cnt = 0;
  7170. tp->napi[i].last_rx_cons = 0;
  7171. tp->napi[i].last_tx_cons = 0;
  7172. }
  7173. if (!tg3_flag(tp, ENABLE_TSS))
  7174. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7175. } else {
  7176. tp->napi[0].tx_prod = 0;
  7177. tp->napi[0].tx_cons = 0;
  7178. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7179. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7180. }
  7181. /* Make sure the NIC-based send BD rings are disabled. */
  7182. if (!tg3_flag(tp, 5705_PLUS)) {
  7183. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7184. for (i = 0; i < 16; i++)
  7185. tw32_tx_mbox(mbox + i * 8, 0);
  7186. }
  7187. txrcb = NIC_SRAM_SEND_RCB;
  7188. rxrcb = NIC_SRAM_RCV_RET_RCB;
  7189. /* Clear status block in ram. */
  7190. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7191. /* Set status block DMA address */
  7192. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7193. ((u64) tnapi->status_mapping >> 32));
  7194. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7195. ((u64) tnapi->status_mapping & 0xffffffff));
  7196. if (tnapi->tx_ring) {
  7197. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7198. (TG3_TX_RING_SIZE <<
  7199. BDINFO_FLAGS_MAXLEN_SHIFT),
  7200. NIC_SRAM_TX_BUFFER_DESC);
  7201. txrcb += TG3_BDINFO_SIZE;
  7202. }
  7203. if (tnapi->rx_rcb) {
  7204. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7205. (tp->rx_ret_ring_mask + 1) <<
  7206. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7207. rxrcb += TG3_BDINFO_SIZE;
  7208. }
  7209. stblk = HOSTCC_STATBLCK_RING1;
  7210. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7211. u64 mapping = (u64)tnapi->status_mapping;
  7212. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7213. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7214. /* Clear status block in ram. */
  7215. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7216. if (tnapi->tx_ring) {
  7217. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7218. (TG3_TX_RING_SIZE <<
  7219. BDINFO_FLAGS_MAXLEN_SHIFT),
  7220. NIC_SRAM_TX_BUFFER_DESC);
  7221. txrcb += TG3_BDINFO_SIZE;
  7222. }
  7223. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7224. ((tp->rx_ret_ring_mask + 1) <<
  7225. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  7226. stblk += 8;
  7227. rxrcb += TG3_BDINFO_SIZE;
  7228. }
  7229. }
  7230. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7231. {
  7232. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7233. if (!tg3_flag(tp, 5750_PLUS) ||
  7234. tg3_flag(tp, 5780_CLASS) ||
  7235. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  7236. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  7237. tg3_flag(tp, 57765_PLUS))
  7238. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7239. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7240. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7241. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7242. else
  7243. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7244. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7245. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7246. val = min(nic_rep_thresh, host_rep_thresh);
  7247. tw32(RCVBDI_STD_THRESH, val);
  7248. if (tg3_flag(tp, 57765_PLUS))
  7249. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7250. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7251. return;
  7252. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7253. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7254. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7255. tw32(RCVBDI_JUMBO_THRESH, val);
  7256. if (tg3_flag(tp, 57765_PLUS))
  7257. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7258. }
  7259. static inline u32 calc_crc(unsigned char *buf, int len)
  7260. {
  7261. u32 reg;
  7262. u32 tmp;
  7263. int j, k;
  7264. reg = 0xffffffff;
  7265. for (j = 0; j < len; j++) {
  7266. reg ^= buf[j];
  7267. for (k = 0; k < 8; k++) {
  7268. tmp = reg & 0x01;
  7269. reg >>= 1;
  7270. if (tmp)
  7271. reg ^= 0xedb88320;
  7272. }
  7273. }
  7274. return ~reg;
  7275. }
  7276. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7277. {
  7278. /* accept or reject all multicast frames */
  7279. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7280. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7281. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7282. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7283. }
  7284. static void __tg3_set_rx_mode(struct net_device *dev)
  7285. {
  7286. struct tg3 *tp = netdev_priv(dev);
  7287. u32 rx_mode;
  7288. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7289. RX_MODE_KEEP_VLAN_TAG);
  7290. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7291. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7292. * flag clear.
  7293. */
  7294. if (!tg3_flag(tp, ENABLE_ASF))
  7295. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7296. #endif
  7297. if (dev->flags & IFF_PROMISC) {
  7298. /* Promiscuous mode. */
  7299. rx_mode |= RX_MODE_PROMISC;
  7300. } else if (dev->flags & IFF_ALLMULTI) {
  7301. /* Accept all multicast. */
  7302. tg3_set_multi(tp, 1);
  7303. } else if (netdev_mc_empty(dev)) {
  7304. /* Reject all multicast. */
  7305. tg3_set_multi(tp, 0);
  7306. } else {
  7307. /* Accept one or more multicast(s). */
  7308. struct netdev_hw_addr *ha;
  7309. u32 mc_filter[4] = { 0, };
  7310. u32 regidx;
  7311. u32 bit;
  7312. u32 crc;
  7313. netdev_for_each_mc_addr(ha, dev) {
  7314. crc = calc_crc(ha->addr, ETH_ALEN);
  7315. bit = ~crc & 0x7f;
  7316. regidx = (bit & 0x60) >> 5;
  7317. bit &= 0x1f;
  7318. mc_filter[regidx] |= (1 << bit);
  7319. }
  7320. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7321. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7322. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7323. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7324. }
  7325. if (rx_mode != tp->rx_mode) {
  7326. tp->rx_mode = rx_mode;
  7327. tw32_f(MAC_RX_MODE, rx_mode);
  7328. udelay(10);
  7329. }
  7330. }
  7331. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  7332. {
  7333. int i;
  7334. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7335. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  7336. }
  7337. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7338. {
  7339. int i;
  7340. if (!tg3_flag(tp, SUPPORT_MSIX))
  7341. return;
  7342. if (tp->rxq_cnt == 1) {
  7343. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7344. return;
  7345. }
  7346. /* Validate table against current IRQ count */
  7347. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7348. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  7349. break;
  7350. }
  7351. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7352. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  7353. }
  7354. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7355. {
  7356. int i = 0;
  7357. u32 reg = MAC_RSS_INDIR_TBL_0;
  7358. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7359. u32 val = tp->rss_ind_tbl[i];
  7360. i++;
  7361. for (; i % 8; i++) {
  7362. val <<= 4;
  7363. val |= tp->rss_ind_tbl[i];
  7364. }
  7365. tw32(reg, val);
  7366. reg += 4;
  7367. }
  7368. }
  7369. /* tp->lock is held. */
  7370. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  7371. {
  7372. u32 val, rdmac_mode;
  7373. int i, err, limit;
  7374. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7375. tg3_disable_ints(tp);
  7376. tg3_stop_fw(tp);
  7377. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7378. if (tg3_flag(tp, INIT_COMPLETE))
  7379. tg3_abort_hw(tp, 1);
  7380. /* Enable MAC control of LPI */
  7381. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7382. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  7383. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7384. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  7385. tw32_f(TG3_CPMU_EEE_CTRL,
  7386. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7387. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7388. TG3_CPMU_EEEMD_LPI_IN_TX |
  7389. TG3_CPMU_EEEMD_LPI_IN_RX |
  7390. TG3_CPMU_EEEMD_EEE_ENABLE;
  7391. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7392. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7393. if (tg3_flag(tp, ENABLE_APE))
  7394. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7395. tw32_f(TG3_CPMU_EEE_MODE, val);
  7396. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7397. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7398. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7399. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7400. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7401. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7402. }
  7403. if (reset_phy)
  7404. tg3_phy_reset(tp);
  7405. err = tg3_chip_reset(tp);
  7406. if (err)
  7407. return err;
  7408. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7409. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  7410. val = tr32(TG3_CPMU_CTRL);
  7411. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7412. tw32(TG3_CPMU_CTRL, val);
  7413. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7414. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7415. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7416. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7417. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7418. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7419. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7420. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7421. val = tr32(TG3_CPMU_HST_ACC);
  7422. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7423. val |= CPMU_HST_ACC_MACCLK_6_25;
  7424. tw32(TG3_CPMU_HST_ACC, val);
  7425. }
  7426. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  7427. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7428. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7429. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7430. tw32(PCIE_PWR_MGMT_THRESH, val);
  7431. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7432. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7433. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7434. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7435. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7436. }
  7437. if (tg3_flag(tp, L1PLLPD_EN)) {
  7438. u32 grc_mode = tr32(GRC_MODE);
  7439. /* Access the lower 1K of PL PCIE block registers. */
  7440. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7441. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7442. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7443. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7444. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7445. tw32(GRC_MODE, grc_mode);
  7446. }
  7447. if (tg3_flag(tp, 57765_CLASS)) {
  7448. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  7449. u32 grc_mode = tr32(GRC_MODE);
  7450. /* Access the lower 1K of PL PCIE block registers. */
  7451. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7452. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7453. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7454. TG3_PCIE_PL_LO_PHYCTL5);
  7455. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7456. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7457. tw32(GRC_MODE, grc_mode);
  7458. }
  7459. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  7460. u32 grc_mode = tr32(GRC_MODE);
  7461. /* Access the lower 1K of DL PCIE block registers. */
  7462. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7463. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7464. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7465. TG3_PCIE_DL_LO_FTSMAX);
  7466. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7467. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7468. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7469. tw32(GRC_MODE, grc_mode);
  7470. }
  7471. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7472. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7473. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7474. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7475. }
  7476. /* This works around an issue with Athlon chipsets on
  7477. * B3 tigon3 silicon. This bit has no effect on any
  7478. * other revision. But do not set this on PCI Express
  7479. * chips and don't even touch the clocks if the CPMU is present.
  7480. */
  7481. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7482. if (!tg3_flag(tp, PCI_EXPRESS))
  7483. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7484. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7485. }
  7486. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  7487. tg3_flag(tp, PCIX_MODE)) {
  7488. val = tr32(TG3PCI_PCISTATE);
  7489. val |= PCISTATE_RETRY_SAME_DMA;
  7490. tw32(TG3PCI_PCISTATE, val);
  7491. }
  7492. if (tg3_flag(tp, ENABLE_APE)) {
  7493. /* Allow reads and writes to the
  7494. * APE register and memory space.
  7495. */
  7496. val = tr32(TG3PCI_PCISTATE);
  7497. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7498. PCISTATE_ALLOW_APE_SHMEM_WR |
  7499. PCISTATE_ALLOW_APE_PSPACE_WR;
  7500. tw32(TG3PCI_PCISTATE, val);
  7501. }
  7502. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  7503. /* Enable some hw fixes. */
  7504. val = tr32(TG3PCI_MSI_DATA);
  7505. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7506. tw32(TG3PCI_MSI_DATA, val);
  7507. }
  7508. /* Descriptor ring init may make accesses to the
  7509. * NIC SRAM area to setup the TX descriptors, so we
  7510. * can only do this after the hardware has been
  7511. * successfully reset.
  7512. */
  7513. err = tg3_init_rings(tp);
  7514. if (err)
  7515. return err;
  7516. if (tg3_flag(tp, 57765_PLUS)) {
  7517. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7518. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7519. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  7520. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7521. if (!tg3_flag(tp, 57765_CLASS) &&
  7522. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7523. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7524. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7525. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  7526. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  7527. /* This value is determined during the probe time DMA
  7528. * engine test, tg3_test_dma.
  7529. */
  7530. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7531. }
  7532. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7533. GRC_MODE_4X_NIC_SEND_RINGS |
  7534. GRC_MODE_NO_TX_PHDR_CSUM |
  7535. GRC_MODE_NO_RX_PHDR_CSUM);
  7536. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7537. /* Pseudo-header checksum is done by hardware logic and not
  7538. * the offload processers, so make the chip do the pseudo-
  7539. * header checksums on receive. For transmit it is more
  7540. * convenient to do the pseudo-header checksum in software
  7541. * as Linux does that on transmit for us in all cases.
  7542. */
  7543. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7544. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  7545. if (tp->rxptpctl)
  7546. tw32(TG3_RX_PTP_CTL,
  7547. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  7548. if (tg3_flag(tp, PTP_CAPABLE))
  7549. val |= GRC_MODE_TIME_SYNC_ENABLE;
  7550. tw32(GRC_MODE, tp->grc_mode | val);
  7551. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7552. val = tr32(GRC_MISC_CFG);
  7553. val &= ~0xff;
  7554. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7555. tw32(GRC_MISC_CFG, val);
  7556. /* Initialize MBUF/DESC pool. */
  7557. if (tg3_flag(tp, 5750_PLUS)) {
  7558. /* Do nothing. */
  7559. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  7560. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7561. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  7562. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7563. else
  7564. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7565. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7566. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7567. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7568. int fw_len;
  7569. fw_len = tp->fw_len;
  7570. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7571. tw32(BUFMGR_MB_POOL_ADDR,
  7572. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7573. tw32(BUFMGR_MB_POOL_SIZE,
  7574. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7575. }
  7576. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7577. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7578. tp->bufmgr_config.mbuf_read_dma_low_water);
  7579. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7580. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7581. tw32(BUFMGR_MB_HIGH_WATER,
  7582. tp->bufmgr_config.mbuf_high_water);
  7583. } else {
  7584. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7585. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7586. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7587. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7588. tw32(BUFMGR_MB_HIGH_WATER,
  7589. tp->bufmgr_config.mbuf_high_water_jumbo);
  7590. }
  7591. tw32(BUFMGR_DMA_LOW_WATER,
  7592. tp->bufmgr_config.dma_low_water);
  7593. tw32(BUFMGR_DMA_HIGH_WATER,
  7594. tp->bufmgr_config.dma_high_water);
  7595. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7596. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7597. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7598. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7599. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7600. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7601. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7602. tw32(BUFMGR_MODE, val);
  7603. for (i = 0; i < 2000; i++) {
  7604. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7605. break;
  7606. udelay(10);
  7607. }
  7608. if (i >= 2000) {
  7609. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7610. return -ENODEV;
  7611. }
  7612. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7613. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7614. tg3_setup_rxbd_thresholds(tp);
  7615. /* Initialize TG3_BDINFO's at:
  7616. * RCVDBDI_STD_BD: standard eth size rx ring
  7617. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7618. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7619. *
  7620. * like so:
  7621. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7622. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7623. * ring attribute flags
  7624. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7625. *
  7626. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7627. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7628. *
  7629. * The size of each ring is fixed in the firmware, but the location is
  7630. * configurable.
  7631. */
  7632. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7633. ((u64) tpr->rx_std_mapping >> 32));
  7634. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7635. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7636. if (!tg3_flag(tp, 5717_PLUS))
  7637. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7638. NIC_SRAM_RX_BUFFER_DESC);
  7639. /* Disable the mini ring */
  7640. if (!tg3_flag(tp, 5705_PLUS))
  7641. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7642. BDINFO_FLAGS_DISABLED);
  7643. /* Program the jumbo buffer descriptor ring control
  7644. * blocks on those devices that have them.
  7645. */
  7646. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7647. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7648. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7649. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7650. ((u64) tpr->rx_jmb_mapping >> 32));
  7651. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7652. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7653. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7654. BDINFO_FLAGS_MAXLEN_SHIFT;
  7655. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7656. val | BDINFO_FLAGS_USE_EXT_RECV);
  7657. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7658. tg3_flag(tp, 57765_CLASS))
  7659. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7660. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7661. } else {
  7662. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7663. BDINFO_FLAGS_DISABLED);
  7664. }
  7665. if (tg3_flag(tp, 57765_PLUS)) {
  7666. val = TG3_RX_STD_RING_SIZE(tp);
  7667. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7668. val |= (TG3_RX_STD_DMA_SZ << 2);
  7669. } else
  7670. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7671. } else
  7672. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7673. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7674. tpr->rx_std_prod_idx = tp->rx_pending;
  7675. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7676. tpr->rx_jmb_prod_idx =
  7677. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7678. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7679. tg3_rings_reset(tp);
  7680. /* Initialize MAC address and backoff seed. */
  7681. __tg3_set_mac_addr(tp, 0);
  7682. /* MTU + ethernet header + FCS + optional VLAN tag */
  7683. tw32(MAC_RX_MTU_SIZE,
  7684. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7685. /* The slot time is changed by tg3_setup_phy if we
  7686. * run at gigabit with half duplex.
  7687. */
  7688. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7689. (6 << TX_LENGTHS_IPG_SHIFT) |
  7690. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7691. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7692. val |= tr32(MAC_TX_LENGTHS) &
  7693. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7694. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7695. tw32(MAC_TX_LENGTHS, val);
  7696. /* Receive rules. */
  7697. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7698. tw32(RCVLPC_CONFIG, 0x0181);
  7699. /* Calculate RDMAC_MODE setting early, we need it to determine
  7700. * the RCVLPC_STATE_ENABLE mask.
  7701. */
  7702. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7703. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7704. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7705. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7706. RDMAC_MODE_LNGREAD_ENAB);
  7707. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7708. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7709. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7710. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7711. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7712. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7713. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7714. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7715. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7716. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7717. if (tg3_flag(tp, TSO_CAPABLE) &&
  7718. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7719. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7720. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7721. !tg3_flag(tp, IS_5788)) {
  7722. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7723. }
  7724. }
  7725. if (tg3_flag(tp, PCI_EXPRESS))
  7726. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7727. if (tg3_flag(tp, HW_TSO_1) ||
  7728. tg3_flag(tp, HW_TSO_2) ||
  7729. tg3_flag(tp, HW_TSO_3))
  7730. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7731. if (tg3_flag(tp, 57765_PLUS) ||
  7732. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7733. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7734. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7735. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7736. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7737. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7738. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7739. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7740. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7741. tg3_flag(tp, 57765_PLUS)) {
  7742. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7743. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
  7744. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7745. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7746. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7747. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7748. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7749. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7750. }
  7751. tw32(TG3_RDMA_RSRVCTRL_REG,
  7752. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7753. }
  7754. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7755. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7756. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7757. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7758. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7759. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7760. }
  7761. /* Receive/send statistics. */
  7762. if (tg3_flag(tp, 5750_PLUS)) {
  7763. val = tr32(RCVLPC_STATS_ENABLE);
  7764. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7765. tw32(RCVLPC_STATS_ENABLE, val);
  7766. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7767. tg3_flag(tp, TSO_CAPABLE)) {
  7768. val = tr32(RCVLPC_STATS_ENABLE);
  7769. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7770. tw32(RCVLPC_STATS_ENABLE, val);
  7771. } else {
  7772. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7773. }
  7774. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7775. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7776. tw32(SNDDATAI_STATSCTRL,
  7777. (SNDDATAI_SCTRL_ENABLE |
  7778. SNDDATAI_SCTRL_FASTUPD));
  7779. /* Setup host coalescing engine. */
  7780. tw32(HOSTCC_MODE, 0);
  7781. for (i = 0; i < 2000; i++) {
  7782. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7783. break;
  7784. udelay(10);
  7785. }
  7786. __tg3_set_coalesce(tp, &tp->coal);
  7787. if (!tg3_flag(tp, 5705_PLUS)) {
  7788. /* Status/statistics block address. See tg3_timer,
  7789. * the tg3_periodic_fetch_stats call there, and
  7790. * tg3_get_stats to see how this works for 5705/5750 chips.
  7791. */
  7792. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7793. ((u64) tp->stats_mapping >> 32));
  7794. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7795. ((u64) tp->stats_mapping & 0xffffffff));
  7796. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7797. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7798. /* Clear statistics and status block memory areas */
  7799. for (i = NIC_SRAM_STATS_BLK;
  7800. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7801. i += sizeof(u32)) {
  7802. tg3_write_mem(tp, i, 0);
  7803. udelay(40);
  7804. }
  7805. }
  7806. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7807. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7808. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7809. if (!tg3_flag(tp, 5705_PLUS))
  7810. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7811. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7812. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7813. /* reset to prevent losing 1st rx packet intermittently */
  7814. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7815. udelay(10);
  7816. }
  7817. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7818. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7819. MAC_MODE_FHDE_ENABLE;
  7820. if (tg3_flag(tp, ENABLE_APE))
  7821. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7822. if (!tg3_flag(tp, 5705_PLUS) &&
  7823. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7824. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7825. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7826. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7827. udelay(40);
  7828. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7829. * If TG3_FLAG_IS_NIC is zero, we should read the
  7830. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7831. * whether used as inputs or outputs, are set by boot code after
  7832. * reset.
  7833. */
  7834. if (!tg3_flag(tp, IS_NIC)) {
  7835. u32 gpio_mask;
  7836. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7837. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7838. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7839. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7840. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7841. GRC_LCLCTRL_GPIO_OUTPUT3;
  7842. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7843. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7844. tp->grc_local_ctrl &= ~gpio_mask;
  7845. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7846. /* GPIO1 must be driven high for eeprom write protect */
  7847. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7848. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7849. GRC_LCLCTRL_GPIO_OUTPUT1);
  7850. }
  7851. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7852. udelay(100);
  7853. if (tg3_flag(tp, USING_MSIX)) {
  7854. val = tr32(MSGINT_MODE);
  7855. val |= MSGINT_MODE_ENABLE;
  7856. if (tp->irq_cnt > 1)
  7857. val |= MSGINT_MODE_MULTIVEC_EN;
  7858. if (!tg3_flag(tp, 1SHOT_MSI))
  7859. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7860. tw32(MSGINT_MODE, val);
  7861. }
  7862. if (!tg3_flag(tp, 5705_PLUS)) {
  7863. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7864. udelay(40);
  7865. }
  7866. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7867. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7868. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7869. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7870. WDMAC_MODE_LNGREAD_ENAB);
  7871. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7872. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7873. if (tg3_flag(tp, TSO_CAPABLE) &&
  7874. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7875. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7876. /* nothing */
  7877. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7878. !tg3_flag(tp, IS_5788)) {
  7879. val |= WDMAC_MODE_RX_ACCEL;
  7880. }
  7881. }
  7882. /* Enable host coalescing bug fix */
  7883. if (tg3_flag(tp, 5755_PLUS))
  7884. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7885. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7886. val |= WDMAC_MODE_BURST_ALL_DATA;
  7887. tw32_f(WDMAC_MODE, val);
  7888. udelay(40);
  7889. if (tg3_flag(tp, PCIX_MODE)) {
  7890. u16 pcix_cmd;
  7891. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7892. &pcix_cmd);
  7893. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7894. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7895. pcix_cmd |= PCI_X_CMD_READ_2K;
  7896. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7897. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7898. pcix_cmd |= PCI_X_CMD_READ_2K;
  7899. }
  7900. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7901. pcix_cmd);
  7902. }
  7903. tw32_f(RDMAC_MODE, rdmac_mode);
  7904. udelay(40);
  7905. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  7906. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  7907. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  7908. break;
  7909. }
  7910. if (i < TG3_NUM_RDMA_CHANNELS) {
  7911. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7912. val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
  7913. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  7914. tg3_flag_set(tp, 5719_RDMA_BUG);
  7915. }
  7916. }
  7917. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7918. if (!tg3_flag(tp, 5705_PLUS))
  7919. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7920. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7921. tw32(SNDDATAC_MODE,
  7922. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7923. else
  7924. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7925. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7926. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7927. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7928. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7929. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7930. tw32(RCVDBDI_MODE, val);
  7931. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7932. if (tg3_flag(tp, HW_TSO_1) ||
  7933. tg3_flag(tp, HW_TSO_2) ||
  7934. tg3_flag(tp, HW_TSO_3))
  7935. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7936. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7937. if (tg3_flag(tp, ENABLE_TSS))
  7938. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7939. tw32(SNDBDI_MODE, val);
  7940. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7941. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7942. err = tg3_load_5701_a0_firmware_fix(tp);
  7943. if (err)
  7944. return err;
  7945. }
  7946. if (tg3_flag(tp, TSO_CAPABLE)) {
  7947. err = tg3_load_tso_firmware(tp);
  7948. if (err)
  7949. return err;
  7950. }
  7951. tp->tx_mode = TX_MODE_ENABLE;
  7952. if (tg3_flag(tp, 5755_PLUS) ||
  7953. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7954. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7955. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7956. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7957. tp->tx_mode &= ~val;
  7958. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7959. }
  7960. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7961. udelay(100);
  7962. if (tg3_flag(tp, ENABLE_RSS)) {
  7963. tg3_rss_write_indir_tbl(tp);
  7964. /* Setup the "secret" hash key. */
  7965. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7966. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7967. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7968. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7969. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7970. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7971. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7972. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7973. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7974. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7975. }
  7976. tp->rx_mode = RX_MODE_ENABLE;
  7977. if (tg3_flag(tp, 5755_PLUS))
  7978. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7979. if (tg3_flag(tp, ENABLE_RSS))
  7980. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7981. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7982. RX_MODE_RSS_IPV6_HASH_EN |
  7983. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7984. RX_MODE_RSS_IPV4_HASH_EN |
  7985. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7986. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7987. udelay(10);
  7988. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7989. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7990. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7991. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7992. udelay(10);
  7993. }
  7994. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7995. udelay(10);
  7996. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7997. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7998. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7999. /* Set drive transmission level to 1.2V */
  8000. /* only if the signal pre-emphasis bit is not set */
  8001. val = tr32(MAC_SERDES_CFG);
  8002. val &= 0xfffff000;
  8003. val |= 0x880;
  8004. tw32(MAC_SERDES_CFG, val);
  8005. }
  8006. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  8007. tw32(MAC_SERDES_CFG, 0x616000);
  8008. }
  8009. /* Prevent chip from dropping frames when flow control
  8010. * is enabled.
  8011. */
  8012. if (tg3_flag(tp, 57765_CLASS))
  8013. val = 1;
  8014. else
  8015. val = 2;
  8016. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8017. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8018. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8019. /* Use hardware link auto-negotiation */
  8020. tg3_flag_set(tp, HW_AUTONEG);
  8021. }
  8022. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8023. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8024. u32 tmp;
  8025. tmp = tr32(SERDES_RX_CTRL);
  8026. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8027. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8028. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8029. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8030. }
  8031. if (!tg3_flag(tp, USE_PHYLIB)) {
  8032. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8033. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8034. err = tg3_setup_phy(tp, 0);
  8035. if (err)
  8036. return err;
  8037. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8038. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8039. u32 tmp;
  8040. /* Clear CRC stats. */
  8041. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8042. tg3_writephy(tp, MII_TG3_TEST1,
  8043. tmp | MII_TG3_TEST1_CRC_EN);
  8044. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8045. }
  8046. }
  8047. }
  8048. __tg3_set_rx_mode(tp->dev);
  8049. /* Initialize receive rules. */
  8050. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8051. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8052. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8053. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8054. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8055. limit = 8;
  8056. else
  8057. limit = 16;
  8058. if (tg3_flag(tp, ENABLE_ASF))
  8059. limit -= 4;
  8060. switch (limit) {
  8061. case 16:
  8062. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8063. case 15:
  8064. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8065. case 14:
  8066. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8067. case 13:
  8068. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8069. case 12:
  8070. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8071. case 11:
  8072. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8073. case 10:
  8074. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8075. case 9:
  8076. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8077. case 8:
  8078. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8079. case 7:
  8080. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8081. case 6:
  8082. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8083. case 5:
  8084. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8085. case 4:
  8086. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8087. case 3:
  8088. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8089. case 2:
  8090. case 1:
  8091. default:
  8092. break;
  8093. }
  8094. if (tg3_flag(tp, ENABLE_APE))
  8095. /* Write our heartbeat update interval to APE. */
  8096. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8097. APE_HOST_HEARTBEAT_INT_DISABLE);
  8098. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8099. return 0;
  8100. }
  8101. /* Called at device open time to get the chip ready for
  8102. * packet processing. Invoked with tp->lock held.
  8103. */
  8104. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  8105. {
  8106. tg3_switch_clocks(tp);
  8107. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8108. return tg3_reset_hw(tp, reset_phy);
  8109. }
  8110. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8111. {
  8112. int i;
  8113. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8114. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8115. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8116. off += len;
  8117. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8118. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8119. memset(ocir, 0, TG3_OCIR_LEN);
  8120. }
  8121. }
  8122. /* sysfs attributes for hwmon */
  8123. static ssize_t tg3_show_temp(struct device *dev,
  8124. struct device_attribute *devattr, char *buf)
  8125. {
  8126. struct pci_dev *pdev = to_pci_dev(dev);
  8127. struct net_device *netdev = pci_get_drvdata(pdev);
  8128. struct tg3 *tp = netdev_priv(netdev);
  8129. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8130. u32 temperature;
  8131. spin_lock_bh(&tp->lock);
  8132. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8133. sizeof(temperature));
  8134. spin_unlock_bh(&tp->lock);
  8135. return sprintf(buf, "%u\n", temperature);
  8136. }
  8137. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  8138. TG3_TEMP_SENSOR_OFFSET);
  8139. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  8140. TG3_TEMP_CAUTION_OFFSET);
  8141. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  8142. TG3_TEMP_MAX_OFFSET);
  8143. static struct attribute *tg3_attributes[] = {
  8144. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8145. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8146. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8147. NULL
  8148. };
  8149. static const struct attribute_group tg3_group = {
  8150. .attrs = tg3_attributes,
  8151. };
  8152. static void tg3_hwmon_close(struct tg3 *tp)
  8153. {
  8154. if (tp->hwmon_dev) {
  8155. hwmon_device_unregister(tp->hwmon_dev);
  8156. tp->hwmon_dev = NULL;
  8157. sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
  8158. }
  8159. }
  8160. static void tg3_hwmon_open(struct tg3 *tp)
  8161. {
  8162. int i, err;
  8163. u32 size = 0;
  8164. struct pci_dev *pdev = tp->pdev;
  8165. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8166. tg3_sd_scan_scratchpad(tp, ocirs);
  8167. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8168. if (!ocirs[i].src_data_length)
  8169. continue;
  8170. size += ocirs[i].src_hdr_length;
  8171. size += ocirs[i].src_data_length;
  8172. }
  8173. if (!size)
  8174. return;
  8175. /* Register hwmon sysfs hooks */
  8176. err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
  8177. if (err) {
  8178. dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
  8179. return;
  8180. }
  8181. tp->hwmon_dev = hwmon_device_register(&pdev->dev);
  8182. if (IS_ERR(tp->hwmon_dev)) {
  8183. tp->hwmon_dev = NULL;
  8184. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8185. sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
  8186. }
  8187. }
  8188. #define TG3_STAT_ADD32(PSTAT, REG) \
  8189. do { u32 __val = tr32(REG); \
  8190. (PSTAT)->low += __val; \
  8191. if ((PSTAT)->low < __val) \
  8192. (PSTAT)->high += 1; \
  8193. } while (0)
  8194. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8195. {
  8196. struct tg3_hw_stats *sp = tp->hw_stats;
  8197. if (!tp->link_up)
  8198. return;
  8199. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8200. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8201. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8202. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8203. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8204. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8205. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8206. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8207. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8208. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8209. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8210. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8211. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8212. if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
  8213. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8214. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8215. u32 val;
  8216. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8217. val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
  8218. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8219. tg3_flag_clear(tp, 5719_RDMA_BUG);
  8220. }
  8221. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8222. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8223. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8224. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8225. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8226. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8227. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8228. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8229. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8230. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8231. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8232. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8233. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8234. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8235. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8236. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8237. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  8238. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  8239. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8240. } else {
  8241. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8242. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8243. if (val) {
  8244. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8245. sp->rx_discards.low += val;
  8246. if (sp->rx_discards.low < val)
  8247. sp->rx_discards.high += 1;
  8248. }
  8249. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8250. }
  8251. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8252. }
  8253. static void tg3_chk_missed_msi(struct tg3 *tp)
  8254. {
  8255. u32 i;
  8256. for (i = 0; i < tp->irq_cnt; i++) {
  8257. struct tg3_napi *tnapi = &tp->napi[i];
  8258. if (tg3_has_work(tnapi)) {
  8259. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8260. tnapi->last_tx_cons == tnapi->tx_cons) {
  8261. if (tnapi->chk_msi_cnt < 1) {
  8262. tnapi->chk_msi_cnt++;
  8263. return;
  8264. }
  8265. tg3_msi(0, tnapi);
  8266. }
  8267. }
  8268. tnapi->chk_msi_cnt = 0;
  8269. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8270. tnapi->last_tx_cons = tnapi->tx_cons;
  8271. }
  8272. }
  8273. static void tg3_timer(unsigned long __opaque)
  8274. {
  8275. struct tg3 *tp = (struct tg3 *) __opaque;
  8276. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8277. goto restart_timer;
  8278. spin_lock(&tp->lock);
  8279. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8280. tg3_flag(tp, 57765_CLASS))
  8281. tg3_chk_missed_msi(tp);
  8282. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8283. /* All of this garbage is because when using non-tagged
  8284. * IRQ status the mailbox/status_block protocol the chip
  8285. * uses with the cpu is race prone.
  8286. */
  8287. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8288. tw32(GRC_LOCAL_CTRL,
  8289. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8290. } else {
  8291. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8292. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8293. }
  8294. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8295. spin_unlock(&tp->lock);
  8296. tg3_reset_task_schedule(tp);
  8297. goto restart_timer;
  8298. }
  8299. }
  8300. /* This part only runs once per second. */
  8301. if (!--tp->timer_counter) {
  8302. if (tg3_flag(tp, 5705_PLUS))
  8303. tg3_periodic_fetch_stats(tp);
  8304. if (tp->setlpicnt && !--tp->setlpicnt)
  8305. tg3_phy_eee_enable(tp);
  8306. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8307. u32 mac_stat;
  8308. int phy_event;
  8309. mac_stat = tr32(MAC_STATUS);
  8310. phy_event = 0;
  8311. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8312. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8313. phy_event = 1;
  8314. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8315. phy_event = 1;
  8316. if (phy_event)
  8317. tg3_setup_phy(tp, 0);
  8318. } else if (tg3_flag(tp, POLL_SERDES)) {
  8319. u32 mac_stat = tr32(MAC_STATUS);
  8320. int need_setup = 0;
  8321. if (tp->link_up &&
  8322. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8323. need_setup = 1;
  8324. }
  8325. if (!tp->link_up &&
  8326. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8327. MAC_STATUS_SIGNAL_DET))) {
  8328. need_setup = 1;
  8329. }
  8330. if (need_setup) {
  8331. if (!tp->serdes_counter) {
  8332. tw32_f(MAC_MODE,
  8333. (tp->mac_mode &
  8334. ~MAC_MODE_PORT_MODE_MASK));
  8335. udelay(40);
  8336. tw32_f(MAC_MODE, tp->mac_mode);
  8337. udelay(40);
  8338. }
  8339. tg3_setup_phy(tp, 0);
  8340. }
  8341. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8342. tg3_flag(tp, 5780_CLASS)) {
  8343. tg3_serdes_parallel_detect(tp);
  8344. }
  8345. tp->timer_counter = tp->timer_multiplier;
  8346. }
  8347. /* Heartbeat is only sent once every 2 seconds.
  8348. *
  8349. * The heartbeat is to tell the ASF firmware that the host
  8350. * driver is still alive. In the event that the OS crashes,
  8351. * ASF needs to reset the hardware to free up the FIFO space
  8352. * that may be filled with rx packets destined for the host.
  8353. * If the FIFO is full, ASF will no longer function properly.
  8354. *
  8355. * Unintended resets have been reported on real time kernels
  8356. * where the timer doesn't run on time. Netpoll will also have
  8357. * same problem.
  8358. *
  8359. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8360. * to check the ring condition when the heartbeat is expiring
  8361. * before doing the reset. This will prevent most unintended
  8362. * resets.
  8363. */
  8364. if (!--tp->asf_counter) {
  8365. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8366. tg3_wait_for_event_ack(tp);
  8367. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8368. FWCMD_NICDRV_ALIVE3);
  8369. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8370. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8371. TG3_FW_UPDATE_TIMEOUT_SEC);
  8372. tg3_generate_fw_event(tp);
  8373. }
  8374. tp->asf_counter = tp->asf_multiplier;
  8375. }
  8376. spin_unlock(&tp->lock);
  8377. restart_timer:
  8378. tp->timer.expires = jiffies + tp->timer_offset;
  8379. add_timer(&tp->timer);
  8380. }
  8381. static void tg3_timer_init(struct tg3 *tp)
  8382. {
  8383. if (tg3_flag(tp, TAGGED_STATUS) &&
  8384. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8385. !tg3_flag(tp, 57765_CLASS))
  8386. tp->timer_offset = HZ;
  8387. else
  8388. tp->timer_offset = HZ / 10;
  8389. BUG_ON(tp->timer_offset > HZ);
  8390. tp->timer_multiplier = (HZ / tp->timer_offset);
  8391. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8392. TG3_FW_UPDATE_FREQ_SEC;
  8393. init_timer(&tp->timer);
  8394. tp->timer.data = (unsigned long) tp;
  8395. tp->timer.function = tg3_timer;
  8396. }
  8397. static void tg3_timer_start(struct tg3 *tp)
  8398. {
  8399. tp->asf_counter = tp->asf_multiplier;
  8400. tp->timer_counter = tp->timer_multiplier;
  8401. tp->timer.expires = jiffies + tp->timer_offset;
  8402. add_timer(&tp->timer);
  8403. }
  8404. static void tg3_timer_stop(struct tg3 *tp)
  8405. {
  8406. del_timer_sync(&tp->timer);
  8407. }
  8408. /* Restart hardware after configuration changes, self-test, etc.
  8409. * Invoked with tp->lock held.
  8410. */
  8411. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  8412. __releases(tp->lock)
  8413. __acquires(tp->lock)
  8414. {
  8415. int err;
  8416. err = tg3_init_hw(tp, reset_phy);
  8417. if (err) {
  8418. netdev_err(tp->dev,
  8419. "Failed to re-initialize device, aborting\n");
  8420. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8421. tg3_full_unlock(tp);
  8422. tg3_timer_stop(tp);
  8423. tp->irq_sync = 0;
  8424. tg3_napi_enable(tp);
  8425. dev_close(tp->dev);
  8426. tg3_full_lock(tp, 0);
  8427. }
  8428. return err;
  8429. }
  8430. static void tg3_reset_task(struct work_struct *work)
  8431. {
  8432. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  8433. int err;
  8434. tg3_full_lock(tp, 0);
  8435. if (!netif_running(tp->dev)) {
  8436. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8437. tg3_full_unlock(tp);
  8438. return;
  8439. }
  8440. tg3_full_unlock(tp);
  8441. tg3_phy_stop(tp);
  8442. tg3_netif_stop(tp);
  8443. tg3_full_lock(tp, 1);
  8444. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  8445. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8446. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8447. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  8448. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  8449. }
  8450. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  8451. err = tg3_init_hw(tp, 1);
  8452. if (err)
  8453. goto out;
  8454. tg3_netif_start(tp);
  8455. out:
  8456. tg3_full_unlock(tp);
  8457. if (!err)
  8458. tg3_phy_start(tp);
  8459. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8460. }
  8461. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  8462. {
  8463. irq_handler_t fn;
  8464. unsigned long flags;
  8465. char *name;
  8466. struct tg3_napi *tnapi = &tp->napi[irq_num];
  8467. if (tp->irq_cnt == 1)
  8468. name = tp->dev->name;
  8469. else {
  8470. name = &tnapi->irq_lbl[0];
  8471. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  8472. name[IFNAMSIZ-1] = 0;
  8473. }
  8474. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8475. fn = tg3_msi;
  8476. if (tg3_flag(tp, 1SHOT_MSI))
  8477. fn = tg3_msi_1shot;
  8478. flags = 0;
  8479. } else {
  8480. fn = tg3_interrupt;
  8481. if (tg3_flag(tp, TAGGED_STATUS))
  8482. fn = tg3_interrupt_tagged;
  8483. flags = IRQF_SHARED;
  8484. }
  8485. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8486. }
  8487. static int tg3_test_interrupt(struct tg3 *tp)
  8488. {
  8489. struct tg3_napi *tnapi = &tp->napi[0];
  8490. struct net_device *dev = tp->dev;
  8491. int err, i, intr_ok = 0;
  8492. u32 val;
  8493. if (!netif_running(dev))
  8494. return -ENODEV;
  8495. tg3_disable_ints(tp);
  8496. free_irq(tnapi->irq_vec, tnapi);
  8497. /*
  8498. * Turn off MSI one shot mode. Otherwise this test has no
  8499. * observable way to know whether the interrupt was delivered.
  8500. */
  8501. if (tg3_flag(tp, 57765_PLUS)) {
  8502. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8503. tw32(MSGINT_MODE, val);
  8504. }
  8505. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8506. IRQF_SHARED, dev->name, tnapi);
  8507. if (err)
  8508. return err;
  8509. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8510. tg3_enable_ints(tp);
  8511. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8512. tnapi->coal_now);
  8513. for (i = 0; i < 5; i++) {
  8514. u32 int_mbox, misc_host_ctrl;
  8515. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8516. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8517. if ((int_mbox != 0) ||
  8518. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8519. intr_ok = 1;
  8520. break;
  8521. }
  8522. if (tg3_flag(tp, 57765_PLUS) &&
  8523. tnapi->hw_status->status_tag != tnapi->last_tag)
  8524. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8525. msleep(10);
  8526. }
  8527. tg3_disable_ints(tp);
  8528. free_irq(tnapi->irq_vec, tnapi);
  8529. err = tg3_request_irq(tp, 0);
  8530. if (err)
  8531. return err;
  8532. if (intr_ok) {
  8533. /* Reenable MSI one shot mode. */
  8534. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8535. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8536. tw32(MSGINT_MODE, val);
  8537. }
  8538. return 0;
  8539. }
  8540. return -EIO;
  8541. }
  8542. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8543. * successfully restored
  8544. */
  8545. static int tg3_test_msi(struct tg3 *tp)
  8546. {
  8547. int err;
  8548. u16 pci_cmd;
  8549. if (!tg3_flag(tp, USING_MSI))
  8550. return 0;
  8551. /* Turn off SERR reporting in case MSI terminates with Master
  8552. * Abort.
  8553. */
  8554. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8555. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8556. pci_cmd & ~PCI_COMMAND_SERR);
  8557. err = tg3_test_interrupt(tp);
  8558. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8559. if (!err)
  8560. return 0;
  8561. /* other failures */
  8562. if (err != -EIO)
  8563. return err;
  8564. /* MSI test failed, go back to INTx mode */
  8565. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8566. "to INTx mode. Please report this failure to the PCI "
  8567. "maintainer and include system chipset information\n");
  8568. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8569. pci_disable_msi(tp->pdev);
  8570. tg3_flag_clear(tp, USING_MSI);
  8571. tp->napi[0].irq_vec = tp->pdev->irq;
  8572. err = tg3_request_irq(tp, 0);
  8573. if (err)
  8574. return err;
  8575. /* Need to reset the chip because the MSI cycle may have terminated
  8576. * with Master Abort.
  8577. */
  8578. tg3_full_lock(tp, 1);
  8579. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8580. err = tg3_init_hw(tp, 1);
  8581. tg3_full_unlock(tp);
  8582. if (err)
  8583. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8584. return err;
  8585. }
  8586. static int tg3_request_firmware(struct tg3 *tp)
  8587. {
  8588. const __be32 *fw_data;
  8589. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8590. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8591. tp->fw_needed);
  8592. return -ENOENT;
  8593. }
  8594. fw_data = (void *)tp->fw->data;
  8595. /* Firmware blob starts with version numbers, followed by
  8596. * start address and _full_ length including BSS sections
  8597. * (which must be longer than the actual data, of course
  8598. */
  8599. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  8600. if (tp->fw_len < (tp->fw->size - 12)) {
  8601. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8602. tp->fw_len, tp->fw_needed);
  8603. release_firmware(tp->fw);
  8604. tp->fw = NULL;
  8605. return -EINVAL;
  8606. }
  8607. /* We no longer need firmware; we have it. */
  8608. tp->fw_needed = NULL;
  8609. return 0;
  8610. }
  8611. static u32 tg3_irq_count(struct tg3 *tp)
  8612. {
  8613. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  8614. if (irq_cnt > 1) {
  8615. /* We want as many rx rings enabled as there are cpus.
  8616. * In multiqueue MSI-X mode, the first MSI-X vector
  8617. * only deals with link interrupts, etc, so we add
  8618. * one to the number of vectors we are requesting.
  8619. */
  8620. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  8621. }
  8622. return irq_cnt;
  8623. }
  8624. static bool tg3_enable_msix(struct tg3 *tp)
  8625. {
  8626. int i, rc;
  8627. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  8628. tp->txq_cnt = tp->txq_req;
  8629. tp->rxq_cnt = tp->rxq_req;
  8630. if (!tp->rxq_cnt)
  8631. tp->rxq_cnt = netif_get_num_default_rss_queues();
  8632. if (tp->rxq_cnt > tp->rxq_max)
  8633. tp->rxq_cnt = tp->rxq_max;
  8634. /* Disable multiple TX rings by default. Simple round-robin hardware
  8635. * scheduling of the TX rings can cause starvation of rings with
  8636. * small packets when other rings have TSO or jumbo packets.
  8637. */
  8638. if (!tp->txq_req)
  8639. tp->txq_cnt = 1;
  8640. tp->irq_cnt = tg3_irq_count(tp);
  8641. for (i = 0; i < tp->irq_max; i++) {
  8642. msix_ent[i].entry = i;
  8643. msix_ent[i].vector = 0;
  8644. }
  8645. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8646. if (rc < 0) {
  8647. return false;
  8648. } else if (rc != 0) {
  8649. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8650. return false;
  8651. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8652. tp->irq_cnt, rc);
  8653. tp->irq_cnt = rc;
  8654. tp->rxq_cnt = max(rc - 1, 1);
  8655. if (tp->txq_cnt)
  8656. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  8657. }
  8658. for (i = 0; i < tp->irq_max; i++)
  8659. tp->napi[i].irq_vec = msix_ent[i].vector;
  8660. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  8661. pci_disable_msix(tp->pdev);
  8662. return false;
  8663. }
  8664. if (tp->irq_cnt == 1)
  8665. return true;
  8666. tg3_flag_set(tp, ENABLE_RSS);
  8667. if (tp->txq_cnt > 1)
  8668. tg3_flag_set(tp, ENABLE_TSS);
  8669. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  8670. return true;
  8671. }
  8672. static void tg3_ints_init(struct tg3 *tp)
  8673. {
  8674. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8675. !tg3_flag(tp, TAGGED_STATUS)) {
  8676. /* All MSI supporting chips should support tagged
  8677. * status. Assert that this is the case.
  8678. */
  8679. netdev_warn(tp->dev,
  8680. "MSI without TAGGED_STATUS? Not using MSI\n");
  8681. goto defcfg;
  8682. }
  8683. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8684. tg3_flag_set(tp, USING_MSIX);
  8685. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8686. tg3_flag_set(tp, USING_MSI);
  8687. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8688. u32 msi_mode = tr32(MSGINT_MODE);
  8689. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8690. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8691. if (!tg3_flag(tp, 1SHOT_MSI))
  8692. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8693. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8694. }
  8695. defcfg:
  8696. if (!tg3_flag(tp, USING_MSIX)) {
  8697. tp->irq_cnt = 1;
  8698. tp->napi[0].irq_vec = tp->pdev->irq;
  8699. }
  8700. if (tp->irq_cnt == 1) {
  8701. tp->txq_cnt = 1;
  8702. tp->rxq_cnt = 1;
  8703. netif_set_real_num_tx_queues(tp->dev, 1);
  8704. netif_set_real_num_rx_queues(tp->dev, 1);
  8705. }
  8706. }
  8707. static void tg3_ints_fini(struct tg3 *tp)
  8708. {
  8709. if (tg3_flag(tp, USING_MSIX))
  8710. pci_disable_msix(tp->pdev);
  8711. else if (tg3_flag(tp, USING_MSI))
  8712. pci_disable_msi(tp->pdev);
  8713. tg3_flag_clear(tp, USING_MSI);
  8714. tg3_flag_clear(tp, USING_MSIX);
  8715. tg3_flag_clear(tp, ENABLE_RSS);
  8716. tg3_flag_clear(tp, ENABLE_TSS);
  8717. }
  8718. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  8719. bool init)
  8720. {
  8721. struct net_device *dev = tp->dev;
  8722. int i, err;
  8723. /*
  8724. * Setup interrupts first so we know how
  8725. * many NAPI resources to allocate
  8726. */
  8727. tg3_ints_init(tp);
  8728. tg3_rss_check_indir_tbl(tp);
  8729. /* The placement of this call is tied
  8730. * to the setup and use of Host TX descriptors.
  8731. */
  8732. err = tg3_alloc_consistent(tp);
  8733. if (err)
  8734. goto err_out1;
  8735. tg3_napi_init(tp);
  8736. tg3_napi_enable(tp);
  8737. for (i = 0; i < tp->irq_cnt; i++) {
  8738. struct tg3_napi *tnapi = &tp->napi[i];
  8739. err = tg3_request_irq(tp, i);
  8740. if (err) {
  8741. for (i--; i >= 0; i--) {
  8742. tnapi = &tp->napi[i];
  8743. free_irq(tnapi->irq_vec, tnapi);
  8744. }
  8745. goto err_out2;
  8746. }
  8747. }
  8748. tg3_full_lock(tp, 0);
  8749. err = tg3_init_hw(tp, reset_phy);
  8750. if (err) {
  8751. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8752. tg3_free_rings(tp);
  8753. }
  8754. tg3_full_unlock(tp);
  8755. if (err)
  8756. goto err_out3;
  8757. if (test_irq && tg3_flag(tp, USING_MSI)) {
  8758. err = tg3_test_msi(tp);
  8759. if (err) {
  8760. tg3_full_lock(tp, 0);
  8761. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8762. tg3_free_rings(tp);
  8763. tg3_full_unlock(tp);
  8764. goto err_out2;
  8765. }
  8766. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8767. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8768. tw32(PCIE_TRANSACTION_CFG,
  8769. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8770. }
  8771. }
  8772. tg3_phy_start(tp);
  8773. tg3_hwmon_open(tp);
  8774. tg3_full_lock(tp, 0);
  8775. tg3_timer_start(tp);
  8776. tg3_flag_set(tp, INIT_COMPLETE);
  8777. tg3_enable_ints(tp);
  8778. if (init)
  8779. tg3_ptp_init(tp);
  8780. else
  8781. tg3_ptp_resume(tp);
  8782. tg3_full_unlock(tp);
  8783. netif_tx_start_all_queues(dev);
  8784. /*
  8785. * Reset loopback feature if it was turned on while the device was down
  8786. * make sure that it's installed properly now.
  8787. */
  8788. if (dev->features & NETIF_F_LOOPBACK)
  8789. tg3_set_loopback(dev, dev->features);
  8790. return 0;
  8791. err_out3:
  8792. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8793. struct tg3_napi *tnapi = &tp->napi[i];
  8794. free_irq(tnapi->irq_vec, tnapi);
  8795. }
  8796. err_out2:
  8797. tg3_napi_disable(tp);
  8798. tg3_napi_fini(tp);
  8799. tg3_free_consistent(tp);
  8800. err_out1:
  8801. tg3_ints_fini(tp);
  8802. return err;
  8803. }
  8804. static void tg3_stop(struct tg3 *tp)
  8805. {
  8806. int i;
  8807. tg3_reset_task_cancel(tp);
  8808. tg3_netif_stop(tp);
  8809. tg3_timer_stop(tp);
  8810. tg3_hwmon_close(tp);
  8811. tg3_phy_stop(tp);
  8812. tg3_full_lock(tp, 1);
  8813. tg3_disable_ints(tp);
  8814. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8815. tg3_free_rings(tp);
  8816. tg3_flag_clear(tp, INIT_COMPLETE);
  8817. tg3_full_unlock(tp);
  8818. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8819. struct tg3_napi *tnapi = &tp->napi[i];
  8820. free_irq(tnapi->irq_vec, tnapi);
  8821. }
  8822. tg3_ints_fini(tp);
  8823. tg3_napi_fini(tp);
  8824. tg3_free_consistent(tp);
  8825. }
  8826. static int tg3_open(struct net_device *dev)
  8827. {
  8828. struct tg3 *tp = netdev_priv(dev);
  8829. int err;
  8830. if (tp->fw_needed) {
  8831. err = tg3_request_firmware(tp);
  8832. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  8833. if (err)
  8834. return err;
  8835. } else if (err) {
  8836. netdev_warn(tp->dev, "TSO capability disabled\n");
  8837. tg3_flag_clear(tp, TSO_CAPABLE);
  8838. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  8839. netdev_notice(tp->dev, "TSO capability restored\n");
  8840. tg3_flag_set(tp, TSO_CAPABLE);
  8841. }
  8842. }
  8843. tg3_carrier_off(tp);
  8844. err = tg3_power_up(tp);
  8845. if (err)
  8846. return err;
  8847. tg3_full_lock(tp, 0);
  8848. tg3_disable_ints(tp);
  8849. tg3_flag_clear(tp, INIT_COMPLETE);
  8850. tg3_full_unlock(tp);
  8851. err = tg3_start(tp, true, true, true);
  8852. if (err) {
  8853. tg3_frob_aux_power(tp, false);
  8854. pci_set_power_state(tp->pdev, PCI_D3hot);
  8855. }
  8856. if (tg3_flag(tp, PTP_CAPABLE)) {
  8857. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  8858. &tp->pdev->dev);
  8859. if (IS_ERR(tp->ptp_clock))
  8860. tp->ptp_clock = NULL;
  8861. }
  8862. return err;
  8863. }
  8864. static int tg3_close(struct net_device *dev)
  8865. {
  8866. struct tg3 *tp = netdev_priv(dev);
  8867. tg3_ptp_fini(tp);
  8868. tg3_stop(tp);
  8869. /* Clear stats across close / open calls */
  8870. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  8871. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  8872. tg3_power_down(tp);
  8873. tg3_carrier_off(tp);
  8874. return 0;
  8875. }
  8876. static inline u64 get_stat64(tg3_stat64_t *val)
  8877. {
  8878. return ((u64)val->high << 32) | ((u64)val->low);
  8879. }
  8880. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  8881. {
  8882. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8883. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8884. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8885. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8886. u32 val;
  8887. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8888. tg3_writephy(tp, MII_TG3_TEST1,
  8889. val | MII_TG3_TEST1_CRC_EN);
  8890. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8891. } else
  8892. val = 0;
  8893. tp->phy_crc_errors += val;
  8894. return tp->phy_crc_errors;
  8895. }
  8896. return get_stat64(&hw_stats->rx_fcs_errors);
  8897. }
  8898. #define ESTAT_ADD(member) \
  8899. estats->member = old_estats->member + \
  8900. get_stat64(&hw_stats->member)
  8901. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  8902. {
  8903. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8904. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8905. ESTAT_ADD(rx_octets);
  8906. ESTAT_ADD(rx_fragments);
  8907. ESTAT_ADD(rx_ucast_packets);
  8908. ESTAT_ADD(rx_mcast_packets);
  8909. ESTAT_ADD(rx_bcast_packets);
  8910. ESTAT_ADD(rx_fcs_errors);
  8911. ESTAT_ADD(rx_align_errors);
  8912. ESTAT_ADD(rx_xon_pause_rcvd);
  8913. ESTAT_ADD(rx_xoff_pause_rcvd);
  8914. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8915. ESTAT_ADD(rx_xoff_entered);
  8916. ESTAT_ADD(rx_frame_too_long_errors);
  8917. ESTAT_ADD(rx_jabbers);
  8918. ESTAT_ADD(rx_undersize_packets);
  8919. ESTAT_ADD(rx_in_length_errors);
  8920. ESTAT_ADD(rx_out_length_errors);
  8921. ESTAT_ADD(rx_64_or_less_octet_packets);
  8922. ESTAT_ADD(rx_65_to_127_octet_packets);
  8923. ESTAT_ADD(rx_128_to_255_octet_packets);
  8924. ESTAT_ADD(rx_256_to_511_octet_packets);
  8925. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8926. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8927. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8928. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8929. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8930. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8931. ESTAT_ADD(tx_octets);
  8932. ESTAT_ADD(tx_collisions);
  8933. ESTAT_ADD(tx_xon_sent);
  8934. ESTAT_ADD(tx_xoff_sent);
  8935. ESTAT_ADD(tx_flow_control);
  8936. ESTAT_ADD(tx_mac_errors);
  8937. ESTAT_ADD(tx_single_collisions);
  8938. ESTAT_ADD(tx_mult_collisions);
  8939. ESTAT_ADD(tx_deferred);
  8940. ESTAT_ADD(tx_excessive_collisions);
  8941. ESTAT_ADD(tx_late_collisions);
  8942. ESTAT_ADD(tx_collide_2times);
  8943. ESTAT_ADD(tx_collide_3times);
  8944. ESTAT_ADD(tx_collide_4times);
  8945. ESTAT_ADD(tx_collide_5times);
  8946. ESTAT_ADD(tx_collide_6times);
  8947. ESTAT_ADD(tx_collide_7times);
  8948. ESTAT_ADD(tx_collide_8times);
  8949. ESTAT_ADD(tx_collide_9times);
  8950. ESTAT_ADD(tx_collide_10times);
  8951. ESTAT_ADD(tx_collide_11times);
  8952. ESTAT_ADD(tx_collide_12times);
  8953. ESTAT_ADD(tx_collide_13times);
  8954. ESTAT_ADD(tx_collide_14times);
  8955. ESTAT_ADD(tx_collide_15times);
  8956. ESTAT_ADD(tx_ucast_packets);
  8957. ESTAT_ADD(tx_mcast_packets);
  8958. ESTAT_ADD(tx_bcast_packets);
  8959. ESTAT_ADD(tx_carrier_sense_errors);
  8960. ESTAT_ADD(tx_discards);
  8961. ESTAT_ADD(tx_errors);
  8962. ESTAT_ADD(dma_writeq_full);
  8963. ESTAT_ADD(dma_write_prioq_full);
  8964. ESTAT_ADD(rxbds_empty);
  8965. ESTAT_ADD(rx_discards);
  8966. ESTAT_ADD(rx_errors);
  8967. ESTAT_ADD(rx_threshold_hit);
  8968. ESTAT_ADD(dma_readq_full);
  8969. ESTAT_ADD(dma_read_prioq_full);
  8970. ESTAT_ADD(tx_comp_queue_full);
  8971. ESTAT_ADD(ring_set_send_prod_index);
  8972. ESTAT_ADD(ring_status_update);
  8973. ESTAT_ADD(nic_irqs);
  8974. ESTAT_ADD(nic_avoided_irqs);
  8975. ESTAT_ADD(nic_tx_threshold_hit);
  8976. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8977. }
  8978. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  8979. {
  8980. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8981. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8982. stats->rx_packets = old_stats->rx_packets +
  8983. get_stat64(&hw_stats->rx_ucast_packets) +
  8984. get_stat64(&hw_stats->rx_mcast_packets) +
  8985. get_stat64(&hw_stats->rx_bcast_packets);
  8986. stats->tx_packets = old_stats->tx_packets +
  8987. get_stat64(&hw_stats->tx_ucast_packets) +
  8988. get_stat64(&hw_stats->tx_mcast_packets) +
  8989. get_stat64(&hw_stats->tx_bcast_packets);
  8990. stats->rx_bytes = old_stats->rx_bytes +
  8991. get_stat64(&hw_stats->rx_octets);
  8992. stats->tx_bytes = old_stats->tx_bytes +
  8993. get_stat64(&hw_stats->tx_octets);
  8994. stats->rx_errors = old_stats->rx_errors +
  8995. get_stat64(&hw_stats->rx_errors);
  8996. stats->tx_errors = old_stats->tx_errors +
  8997. get_stat64(&hw_stats->tx_errors) +
  8998. get_stat64(&hw_stats->tx_mac_errors) +
  8999. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  9000. get_stat64(&hw_stats->tx_discards);
  9001. stats->multicast = old_stats->multicast +
  9002. get_stat64(&hw_stats->rx_mcast_packets);
  9003. stats->collisions = old_stats->collisions +
  9004. get_stat64(&hw_stats->tx_collisions);
  9005. stats->rx_length_errors = old_stats->rx_length_errors +
  9006. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9007. get_stat64(&hw_stats->rx_undersize_packets);
  9008. stats->rx_over_errors = old_stats->rx_over_errors +
  9009. get_stat64(&hw_stats->rxbds_empty);
  9010. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9011. get_stat64(&hw_stats->rx_align_errors);
  9012. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9013. get_stat64(&hw_stats->tx_discards);
  9014. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9015. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9016. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9017. tg3_calc_crc_errors(tp);
  9018. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9019. get_stat64(&hw_stats->rx_discards);
  9020. stats->rx_dropped = tp->rx_dropped;
  9021. stats->tx_dropped = tp->tx_dropped;
  9022. }
  9023. static int tg3_get_regs_len(struct net_device *dev)
  9024. {
  9025. return TG3_REG_BLK_SIZE;
  9026. }
  9027. static void tg3_get_regs(struct net_device *dev,
  9028. struct ethtool_regs *regs, void *_p)
  9029. {
  9030. struct tg3 *tp = netdev_priv(dev);
  9031. regs->version = 0;
  9032. memset(_p, 0, TG3_REG_BLK_SIZE);
  9033. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9034. return;
  9035. tg3_full_lock(tp, 0);
  9036. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9037. tg3_full_unlock(tp);
  9038. }
  9039. static int tg3_get_eeprom_len(struct net_device *dev)
  9040. {
  9041. struct tg3 *tp = netdev_priv(dev);
  9042. return tp->nvram_size;
  9043. }
  9044. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9045. {
  9046. struct tg3 *tp = netdev_priv(dev);
  9047. int ret;
  9048. u8 *pd;
  9049. u32 i, offset, len, b_offset, b_count;
  9050. __be32 val;
  9051. if (tg3_flag(tp, NO_NVRAM))
  9052. return -EINVAL;
  9053. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9054. return -EAGAIN;
  9055. offset = eeprom->offset;
  9056. len = eeprom->len;
  9057. eeprom->len = 0;
  9058. eeprom->magic = TG3_EEPROM_MAGIC;
  9059. if (offset & 3) {
  9060. /* adjustments to start on required 4 byte boundary */
  9061. b_offset = offset & 3;
  9062. b_count = 4 - b_offset;
  9063. if (b_count > len) {
  9064. /* i.e. offset=1 len=2 */
  9065. b_count = len;
  9066. }
  9067. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9068. if (ret)
  9069. return ret;
  9070. memcpy(data, ((char *)&val) + b_offset, b_count);
  9071. len -= b_count;
  9072. offset += b_count;
  9073. eeprom->len += b_count;
  9074. }
  9075. /* read bytes up to the last 4 byte boundary */
  9076. pd = &data[eeprom->len];
  9077. for (i = 0; i < (len - (len & 3)); i += 4) {
  9078. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9079. if (ret) {
  9080. eeprom->len += i;
  9081. return ret;
  9082. }
  9083. memcpy(pd + i, &val, 4);
  9084. }
  9085. eeprom->len += i;
  9086. if (len & 3) {
  9087. /* read last bytes not ending on 4 byte boundary */
  9088. pd = &data[eeprom->len];
  9089. b_count = len & 3;
  9090. b_offset = offset + len - b_count;
  9091. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9092. if (ret)
  9093. return ret;
  9094. memcpy(pd, &val, b_count);
  9095. eeprom->len += b_count;
  9096. }
  9097. return 0;
  9098. }
  9099. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9100. {
  9101. struct tg3 *tp = netdev_priv(dev);
  9102. int ret;
  9103. u32 offset, len, b_offset, odd_len;
  9104. u8 *buf;
  9105. __be32 start, end;
  9106. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9107. return -EAGAIN;
  9108. if (tg3_flag(tp, NO_NVRAM) ||
  9109. eeprom->magic != TG3_EEPROM_MAGIC)
  9110. return -EINVAL;
  9111. offset = eeprom->offset;
  9112. len = eeprom->len;
  9113. if ((b_offset = (offset & 3))) {
  9114. /* adjustments to start on required 4 byte boundary */
  9115. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9116. if (ret)
  9117. return ret;
  9118. len += b_offset;
  9119. offset &= ~3;
  9120. if (len < 4)
  9121. len = 4;
  9122. }
  9123. odd_len = 0;
  9124. if (len & 3) {
  9125. /* adjustments to end on required 4 byte boundary */
  9126. odd_len = 1;
  9127. len = (len + 3) & ~3;
  9128. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9129. if (ret)
  9130. return ret;
  9131. }
  9132. buf = data;
  9133. if (b_offset || odd_len) {
  9134. buf = kmalloc(len, GFP_KERNEL);
  9135. if (!buf)
  9136. return -ENOMEM;
  9137. if (b_offset)
  9138. memcpy(buf, &start, 4);
  9139. if (odd_len)
  9140. memcpy(buf+len-4, &end, 4);
  9141. memcpy(buf + b_offset, data, eeprom->len);
  9142. }
  9143. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9144. if (buf != data)
  9145. kfree(buf);
  9146. return ret;
  9147. }
  9148. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9149. {
  9150. struct tg3 *tp = netdev_priv(dev);
  9151. if (tg3_flag(tp, USE_PHYLIB)) {
  9152. struct phy_device *phydev;
  9153. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9154. return -EAGAIN;
  9155. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9156. return phy_ethtool_gset(phydev, cmd);
  9157. }
  9158. cmd->supported = (SUPPORTED_Autoneg);
  9159. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9160. cmd->supported |= (SUPPORTED_1000baseT_Half |
  9161. SUPPORTED_1000baseT_Full);
  9162. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9163. cmd->supported |= (SUPPORTED_100baseT_Half |
  9164. SUPPORTED_100baseT_Full |
  9165. SUPPORTED_10baseT_Half |
  9166. SUPPORTED_10baseT_Full |
  9167. SUPPORTED_TP);
  9168. cmd->port = PORT_TP;
  9169. } else {
  9170. cmd->supported |= SUPPORTED_FIBRE;
  9171. cmd->port = PORT_FIBRE;
  9172. }
  9173. cmd->advertising = tp->link_config.advertising;
  9174. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9175. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9176. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9177. cmd->advertising |= ADVERTISED_Pause;
  9178. } else {
  9179. cmd->advertising |= ADVERTISED_Pause |
  9180. ADVERTISED_Asym_Pause;
  9181. }
  9182. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9183. cmd->advertising |= ADVERTISED_Asym_Pause;
  9184. }
  9185. }
  9186. if (netif_running(dev) && tp->link_up) {
  9187. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  9188. cmd->duplex = tp->link_config.active_duplex;
  9189. cmd->lp_advertising = tp->link_config.rmt_adv;
  9190. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9191. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9192. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  9193. else
  9194. cmd->eth_tp_mdix = ETH_TP_MDI;
  9195. }
  9196. } else {
  9197. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  9198. cmd->duplex = DUPLEX_UNKNOWN;
  9199. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  9200. }
  9201. cmd->phy_address = tp->phy_addr;
  9202. cmd->transceiver = XCVR_INTERNAL;
  9203. cmd->autoneg = tp->link_config.autoneg;
  9204. cmd->maxtxpkt = 0;
  9205. cmd->maxrxpkt = 0;
  9206. return 0;
  9207. }
  9208. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9209. {
  9210. struct tg3 *tp = netdev_priv(dev);
  9211. u32 speed = ethtool_cmd_speed(cmd);
  9212. if (tg3_flag(tp, USE_PHYLIB)) {
  9213. struct phy_device *phydev;
  9214. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9215. return -EAGAIN;
  9216. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9217. return phy_ethtool_sset(phydev, cmd);
  9218. }
  9219. if (cmd->autoneg != AUTONEG_ENABLE &&
  9220. cmd->autoneg != AUTONEG_DISABLE)
  9221. return -EINVAL;
  9222. if (cmd->autoneg == AUTONEG_DISABLE &&
  9223. cmd->duplex != DUPLEX_FULL &&
  9224. cmd->duplex != DUPLEX_HALF)
  9225. return -EINVAL;
  9226. if (cmd->autoneg == AUTONEG_ENABLE) {
  9227. u32 mask = ADVERTISED_Autoneg |
  9228. ADVERTISED_Pause |
  9229. ADVERTISED_Asym_Pause;
  9230. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9231. mask |= ADVERTISED_1000baseT_Half |
  9232. ADVERTISED_1000baseT_Full;
  9233. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  9234. mask |= ADVERTISED_100baseT_Half |
  9235. ADVERTISED_100baseT_Full |
  9236. ADVERTISED_10baseT_Half |
  9237. ADVERTISED_10baseT_Full |
  9238. ADVERTISED_TP;
  9239. else
  9240. mask |= ADVERTISED_FIBRE;
  9241. if (cmd->advertising & ~mask)
  9242. return -EINVAL;
  9243. mask &= (ADVERTISED_1000baseT_Half |
  9244. ADVERTISED_1000baseT_Full |
  9245. ADVERTISED_100baseT_Half |
  9246. ADVERTISED_100baseT_Full |
  9247. ADVERTISED_10baseT_Half |
  9248. ADVERTISED_10baseT_Full);
  9249. cmd->advertising &= mask;
  9250. } else {
  9251. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  9252. if (speed != SPEED_1000)
  9253. return -EINVAL;
  9254. if (cmd->duplex != DUPLEX_FULL)
  9255. return -EINVAL;
  9256. } else {
  9257. if (speed != SPEED_100 &&
  9258. speed != SPEED_10)
  9259. return -EINVAL;
  9260. }
  9261. }
  9262. tg3_full_lock(tp, 0);
  9263. tp->link_config.autoneg = cmd->autoneg;
  9264. if (cmd->autoneg == AUTONEG_ENABLE) {
  9265. tp->link_config.advertising = (cmd->advertising |
  9266. ADVERTISED_Autoneg);
  9267. tp->link_config.speed = SPEED_UNKNOWN;
  9268. tp->link_config.duplex = DUPLEX_UNKNOWN;
  9269. } else {
  9270. tp->link_config.advertising = 0;
  9271. tp->link_config.speed = speed;
  9272. tp->link_config.duplex = cmd->duplex;
  9273. }
  9274. if (netif_running(dev))
  9275. tg3_setup_phy(tp, 1);
  9276. tg3_full_unlock(tp);
  9277. return 0;
  9278. }
  9279. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  9280. {
  9281. struct tg3 *tp = netdev_priv(dev);
  9282. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  9283. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  9284. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  9285. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  9286. }
  9287. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9288. {
  9289. struct tg3 *tp = netdev_priv(dev);
  9290. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  9291. wol->supported = WAKE_MAGIC;
  9292. else
  9293. wol->supported = 0;
  9294. wol->wolopts = 0;
  9295. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  9296. wol->wolopts = WAKE_MAGIC;
  9297. memset(&wol->sopass, 0, sizeof(wol->sopass));
  9298. }
  9299. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9300. {
  9301. struct tg3 *tp = netdev_priv(dev);
  9302. struct device *dp = &tp->pdev->dev;
  9303. if (wol->wolopts & ~WAKE_MAGIC)
  9304. return -EINVAL;
  9305. if ((wol->wolopts & WAKE_MAGIC) &&
  9306. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  9307. return -EINVAL;
  9308. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  9309. spin_lock_bh(&tp->lock);
  9310. if (device_may_wakeup(dp))
  9311. tg3_flag_set(tp, WOL_ENABLE);
  9312. else
  9313. tg3_flag_clear(tp, WOL_ENABLE);
  9314. spin_unlock_bh(&tp->lock);
  9315. return 0;
  9316. }
  9317. static u32 tg3_get_msglevel(struct net_device *dev)
  9318. {
  9319. struct tg3 *tp = netdev_priv(dev);
  9320. return tp->msg_enable;
  9321. }
  9322. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  9323. {
  9324. struct tg3 *tp = netdev_priv(dev);
  9325. tp->msg_enable = value;
  9326. }
  9327. static int tg3_nway_reset(struct net_device *dev)
  9328. {
  9329. struct tg3 *tp = netdev_priv(dev);
  9330. int r;
  9331. if (!netif_running(dev))
  9332. return -EAGAIN;
  9333. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9334. return -EINVAL;
  9335. if (tg3_flag(tp, USE_PHYLIB)) {
  9336. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9337. return -EAGAIN;
  9338. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  9339. } else {
  9340. u32 bmcr;
  9341. spin_lock_bh(&tp->lock);
  9342. r = -EINVAL;
  9343. tg3_readphy(tp, MII_BMCR, &bmcr);
  9344. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9345. ((bmcr & BMCR_ANENABLE) ||
  9346. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9347. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9348. BMCR_ANENABLE);
  9349. r = 0;
  9350. }
  9351. spin_unlock_bh(&tp->lock);
  9352. }
  9353. return r;
  9354. }
  9355. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9356. {
  9357. struct tg3 *tp = netdev_priv(dev);
  9358. ering->rx_max_pending = tp->rx_std_ring_mask;
  9359. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9360. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9361. else
  9362. ering->rx_jumbo_max_pending = 0;
  9363. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9364. ering->rx_pending = tp->rx_pending;
  9365. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9366. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9367. else
  9368. ering->rx_jumbo_pending = 0;
  9369. ering->tx_pending = tp->napi[0].tx_pending;
  9370. }
  9371. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9372. {
  9373. struct tg3 *tp = netdev_priv(dev);
  9374. int i, irq_sync = 0, err = 0;
  9375. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  9376. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  9377. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  9378. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  9379. (tg3_flag(tp, TSO_BUG) &&
  9380. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  9381. return -EINVAL;
  9382. if (netif_running(dev)) {
  9383. tg3_phy_stop(tp);
  9384. tg3_netif_stop(tp);
  9385. irq_sync = 1;
  9386. }
  9387. tg3_full_lock(tp, irq_sync);
  9388. tp->rx_pending = ering->rx_pending;
  9389. if (tg3_flag(tp, MAX_RXPEND_64) &&
  9390. tp->rx_pending > 63)
  9391. tp->rx_pending = 63;
  9392. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  9393. for (i = 0; i < tp->irq_max; i++)
  9394. tp->napi[i].tx_pending = ering->tx_pending;
  9395. if (netif_running(dev)) {
  9396. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9397. err = tg3_restart_hw(tp, 1);
  9398. if (!err)
  9399. tg3_netif_start(tp);
  9400. }
  9401. tg3_full_unlock(tp);
  9402. if (irq_sync && !err)
  9403. tg3_phy_start(tp);
  9404. return err;
  9405. }
  9406. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9407. {
  9408. struct tg3 *tp = netdev_priv(dev);
  9409. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  9410. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  9411. epause->rx_pause = 1;
  9412. else
  9413. epause->rx_pause = 0;
  9414. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  9415. epause->tx_pause = 1;
  9416. else
  9417. epause->tx_pause = 0;
  9418. }
  9419. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9420. {
  9421. struct tg3 *tp = netdev_priv(dev);
  9422. int err = 0;
  9423. if (tg3_flag(tp, USE_PHYLIB)) {
  9424. u32 newadv;
  9425. struct phy_device *phydev;
  9426. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9427. if (!(phydev->supported & SUPPORTED_Pause) ||
  9428. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  9429. (epause->rx_pause != epause->tx_pause)))
  9430. return -EINVAL;
  9431. tp->link_config.flowctrl = 0;
  9432. if (epause->rx_pause) {
  9433. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9434. if (epause->tx_pause) {
  9435. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9436. newadv = ADVERTISED_Pause;
  9437. } else
  9438. newadv = ADVERTISED_Pause |
  9439. ADVERTISED_Asym_Pause;
  9440. } else if (epause->tx_pause) {
  9441. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9442. newadv = ADVERTISED_Asym_Pause;
  9443. } else
  9444. newadv = 0;
  9445. if (epause->autoneg)
  9446. tg3_flag_set(tp, PAUSE_AUTONEG);
  9447. else
  9448. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9449. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  9450. u32 oldadv = phydev->advertising &
  9451. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  9452. if (oldadv != newadv) {
  9453. phydev->advertising &=
  9454. ~(ADVERTISED_Pause |
  9455. ADVERTISED_Asym_Pause);
  9456. phydev->advertising |= newadv;
  9457. if (phydev->autoneg) {
  9458. /*
  9459. * Always renegotiate the link to
  9460. * inform our link partner of our
  9461. * flow control settings, even if the
  9462. * flow control is forced. Let
  9463. * tg3_adjust_link() do the final
  9464. * flow control setup.
  9465. */
  9466. return phy_start_aneg(phydev);
  9467. }
  9468. }
  9469. if (!epause->autoneg)
  9470. tg3_setup_flow_control(tp, 0, 0);
  9471. } else {
  9472. tp->link_config.advertising &=
  9473. ~(ADVERTISED_Pause |
  9474. ADVERTISED_Asym_Pause);
  9475. tp->link_config.advertising |= newadv;
  9476. }
  9477. } else {
  9478. int irq_sync = 0;
  9479. if (netif_running(dev)) {
  9480. tg3_netif_stop(tp);
  9481. irq_sync = 1;
  9482. }
  9483. tg3_full_lock(tp, irq_sync);
  9484. if (epause->autoneg)
  9485. tg3_flag_set(tp, PAUSE_AUTONEG);
  9486. else
  9487. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9488. if (epause->rx_pause)
  9489. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9490. else
  9491. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  9492. if (epause->tx_pause)
  9493. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9494. else
  9495. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  9496. if (netif_running(dev)) {
  9497. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9498. err = tg3_restart_hw(tp, 1);
  9499. if (!err)
  9500. tg3_netif_start(tp);
  9501. }
  9502. tg3_full_unlock(tp);
  9503. }
  9504. return err;
  9505. }
  9506. static int tg3_get_sset_count(struct net_device *dev, int sset)
  9507. {
  9508. switch (sset) {
  9509. case ETH_SS_TEST:
  9510. return TG3_NUM_TEST;
  9511. case ETH_SS_STATS:
  9512. return TG3_NUM_STATS;
  9513. default:
  9514. return -EOPNOTSUPP;
  9515. }
  9516. }
  9517. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  9518. u32 *rules __always_unused)
  9519. {
  9520. struct tg3 *tp = netdev_priv(dev);
  9521. if (!tg3_flag(tp, SUPPORT_MSIX))
  9522. return -EOPNOTSUPP;
  9523. switch (info->cmd) {
  9524. case ETHTOOL_GRXRINGS:
  9525. if (netif_running(tp->dev))
  9526. info->data = tp->rxq_cnt;
  9527. else {
  9528. info->data = num_online_cpus();
  9529. if (info->data > TG3_RSS_MAX_NUM_QS)
  9530. info->data = TG3_RSS_MAX_NUM_QS;
  9531. }
  9532. /* The first interrupt vector only
  9533. * handles link interrupts.
  9534. */
  9535. info->data -= 1;
  9536. return 0;
  9537. default:
  9538. return -EOPNOTSUPP;
  9539. }
  9540. }
  9541. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9542. {
  9543. u32 size = 0;
  9544. struct tg3 *tp = netdev_priv(dev);
  9545. if (tg3_flag(tp, SUPPORT_MSIX))
  9546. size = TG3_RSS_INDIR_TBL_SIZE;
  9547. return size;
  9548. }
  9549. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9550. {
  9551. struct tg3 *tp = netdev_priv(dev);
  9552. int i;
  9553. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9554. indir[i] = tp->rss_ind_tbl[i];
  9555. return 0;
  9556. }
  9557. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9558. {
  9559. struct tg3 *tp = netdev_priv(dev);
  9560. size_t i;
  9561. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9562. tp->rss_ind_tbl[i] = indir[i];
  9563. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9564. return 0;
  9565. /* It is legal to write the indirection
  9566. * table while the device is running.
  9567. */
  9568. tg3_full_lock(tp, 0);
  9569. tg3_rss_write_indir_tbl(tp);
  9570. tg3_full_unlock(tp);
  9571. return 0;
  9572. }
  9573. static void tg3_get_channels(struct net_device *dev,
  9574. struct ethtool_channels *channel)
  9575. {
  9576. struct tg3 *tp = netdev_priv(dev);
  9577. u32 deflt_qs = netif_get_num_default_rss_queues();
  9578. channel->max_rx = tp->rxq_max;
  9579. channel->max_tx = tp->txq_max;
  9580. if (netif_running(dev)) {
  9581. channel->rx_count = tp->rxq_cnt;
  9582. channel->tx_count = tp->txq_cnt;
  9583. } else {
  9584. if (tp->rxq_req)
  9585. channel->rx_count = tp->rxq_req;
  9586. else
  9587. channel->rx_count = min(deflt_qs, tp->rxq_max);
  9588. if (tp->txq_req)
  9589. channel->tx_count = tp->txq_req;
  9590. else
  9591. channel->tx_count = min(deflt_qs, tp->txq_max);
  9592. }
  9593. }
  9594. static int tg3_set_channels(struct net_device *dev,
  9595. struct ethtool_channels *channel)
  9596. {
  9597. struct tg3 *tp = netdev_priv(dev);
  9598. if (!tg3_flag(tp, SUPPORT_MSIX))
  9599. return -EOPNOTSUPP;
  9600. if (channel->rx_count > tp->rxq_max ||
  9601. channel->tx_count > tp->txq_max)
  9602. return -EINVAL;
  9603. tp->rxq_req = channel->rx_count;
  9604. tp->txq_req = channel->tx_count;
  9605. if (!netif_running(dev))
  9606. return 0;
  9607. tg3_stop(tp);
  9608. tg3_carrier_off(tp);
  9609. tg3_start(tp, true, false, false);
  9610. return 0;
  9611. }
  9612. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9613. {
  9614. switch (stringset) {
  9615. case ETH_SS_STATS:
  9616. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9617. break;
  9618. case ETH_SS_TEST:
  9619. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9620. break;
  9621. default:
  9622. WARN_ON(1); /* we need a WARN() */
  9623. break;
  9624. }
  9625. }
  9626. static int tg3_set_phys_id(struct net_device *dev,
  9627. enum ethtool_phys_id_state state)
  9628. {
  9629. struct tg3 *tp = netdev_priv(dev);
  9630. if (!netif_running(tp->dev))
  9631. return -EAGAIN;
  9632. switch (state) {
  9633. case ETHTOOL_ID_ACTIVE:
  9634. return 1; /* cycle on/off once per second */
  9635. case ETHTOOL_ID_ON:
  9636. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9637. LED_CTRL_1000MBPS_ON |
  9638. LED_CTRL_100MBPS_ON |
  9639. LED_CTRL_10MBPS_ON |
  9640. LED_CTRL_TRAFFIC_OVERRIDE |
  9641. LED_CTRL_TRAFFIC_BLINK |
  9642. LED_CTRL_TRAFFIC_LED);
  9643. break;
  9644. case ETHTOOL_ID_OFF:
  9645. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9646. LED_CTRL_TRAFFIC_OVERRIDE);
  9647. break;
  9648. case ETHTOOL_ID_INACTIVE:
  9649. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9650. break;
  9651. }
  9652. return 0;
  9653. }
  9654. static void tg3_get_ethtool_stats(struct net_device *dev,
  9655. struct ethtool_stats *estats, u64 *tmp_stats)
  9656. {
  9657. struct tg3 *tp = netdev_priv(dev);
  9658. if (tp->hw_stats)
  9659. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9660. else
  9661. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9662. }
  9663. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9664. {
  9665. int i;
  9666. __be32 *buf;
  9667. u32 offset = 0, len = 0;
  9668. u32 magic, val;
  9669. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9670. return NULL;
  9671. if (magic == TG3_EEPROM_MAGIC) {
  9672. for (offset = TG3_NVM_DIR_START;
  9673. offset < TG3_NVM_DIR_END;
  9674. offset += TG3_NVM_DIRENT_SIZE) {
  9675. if (tg3_nvram_read(tp, offset, &val))
  9676. return NULL;
  9677. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9678. TG3_NVM_DIRTYPE_EXTVPD)
  9679. break;
  9680. }
  9681. if (offset != TG3_NVM_DIR_END) {
  9682. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9683. if (tg3_nvram_read(tp, offset + 4, &offset))
  9684. return NULL;
  9685. offset = tg3_nvram_logical_addr(tp, offset);
  9686. }
  9687. }
  9688. if (!offset || !len) {
  9689. offset = TG3_NVM_VPD_OFF;
  9690. len = TG3_NVM_VPD_LEN;
  9691. }
  9692. buf = kmalloc(len, GFP_KERNEL);
  9693. if (buf == NULL)
  9694. return NULL;
  9695. if (magic == TG3_EEPROM_MAGIC) {
  9696. for (i = 0; i < len; i += 4) {
  9697. /* The data is in little-endian format in NVRAM.
  9698. * Use the big-endian read routines to preserve
  9699. * the byte order as it exists in NVRAM.
  9700. */
  9701. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9702. goto error;
  9703. }
  9704. } else {
  9705. u8 *ptr;
  9706. ssize_t cnt;
  9707. unsigned int pos = 0;
  9708. ptr = (u8 *)&buf[0];
  9709. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9710. cnt = pci_read_vpd(tp->pdev, pos,
  9711. len - pos, ptr);
  9712. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9713. cnt = 0;
  9714. else if (cnt < 0)
  9715. goto error;
  9716. }
  9717. if (pos != len)
  9718. goto error;
  9719. }
  9720. *vpdlen = len;
  9721. return buf;
  9722. error:
  9723. kfree(buf);
  9724. return NULL;
  9725. }
  9726. #define NVRAM_TEST_SIZE 0x100
  9727. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9728. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9729. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9730. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9731. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9732. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9733. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9734. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9735. static int tg3_test_nvram(struct tg3 *tp)
  9736. {
  9737. u32 csum, magic, len;
  9738. __be32 *buf;
  9739. int i, j, k, err = 0, size;
  9740. if (tg3_flag(tp, NO_NVRAM))
  9741. return 0;
  9742. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9743. return -EIO;
  9744. if (magic == TG3_EEPROM_MAGIC)
  9745. size = NVRAM_TEST_SIZE;
  9746. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9747. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9748. TG3_EEPROM_SB_FORMAT_1) {
  9749. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9750. case TG3_EEPROM_SB_REVISION_0:
  9751. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9752. break;
  9753. case TG3_EEPROM_SB_REVISION_2:
  9754. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9755. break;
  9756. case TG3_EEPROM_SB_REVISION_3:
  9757. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9758. break;
  9759. case TG3_EEPROM_SB_REVISION_4:
  9760. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9761. break;
  9762. case TG3_EEPROM_SB_REVISION_5:
  9763. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9764. break;
  9765. case TG3_EEPROM_SB_REVISION_6:
  9766. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9767. break;
  9768. default:
  9769. return -EIO;
  9770. }
  9771. } else
  9772. return 0;
  9773. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9774. size = NVRAM_SELFBOOT_HW_SIZE;
  9775. else
  9776. return -EIO;
  9777. buf = kmalloc(size, GFP_KERNEL);
  9778. if (buf == NULL)
  9779. return -ENOMEM;
  9780. err = -EIO;
  9781. for (i = 0, j = 0; i < size; i += 4, j++) {
  9782. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9783. if (err)
  9784. break;
  9785. }
  9786. if (i < size)
  9787. goto out;
  9788. /* Selfboot format */
  9789. magic = be32_to_cpu(buf[0]);
  9790. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9791. TG3_EEPROM_MAGIC_FW) {
  9792. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9793. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9794. TG3_EEPROM_SB_REVISION_2) {
  9795. /* For rev 2, the csum doesn't include the MBA. */
  9796. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9797. csum8 += buf8[i];
  9798. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9799. csum8 += buf8[i];
  9800. } else {
  9801. for (i = 0; i < size; i++)
  9802. csum8 += buf8[i];
  9803. }
  9804. if (csum8 == 0) {
  9805. err = 0;
  9806. goto out;
  9807. }
  9808. err = -EIO;
  9809. goto out;
  9810. }
  9811. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9812. TG3_EEPROM_MAGIC_HW) {
  9813. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9814. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9815. u8 *buf8 = (u8 *) buf;
  9816. /* Separate the parity bits and the data bytes. */
  9817. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9818. if ((i == 0) || (i == 8)) {
  9819. int l;
  9820. u8 msk;
  9821. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9822. parity[k++] = buf8[i] & msk;
  9823. i++;
  9824. } else if (i == 16) {
  9825. int l;
  9826. u8 msk;
  9827. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9828. parity[k++] = buf8[i] & msk;
  9829. i++;
  9830. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9831. parity[k++] = buf8[i] & msk;
  9832. i++;
  9833. }
  9834. data[j++] = buf8[i];
  9835. }
  9836. err = -EIO;
  9837. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9838. u8 hw8 = hweight8(data[i]);
  9839. if ((hw8 & 0x1) && parity[i])
  9840. goto out;
  9841. else if (!(hw8 & 0x1) && !parity[i])
  9842. goto out;
  9843. }
  9844. err = 0;
  9845. goto out;
  9846. }
  9847. err = -EIO;
  9848. /* Bootstrap checksum at offset 0x10 */
  9849. csum = calc_crc((unsigned char *) buf, 0x10);
  9850. if (csum != le32_to_cpu(buf[0x10/4]))
  9851. goto out;
  9852. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9853. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9854. if (csum != le32_to_cpu(buf[0xfc/4]))
  9855. goto out;
  9856. kfree(buf);
  9857. buf = tg3_vpd_readblock(tp, &len);
  9858. if (!buf)
  9859. return -ENOMEM;
  9860. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9861. if (i > 0) {
  9862. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9863. if (j < 0)
  9864. goto out;
  9865. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9866. goto out;
  9867. i += PCI_VPD_LRDT_TAG_SIZE;
  9868. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9869. PCI_VPD_RO_KEYWORD_CHKSUM);
  9870. if (j > 0) {
  9871. u8 csum8 = 0;
  9872. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9873. for (i = 0; i <= j; i++)
  9874. csum8 += ((u8 *)buf)[i];
  9875. if (csum8)
  9876. goto out;
  9877. }
  9878. }
  9879. err = 0;
  9880. out:
  9881. kfree(buf);
  9882. return err;
  9883. }
  9884. #define TG3_SERDES_TIMEOUT_SEC 2
  9885. #define TG3_COPPER_TIMEOUT_SEC 6
  9886. static int tg3_test_link(struct tg3 *tp)
  9887. {
  9888. int i, max;
  9889. if (!netif_running(tp->dev))
  9890. return -ENODEV;
  9891. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9892. max = TG3_SERDES_TIMEOUT_SEC;
  9893. else
  9894. max = TG3_COPPER_TIMEOUT_SEC;
  9895. for (i = 0; i < max; i++) {
  9896. if (tp->link_up)
  9897. return 0;
  9898. if (msleep_interruptible(1000))
  9899. break;
  9900. }
  9901. return -EIO;
  9902. }
  9903. /* Only test the commonly used registers */
  9904. static int tg3_test_registers(struct tg3 *tp)
  9905. {
  9906. int i, is_5705, is_5750;
  9907. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9908. static struct {
  9909. u16 offset;
  9910. u16 flags;
  9911. #define TG3_FL_5705 0x1
  9912. #define TG3_FL_NOT_5705 0x2
  9913. #define TG3_FL_NOT_5788 0x4
  9914. #define TG3_FL_NOT_5750 0x8
  9915. u32 read_mask;
  9916. u32 write_mask;
  9917. } reg_tbl[] = {
  9918. /* MAC Control Registers */
  9919. { MAC_MODE, TG3_FL_NOT_5705,
  9920. 0x00000000, 0x00ef6f8c },
  9921. { MAC_MODE, TG3_FL_5705,
  9922. 0x00000000, 0x01ef6b8c },
  9923. { MAC_STATUS, TG3_FL_NOT_5705,
  9924. 0x03800107, 0x00000000 },
  9925. { MAC_STATUS, TG3_FL_5705,
  9926. 0x03800100, 0x00000000 },
  9927. { MAC_ADDR_0_HIGH, 0x0000,
  9928. 0x00000000, 0x0000ffff },
  9929. { MAC_ADDR_0_LOW, 0x0000,
  9930. 0x00000000, 0xffffffff },
  9931. { MAC_RX_MTU_SIZE, 0x0000,
  9932. 0x00000000, 0x0000ffff },
  9933. { MAC_TX_MODE, 0x0000,
  9934. 0x00000000, 0x00000070 },
  9935. { MAC_TX_LENGTHS, 0x0000,
  9936. 0x00000000, 0x00003fff },
  9937. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9938. 0x00000000, 0x000007fc },
  9939. { MAC_RX_MODE, TG3_FL_5705,
  9940. 0x00000000, 0x000007dc },
  9941. { MAC_HASH_REG_0, 0x0000,
  9942. 0x00000000, 0xffffffff },
  9943. { MAC_HASH_REG_1, 0x0000,
  9944. 0x00000000, 0xffffffff },
  9945. { MAC_HASH_REG_2, 0x0000,
  9946. 0x00000000, 0xffffffff },
  9947. { MAC_HASH_REG_3, 0x0000,
  9948. 0x00000000, 0xffffffff },
  9949. /* Receive Data and Receive BD Initiator Control Registers. */
  9950. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9951. 0x00000000, 0xffffffff },
  9952. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9953. 0x00000000, 0xffffffff },
  9954. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9955. 0x00000000, 0x00000003 },
  9956. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9957. 0x00000000, 0xffffffff },
  9958. { RCVDBDI_STD_BD+0, 0x0000,
  9959. 0x00000000, 0xffffffff },
  9960. { RCVDBDI_STD_BD+4, 0x0000,
  9961. 0x00000000, 0xffffffff },
  9962. { RCVDBDI_STD_BD+8, 0x0000,
  9963. 0x00000000, 0xffff0002 },
  9964. { RCVDBDI_STD_BD+0xc, 0x0000,
  9965. 0x00000000, 0xffffffff },
  9966. /* Receive BD Initiator Control Registers. */
  9967. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9968. 0x00000000, 0xffffffff },
  9969. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9970. 0x00000000, 0x000003ff },
  9971. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9972. 0x00000000, 0xffffffff },
  9973. /* Host Coalescing Control Registers. */
  9974. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9975. 0x00000000, 0x00000004 },
  9976. { HOSTCC_MODE, TG3_FL_5705,
  9977. 0x00000000, 0x000000f6 },
  9978. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9979. 0x00000000, 0xffffffff },
  9980. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9981. 0x00000000, 0x000003ff },
  9982. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9983. 0x00000000, 0xffffffff },
  9984. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9985. 0x00000000, 0x000003ff },
  9986. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9987. 0x00000000, 0xffffffff },
  9988. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9989. 0x00000000, 0x000000ff },
  9990. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9991. 0x00000000, 0xffffffff },
  9992. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9993. 0x00000000, 0x000000ff },
  9994. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9995. 0x00000000, 0xffffffff },
  9996. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9997. 0x00000000, 0xffffffff },
  9998. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9999. 0x00000000, 0xffffffff },
  10000. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10001. 0x00000000, 0x000000ff },
  10002. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10003. 0x00000000, 0xffffffff },
  10004. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10005. 0x00000000, 0x000000ff },
  10006. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10007. 0x00000000, 0xffffffff },
  10008. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10009. 0x00000000, 0xffffffff },
  10010. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10011. 0x00000000, 0xffffffff },
  10012. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10013. 0x00000000, 0xffffffff },
  10014. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10015. 0x00000000, 0xffffffff },
  10016. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10017. 0xffffffff, 0x00000000 },
  10018. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10019. 0xffffffff, 0x00000000 },
  10020. /* Buffer Manager Control Registers. */
  10021. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10022. 0x00000000, 0x007fff80 },
  10023. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10024. 0x00000000, 0x007fffff },
  10025. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10026. 0x00000000, 0x0000003f },
  10027. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10028. 0x00000000, 0x000001ff },
  10029. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10030. 0x00000000, 0x000001ff },
  10031. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10032. 0xffffffff, 0x00000000 },
  10033. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10034. 0xffffffff, 0x00000000 },
  10035. /* Mailbox Registers */
  10036. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10037. 0x00000000, 0x000001ff },
  10038. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10039. 0x00000000, 0x000001ff },
  10040. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10041. 0x00000000, 0x000007ff },
  10042. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10043. 0x00000000, 0x000001ff },
  10044. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10045. };
  10046. is_5705 = is_5750 = 0;
  10047. if (tg3_flag(tp, 5705_PLUS)) {
  10048. is_5705 = 1;
  10049. if (tg3_flag(tp, 5750_PLUS))
  10050. is_5750 = 1;
  10051. }
  10052. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10053. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10054. continue;
  10055. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10056. continue;
  10057. if (tg3_flag(tp, IS_5788) &&
  10058. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10059. continue;
  10060. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10061. continue;
  10062. offset = (u32) reg_tbl[i].offset;
  10063. read_mask = reg_tbl[i].read_mask;
  10064. write_mask = reg_tbl[i].write_mask;
  10065. /* Save the original register content */
  10066. save_val = tr32(offset);
  10067. /* Determine the read-only value. */
  10068. read_val = save_val & read_mask;
  10069. /* Write zero to the register, then make sure the read-only bits
  10070. * are not changed and the read/write bits are all zeros.
  10071. */
  10072. tw32(offset, 0);
  10073. val = tr32(offset);
  10074. /* Test the read-only and read/write bits. */
  10075. if (((val & read_mask) != read_val) || (val & write_mask))
  10076. goto out;
  10077. /* Write ones to all the bits defined by RdMask and WrMask, then
  10078. * make sure the read-only bits are not changed and the
  10079. * read/write bits are all ones.
  10080. */
  10081. tw32(offset, read_mask | write_mask);
  10082. val = tr32(offset);
  10083. /* Test the read-only bits. */
  10084. if ((val & read_mask) != read_val)
  10085. goto out;
  10086. /* Test the read/write bits. */
  10087. if ((val & write_mask) != write_mask)
  10088. goto out;
  10089. tw32(offset, save_val);
  10090. }
  10091. return 0;
  10092. out:
  10093. if (netif_msg_hw(tp))
  10094. netdev_err(tp->dev,
  10095. "Register test failed at offset %x\n", offset);
  10096. tw32(offset, save_val);
  10097. return -EIO;
  10098. }
  10099. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10100. {
  10101. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10102. int i;
  10103. u32 j;
  10104. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10105. for (j = 0; j < len; j += 4) {
  10106. u32 val;
  10107. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10108. tg3_read_mem(tp, offset + j, &val);
  10109. if (val != test_pattern[i])
  10110. return -EIO;
  10111. }
  10112. }
  10113. return 0;
  10114. }
  10115. static int tg3_test_memory(struct tg3 *tp)
  10116. {
  10117. static struct mem_entry {
  10118. u32 offset;
  10119. u32 len;
  10120. } mem_tbl_570x[] = {
  10121. { 0x00000000, 0x00b50},
  10122. { 0x00002000, 0x1c000},
  10123. { 0xffffffff, 0x00000}
  10124. }, mem_tbl_5705[] = {
  10125. { 0x00000100, 0x0000c},
  10126. { 0x00000200, 0x00008},
  10127. { 0x00004000, 0x00800},
  10128. { 0x00006000, 0x01000},
  10129. { 0x00008000, 0x02000},
  10130. { 0x00010000, 0x0e000},
  10131. { 0xffffffff, 0x00000}
  10132. }, mem_tbl_5755[] = {
  10133. { 0x00000200, 0x00008},
  10134. { 0x00004000, 0x00800},
  10135. { 0x00006000, 0x00800},
  10136. { 0x00008000, 0x02000},
  10137. { 0x00010000, 0x0c000},
  10138. { 0xffffffff, 0x00000}
  10139. }, mem_tbl_5906[] = {
  10140. { 0x00000200, 0x00008},
  10141. { 0x00004000, 0x00400},
  10142. { 0x00006000, 0x00400},
  10143. { 0x00008000, 0x01000},
  10144. { 0x00010000, 0x01000},
  10145. { 0xffffffff, 0x00000}
  10146. }, mem_tbl_5717[] = {
  10147. { 0x00000200, 0x00008},
  10148. { 0x00010000, 0x0a000},
  10149. { 0x00020000, 0x13c00},
  10150. { 0xffffffff, 0x00000}
  10151. }, mem_tbl_57765[] = {
  10152. { 0x00000200, 0x00008},
  10153. { 0x00004000, 0x00800},
  10154. { 0x00006000, 0x09800},
  10155. { 0x00010000, 0x0a000},
  10156. { 0xffffffff, 0x00000}
  10157. };
  10158. struct mem_entry *mem_tbl;
  10159. int err = 0;
  10160. int i;
  10161. if (tg3_flag(tp, 5717_PLUS))
  10162. mem_tbl = mem_tbl_5717;
  10163. else if (tg3_flag(tp, 57765_CLASS))
  10164. mem_tbl = mem_tbl_57765;
  10165. else if (tg3_flag(tp, 5755_PLUS))
  10166. mem_tbl = mem_tbl_5755;
  10167. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10168. mem_tbl = mem_tbl_5906;
  10169. else if (tg3_flag(tp, 5705_PLUS))
  10170. mem_tbl = mem_tbl_5705;
  10171. else
  10172. mem_tbl = mem_tbl_570x;
  10173. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10174. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10175. if (err)
  10176. break;
  10177. }
  10178. return err;
  10179. }
  10180. #define TG3_TSO_MSS 500
  10181. #define TG3_TSO_IP_HDR_LEN 20
  10182. #define TG3_TSO_TCP_HDR_LEN 20
  10183. #define TG3_TSO_TCP_OPT_LEN 12
  10184. static const u8 tg3_tso_header[] = {
  10185. 0x08, 0x00,
  10186. 0x45, 0x00, 0x00, 0x00,
  10187. 0x00, 0x00, 0x40, 0x00,
  10188. 0x40, 0x06, 0x00, 0x00,
  10189. 0x0a, 0x00, 0x00, 0x01,
  10190. 0x0a, 0x00, 0x00, 0x02,
  10191. 0x0d, 0x00, 0xe0, 0x00,
  10192. 0x00, 0x00, 0x01, 0x00,
  10193. 0x00, 0x00, 0x02, 0x00,
  10194. 0x80, 0x10, 0x10, 0x00,
  10195. 0x14, 0x09, 0x00, 0x00,
  10196. 0x01, 0x01, 0x08, 0x0a,
  10197. 0x11, 0x11, 0x11, 0x11,
  10198. 0x11, 0x11, 0x11, 0x11,
  10199. };
  10200. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  10201. {
  10202. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  10203. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  10204. u32 budget;
  10205. struct sk_buff *skb;
  10206. u8 *tx_data, *rx_data;
  10207. dma_addr_t map;
  10208. int num_pkts, tx_len, rx_len, i, err;
  10209. struct tg3_rx_buffer_desc *desc;
  10210. struct tg3_napi *tnapi, *rnapi;
  10211. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  10212. tnapi = &tp->napi[0];
  10213. rnapi = &tp->napi[0];
  10214. if (tp->irq_cnt > 1) {
  10215. if (tg3_flag(tp, ENABLE_RSS))
  10216. rnapi = &tp->napi[1];
  10217. if (tg3_flag(tp, ENABLE_TSS))
  10218. tnapi = &tp->napi[1];
  10219. }
  10220. coal_now = tnapi->coal_now | rnapi->coal_now;
  10221. err = -EIO;
  10222. tx_len = pktsz;
  10223. skb = netdev_alloc_skb(tp->dev, tx_len);
  10224. if (!skb)
  10225. return -ENOMEM;
  10226. tx_data = skb_put(skb, tx_len);
  10227. memcpy(tx_data, tp->dev->dev_addr, 6);
  10228. memset(tx_data + 6, 0x0, 8);
  10229. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  10230. if (tso_loopback) {
  10231. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  10232. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  10233. TG3_TSO_TCP_OPT_LEN;
  10234. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  10235. sizeof(tg3_tso_header));
  10236. mss = TG3_TSO_MSS;
  10237. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  10238. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  10239. /* Set the total length field in the IP header */
  10240. iph->tot_len = htons((u16)(mss + hdr_len));
  10241. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  10242. TXD_FLAG_CPU_POST_DMA);
  10243. if (tg3_flag(tp, HW_TSO_1) ||
  10244. tg3_flag(tp, HW_TSO_2) ||
  10245. tg3_flag(tp, HW_TSO_3)) {
  10246. struct tcphdr *th;
  10247. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  10248. th = (struct tcphdr *)&tx_data[val];
  10249. th->check = 0;
  10250. } else
  10251. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  10252. if (tg3_flag(tp, HW_TSO_3)) {
  10253. mss |= (hdr_len & 0xc) << 12;
  10254. if (hdr_len & 0x10)
  10255. base_flags |= 0x00000010;
  10256. base_flags |= (hdr_len & 0x3e0) << 5;
  10257. } else if (tg3_flag(tp, HW_TSO_2))
  10258. mss |= hdr_len << 9;
  10259. else if (tg3_flag(tp, HW_TSO_1) ||
  10260. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  10261. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  10262. } else {
  10263. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  10264. }
  10265. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  10266. } else {
  10267. num_pkts = 1;
  10268. data_off = ETH_HLEN;
  10269. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  10270. tx_len > VLAN_ETH_FRAME_LEN)
  10271. base_flags |= TXD_FLAG_JMB_PKT;
  10272. }
  10273. for (i = data_off; i < tx_len; i++)
  10274. tx_data[i] = (u8) (i & 0xff);
  10275. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  10276. if (pci_dma_mapping_error(tp->pdev, map)) {
  10277. dev_kfree_skb(skb);
  10278. return -EIO;
  10279. }
  10280. val = tnapi->tx_prod;
  10281. tnapi->tx_buffers[val].skb = skb;
  10282. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  10283. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10284. rnapi->coal_now);
  10285. udelay(10);
  10286. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  10287. budget = tg3_tx_avail(tnapi);
  10288. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  10289. base_flags | TXD_FLAG_END, mss, 0)) {
  10290. tnapi->tx_buffers[val].skb = NULL;
  10291. dev_kfree_skb(skb);
  10292. return -EIO;
  10293. }
  10294. tnapi->tx_prod++;
  10295. /* Sync BD data before updating mailbox */
  10296. wmb();
  10297. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  10298. tr32_mailbox(tnapi->prodmbox);
  10299. udelay(10);
  10300. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  10301. for (i = 0; i < 35; i++) {
  10302. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10303. coal_now);
  10304. udelay(10);
  10305. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  10306. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  10307. if ((tx_idx == tnapi->tx_prod) &&
  10308. (rx_idx == (rx_start_idx + num_pkts)))
  10309. break;
  10310. }
  10311. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  10312. dev_kfree_skb(skb);
  10313. if (tx_idx != tnapi->tx_prod)
  10314. goto out;
  10315. if (rx_idx != rx_start_idx + num_pkts)
  10316. goto out;
  10317. val = data_off;
  10318. while (rx_idx != rx_start_idx) {
  10319. desc = &rnapi->rx_rcb[rx_start_idx++];
  10320. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  10321. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  10322. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  10323. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  10324. goto out;
  10325. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  10326. - ETH_FCS_LEN;
  10327. if (!tso_loopback) {
  10328. if (rx_len != tx_len)
  10329. goto out;
  10330. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  10331. if (opaque_key != RXD_OPAQUE_RING_STD)
  10332. goto out;
  10333. } else {
  10334. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  10335. goto out;
  10336. }
  10337. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  10338. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  10339. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  10340. goto out;
  10341. }
  10342. if (opaque_key == RXD_OPAQUE_RING_STD) {
  10343. rx_data = tpr->rx_std_buffers[desc_idx].data;
  10344. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  10345. mapping);
  10346. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  10347. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  10348. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  10349. mapping);
  10350. } else
  10351. goto out;
  10352. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  10353. PCI_DMA_FROMDEVICE);
  10354. rx_data += TG3_RX_OFFSET(tp);
  10355. for (i = data_off; i < rx_len; i++, val++) {
  10356. if (*(rx_data + i) != (u8) (val & 0xff))
  10357. goto out;
  10358. }
  10359. }
  10360. err = 0;
  10361. /* tg3_free_rings will unmap and free the rx_data */
  10362. out:
  10363. return err;
  10364. }
  10365. #define TG3_STD_LOOPBACK_FAILED 1
  10366. #define TG3_JMB_LOOPBACK_FAILED 2
  10367. #define TG3_TSO_LOOPBACK_FAILED 4
  10368. #define TG3_LOOPBACK_FAILED \
  10369. (TG3_STD_LOOPBACK_FAILED | \
  10370. TG3_JMB_LOOPBACK_FAILED | \
  10371. TG3_TSO_LOOPBACK_FAILED)
  10372. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  10373. {
  10374. int err = -EIO;
  10375. u32 eee_cap;
  10376. u32 jmb_pkt_sz = 9000;
  10377. if (tp->dma_limit)
  10378. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  10379. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  10380. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  10381. if (!netif_running(tp->dev)) {
  10382. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10383. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10384. if (do_extlpbk)
  10385. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10386. goto done;
  10387. }
  10388. err = tg3_reset_hw(tp, 1);
  10389. if (err) {
  10390. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10391. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10392. if (do_extlpbk)
  10393. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10394. goto done;
  10395. }
  10396. if (tg3_flag(tp, ENABLE_RSS)) {
  10397. int i;
  10398. /* Reroute all rx packets to the 1st queue */
  10399. for (i = MAC_RSS_INDIR_TBL_0;
  10400. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  10401. tw32(i, 0x0);
  10402. }
  10403. /* HW errata - mac loopback fails in some cases on 5780.
  10404. * Normal traffic and PHY loopback are not affected by
  10405. * errata. Also, the MAC loopback test is deprecated for
  10406. * all newer ASIC revisions.
  10407. */
  10408. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  10409. !tg3_flag(tp, CPMU_PRESENT)) {
  10410. tg3_mac_loopback(tp, true);
  10411. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10412. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10413. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10414. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10415. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10416. tg3_mac_loopback(tp, false);
  10417. }
  10418. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  10419. !tg3_flag(tp, USE_PHYLIB)) {
  10420. int i;
  10421. tg3_phy_lpbk_set(tp, 0, false);
  10422. /* Wait for link */
  10423. for (i = 0; i < 100; i++) {
  10424. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  10425. break;
  10426. mdelay(1);
  10427. }
  10428. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10429. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10430. if (tg3_flag(tp, TSO_CAPABLE) &&
  10431. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10432. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  10433. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10434. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10435. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10436. if (do_extlpbk) {
  10437. tg3_phy_lpbk_set(tp, 0, true);
  10438. /* All link indications report up, but the hardware
  10439. * isn't really ready for about 20 msec. Double it
  10440. * to be sure.
  10441. */
  10442. mdelay(40);
  10443. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10444. data[TG3_EXT_LOOPB_TEST] |=
  10445. TG3_STD_LOOPBACK_FAILED;
  10446. if (tg3_flag(tp, TSO_CAPABLE) &&
  10447. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10448. data[TG3_EXT_LOOPB_TEST] |=
  10449. TG3_TSO_LOOPBACK_FAILED;
  10450. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10451. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10452. data[TG3_EXT_LOOPB_TEST] |=
  10453. TG3_JMB_LOOPBACK_FAILED;
  10454. }
  10455. /* Re-enable gphy autopowerdown. */
  10456. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  10457. tg3_phy_toggle_apd(tp, true);
  10458. }
  10459. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  10460. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  10461. done:
  10462. tp->phy_flags |= eee_cap;
  10463. return err;
  10464. }
  10465. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  10466. u64 *data)
  10467. {
  10468. struct tg3 *tp = netdev_priv(dev);
  10469. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  10470. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  10471. tg3_power_up(tp)) {
  10472. etest->flags |= ETH_TEST_FL_FAILED;
  10473. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  10474. return;
  10475. }
  10476. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  10477. if (tg3_test_nvram(tp) != 0) {
  10478. etest->flags |= ETH_TEST_FL_FAILED;
  10479. data[TG3_NVRAM_TEST] = 1;
  10480. }
  10481. if (!doextlpbk && tg3_test_link(tp)) {
  10482. etest->flags |= ETH_TEST_FL_FAILED;
  10483. data[TG3_LINK_TEST] = 1;
  10484. }
  10485. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  10486. int err, err2 = 0, irq_sync = 0;
  10487. if (netif_running(dev)) {
  10488. tg3_phy_stop(tp);
  10489. tg3_netif_stop(tp);
  10490. irq_sync = 1;
  10491. }
  10492. tg3_full_lock(tp, irq_sync);
  10493. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  10494. err = tg3_nvram_lock(tp);
  10495. tg3_halt_cpu(tp, RX_CPU_BASE);
  10496. if (!tg3_flag(tp, 5705_PLUS))
  10497. tg3_halt_cpu(tp, TX_CPU_BASE);
  10498. if (!err)
  10499. tg3_nvram_unlock(tp);
  10500. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  10501. tg3_phy_reset(tp);
  10502. if (tg3_test_registers(tp) != 0) {
  10503. etest->flags |= ETH_TEST_FL_FAILED;
  10504. data[TG3_REGISTER_TEST] = 1;
  10505. }
  10506. if (tg3_test_memory(tp) != 0) {
  10507. etest->flags |= ETH_TEST_FL_FAILED;
  10508. data[TG3_MEMORY_TEST] = 1;
  10509. }
  10510. if (doextlpbk)
  10511. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  10512. if (tg3_test_loopback(tp, data, doextlpbk))
  10513. etest->flags |= ETH_TEST_FL_FAILED;
  10514. tg3_full_unlock(tp);
  10515. if (tg3_test_interrupt(tp) != 0) {
  10516. etest->flags |= ETH_TEST_FL_FAILED;
  10517. data[TG3_INTERRUPT_TEST] = 1;
  10518. }
  10519. tg3_full_lock(tp, 0);
  10520. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10521. if (netif_running(dev)) {
  10522. tg3_flag_set(tp, INIT_COMPLETE);
  10523. err2 = tg3_restart_hw(tp, 1);
  10524. if (!err2)
  10525. tg3_netif_start(tp);
  10526. }
  10527. tg3_full_unlock(tp);
  10528. if (irq_sync && !err2)
  10529. tg3_phy_start(tp);
  10530. }
  10531. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  10532. tg3_power_down(tp);
  10533. }
  10534. static int tg3_hwtstamp_ioctl(struct net_device *dev,
  10535. struct ifreq *ifr, int cmd)
  10536. {
  10537. struct tg3 *tp = netdev_priv(dev);
  10538. struct hwtstamp_config stmpconf;
  10539. if (!tg3_flag(tp, PTP_CAPABLE))
  10540. return -EINVAL;
  10541. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  10542. return -EFAULT;
  10543. if (stmpconf.flags)
  10544. return -EINVAL;
  10545. switch (stmpconf.tx_type) {
  10546. case HWTSTAMP_TX_ON:
  10547. tg3_flag_set(tp, TX_TSTAMP_EN);
  10548. break;
  10549. case HWTSTAMP_TX_OFF:
  10550. tg3_flag_clear(tp, TX_TSTAMP_EN);
  10551. break;
  10552. default:
  10553. return -ERANGE;
  10554. }
  10555. switch (stmpconf.rx_filter) {
  10556. case HWTSTAMP_FILTER_NONE:
  10557. tp->rxptpctl = 0;
  10558. break;
  10559. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  10560. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10561. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  10562. break;
  10563. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  10564. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10565. TG3_RX_PTP_CTL_SYNC_EVNT;
  10566. break;
  10567. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  10568. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10569. TG3_RX_PTP_CTL_DELAY_REQ;
  10570. break;
  10571. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  10572. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10573. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10574. break;
  10575. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  10576. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10577. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10578. break;
  10579. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  10580. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10581. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10582. break;
  10583. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  10584. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10585. TG3_RX_PTP_CTL_SYNC_EVNT;
  10586. break;
  10587. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  10588. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10589. TG3_RX_PTP_CTL_SYNC_EVNT;
  10590. break;
  10591. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  10592. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10593. TG3_RX_PTP_CTL_SYNC_EVNT;
  10594. break;
  10595. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  10596. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10597. TG3_RX_PTP_CTL_DELAY_REQ;
  10598. break;
  10599. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  10600. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10601. TG3_RX_PTP_CTL_DELAY_REQ;
  10602. break;
  10603. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  10604. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10605. TG3_RX_PTP_CTL_DELAY_REQ;
  10606. break;
  10607. default:
  10608. return -ERANGE;
  10609. }
  10610. if (netif_running(dev) && tp->rxptpctl)
  10611. tw32(TG3_RX_PTP_CTL,
  10612. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  10613. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  10614. -EFAULT : 0;
  10615. }
  10616. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  10617. {
  10618. struct mii_ioctl_data *data = if_mii(ifr);
  10619. struct tg3 *tp = netdev_priv(dev);
  10620. int err;
  10621. if (tg3_flag(tp, USE_PHYLIB)) {
  10622. struct phy_device *phydev;
  10623. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10624. return -EAGAIN;
  10625. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  10626. return phy_mii_ioctl(phydev, ifr, cmd);
  10627. }
  10628. switch (cmd) {
  10629. case SIOCGMIIPHY:
  10630. data->phy_id = tp->phy_addr;
  10631. /* fallthru */
  10632. case SIOCGMIIREG: {
  10633. u32 mii_regval;
  10634. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10635. break; /* We have no PHY */
  10636. if (!netif_running(dev))
  10637. return -EAGAIN;
  10638. spin_lock_bh(&tp->lock);
  10639. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  10640. spin_unlock_bh(&tp->lock);
  10641. data->val_out = mii_regval;
  10642. return err;
  10643. }
  10644. case SIOCSMIIREG:
  10645. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10646. break; /* We have no PHY */
  10647. if (!netif_running(dev))
  10648. return -EAGAIN;
  10649. spin_lock_bh(&tp->lock);
  10650. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  10651. spin_unlock_bh(&tp->lock);
  10652. return err;
  10653. case SIOCSHWTSTAMP:
  10654. return tg3_hwtstamp_ioctl(dev, ifr, cmd);
  10655. default:
  10656. /* do nothing */
  10657. break;
  10658. }
  10659. return -EOPNOTSUPP;
  10660. }
  10661. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10662. {
  10663. struct tg3 *tp = netdev_priv(dev);
  10664. memcpy(ec, &tp->coal, sizeof(*ec));
  10665. return 0;
  10666. }
  10667. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10668. {
  10669. struct tg3 *tp = netdev_priv(dev);
  10670. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10671. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10672. if (!tg3_flag(tp, 5705_PLUS)) {
  10673. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10674. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10675. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10676. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10677. }
  10678. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10679. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10680. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10681. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10682. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10683. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10684. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10685. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10686. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10687. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10688. return -EINVAL;
  10689. /* No rx interrupts will be generated if both are zero */
  10690. if ((ec->rx_coalesce_usecs == 0) &&
  10691. (ec->rx_max_coalesced_frames == 0))
  10692. return -EINVAL;
  10693. /* No tx interrupts will be generated if both are zero */
  10694. if ((ec->tx_coalesce_usecs == 0) &&
  10695. (ec->tx_max_coalesced_frames == 0))
  10696. return -EINVAL;
  10697. /* Only copy relevant parameters, ignore all others. */
  10698. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10699. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10700. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10701. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10702. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10703. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10704. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10705. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10706. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10707. if (netif_running(dev)) {
  10708. tg3_full_lock(tp, 0);
  10709. __tg3_set_coalesce(tp, &tp->coal);
  10710. tg3_full_unlock(tp);
  10711. }
  10712. return 0;
  10713. }
  10714. static const struct ethtool_ops tg3_ethtool_ops = {
  10715. .get_settings = tg3_get_settings,
  10716. .set_settings = tg3_set_settings,
  10717. .get_drvinfo = tg3_get_drvinfo,
  10718. .get_regs_len = tg3_get_regs_len,
  10719. .get_regs = tg3_get_regs,
  10720. .get_wol = tg3_get_wol,
  10721. .set_wol = tg3_set_wol,
  10722. .get_msglevel = tg3_get_msglevel,
  10723. .set_msglevel = tg3_set_msglevel,
  10724. .nway_reset = tg3_nway_reset,
  10725. .get_link = ethtool_op_get_link,
  10726. .get_eeprom_len = tg3_get_eeprom_len,
  10727. .get_eeprom = tg3_get_eeprom,
  10728. .set_eeprom = tg3_set_eeprom,
  10729. .get_ringparam = tg3_get_ringparam,
  10730. .set_ringparam = tg3_set_ringparam,
  10731. .get_pauseparam = tg3_get_pauseparam,
  10732. .set_pauseparam = tg3_set_pauseparam,
  10733. .self_test = tg3_self_test,
  10734. .get_strings = tg3_get_strings,
  10735. .set_phys_id = tg3_set_phys_id,
  10736. .get_ethtool_stats = tg3_get_ethtool_stats,
  10737. .get_coalesce = tg3_get_coalesce,
  10738. .set_coalesce = tg3_set_coalesce,
  10739. .get_sset_count = tg3_get_sset_count,
  10740. .get_rxnfc = tg3_get_rxnfc,
  10741. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10742. .get_rxfh_indir = tg3_get_rxfh_indir,
  10743. .set_rxfh_indir = tg3_set_rxfh_indir,
  10744. .get_channels = tg3_get_channels,
  10745. .set_channels = tg3_set_channels,
  10746. .get_ts_info = tg3_get_ts_info,
  10747. };
  10748. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  10749. struct rtnl_link_stats64 *stats)
  10750. {
  10751. struct tg3 *tp = netdev_priv(dev);
  10752. spin_lock_bh(&tp->lock);
  10753. if (!tp->hw_stats) {
  10754. spin_unlock_bh(&tp->lock);
  10755. return &tp->net_stats_prev;
  10756. }
  10757. tg3_get_nstats(tp, stats);
  10758. spin_unlock_bh(&tp->lock);
  10759. return stats;
  10760. }
  10761. static void tg3_set_rx_mode(struct net_device *dev)
  10762. {
  10763. struct tg3 *tp = netdev_priv(dev);
  10764. if (!netif_running(dev))
  10765. return;
  10766. tg3_full_lock(tp, 0);
  10767. __tg3_set_rx_mode(dev);
  10768. tg3_full_unlock(tp);
  10769. }
  10770. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10771. int new_mtu)
  10772. {
  10773. dev->mtu = new_mtu;
  10774. if (new_mtu > ETH_DATA_LEN) {
  10775. if (tg3_flag(tp, 5780_CLASS)) {
  10776. netdev_update_features(dev);
  10777. tg3_flag_clear(tp, TSO_CAPABLE);
  10778. } else {
  10779. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  10780. }
  10781. } else {
  10782. if (tg3_flag(tp, 5780_CLASS)) {
  10783. tg3_flag_set(tp, TSO_CAPABLE);
  10784. netdev_update_features(dev);
  10785. }
  10786. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  10787. }
  10788. }
  10789. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  10790. {
  10791. struct tg3 *tp = netdev_priv(dev);
  10792. int err, reset_phy = 0;
  10793. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  10794. return -EINVAL;
  10795. if (!netif_running(dev)) {
  10796. /* We'll just catch it later when the
  10797. * device is up'd.
  10798. */
  10799. tg3_set_mtu(dev, tp, new_mtu);
  10800. return 0;
  10801. }
  10802. tg3_phy_stop(tp);
  10803. tg3_netif_stop(tp);
  10804. tg3_full_lock(tp, 1);
  10805. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10806. tg3_set_mtu(dev, tp, new_mtu);
  10807. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  10808. * breaks all requests to 256 bytes.
  10809. */
  10810. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  10811. reset_phy = 1;
  10812. err = tg3_restart_hw(tp, reset_phy);
  10813. if (!err)
  10814. tg3_netif_start(tp);
  10815. tg3_full_unlock(tp);
  10816. if (!err)
  10817. tg3_phy_start(tp);
  10818. return err;
  10819. }
  10820. static const struct net_device_ops tg3_netdev_ops = {
  10821. .ndo_open = tg3_open,
  10822. .ndo_stop = tg3_close,
  10823. .ndo_start_xmit = tg3_start_xmit,
  10824. .ndo_get_stats64 = tg3_get_stats64,
  10825. .ndo_validate_addr = eth_validate_addr,
  10826. .ndo_set_rx_mode = tg3_set_rx_mode,
  10827. .ndo_set_mac_address = tg3_set_mac_addr,
  10828. .ndo_do_ioctl = tg3_ioctl,
  10829. .ndo_tx_timeout = tg3_tx_timeout,
  10830. .ndo_change_mtu = tg3_change_mtu,
  10831. .ndo_fix_features = tg3_fix_features,
  10832. .ndo_set_features = tg3_set_features,
  10833. #ifdef CONFIG_NET_POLL_CONTROLLER
  10834. .ndo_poll_controller = tg3_poll_controller,
  10835. #endif
  10836. };
  10837. static void tg3_get_eeprom_size(struct tg3 *tp)
  10838. {
  10839. u32 cursize, val, magic;
  10840. tp->nvram_size = EEPROM_CHIP_SIZE;
  10841. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10842. return;
  10843. if ((magic != TG3_EEPROM_MAGIC) &&
  10844. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  10845. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  10846. return;
  10847. /*
  10848. * Size the chip by reading offsets at increasing powers of two.
  10849. * When we encounter our validation signature, we know the addressing
  10850. * has wrapped around, and thus have our chip size.
  10851. */
  10852. cursize = 0x10;
  10853. while (cursize < tp->nvram_size) {
  10854. if (tg3_nvram_read(tp, cursize, &val) != 0)
  10855. return;
  10856. if (val == magic)
  10857. break;
  10858. cursize <<= 1;
  10859. }
  10860. tp->nvram_size = cursize;
  10861. }
  10862. static void tg3_get_nvram_size(struct tg3 *tp)
  10863. {
  10864. u32 val;
  10865. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  10866. return;
  10867. /* Selfboot format */
  10868. if (val != TG3_EEPROM_MAGIC) {
  10869. tg3_get_eeprom_size(tp);
  10870. return;
  10871. }
  10872. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  10873. if (val != 0) {
  10874. /* This is confusing. We want to operate on the
  10875. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  10876. * call will read from NVRAM and byteswap the data
  10877. * according to the byteswapping settings for all
  10878. * other register accesses. This ensures the data we
  10879. * want will always reside in the lower 16-bits.
  10880. * However, the data in NVRAM is in LE format, which
  10881. * means the data from the NVRAM read will always be
  10882. * opposite the endianness of the CPU. The 16-bit
  10883. * byteswap then brings the data to CPU endianness.
  10884. */
  10885. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  10886. return;
  10887. }
  10888. }
  10889. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10890. }
  10891. static void tg3_get_nvram_info(struct tg3 *tp)
  10892. {
  10893. u32 nvcfg1;
  10894. nvcfg1 = tr32(NVRAM_CFG1);
  10895. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  10896. tg3_flag_set(tp, FLASH);
  10897. } else {
  10898. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10899. tw32(NVRAM_CFG1, nvcfg1);
  10900. }
  10901. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10902. tg3_flag(tp, 5780_CLASS)) {
  10903. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  10904. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  10905. tp->nvram_jedecnum = JEDEC_ATMEL;
  10906. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10907. tg3_flag_set(tp, NVRAM_BUFFERED);
  10908. break;
  10909. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  10910. tp->nvram_jedecnum = JEDEC_ATMEL;
  10911. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  10912. break;
  10913. case FLASH_VENDOR_ATMEL_EEPROM:
  10914. tp->nvram_jedecnum = JEDEC_ATMEL;
  10915. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10916. tg3_flag_set(tp, NVRAM_BUFFERED);
  10917. break;
  10918. case FLASH_VENDOR_ST:
  10919. tp->nvram_jedecnum = JEDEC_ST;
  10920. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  10921. tg3_flag_set(tp, NVRAM_BUFFERED);
  10922. break;
  10923. case FLASH_VENDOR_SAIFUN:
  10924. tp->nvram_jedecnum = JEDEC_SAIFUN;
  10925. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  10926. break;
  10927. case FLASH_VENDOR_SST_SMALL:
  10928. case FLASH_VENDOR_SST_LARGE:
  10929. tp->nvram_jedecnum = JEDEC_SST;
  10930. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  10931. break;
  10932. }
  10933. } else {
  10934. tp->nvram_jedecnum = JEDEC_ATMEL;
  10935. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10936. tg3_flag_set(tp, NVRAM_BUFFERED);
  10937. }
  10938. }
  10939. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  10940. {
  10941. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  10942. case FLASH_5752PAGE_SIZE_256:
  10943. tp->nvram_pagesize = 256;
  10944. break;
  10945. case FLASH_5752PAGE_SIZE_512:
  10946. tp->nvram_pagesize = 512;
  10947. break;
  10948. case FLASH_5752PAGE_SIZE_1K:
  10949. tp->nvram_pagesize = 1024;
  10950. break;
  10951. case FLASH_5752PAGE_SIZE_2K:
  10952. tp->nvram_pagesize = 2048;
  10953. break;
  10954. case FLASH_5752PAGE_SIZE_4K:
  10955. tp->nvram_pagesize = 4096;
  10956. break;
  10957. case FLASH_5752PAGE_SIZE_264:
  10958. tp->nvram_pagesize = 264;
  10959. break;
  10960. case FLASH_5752PAGE_SIZE_528:
  10961. tp->nvram_pagesize = 528;
  10962. break;
  10963. }
  10964. }
  10965. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  10966. {
  10967. u32 nvcfg1;
  10968. nvcfg1 = tr32(NVRAM_CFG1);
  10969. /* NVRAM protection for TPM */
  10970. if (nvcfg1 & (1 << 27))
  10971. tg3_flag_set(tp, PROTECTED_NVRAM);
  10972. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10973. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  10974. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  10975. tp->nvram_jedecnum = JEDEC_ATMEL;
  10976. tg3_flag_set(tp, NVRAM_BUFFERED);
  10977. break;
  10978. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10979. tp->nvram_jedecnum = JEDEC_ATMEL;
  10980. tg3_flag_set(tp, NVRAM_BUFFERED);
  10981. tg3_flag_set(tp, FLASH);
  10982. break;
  10983. case FLASH_5752VENDOR_ST_M45PE10:
  10984. case FLASH_5752VENDOR_ST_M45PE20:
  10985. case FLASH_5752VENDOR_ST_M45PE40:
  10986. tp->nvram_jedecnum = JEDEC_ST;
  10987. tg3_flag_set(tp, NVRAM_BUFFERED);
  10988. tg3_flag_set(tp, FLASH);
  10989. break;
  10990. }
  10991. if (tg3_flag(tp, FLASH)) {
  10992. tg3_nvram_get_pagesize(tp, nvcfg1);
  10993. } else {
  10994. /* For eeprom, set pagesize to maximum eeprom size */
  10995. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10996. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10997. tw32(NVRAM_CFG1, nvcfg1);
  10998. }
  10999. }
  11000. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  11001. {
  11002. u32 nvcfg1, protect = 0;
  11003. nvcfg1 = tr32(NVRAM_CFG1);
  11004. /* NVRAM protection for TPM */
  11005. if (nvcfg1 & (1 << 27)) {
  11006. tg3_flag_set(tp, PROTECTED_NVRAM);
  11007. protect = 1;
  11008. }
  11009. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11010. switch (nvcfg1) {
  11011. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11012. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11013. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11014. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11015. tp->nvram_jedecnum = JEDEC_ATMEL;
  11016. tg3_flag_set(tp, NVRAM_BUFFERED);
  11017. tg3_flag_set(tp, FLASH);
  11018. tp->nvram_pagesize = 264;
  11019. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11020. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11021. tp->nvram_size = (protect ? 0x3e200 :
  11022. TG3_NVRAM_SIZE_512KB);
  11023. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11024. tp->nvram_size = (protect ? 0x1f200 :
  11025. TG3_NVRAM_SIZE_256KB);
  11026. else
  11027. tp->nvram_size = (protect ? 0x1f200 :
  11028. TG3_NVRAM_SIZE_128KB);
  11029. break;
  11030. case FLASH_5752VENDOR_ST_M45PE10:
  11031. case FLASH_5752VENDOR_ST_M45PE20:
  11032. case FLASH_5752VENDOR_ST_M45PE40:
  11033. tp->nvram_jedecnum = JEDEC_ST;
  11034. tg3_flag_set(tp, NVRAM_BUFFERED);
  11035. tg3_flag_set(tp, FLASH);
  11036. tp->nvram_pagesize = 256;
  11037. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11038. tp->nvram_size = (protect ?
  11039. TG3_NVRAM_SIZE_64KB :
  11040. TG3_NVRAM_SIZE_128KB);
  11041. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11042. tp->nvram_size = (protect ?
  11043. TG3_NVRAM_SIZE_64KB :
  11044. TG3_NVRAM_SIZE_256KB);
  11045. else
  11046. tp->nvram_size = (protect ?
  11047. TG3_NVRAM_SIZE_128KB :
  11048. TG3_NVRAM_SIZE_512KB);
  11049. break;
  11050. }
  11051. }
  11052. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11053. {
  11054. u32 nvcfg1;
  11055. nvcfg1 = tr32(NVRAM_CFG1);
  11056. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11057. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11058. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11059. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11060. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11061. tp->nvram_jedecnum = JEDEC_ATMEL;
  11062. tg3_flag_set(tp, NVRAM_BUFFERED);
  11063. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11064. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11065. tw32(NVRAM_CFG1, nvcfg1);
  11066. break;
  11067. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11068. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11069. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11070. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11071. tp->nvram_jedecnum = JEDEC_ATMEL;
  11072. tg3_flag_set(tp, NVRAM_BUFFERED);
  11073. tg3_flag_set(tp, FLASH);
  11074. tp->nvram_pagesize = 264;
  11075. break;
  11076. case FLASH_5752VENDOR_ST_M45PE10:
  11077. case FLASH_5752VENDOR_ST_M45PE20:
  11078. case FLASH_5752VENDOR_ST_M45PE40:
  11079. tp->nvram_jedecnum = JEDEC_ST;
  11080. tg3_flag_set(tp, NVRAM_BUFFERED);
  11081. tg3_flag_set(tp, FLASH);
  11082. tp->nvram_pagesize = 256;
  11083. break;
  11084. }
  11085. }
  11086. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  11087. {
  11088. u32 nvcfg1, protect = 0;
  11089. nvcfg1 = tr32(NVRAM_CFG1);
  11090. /* NVRAM protection for TPM */
  11091. if (nvcfg1 & (1 << 27)) {
  11092. tg3_flag_set(tp, PROTECTED_NVRAM);
  11093. protect = 1;
  11094. }
  11095. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11096. switch (nvcfg1) {
  11097. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11098. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11099. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11100. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11101. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11102. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11103. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11104. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11105. tp->nvram_jedecnum = JEDEC_ATMEL;
  11106. tg3_flag_set(tp, NVRAM_BUFFERED);
  11107. tg3_flag_set(tp, FLASH);
  11108. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11109. tp->nvram_pagesize = 256;
  11110. break;
  11111. case FLASH_5761VENDOR_ST_A_M45PE20:
  11112. case FLASH_5761VENDOR_ST_A_M45PE40:
  11113. case FLASH_5761VENDOR_ST_A_M45PE80:
  11114. case FLASH_5761VENDOR_ST_A_M45PE16:
  11115. case FLASH_5761VENDOR_ST_M_M45PE20:
  11116. case FLASH_5761VENDOR_ST_M_M45PE40:
  11117. case FLASH_5761VENDOR_ST_M_M45PE80:
  11118. case FLASH_5761VENDOR_ST_M_M45PE16:
  11119. tp->nvram_jedecnum = JEDEC_ST;
  11120. tg3_flag_set(tp, NVRAM_BUFFERED);
  11121. tg3_flag_set(tp, FLASH);
  11122. tp->nvram_pagesize = 256;
  11123. break;
  11124. }
  11125. if (protect) {
  11126. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  11127. } else {
  11128. switch (nvcfg1) {
  11129. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11130. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11131. case FLASH_5761VENDOR_ST_A_M45PE16:
  11132. case FLASH_5761VENDOR_ST_M_M45PE16:
  11133. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  11134. break;
  11135. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11136. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11137. case FLASH_5761VENDOR_ST_A_M45PE80:
  11138. case FLASH_5761VENDOR_ST_M_M45PE80:
  11139. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11140. break;
  11141. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11142. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11143. case FLASH_5761VENDOR_ST_A_M45PE40:
  11144. case FLASH_5761VENDOR_ST_M_M45PE40:
  11145. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11146. break;
  11147. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11148. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11149. case FLASH_5761VENDOR_ST_A_M45PE20:
  11150. case FLASH_5761VENDOR_ST_M_M45PE20:
  11151. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11152. break;
  11153. }
  11154. }
  11155. }
  11156. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  11157. {
  11158. tp->nvram_jedecnum = JEDEC_ATMEL;
  11159. tg3_flag_set(tp, NVRAM_BUFFERED);
  11160. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11161. }
  11162. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  11163. {
  11164. u32 nvcfg1;
  11165. nvcfg1 = tr32(NVRAM_CFG1);
  11166. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11167. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11168. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11169. tp->nvram_jedecnum = JEDEC_ATMEL;
  11170. tg3_flag_set(tp, NVRAM_BUFFERED);
  11171. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11172. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11173. tw32(NVRAM_CFG1, nvcfg1);
  11174. return;
  11175. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11176. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11177. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11178. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11179. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11180. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11181. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11182. tp->nvram_jedecnum = JEDEC_ATMEL;
  11183. tg3_flag_set(tp, NVRAM_BUFFERED);
  11184. tg3_flag_set(tp, FLASH);
  11185. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11186. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11187. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11188. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11189. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11190. break;
  11191. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11192. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11193. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11194. break;
  11195. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11196. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11197. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11198. break;
  11199. }
  11200. break;
  11201. case FLASH_5752VENDOR_ST_M45PE10:
  11202. case FLASH_5752VENDOR_ST_M45PE20:
  11203. case FLASH_5752VENDOR_ST_M45PE40:
  11204. tp->nvram_jedecnum = JEDEC_ST;
  11205. tg3_flag_set(tp, NVRAM_BUFFERED);
  11206. tg3_flag_set(tp, FLASH);
  11207. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11208. case FLASH_5752VENDOR_ST_M45PE10:
  11209. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11210. break;
  11211. case FLASH_5752VENDOR_ST_M45PE20:
  11212. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11213. break;
  11214. case FLASH_5752VENDOR_ST_M45PE40:
  11215. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11216. break;
  11217. }
  11218. break;
  11219. default:
  11220. tg3_flag_set(tp, NO_NVRAM);
  11221. return;
  11222. }
  11223. tg3_nvram_get_pagesize(tp, nvcfg1);
  11224. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11225. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11226. }
  11227. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  11228. {
  11229. u32 nvcfg1;
  11230. nvcfg1 = tr32(NVRAM_CFG1);
  11231. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11232. case FLASH_5717VENDOR_ATMEL_EEPROM:
  11233. case FLASH_5717VENDOR_MICRO_EEPROM:
  11234. tp->nvram_jedecnum = JEDEC_ATMEL;
  11235. tg3_flag_set(tp, NVRAM_BUFFERED);
  11236. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11237. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11238. tw32(NVRAM_CFG1, nvcfg1);
  11239. return;
  11240. case FLASH_5717VENDOR_ATMEL_MDB011D:
  11241. case FLASH_5717VENDOR_ATMEL_ADB011B:
  11242. case FLASH_5717VENDOR_ATMEL_ADB011D:
  11243. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11244. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11245. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11246. case FLASH_5717VENDOR_ATMEL_45USPT:
  11247. tp->nvram_jedecnum = JEDEC_ATMEL;
  11248. tg3_flag_set(tp, NVRAM_BUFFERED);
  11249. tg3_flag_set(tp, FLASH);
  11250. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11251. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11252. /* Detect size with tg3_nvram_get_size() */
  11253. break;
  11254. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11255. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11256. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11257. break;
  11258. default:
  11259. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11260. break;
  11261. }
  11262. break;
  11263. case FLASH_5717VENDOR_ST_M_M25PE10:
  11264. case FLASH_5717VENDOR_ST_A_M25PE10:
  11265. case FLASH_5717VENDOR_ST_M_M45PE10:
  11266. case FLASH_5717VENDOR_ST_A_M45PE10:
  11267. case FLASH_5717VENDOR_ST_M_M25PE20:
  11268. case FLASH_5717VENDOR_ST_A_M25PE20:
  11269. case FLASH_5717VENDOR_ST_M_M45PE20:
  11270. case FLASH_5717VENDOR_ST_A_M45PE20:
  11271. case FLASH_5717VENDOR_ST_25USPT:
  11272. case FLASH_5717VENDOR_ST_45USPT:
  11273. tp->nvram_jedecnum = JEDEC_ST;
  11274. tg3_flag_set(tp, NVRAM_BUFFERED);
  11275. tg3_flag_set(tp, FLASH);
  11276. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11277. case FLASH_5717VENDOR_ST_M_M25PE20:
  11278. case FLASH_5717VENDOR_ST_M_M45PE20:
  11279. /* Detect size with tg3_nvram_get_size() */
  11280. break;
  11281. case FLASH_5717VENDOR_ST_A_M25PE20:
  11282. case FLASH_5717VENDOR_ST_A_M45PE20:
  11283. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11284. break;
  11285. default:
  11286. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11287. break;
  11288. }
  11289. break;
  11290. default:
  11291. tg3_flag_set(tp, NO_NVRAM);
  11292. return;
  11293. }
  11294. tg3_nvram_get_pagesize(tp, nvcfg1);
  11295. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11296. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11297. }
  11298. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  11299. {
  11300. u32 nvcfg1, nvmpinstrp;
  11301. nvcfg1 = tr32(NVRAM_CFG1);
  11302. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  11303. switch (nvmpinstrp) {
  11304. case FLASH_5720_EEPROM_HD:
  11305. case FLASH_5720_EEPROM_LD:
  11306. tp->nvram_jedecnum = JEDEC_ATMEL;
  11307. tg3_flag_set(tp, NVRAM_BUFFERED);
  11308. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11309. tw32(NVRAM_CFG1, nvcfg1);
  11310. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  11311. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11312. else
  11313. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  11314. return;
  11315. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  11316. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  11317. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  11318. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11319. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11320. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11321. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11322. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11323. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11324. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11325. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11326. case FLASH_5720VENDOR_ATMEL_45USPT:
  11327. tp->nvram_jedecnum = JEDEC_ATMEL;
  11328. tg3_flag_set(tp, NVRAM_BUFFERED);
  11329. tg3_flag_set(tp, FLASH);
  11330. switch (nvmpinstrp) {
  11331. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11332. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11333. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11334. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11335. break;
  11336. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11337. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11338. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11339. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11340. break;
  11341. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11342. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11343. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11344. break;
  11345. default:
  11346. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11347. break;
  11348. }
  11349. break;
  11350. case FLASH_5720VENDOR_M_ST_M25PE10:
  11351. case FLASH_5720VENDOR_M_ST_M45PE10:
  11352. case FLASH_5720VENDOR_A_ST_M25PE10:
  11353. case FLASH_5720VENDOR_A_ST_M45PE10:
  11354. case FLASH_5720VENDOR_M_ST_M25PE20:
  11355. case FLASH_5720VENDOR_M_ST_M45PE20:
  11356. case FLASH_5720VENDOR_A_ST_M25PE20:
  11357. case FLASH_5720VENDOR_A_ST_M45PE20:
  11358. case FLASH_5720VENDOR_M_ST_M25PE40:
  11359. case FLASH_5720VENDOR_M_ST_M45PE40:
  11360. case FLASH_5720VENDOR_A_ST_M25PE40:
  11361. case FLASH_5720VENDOR_A_ST_M45PE40:
  11362. case FLASH_5720VENDOR_M_ST_M25PE80:
  11363. case FLASH_5720VENDOR_M_ST_M45PE80:
  11364. case FLASH_5720VENDOR_A_ST_M25PE80:
  11365. case FLASH_5720VENDOR_A_ST_M45PE80:
  11366. case FLASH_5720VENDOR_ST_25USPT:
  11367. case FLASH_5720VENDOR_ST_45USPT:
  11368. tp->nvram_jedecnum = JEDEC_ST;
  11369. tg3_flag_set(tp, NVRAM_BUFFERED);
  11370. tg3_flag_set(tp, FLASH);
  11371. switch (nvmpinstrp) {
  11372. case FLASH_5720VENDOR_M_ST_M25PE20:
  11373. case FLASH_5720VENDOR_M_ST_M45PE20:
  11374. case FLASH_5720VENDOR_A_ST_M25PE20:
  11375. case FLASH_5720VENDOR_A_ST_M45PE20:
  11376. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11377. break;
  11378. case FLASH_5720VENDOR_M_ST_M25PE40:
  11379. case FLASH_5720VENDOR_M_ST_M45PE40:
  11380. case FLASH_5720VENDOR_A_ST_M25PE40:
  11381. case FLASH_5720VENDOR_A_ST_M45PE40:
  11382. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11383. break;
  11384. case FLASH_5720VENDOR_M_ST_M25PE80:
  11385. case FLASH_5720VENDOR_M_ST_M45PE80:
  11386. case FLASH_5720VENDOR_A_ST_M25PE80:
  11387. case FLASH_5720VENDOR_A_ST_M45PE80:
  11388. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11389. break;
  11390. default:
  11391. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11392. break;
  11393. }
  11394. break;
  11395. default:
  11396. tg3_flag_set(tp, NO_NVRAM);
  11397. return;
  11398. }
  11399. tg3_nvram_get_pagesize(tp, nvcfg1);
  11400. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11401. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11402. }
  11403. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  11404. static void tg3_nvram_init(struct tg3 *tp)
  11405. {
  11406. tw32_f(GRC_EEPROM_ADDR,
  11407. (EEPROM_ADDR_FSM_RESET |
  11408. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  11409. EEPROM_ADDR_CLKPERD_SHIFT)));
  11410. msleep(1);
  11411. /* Enable seeprom accesses. */
  11412. tw32_f(GRC_LOCAL_CTRL,
  11413. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  11414. udelay(100);
  11415. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11416. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  11417. tg3_flag_set(tp, NVRAM);
  11418. if (tg3_nvram_lock(tp)) {
  11419. netdev_warn(tp->dev,
  11420. "Cannot get nvram lock, %s failed\n",
  11421. __func__);
  11422. return;
  11423. }
  11424. tg3_enable_nvram_access(tp);
  11425. tp->nvram_size = 0;
  11426. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11427. tg3_get_5752_nvram_info(tp);
  11428. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11429. tg3_get_5755_nvram_info(tp);
  11430. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11431. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11432. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11433. tg3_get_5787_nvram_info(tp);
  11434. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  11435. tg3_get_5761_nvram_info(tp);
  11436. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11437. tg3_get_5906_nvram_info(tp);
  11438. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11439. tg3_flag(tp, 57765_CLASS))
  11440. tg3_get_57780_nvram_info(tp);
  11441. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11442. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11443. tg3_get_5717_nvram_info(tp);
  11444. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11445. tg3_get_5720_nvram_info(tp);
  11446. else
  11447. tg3_get_nvram_info(tp);
  11448. if (tp->nvram_size == 0)
  11449. tg3_get_nvram_size(tp);
  11450. tg3_disable_nvram_access(tp);
  11451. tg3_nvram_unlock(tp);
  11452. } else {
  11453. tg3_flag_clear(tp, NVRAM);
  11454. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11455. tg3_get_eeprom_size(tp);
  11456. }
  11457. }
  11458. struct subsys_tbl_ent {
  11459. u16 subsys_vendor, subsys_devid;
  11460. u32 phy_id;
  11461. };
  11462. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  11463. /* Broadcom boards. */
  11464. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11465. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  11466. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11467. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  11468. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11469. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  11470. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11471. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  11472. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11473. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  11474. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11475. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  11476. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11477. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  11478. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11479. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  11480. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11481. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  11482. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11483. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  11484. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11485. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  11486. /* 3com boards. */
  11487. { TG3PCI_SUBVENDOR_ID_3COM,
  11488. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  11489. { TG3PCI_SUBVENDOR_ID_3COM,
  11490. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  11491. { TG3PCI_SUBVENDOR_ID_3COM,
  11492. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  11493. { TG3PCI_SUBVENDOR_ID_3COM,
  11494. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  11495. { TG3PCI_SUBVENDOR_ID_3COM,
  11496. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  11497. /* DELL boards. */
  11498. { TG3PCI_SUBVENDOR_ID_DELL,
  11499. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  11500. { TG3PCI_SUBVENDOR_ID_DELL,
  11501. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  11502. { TG3PCI_SUBVENDOR_ID_DELL,
  11503. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  11504. { TG3PCI_SUBVENDOR_ID_DELL,
  11505. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  11506. /* Compaq boards. */
  11507. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11508. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  11509. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11510. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  11511. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11512. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  11513. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11514. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  11515. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11516. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  11517. /* IBM boards. */
  11518. { TG3PCI_SUBVENDOR_ID_IBM,
  11519. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  11520. };
  11521. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  11522. {
  11523. int i;
  11524. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  11525. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  11526. tp->pdev->subsystem_vendor) &&
  11527. (subsys_id_to_phy_id[i].subsys_devid ==
  11528. tp->pdev->subsystem_device))
  11529. return &subsys_id_to_phy_id[i];
  11530. }
  11531. return NULL;
  11532. }
  11533. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  11534. {
  11535. u32 val;
  11536. tp->phy_id = TG3_PHY_ID_INVALID;
  11537. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11538. /* Assume an onboard device and WOL capable by default. */
  11539. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11540. tg3_flag_set(tp, WOL_CAP);
  11541. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11542. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  11543. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11544. tg3_flag_set(tp, IS_NIC);
  11545. }
  11546. val = tr32(VCPU_CFGSHDW);
  11547. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  11548. tg3_flag_set(tp, ASPM_WORKAROUND);
  11549. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  11550. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  11551. tg3_flag_set(tp, WOL_ENABLE);
  11552. device_set_wakeup_enable(&tp->pdev->dev, true);
  11553. }
  11554. goto done;
  11555. }
  11556. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  11557. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  11558. u32 nic_cfg, led_cfg;
  11559. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  11560. int eeprom_phy_serdes = 0;
  11561. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  11562. tp->nic_sram_data_cfg = nic_cfg;
  11563. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  11564. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  11565. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11566. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11567. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  11568. (ver > 0) && (ver < 0x100))
  11569. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  11570. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11571. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  11572. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  11573. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  11574. eeprom_phy_serdes = 1;
  11575. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  11576. if (nic_phy_id != 0) {
  11577. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  11578. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  11579. eeprom_phy_id = (id1 >> 16) << 10;
  11580. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  11581. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  11582. } else
  11583. eeprom_phy_id = 0;
  11584. tp->phy_id = eeprom_phy_id;
  11585. if (eeprom_phy_serdes) {
  11586. if (!tg3_flag(tp, 5705_PLUS))
  11587. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11588. else
  11589. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  11590. }
  11591. if (tg3_flag(tp, 5750_PLUS))
  11592. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  11593. SHASTA_EXT_LED_MODE_MASK);
  11594. else
  11595. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  11596. switch (led_cfg) {
  11597. default:
  11598. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  11599. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11600. break;
  11601. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  11602. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11603. break;
  11604. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  11605. tp->led_ctrl = LED_CTRL_MODE_MAC;
  11606. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  11607. * read on some older 5700/5701 bootcode.
  11608. */
  11609. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11610. ASIC_REV_5700 ||
  11611. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11612. ASIC_REV_5701)
  11613. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11614. break;
  11615. case SHASTA_EXT_LED_SHARED:
  11616. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  11617. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  11618. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  11619. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11620. LED_CTRL_MODE_PHY_2);
  11621. break;
  11622. case SHASTA_EXT_LED_MAC:
  11623. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  11624. break;
  11625. case SHASTA_EXT_LED_COMBO:
  11626. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  11627. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  11628. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11629. LED_CTRL_MODE_PHY_2);
  11630. break;
  11631. }
  11632. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11633. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  11634. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  11635. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11636. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  11637. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11638. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  11639. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11640. if ((tp->pdev->subsystem_vendor ==
  11641. PCI_VENDOR_ID_ARIMA) &&
  11642. (tp->pdev->subsystem_device == 0x205a ||
  11643. tp->pdev->subsystem_device == 0x2063))
  11644. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11645. } else {
  11646. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11647. tg3_flag_set(tp, IS_NIC);
  11648. }
  11649. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  11650. tg3_flag_set(tp, ENABLE_ASF);
  11651. if (tg3_flag(tp, 5750_PLUS))
  11652. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  11653. }
  11654. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  11655. tg3_flag(tp, 5750_PLUS))
  11656. tg3_flag_set(tp, ENABLE_APE);
  11657. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  11658. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  11659. tg3_flag_clear(tp, WOL_CAP);
  11660. if (tg3_flag(tp, WOL_CAP) &&
  11661. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  11662. tg3_flag_set(tp, WOL_ENABLE);
  11663. device_set_wakeup_enable(&tp->pdev->dev, true);
  11664. }
  11665. if (cfg2 & (1 << 17))
  11666. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  11667. /* serdes signal pre-emphasis in register 0x590 set by */
  11668. /* bootcode if bit 18 is set */
  11669. if (cfg2 & (1 << 18))
  11670. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  11671. if ((tg3_flag(tp, 57765_PLUS) ||
  11672. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11673. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  11674. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  11675. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  11676. if (tg3_flag(tp, PCI_EXPRESS) &&
  11677. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11678. !tg3_flag(tp, 57765_PLUS)) {
  11679. u32 cfg3;
  11680. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  11681. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  11682. tg3_flag_set(tp, ASPM_WORKAROUND);
  11683. }
  11684. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11685. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11686. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11687. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11688. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11689. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11690. }
  11691. done:
  11692. if (tg3_flag(tp, WOL_CAP))
  11693. device_set_wakeup_enable(&tp->pdev->dev,
  11694. tg3_flag(tp, WOL_ENABLE));
  11695. else
  11696. device_set_wakeup_capable(&tp->pdev->dev, false);
  11697. }
  11698. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11699. {
  11700. int i;
  11701. u32 val;
  11702. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11703. tw32(OTP_CTRL, cmd);
  11704. /* Wait for up to 1 ms for command to execute. */
  11705. for (i = 0; i < 100; i++) {
  11706. val = tr32(OTP_STATUS);
  11707. if (val & OTP_STATUS_CMD_DONE)
  11708. break;
  11709. udelay(10);
  11710. }
  11711. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11712. }
  11713. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11714. * configuration is a 32-bit value that straddles the alignment boundary.
  11715. * We do two 32-bit reads and then shift and merge the results.
  11716. */
  11717. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  11718. {
  11719. u32 bhalf_otp, thalf_otp;
  11720. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  11721. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  11722. return 0;
  11723. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  11724. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11725. return 0;
  11726. thalf_otp = tr32(OTP_READ_DATA);
  11727. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  11728. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11729. return 0;
  11730. bhalf_otp = tr32(OTP_READ_DATA);
  11731. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  11732. }
  11733. static void tg3_phy_init_link_config(struct tg3 *tp)
  11734. {
  11735. u32 adv = ADVERTISED_Autoneg;
  11736. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  11737. adv |= ADVERTISED_1000baseT_Half |
  11738. ADVERTISED_1000baseT_Full;
  11739. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11740. adv |= ADVERTISED_100baseT_Half |
  11741. ADVERTISED_100baseT_Full |
  11742. ADVERTISED_10baseT_Half |
  11743. ADVERTISED_10baseT_Full |
  11744. ADVERTISED_TP;
  11745. else
  11746. adv |= ADVERTISED_FIBRE;
  11747. tp->link_config.advertising = adv;
  11748. tp->link_config.speed = SPEED_UNKNOWN;
  11749. tp->link_config.duplex = DUPLEX_UNKNOWN;
  11750. tp->link_config.autoneg = AUTONEG_ENABLE;
  11751. tp->link_config.active_speed = SPEED_UNKNOWN;
  11752. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  11753. tp->old_link = -1;
  11754. }
  11755. static int tg3_phy_probe(struct tg3 *tp)
  11756. {
  11757. u32 hw_phy_id_1, hw_phy_id_2;
  11758. u32 hw_phy_id, hw_phy_id_masked;
  11759. int err;
  11760. /* flow control autonegotiation is default behavior */
  11761. tg3_flag_set(tp, PAUSE_AUTONEG);
  11762. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11763. if (tg3_flag(tp, ENABLE_APE)) {
  11764. switch (tp->pci_fn) {
  11765. case 0:
  11766. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  11767. break;
  11768. case 1:
  11769. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  11770. break;
  11771. case 2:
  11772. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  11773. break;
  11774. case 3:
  11775. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  11776. break;
  11777. }
  11778. }
  11779. if (tg3_flag(tp, USE_PHYLIB))
  11780. return tg3_phy_init(tp);
  11781. /* Reading the PHY ID register can conflict with ASF
  11782. * firmware access to the PHY hardware.
  11783. */
  11784. err = 0;
  11785. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11786. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11787. } else {
  11788. /* Now read the physical PHY_ID from the chip and verify
  11789. * that it is sane. If it doesn't look good, we fall back
  11790. * to either the hard-coded table based PHY_ID and failing
  11791. * that the value found in the eeprom area.
  11792. */
  11793. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11794. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11795. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11796. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11797. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11798. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11799. }
  11800. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11801. tp->phy_id = hw_phy_id;
  11802. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11803. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11804. else
  11805. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11806. } else {
  11807. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11808. /* Do nothing, phy ID already set up in
  11809. * tg3_get_eeprom_hw_cfg().
  11810. */
  11811. } else {
  11812. struct subsys_tbl_ent *p;
  11813. /* No eeprom signature? Try the hardcoded
  11814. * subsys device table.
  11815. */
  11816. p = tg3_lookup_by_subsys(tp);
  11817. if (!p)
  11818. return -ENODEV;
  11819. tp->phy_id = p->phy_id;
  11820. if (!tp->phy_id ||
  11821. tp->phy_id == TG3_PHY_ID_BCM8002)
  11822. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11823. }
  11824. }
  11825. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11826. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11827. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11828. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  11829. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  11830. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  11831. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  11832. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  11833. tg3_phy_init_link_config(tp);
  11834. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11835. !tg3_flag(tp, ENABLE_APE) &&
  11836. !tg3_flag(tp, ENABLE_ASF)) {
  11837. u32 bmsr, dummy;
  11838. tg3_readphy(tp, MII_BMSR, &bmsr);
  11839. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  11840. (bmsr & BMSR_LSTATUS))
  11841. goto skip_phy_reset;
  11842. err = tg3_phy_reset(tp);
  11843. if (err)
  11844. return err;
  11845. tg3_phy_set_wirespeed(tp);
  11846. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  11847. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  11848. tp->link_config.flowctrl);
  11849. tg3_writephy(tp, MII_BMCR,
  11850. BMCR_ANENABLE | BMCR_ANRESTART);
  11851. }
  11852. }
  11853. skip_phy_reset:
  11854. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11855. err = tg3_init_5401phy_dsp(tp);
  11856. if (err)
  11857. return err;
  11858. err = tg3_init_5401phy_dsp(tp);
  11859. }
  11860. return err;
  11861. }
  11862. static void tg3_read_vpd(struct tg3 *tp)
  11863. {
  11864. u8 *vpd_data;
  11865. unsigned int block_end, rosize, len;
  11866. u32 vpdlen;
  11867. int j, i = 0;
  11868. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11869. if (!vpd_data)
  11870. goto out_no_vpd;
  11871. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11872. if (i < 0)
  11873. goto out_not_found;
  11874. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11875. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11876. i += PCI_VPD_LRDT_TAG_SIZE;
  11877. if (block_end > vpdlen)
  11878. goto out_not_found;
  11879. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11880. PCI_VPD_RO_KEYWORD_MFR_ID);
  11881. if (j > 0) {
  11882. len = pci_vpd_info_field_size(&vpd_data[j]);
  11883. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11884. if (j + len > block_end || len != 4 ||
  11885. memcmp(&vpd_data[j], "1028", 4))
  11886. goto partno;
  11887. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11888. PCI_VPD_RO_KEYWORD_VENDOR0);
  11889. if (j < 0)
  11890. goto partno;
  11891. len = pci_vpd_info_field_size(&vpd_data[j]);
  11892. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11893. if (j + len > block_end)
  11894. goto partno;
  11895. memcpy(tp->fw_ver, &vpd_data[j], len);
  11896. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11897. }
  11898. partno:
  11899. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11900. PCI_VPD_RO_KEYWORD_PARTNO);
  11901. if (i < 0)
  11902. goto out_not_found;
  11903. len = pci_vpd_info_field_size(&vpd_data[i]);
  11904. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11905. if (len > TG3_BPN_SIZE ||
  11906. (len + i) > vpdlen)
  11907. goto out_not_found;
  11908. memcpy(tp->board_part_number, &vpd_data[i], len);
  11909. out_not_found:
  11910. kfree(vpd_data);
  11911. if (tp->board_part_number[0])
  11912. return;
  11913. out_no_vpd:
  11914. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11915. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11916. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  11917. strcpy(tp->board_part_number, "BCM5717");
  11918. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11919. strcpy(tp->board_part_number, "BCM5718");
  11920. else
  11921. goto nomatch;
  11922. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11923. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11924. strcpy(tp->board_part_number, "BCM57780");
  11925. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11926. strcpy(tp->board_part_number, "BCM57760");
  11927. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11928. strcpy(tp->board_part_number, "BCM57790");
  11929. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11930. strcpy(tp->board_part_number, "BCM57788");
  11931. else
  11932. goto nomatch;
  11933. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11934. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11935. strcpy(tp->board_part_number, "BCM57761");
  11936. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11937. strcpy(tp->board_part_number, "BCM57765");
  11938. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11939. strcpy(tp->board_part_number, "BCM57781");
  11940. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11941. strcpy(tp->board_part_number, "BCM57785");
  11942. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11943. strcpy(tp->board_part_number, "BCM57791");
  11944. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11945. strcpy(tp->board_part_number, "BCM57795");
  11946. else
  11947. goto nomatch;
  11948. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
  11949. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  11950. strcpy(tp->board_part_number, "BCM57762");
  11951. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  11952. strcpy(tp->board_part_number, "BCM57766");
  11953. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  11954. strcpy(tp->board_part_number, "BCM57782");
  11955. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11956. strcpy(tp->board_part_number, "BCM57786");
  11957. else
  11958. goto nomatch;
  11959. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11960. strcpy(tp->board_part_number, "BCM95906");
  11961. } else {
  11962. nomatch:
  11963. strcpy(tp->board_part_number, "none");
  11964. }
  11965. }
  11966. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11967. {
  11968. u32 val;
  11969. if (tg3_nvram_read(tp, offset, &val) ||
  11970. (val & 0xfc000000) != 0x0c000000 ||
  11971. tg3_nvram_read(tp, offset + 4, &val) ||
  11972. val != 0)
  11973. return 0;
  11974. return 1;
  11975. }
  11976. static void tg3_read_bc_ver(struct tg3 *tp)
  11977. {
  11978. u32 val, offset, start, ver_offset;
  11979. int i, dst_off;
  11980. bool newver = false;
  11981. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11982. tg3_nvram_read(tp, 0x4, &start))
  11983. return;
  11984. offset = tg3_nvram_logical_addr(tp, offset);
  11985. if (tg3_nvram_read(tp, offset, &val))
  11986. return;
  11987. if ((val & 0xfc000000) == 0x0c000000) {
  11988. if (tg3_nvram_read(tp, offset + 4, &val))
  11989. return;
  11990. if (val == 0)
  11991. newver = true;
  11992. }
  11993. dst_off = strlen(tp->fw_ver);
  11994. if (newver) {
  11995. if (TG3_VER_SIZE - dst_off < 16 ||
  11996. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11997. return;
  11998. offset = offset + ver_offset - start;
  11999. for (i = 0; i < 16; i += 4) {
  12000. __be32 v;
  12001. if (tg3_nvram_read_be32(tp, offset + i, &v))
  12002. return;
  12003. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  12004. }
  12005. } else {
  12006. u32 major, minor;
  12007. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  12008. return;
  12009. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  12010. TG3_NVM_BCVER_MAJSFT;
  12011. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  12012. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  12013. "v%d.%02d", major, minor);
  12014. }
  12015. }
  12016. static void tg3_read_hwsb_ver(struct tg3 *tp)
  12017. {
  12018. u32 val, major, minor;
  12019. /* Use native endian representation */
  12020. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  12021. return;
  12022. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  12023. TG3_NVM_HWSB_CFG1_MAJSFT;
  12024. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  12025. TG3_NVM_HWSB_CFG1_MINSFT;
  12026. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  12027. }
  12028. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  12029. {
  12030. u32 offset, major, minor, build;
  12031. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  12032. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  12033. return;
  12034. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  12035. case TG3_EEPROM_SB_REVISION_0:
  12036. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  12037. break;
  12038. case TG3_EEPROM_SB_REVISION_2:
  12039. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  12040. break;
  12041. case TG3_EEPROM_SB_REVISION_3:
  12042. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  12043. break;
  12044. case TG3_EEPROM_SB_REVISION_4:
  12045. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  12046. break;
  12047. case TG3_EEPROM_SB_REVISION_5:
  12048. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  12049. break;
  12050. case TG3_EEPROM_SB_REVISION_6:
  12051. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  12052. break;
  12053. default:
  12054. return;
  12055. }
  12056. if (tg3_nvram_read(tp, offset, &val))
  12057. return;
  12058. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  12059. TG3_EEPROM_SB_EDH_BLD_SHFT;
  12060. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  12061. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  12062. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  12063. if (minor > 99 || build > 26)
  12064. return;
  12065. offset = strlen(tp->fw_ver);
  12066. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  12067. " v%d.%02d", major, minor);
  12068. if (build > 0) {
  12069. offset = strlen(tp->fw_ver);
  12070. if (offset < TG3_VER_SIZE - 1)
  12071. tp->fw_ver[offset] = 'a' + build - 1;
  12072. }
  12073. }
  12074. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  12075. {
  12076. u32 val, offset, start;
  12077. int i, vlen;
  12078. for (offset = TG3_NVM_DIR_START;
  12079. offset < TG3_NVM_DIR_END;
  12080. offset += TG3_NVM_DIRENT_SIZE) {
  12081. if (tg3_nvram_read(tp, offset, &val))
  12082. return;
  12083. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  12084. break;
  12085. }
  12086. if (offset == TG3_NVM_DIR_END)
  12087. return;
  12088. if (!tg3_flag(tp, 5705_PLUS))
  12089. start = 0x08000000;
  12090. else if (tg3_nvram_read(tp, offset - 4, &start))
  12091. return;
  12092. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  12093. !tg3_fw_img_is_valid(tp, offset) ||
  12094. tg3_nvram_read(tp, offset + 8, &val))
  12095. return;
  12096. offset += val - start;
  12097. vlen = strlen(tp->fw_ver);
  12098. tp->fw_ver[vlen++] = ',';
  12099. tp->fw_ver[vlen++] = ' ';
  12100. for (i = 0; i < 4; i++) {
  12101. __be32 v;
  12102. if (tg3_nvram_read_be32(tp, offset, &v))
  12103. return;
  12104. offset += sizeof(v);
  12105. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  12106. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  12107. break;
  12108. }
  12109. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  12110. vlen += sizeof(v);
  12111. }
  12112. }
  12113. static void tg3_probe_ncsi(struct tg3 *tp)
  12114. {
  12115. u32 apedata;
  12116. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  12117. if (apedata != APE_SEG_SIG_MAGIC)
  12118. return;
  12119. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  12120. if (!(apedata & APE_FW_STATUS_READY))
  12121. return;
  12122. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  12123. tg3_flag_set(tp, APE_HAS_NCSI);
  12124. }
  12125. static void tg3_read_dash_ver(struct tg3 *tp)
  12126. {
  12127. int vlen;
  12128. u32 apedata;
  12129. char *fwtype;
  12130. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  12131. if (tg3_flag(tp, APE_HAS_NCSI))
  12132. fwtype = "NCSI";
  12133. else
  12134. fwtype = "DASH";
  12135. vlen = strlen(tp->fw_ver);
  12136. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  12137. fwtype,
  12138. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  12139. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  12140. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  12141. (apedata & APE_FW_VERSION_BLDMSK));
  12142. }
  12143. static void tg3_read_fw_ver(struct tg3 *tp)
  12144. {
  12145. u32 val;
  12146. bool vpd_vers = false;
  12147. if (tp->fw_ver[0] != 0)
  12148. vpd_vers = true;
  12149. if (tg3_flag(tp, NO_NVRAM)) {
  12150. strcat(tp->fw_ver, "sb");
  12151. return;
  12152. }
  12153. if (tg3_nvram_read(tp, 0, &val))
  12154. return;
  12155. if (val == TG3_EEPROM_MAGIC)
  12156. tg3_read_bc_ver(tp);
  12157. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  12158. tg3_read_sb_ver(tp, val);
  12159. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  12160. tg3_read_hwsb_ver(tp);
  12161. if (tg3_flag(tp, ENABLE_ASF)) {
  12162. if (tg3_flag(tp, ENABLE_APE)) {
  12163. tg3_probe_ncsi(tp);
  12164. if (!vpd_vers)
  12165. tg3_read_dash_ver(tp);
  12166. } else if (!vpd_vers) {
  12167. tg3_read_mgmtfw_ver(tp);
  12168. }
  12169. }
  12170. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  12171. }
  12172. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  12173. {
  12174. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  12175. return TG3_RX_RET_MAX_SIZE_5717;
  12176. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  12177. return TG3_RX_RET_MAX_SIZE_5700;
  12178. else
  12179. return TG3_RX_RET_MAX_SIZE_5705;
  12180. }
  12181. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  12182. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  12183. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  12184. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  12185. { },
  12186. };
  12187. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  12188. {
  12189. struct pci_dev *peer;
  12190. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12191. for (func = 0; func < 8; func++) {
  12192. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12193. if (peer && peer != tp->pdev)
  12194. break;
  12195. pci_dev_put(peer);
  12196. }
  12197. /* 5704 can be configured in single-port mode, set peer to
  12198. * tp->pdev in that case.
  12199. */
  12200. if (!peer) {
  12201. peer = tp->pdev;
  12202. return peer;
  12203. }
  12204. /*
  12205. * We don't need to keep the refcount elevated; there's no way
  12206. * to remove one half of this device without removing the other
  12207. */
  12208. pci_dev_put(peer);
  12209. return peer;
  12210. }
  12211. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  12212. {
  12213. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  12214. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  12215. u32 reg;
  12216. /* All devices that use the alternate
  12217. * ASIC REV location have a CPMU.
  12218. */
  12219. tg3_flag_set(tp, CPMU_PRESENT);
  12220. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12221. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  12222. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12223. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12224. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  12225. reg = TG3PCI_GEN2_PRODID_ASICREV;
  12226. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  12227. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  12228. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  12229. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  12230. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12231. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12232. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  12233. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  12234. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  12235. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12236. reg = TG3PCI_GEN15_PRODID_ASICREV;
  12237. else
  12238. reg = TG3PCI_PRODID_ASICREV;
  12239. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  12240. }
  12241. /* Wrong chip ID in 5752 A0. This code can be removed later
  12242. * as A0 is not in production.
  12243. */
  12244. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  12245. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  12246. if (tp->pci_chip_rev_id == CHIPREV_ID_5717_C0)
  12247. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  12248. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12249. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12250. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12251. tg3_flag_set(tp, 5717_PLUS);
  12252. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  12253. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  12254. tg3_flag_set(tp, 57765_CLASS);
  12255. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
  12256. tg3_flag_set(tp, 57765_PLUS);
  12257. /* Intentionally exclude ASIC_REV_5906 */
  12258. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12259. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12260. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12261. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12262. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12263. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12264. tg3_flag(tp, 57765_PLUS))
  12265. tg3_flag_set(tp, 5755_PLUS);
  12266. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  12267. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  12268. tg3_flag_set(tp, 5780_CLASS);
  12269. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12270. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12271. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  12272. tg3_flag(tp, 5755_PLUS) ||
  12273. tg3_flag(tp, 5780_CLASS))
  12274. tg3_flag_set(tp, 5750_PLUS);
  12275. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12276. tg3_flag(tp, 5750_PLUS))
  12277. tg3_flag_set(tp, 5705_PLUS);
  12278. }
  12279. static bool tg3_10_100_only_device(struct tg3 *tp,
  12280. const struct pci_device_id *ent)
  12281. {
  12282. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  12283. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12284. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12285. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12286. return true;
  12287. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  12288. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  12289. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  12290. return true;
  12291. } else {
  12292. return true;
  12293. }
  12294. }
  12295. return false;
  12296. }
  12297. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  12298. {
  12299. u32 misc_ctrl_reg;
  12300. u32 pci_state_reg, grc_misc_cfg;
  12301. u32 val;
  12302. u16 pci_cmd;
  12303. int err;
  12304. /* Force memory write invalidate off. If we leave it on,
  12305. * then on 5700_BX chips we have to enable a workaround.
  12306. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  12307. * to match the cacheline size. The Broadcom driver have this
  12308. * workaround but turns MWI off all the times so never uses
  12309. * it. This seems to suggest that the workaround is insufficient.
  12310. */
  12311. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12312. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  12313. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12314. /* Important! -- Make sure register accesses are byteswapped
  12315. * correctly. Also, for those chips that require it, make
  12316. * sure that indirect register accesses are enabled before
  12317. * the first operation.
  12318. */
  12319. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12320. &misc_ctrl_reg);
  12321. tp->misc_host_ctrl |= (misc_ctrl_reg &
  12322. MISC_HOST_CTRL_CHIPREV);
  12323. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12324. tp->misc_host_ctrl);
  12325. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  12326. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  12327. * we need to disable memory and use config. cycles
  12328. * only to access all registers. The 5702/03 chips
  12329. * can mistakenly decode the special cycles from the
  12330. * ICH chipsets as memory write cycles, causing corruption
  12331. * of register and memory space. Only certain ICH bridges
  12332. * will drive special cycles with non-zero data during the
  12333. * address phase which can fall within the 5703's address
  12334. * range. This is not an ICH bug as the PCI spec allows
  12335. * non-zero address during special cycles. However, only
  12336. * these ICH bridges are known to drive non-zero addresses
  12337. * during special cycles.
  12338. *
  12339. * Since special cycles do not cross PCI bridges, we only
  12340. * enable this workaround if the 5703 is on the secondary
  12341. * bus of these ICH bridges.
  12342. */
  12343. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  12344. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  12345. static struct tg3_dev_id {
  12346. u32 vendor;
  12347. u32 device;
  12348. u32 rev;
  12349. } ich_chipsets[] = {
  12350. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  12351. PCI_ANY_ID },
  12352. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  12353. PCI_ANY_ID },
  12354. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  12355. 0xa },
  12356. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  12357. PCI_ANY_ID },
  12358. { },
  12359. };
  12360. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  12361. struct pci_dev *bridge = NULL;
  12362. while (pci_id->vendor != 0) {
  12363. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  12364. bridge);
  12365. if (!bridge) {
  12366. pci_id++;
  12367. continue;
  12368. }
  12369. if (pci_id->rev != PCI_ANY_ID) {
  12370. if (bridge->revision > pci_id->rev)
  12371. continue;
  12372. }
  12373. if (bridge->subordinate &&
  12374. (bridge->subordinate->number ==
  12375. tp->pdev->bus->number)) {
  12376. tg3_flag_set(tp, ICH_WORKAROUND);
  12377. pci_dev_put(bridge);
  12378. break;
  12379. }
  12380. }
  12381. }
  12382. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12383. static struct tg3_dev_id {
  12384. u32 vendor;
  12385. u32 device;
  12386. } bridge_chipsets[] = {
  12387. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  12388. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  12389. { },
  12390. };
  12391. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  12392. struct pci_dev *bridge = NULL;
  12393. while (pci_id->vendor != 0) {
  12394. bridge = pci_get_device(pci_id->vendor,
  12395. pci_id->device,
  12396. bridge);
  12397. if (!bridge) {
  12398. pci_id++;
  12399. continue;
  12400. }
  12401. if (bridge->subordinate &&
  12402. (bridge->subordinate->number <=
  12403. tp->pdev->bus->number) &&
  12404. (bridge->subordinate->busn_res.end >=
  12405. tp->pdev->bus->number)) {
  12406. tg3_flag_set(tp, 5701_DMA_BUG);
  12407. pci_dev_put(bridge);
  12408. break;
  12409. }
  12410. }
  12411. }
  12412. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  12413. * DMA addresses > 40-bit. This bridge may have other additional
  12414. * 57xx devices behind it in some 4-port NIC designs for example.
  12415. * Any tg3 device found behind the bridge will also need the 40-bit
  12416. * DMA workaround.
  12417. */
  12418. if (tg3_flag(tp, 5780_CLASS)) {
  12419. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12420. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  12421. } else {
  12422. struct pci_dev *bridge = NULL;
  12423. do {
  12424. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  12425. PCI_DEVICE_ID_SERVERWORKS_EPB,
  12426. bridge);
  12427. if (bridge && bridge->subordinate &&
  12428. (bridge->subordinate->number <=
  12429. tp->pdev->bus->number) &&
  12430. (bridge->subordinate->busn_res.end >=
  12431. tp->pdev->bus->number)) {
  12432. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12433. pci_dev_put(bridge);
  12434. break;
  12435. }
  12436. } while (bridge);
  12437. }
  12438. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12439. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  12440. tp->pdev_peer = tg3_find_peer(tp);
  12441. /* Determine TSO capabilities */
  12442. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  12443. ; /* Do nothing. HW bug. */
  12444. else if (tg3_flag(tp, 57765_PLUS))
  12445. tg3_flag_set(tp, HW_TSO_3);
  12446. else if (tg3_flag(tp, 5755_PLUS) ||
  12447. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12448. tg3_flag_set(tp, HW_TSO_2);
  12449. else if (tg3_flag(tp, 5750_PLUS)) {
  12450. tg3_flag_set(tp, HW_TSO_1);
  12451. tg3_flag_set(tp, TSO_BUG);
  12452. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  12453. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  12454. tg3_flag_clear(tp, TSO_BUG);
  12455. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12456. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12457. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  12458. tg3_flag_set(tp, TSO_BUG);
  12459. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  12460. tp->fw_needed = FIRMWARE_TG3TSO5;
  12461. else
  12462. tp->fw_needed = FIRMWARE_TG3TSO;
  12463. }
  12464. /* Selectively allow TSO based on operating conditions */
  12465. if (tg3_flag(tp, HW_TSO_1) ||
  12466. tg3_flag(tp, HW_TSO_2) ||
  12467. tg3_flag(tp, HW_TSO_3) ||
  12468. tp->fw_needed) {
  12469. /* For firmware TSO, assume ASF is disabled.
  12470. * We'll disable TSO later if we discover ASF
  12471. * is enabled in tg3_get_eeprom_hw_cfg().
  12472. */
  12473. tg3_flag_set(tp, TSO_CAPABLE);
  12474. } else {
  12475. tg3_flag_clear(tp, TSO_CAPABLE);
  12476. tg3_flag_clear(tp, TSO_BUG);
  12477. tp->fw_needed = NULL;
  12478. }
  12479. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12480. tp->fw_needed = FIRMWARE_TG3;
  12481. tp->irq_max = 1;
  12482. if (tg3_flag(tp, 5750_PLUS)) {
  12483. tg3_flag_set(tp, SUPPORT_MSI);
  12484. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  12485. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  12486. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  12487. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  12488. tp->pdev_peer == tp->pdev))
  12489. tg3_flag_clear(tp, SUPPORT_MSI);
  12490. if (tg3_flag(tp, 5755_PLUS) ||
  12491. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12492. tg3_flag_set(tp, 1SHOT_MSI);
  12493. }
  12494. if (tg3_flag(tp, 57765_PLUS)) {
  12495. tg3_flag_set(tp, SUPPORT_MSIX);
  12496. tp->irq_max = TG3_IRQ_MAX_VECS;
  12497. }
  12498. }
  12499. tp->txq_max = 1;
  12500. tp->rxq_max = 1;
  12501. if (tp->irq_max > 1) {
  12502. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  12503. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  12504. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12505. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12506. tp->txq_max = tp->irq_max - 1;
  12507. }
  12508. if (tg3_flag(tp, 5755_PLUS) ||
  12509. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12510. tg3_flag_set(tp, SHORT_DMA_BUG);
  12511. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  12512. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  12513. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12514. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12515. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12516. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  12517. if (tg3_flag(tp, 57765_PLUS) &&
  12518. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  12519. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  12520. if (!tg3_flag(tp, 5705_PLUS) ||
  12521. tg3_flag(tp, 5780_CLASS) ||
  12522. tg3_flag(tp, USE_JUMBO_BDFLAG))
  12523. tg3_flag_set(tp, JUMBO_CAPABLE);
  12524. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12525. &pci_state_reg);
  12526. if (pci_is_pcie(tp->pdev)) {
  12527. u16 lnkctl;
  12528. tg3_flag_set(tp, PCI_EXPRESS);
  12529. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  12530. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  12531. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  12532. ASIC_REV_5906) {
  12533. tg3_flag_clear(tp, HW_TSO_2);
  12534. tg3_flag_clear(tp, TSO_CAPABLE);
  12535. }
  12536. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12537. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12538. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  12539. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  12540. tg3_flag_set(tp, CLKREQ_BUG);
  12541. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  12542. tg3_flag_set(tp, L1PLLPD_EN);
  12543. }
  12544. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  12545. /* BCM5785 devices are effectively PCIe devices, and should
  12546. * follow PCIe codepaths, but do not have a PCIe capabilities
  12547. * section.
  12548. */
  12549. tg3_flag_set(tp, PCI_EXPRESS);
  12550. } else if (!tg3_flag(tp, 5705_PLUS) ||
  12551. tg3_flag(tp, 5780_CLASS)) {
  12552. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  12553. if (!tp->pcix_cap) {
  12554. dev_err(&tp->pdev->dev,
  12555. "Cannot find PCI-X capability, aborting\n");
  12556. return -EIO;
  12557. }
  12558. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  12559. tg3_flag_set(tp, PCIX_MODE);
  12560. }
  12561. /* If we have an AMD 762 or VIA K8T800 chipset, write
  12562. * reordering to the mailbox registers done by the host
  12563. * controller can cause major troubles. We read back from
  12564. * every mailbox register write to force the writes to be
  12565. * posted to the chip in order.
  12566. */
  12567. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  12568. !tg3_flag(tp, PCI_EXPRESS))
  12569. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  12570. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  12571. &tp->pci_cacheline_sz);
  12572. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12573. &tp->pci_lat_timer);
  12574. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12575. tp->pci_lat_timer < 64) {
  12576. tp->pci_lat_timer = 64;
  12577. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12578. tp->pci_lat_timer);
  12579. }
  12580. /* Important! -- It is critical that the PCI-X hw workaround
  12581. * situation is decided before the first MMIO register access.
  12582. */
  12583. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  12584. /* 5700 BX chips need to have their TX producer index
  12585. * mailboxes written twice to workaround a bug.
  12586. */
  12587. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  12588. /* If we are in PCI-X mode, enable register write workaround.
  12589. *
  12590. * The workaround is to use indirect register accesses
  12591. * for all chip writes not to mailbox registers.
  12592. */
  12593. if (tg3_flag(tp, PCIX_MODE)) {
  12594. u32 pm_reg;
  12595. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12596. /* The chip can have it's power management PCI config
  12597. * space registers clobbered due to this bug.
  12598. * So explicitly force the chip into D0 here.
  12599. */
  12600. pci_read_config_dword(tp->pdev,
  12601. tp->pm_cap + PCI_PM_CTRL,
  12602. &pm_reg);
  12603. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  12604. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  12605. pci_write_config_dword(tp->pdev,
  12606. tp->pm_cap + PCI_PM_CTRL,
  12607. pm_reg);
  12608. /* Also, force SERR#/PERR# in PCI command. */
  12609. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12610. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  12611. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12612. }
  12613. }
  12614. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  12615. tg3_flag_set(tp, PCI_HIGH_SPEED);
  12616. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  12617. tg3_flag_set(tp, PCI_32BIT);
  12618. /* Chip-specific fixup from Broadcom driver */
  12619. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  12620. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  12621. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  12622. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  12623. }
  12624. /* Default fast path register access methods */
  12625. tp->read32 = tg3_read32;
  12626. tp->write32 = tg3_write32;
  12627. tp->read32_mbox = tg3_read32;
  12628. tp->write32_mbox = tg3_write32;
  12629. tp->write32_tx_mbox = tg3_write32;
  12630. tp->write32_rx_mbox = tg3_write32;
  12631. /* Various workaround register access methods */
  12632. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  12633. tp->write32 = tg3_write_indirect_reg32;
  12634. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  12635. (tg3_flag(tp, PCI_EXPRESS) &&
  12636. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  12637. /*
  12638. * Back to back register writes can cause problems on these
  12639. * chips, the workaround is to read back all reg writes
  12640. * except those to mailbox regs.
  12641. *
  12642. * See tg3_write_indirect_reg32().
  12643. */
  12644. tp->write32 = tg3_write_flush_reg32;
  12645. }
  12646. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  12647. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  12648. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  12649. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12650. }
  12651. if (tg3_flag(tp, ICH_WORKAROUND)) {
  12652. tp->read32 = tg3_read_indirect_reg32;
  12653. tp->write32 = tg3_write_indirect_reg32;
  12654. tp->read32_mbox = tg3_read_indirect_mbox;
  12655. tp->write32_mbox = tg3_write_indirect_mbox;
  12656. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  12657. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  12658. iounmap(tp->regs);
  12659. tp->regs = NULL;
  12660. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12661. pci_cmd &= ~PCI_COMMAND_MEMORY;
  12662. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12663. }
  12664. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12665. tp->read32_mbox = tg3_read32_mbox_5906;
  12666. tp->write32_mbox = tg3_write32_mbox_5906;
  12667. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  12668. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  12669. }
  12670. if (tp->write32 == tg3_write_indirect_reg32 ||
  12671. (tg3_flag(tp, PCIX_MODE) &&
  12672. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12673. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  12674. tg3_flag_set(tp, SRAM_USE_CONFIG);
  12675. /* The memory arbiter has to be enabled in order for SRAM accesses
  12676. * to succeed. Normally on powerup the tg3 chip firmware will make
  12677. * sure it is enabled, but other entities such as system netboot
  12678. * code might disable it.
  12679. */
  12680. val = tr32(MEMARB_MODE);
  12681. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  12682. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  12683. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12684. tg3_flag(tp, 5780_CLASS)) {
  12685. if (tg3_flag(tp, PCIX_MODE)) {
  12686. pci_read_config_dword(tp->pdev,
  12687. tp->pcix_cap + PCI_X_STATUS,
  12688. &val);
  12689. tp->pci_fn = val & 0x7;
  12690. }
  12691. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  12692. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12693. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12694. NIC_SRAM_CPMUSTAT_SIG) {
  12695. tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
  12696. tp->pci_fn = tp->pci_fn ? 1 : 0;
  12697. }
  12698. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12699. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  12700. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12701. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12702. NIC_SRAM_CPMUSTAT_SIG) {
  12703. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  12704. TG3_CPMU_STATUS_FSHFT_5719;
  12705. }
  12706. }
  12707. /* Get eeprom hw config before calling tg3_set_power_state().
  12708. * In particular, the TG3_FLAG_IS_NIC flag must be
  12709. * determined before calling tg3_set_power_state() so that
  12710. * we know whether or not to switch out of Vaux power.
  12711. * When the flag is set, it means that GPIO1 is used for eeprom
  12712. * write protect and also implies that it is a LOM where GPIOs
  12713. * are not used to switch power.
  12714. */
  12715. tg3_get_eeprom_hw_cfg(tp);
  12716. if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
  12717. tg3_flag_clear(tp, TSO_CAPABLE);
  12718. tg3_flag_clear(tp, TSO_BUG);
  12719. tp->fw_needed = NULL;
  12720. }
  12721. if (tg3_flag(tp, ENABLE_APE)) {
  12722. /* Allow reads and writes to the
  12723. * APE register and memory space.
  12724. */
  12725. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  12726. PCISTATE_ALLOW_APE_SHMEM_WR |
  12727. PCISTATE_ALLOW_APE_PSPACE_WR;
  12728. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12729. pci_state_reg);
  12730. tg3_ape_lock_init(tp);
  12731. }
  12732. /* Set up tp->grc_local_ctrl before calling
  12733. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  12734. * will bring 5700's external PHY out of reset.
  12735. * It is also used as eeprom write protect on LOMs.
  12736. */
  12737. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  12738. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12739. tg3_flag(tp, EEPROM_WRITE_PROT))
  12740. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  12741. GRC_LCLCTRL_GPIO_OUTPUT1);
  12742. /* Unused GPIO3 must be driven as output on 5752 because there
  12743. * are no pull-up resistors on unused GPIO pins.
  12744. */
  12745. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  12746. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  12747. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12748. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12749. tg3_flag(tp, 57765_CLASS))
  12750. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12751. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12752. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  12753. /* Turn off the debug UART. */
  12754. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12755. if (tg3_flag(tp, IS_NIC))
  12756. /* Keep VMain power. */
  12757. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  12758. GRC_LCLCTRL_GPIO_OUTPUT0;
  12759. }
  12760. /* Switch out of Vaux if it is a NIC */
  12761. tg3_pwrsrc_switch_to_vmain(tp);
  12762. /* Derive initial jumbo mode from MTU assigned in
  12763. * ether_setup() via the alloc_etherdev() call
  12764. */
  12765. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  12766. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  12767. /* Determine WakeOnLan speed to use. */
  12768. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12769. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  12770. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  12771. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  12772. tg3_flag_clear(tp, WOL_SPEED_100MB);
  12773. } else {
  12774. tg3_flag_set(tp, WOL_SPEED_100MB);
  12775. }
  12776. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12777. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  12778. /* A few boards don't want Ethernet@WireSpeed phy feature */
  12779. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12780. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12781. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  12782. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  12783. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  12784. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12785. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  12786. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  12787. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  12788. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  12789. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  12790. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  12791. if (tg3_flag(tp, 5705_PLUS) &&
  12792. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  12793. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  12794. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  12795. !tg3_flag(tp, 57765_PLUS)) {
  12796. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12797. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12798. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12799. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  12800. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  12801. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  12802. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  12803. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  12804. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  12805. } else
  12806. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  12807. }
  12808. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12809. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  12810. tp->phy_otp = tg3_read_otp_phycfg(tp);
  12811. if (tp->phy_otp == 0)
  12812. tp->phy_otp = TG3_OTP_DEFAULT;
  12813. }
  12814. if (tg3_flag(tp, CPMU_PRESENT))
  12815. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  12816. else
  12817. tp->mi_mode = MAC_MI_MODE_BASE;
  12818. tp->coalesce_mode = 0;
  12819. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  12820. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  12821. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  12822. /* Set these bits to enable statistics workaround. */
  12823. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12824. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  12825. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  12826. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  12827. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  12828. }
  12829. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12830. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12831. tg3_flag_set(tp, USE_PHYLIB);
  12832. err = tg3_mdio_init(tp);
  12833. if (err)
  12834. return err;
  12835. /* Initialize data/descriptor byte/word swapping. */
  12836. val = tr32(GRC_MODE);
  12837. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12838. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  12839. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  12840. GRC_MODE_B2HRX_ENABLE |
  12841. GRC_MODE_HTX2B_ENABLE |
  12842. GRC_MODE_HOST_STACKUP);
  12843. else
  12844. val &= GRC_MODE_HOST_STACKUP;
  12845. tw32(GRC_MODE, val | tp->grc_mode);
  12846. tg3_switch_clocks(tp);
  12847. /* Clear this out for sanity. */
  12848. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12849. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12850. &pci_state_reg);
  12851. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  12852. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  12853. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  12854. if (chiprevid == CHIPREV_ID_5701_A0 ||
  12855. chiprevid == CHIPREV_ID_5701_B0 ||
  12856. chiprevid == CHIPREV_ID_5701_B2 ||
  12857. chiprevid == CHIPREV_ID_5701_B5) {
  12858. void __iomem *sram_base;
  12859. /* Write some dummy words into the SRAM status block
  12860. * area, see if it reads back correctly. If the return
  12861. * value is bad, force enable the PCIX workaround.
  12862. */
  12863. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  12864. writel(0x00000000, sram_base);
  12865. writel(0x00000000, sram_base + 4);
  12866. writel(0xffffffff, sram_base + 4);
  12867. if (readl(sram_base) != 0x00000000)
  12868. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12869. }
  12870. }
  12871. udelay(50);
  12872. tg3_nvram_init(tp);
  12873. grc_misc_cfg = tr32(GRC_MISC_CFG);
  12874. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  12875. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12876. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  12877. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  12878. tg3_flag_set(tp, IS_5788);
  12879. if (!tg3_flag(tp, IS_5788) &&
  12880. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  12881. tg3_flag_set(tp, TAGGED_STATUS);
  12882. if (tg3_flag(tp, TAGGED_STATUS)) {
  12883. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  12884. HOSTCC_MODE_CLRTICK_TXBD);
  12885. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  12886. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12887. tp->misc_host_ctrl);
  12888. }
  12889. /* Preserve the APE MAC_MODE bits */
  12890. if (tg3_flag(tp, ENABLE_APE))
  12891. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  12892. else
  12893. tp->mac_mode = 0;
  12894. if (tg3_10_100_only_device(tp, ent))
  12895. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  12896. err = tg3_phy_probe(tp);
  12897. if (err) {
  12898. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  12899. /* ... but do not return immediately ... */
  12900. tg3_mdio_fini(tp);
  12901. }
  12902. tg3_read_vpd(tp);
  12903. tg3_read_fw_ver(tp);
  12904. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  12905. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12906. } else {
  12907. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12908. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12909. else
  12910. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12911. }
  12912. /* 5700 {AX,BX} chips have a broken status block link
  12913. * change bit implementation, so we must use the
  12914. * status register in those cases.
  12915. */
  12916. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12917. tg3_flag_set(tp, USE_LINKCHG_REG);
  12918. else
  12919. tg3_flag_clear(tp, USE_LINKCHG_REG);
  12920. /* The led_ctrl is set during tg3_phy_probe, here we might
  12921. * have to force the link status polling mechanism based
  12922. * upon subsystem IDs.
  12923. */
  12924. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  12925. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12926. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  12927. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12928. tg3_flag_set(tp, USE_LINKCHG_REG);
  12929. }
  12930. /* For all SERDES we poll the MAC status register. */
  12931. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  12932. tg3_flag_set(tp, POLL_SERDES);
  12933. else
  12934. tg3_flag_clear(tp, POLL_SERDES);
  12935. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  12936. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  12937. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12938. tg3_flag(tp, PCIX_MODE)) {
  12939. tp->rx_offset = NET_SKB_PAD;
  12940. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  12941. tp->rx_copy_thresh = ~(u16)0;
  12942. #endif
  12943. }
  12944. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  12945. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  12946. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  12947. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  12948. /* Increment the rx prod index on the rx std ring by at most
  12949. * 8 for these chips to workaround hw errata.
  12950. */
  12951. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12952. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12953. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  12954. tp->rx_std_max_post = 8;
  12955. if (tg3_flag(tp, ASPM_WORKAROUND))
  12956. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  12957. PCIE_PWR_MGMT_L1_THRESH_MSK;
  12958. return err;
  12959. }
  12960. #ifdef CONFIG_SPARC
  12961. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  12962. {
  12963. struct net_device *dev = tp->dev;
  12964. struct pci_dev *pdev = tp->pdev;
  12965. struct device_node *dp = pci_device_to_OF_node(pdev);
  12966. const unsigned char *addr;
  12967. int len;
  12968. addr = of_get_property(dp, "local-mac-address", &len);
  12969. if (addr && len == 6) {
  12970. memcpy(dev->dev_addr, addr, 6);
  12971. memcpy(dev->perm_addr, dev->dev_addr, 6);
  12972. return 0;
  12973. }
  12974. return -ENODEV;
  12975. }
  12976. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  12977. {
  12978. struct net_device *dev = tp->dev;
  12979. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  12980. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12981. return 0;
  12982. }
  12983. #endif
  12984. static int tg3_get_device_address(struct tg3 *tp)
  12985. {
  12986. struct net_device *dev = tp->dev;
  12987. u32 hi, lo, mac_offset;
  12988. int addr_ok = 0;
  12989. #ifdef CONFIG_SPARC
  12990. if (!tg3_get_macaddr_sparc(tp))
  12991. return 0;
  12992. #endif
  12993. mac_offset = 0x7c;
  12994. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12995. tg3_flag(tp, 5780_CLASS)) {
  12996. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12997. mac_offset = 0xcc;
  12998. if (tg3_nvram_lock(tp))
  12999. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  13000. else
  13001. tg3_nvram_unlock(tp);
  13002. } else if (tg3_flag(tp, 5717_PLUS)) {
  13003. if (tp->pci_fn & 1)
  13004. mac_offset = 0xcc;
  13005. if (tp->pci_fn > 1)
  13006. mac_offset += 0x18c;
  13007. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  13008. mac_offset = 0x10;
  13009. /* First try to get it from MAC address mailbox. */
  13010. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  13011. if ((hi >> 16) == 0x484b) {
  13012. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13013. dev->dev_addr[1] = (hi >> 0) & 0xff;
  13014. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  13015. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13016. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13017. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13018. dev->dev_addr[5] = (lo >> 0) & 0xff;
  13019. /* Some old bootcode may report a 0 MAC address in SRAM */
  13020. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  13021. }
  13022. if (!addr_ok) {
  13023. /* Next, try NVRAM. */
  13024. if (!tg3_flag(tp, NO_NVRAM) &&
  13025. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  13026. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  13027. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  13028. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  13029. }
  13030. /* Finally just fetch it out of the MAC control regs. */
  13031. else {
  13032. hi = tr32(MAC_ADDR_0_HIGH);
  13033. lo = tr32(MAC_ADDR_0_LOW);
  13034. dev->dev_addr[5] = lo & 0xff;
  13035. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13036. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13037. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13038. dev->dev_addr[1] = hi & 0xff;
  13039. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13040. }
  13041. }
  13042. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  13043. #ifdef CONFIG_SPARC
  13044. if (!tg3_get_default_macaddr_sparc(tp))
  13045. return 0;
  13046. #endif
  13047. return -EINVAL;
  13048. }
  13049. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  13050. return 0;
  13051. }
  13052. #define BOUNDARY_SINGLE_CACHELINE 1
  13053. #define BOUNDARY_MULTI_CACHELINE 2
  13054. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  13055. {
  13056. int cacheline_size;
  13057. u8 byte;
  13058. int goal;
  13059. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  13060. if (byte == 0)
  13061. cacheline_size = 1024;
  13062. else
  13063. cacheline_size = (int) byte * 4;
  13064. /* On 5703 and later chips, the boundary bits have no
  13065. * effect.
  13066. */
  13067. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  13068. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  13069. !tg3_flag(tp, PCI_EXPRESS))
  13070. goto out;
  13071. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  13072. goal = BOUNDARY_MULTI_CACHELINE;
  13073. #else
  13074. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  13075. goal = BOUNDARY_SINGLE_CACHELINE;
  13076. #else
  13077. goal = 0;
  13078. #endif
  13079. #endif
  13080. if (tg3_flag(tp, 57765_PLUS)) {
  13081. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  13082. goto out;
  13083. }
  13084. if (!goal)
  13085. goto out;
  13086. /* PCI controllers on most RISC systems tend to disconnect
  13087. * when a device tries to burst across a cache-line boundary.
  13088. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  13089. *
  13090. * Unfortunately, for PCI-E there are only limited
  13091. * write-side controls for this, and thus for reads
  13092. * we will still get the disconnects. We'll also waste
  13093. * these PCI cycles for both read and write for chips
  13094. * other than 5700 and 5701 which do not implement the
  13095. * boundary bits.
  13096. */
  13097. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  13098. switch (cacheline_size) {
  13099. case 16:
  13100. case 32:
  13101. case 64:
  13102. case 128:
  13103. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13104. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  13105. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  13106. } else {
  13107. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13108. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13109. }
  13110. break;
  13111. case 256:
  13112. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  13113. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  13114. break;
  13115. default:
  13116. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13117. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13118. break;
  13119. }
  13120. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  13121. switch (cacheline_size) {
  13122. case 16:
  13123. case 32:
  13124. case 64:
  13125. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13126. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13127. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  13128. break;
  13129. }
  13130. /* fallthrough */
  13131. case 128:
  13132. default:
  13133. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13134. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  13135. break;
  13136. }
  13137. } else {
  13138. switch (cacheline_size) {
  13139. case 16:
  13140. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13141. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  13142. DMA_RWCTRL_WRITE_BNDRY_16);
  13143. break;
  13144. }
  13145. /* fallthrough */
  13146. case 32:
  13147. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13148. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  13149. DMA_RWCTRL_WRITE_BNDRY_32);
  13150. break;
  13151. }
  13152. /* fallthrough */
  13153. case 64:
  13154. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13155. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  13156. DMA_RWCTRL_WRITE_BNDRY_64);
  13157. break;
  13158. }
  13159. /* fallthrough */
  13160. case 128:
  13161. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13162. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  13163. DMA_RWCTRL_WRITE_BNDRY_128);
  13164. break;
  13165. }
  13166. /* fallthrough */
  13167. case 256:
  13168. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  13169. DMA_RWCTRL_WRITE_BNDRY_256);
  13170. break;
  13171. case 512:
  13172. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  13173. DMA_RWCTRL_WRITE_BNDRY_512);
  13174. break;
  13175. case 1024:
  13176. default:
  13177. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  13178. DMA_RWCTRL_WRITE_BNDRY_1024);
  13179. break;
  13180. }
  13181. }
  13182. out:
  13183. return val;
  13184. }
  13185. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  13186. int size, int to_device)
  13187. {
  13188. struct tg3_internal_buffer_desc test_desc;
  13189. u32 sram_dma_descs;
  13190. int i, ret;
  13191. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  13192. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  13193. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  13194. tw32(RDMAC_STATUS, 0);
  13195. tw32(WDMAC_STATUS, 0);
  13196. tw32(BUFMGR_MODE, 0);
  13197. tw32(FTQ_RESET, 0);
  13198. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  13199. test_desc.addr_lo = buf_dma & 0xffffffff;
  13200. test_desc.nic_mbuf = 0x00002100;
  13201. test_desc.len = size;
  13202. /*
  13203. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  13204. * the *second* time the tg3 driver was getting loaded after an
  13205. * initial scan.
  13206. *
  13207. * Broadcom tells me:
  13208. * ...the DMA engine is connected to the GRC block and a DMA
  13209. * reset may affect the GRC block in some unpredictable way...
  13210. * The behavior of resets to individual blocks has not been tested.
  13211. *
  13212. * Broadcom noted the GRC reset will also reset all sub-components.
  13213. */
  13214. if (to_device) {
  13215. test_desc.cqid_sqid = (13 << 8) | 2;
  13216. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  13217. udelay(40);
  13218. } else {
  13219. test_desc.cqid_sqid = (16 << 8) | 7;
  13220. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  13221. udelay(40);
  13222. }
  13223. test_desc.flags = 0x00000005;
  13224. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  13225. u32 val;
  13226. val = *(((u32 *)&test_desc) + i);
  13227. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  13228. sram_dma_descs + (i * sizeof(u32)));
  13229. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  13230. }
  13231. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13232. if (to_device)
  13233. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  13234. else
  13235. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  13236. ret = -ENODEV;
  13237. for (i = 0; i < 40; i++) {
  13238. u32 val;
  13239. if (to_device)
  13240. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  13241. else
  13242. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  13243. if ((val & 0xffff) == sram_dma_descs) {
  13244. ret = 0;
  13245. break;
  13246. }
  13247. udelay(100);
  13248. }
  13249. return ret;
  13250. }
  13251. #define TEST_BUFFER_SIZE 0x2000
  13252. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  13253. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  13254. { },
  13255. };
  13256. static int tg3_test_dma(struct tg3 *tp)
  13257. {
  13258. dma_addr_t buf_dma;
  13259. u32 *buf, saved_dma_rwctrl;
  13260. int ret = 0;
  13261. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  13262. &buf_dma, GFP_KERNEL);
  13263. if (!buf) {
  13264. ret = -ENOMEM;
  13265. goto out_nofree;
  13266. }
  13267. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  13268. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  13269. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  13270. if (tg3_flag(tp, 57765_PLUS))
  13271. goto out;
  13272. if (tg3_flag(tp, PCI_EXPRESS)) {
  13273. /* DMA read watermark not used on PCIE */
  13274. tp->dma_rwctrl |= 0x00180000;
  13275. } else if (!tg3_flag(tp, PCIX_MODE)) {
  13276. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  13277. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  13278. tp->dma_rwctrl |= 0x003f0000;
  13279. else
  13280. tp->dma_rwctrl |= 0x003f000f;
  13281. } else {
  13282. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  13283. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  13284. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  13285. u32 read_water = 0x7;
  13286. /* If the 5704 is behind the EPB bridge, we can
  13287. * do the less restrictive ONE_DMA workaround for
  13288. * better performance.
  13289. */
  13290. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  13291. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  13292. tp->dma_rwctrl |= 0x8000;
  13293. else if (ccval == 0x6 || ccval == 0x7)
  13294. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13295. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  13296. read_water = 4;
  13297. /* Set bit 23 to enable PCIX hw bug fix */
  13298. tp->dma_rwctrl |=
  13299. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  13300. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  13301. (1 << 23);
  13302. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  13303. /* 5780 always in PCIX mode */
  13304. tp->dma_rwctrl |= 0x00144000;
  13305. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  13306. /* 5714 always in PCIX mode */
  13307. tp->dma_rwctrl |= 0x00148000;
  13308. } else {
  13309. tp->dma_rwctrl |= 0x001b000f;
  13310. }
  13311. }
  13312. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  13313. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  13314. tp->dma_rwctrl &= 0xfffffff0;
  13315. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  13316. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  13317. /* Remove this if it causes problems for some boards. */
  13318. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  13319. /* On 5700/5701 chips, we need to set this bit.
  13320. * Otherwise the chip will issue cacheline transactions
  13321. * to streamable DMA memory with not all the byte
  13322. * enables turned on. This is an error on several
  13323. * RISC PCI controllers, in particular sparc64.
  13324. *
  13325. * On 5703/5704 chips, this bit has been reassigned
  13326. * a different meaning. In particular, it is used
  13327. * on those chips to enable a PCI-X workaround.
  13328. */
  13329. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  13330. }
  13331. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13332. #if 0
  13333. /* Unneeded, already done by tg3_get_invariants. */
  13334. tg3_switch_clocks(tp);
  13335. #endif
  13336. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  13337. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  13338. goto out;
  13339. /* It is best to perform DMA test with maximum write burst size
  13340. * to expose the 5700/5701 write DMA bug.
  13341. */
  13342. saved_dma_rwctrl = tp->dma_rwctrl;
  13343. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13344. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13345. while (1) {
  13346. u32 *p = buf, i;
  13347. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  13348. p[i] = i;
  13349. /* Send the buffer to the chip. */
  13350. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  13351. if (ret) {
  13352. dev_err(&tp->pdev->dev,
  13353. "%s: Buffer write failed. err = %d\n",
  13354. __func__, ret);
  13355. break;
  13356. }
  13357. #if 0
  13358. /* validate data reached card RAM correctly. */
  13359. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13360. u32 val;
  13361. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  13362. if (le32_to_cpu(val) != p[i]) {
  13363. dev_err(&tp->pdev->dev,
  13364. "%s: Buffer corrupted on device! "
  13365. "(%d != %d)\n", __func__, val, i);
  13366. /* ret = -ENODEV here? */
  13367. }
  13368. p[i] = 0;
  13369. }
  13370. #endif
  13371. /* Now read it back. */
  13372. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  13373. if (ret) {
  13374. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  13375. "err = %d\n", __func__, ret);
  13376. break;
  13377. }
  13378. /* Verify it. */
  13379. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13380. if (p[i] == i)
  13381. continue;
  13382. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13383. DMA_RWCTRL_WRITE_BNDRY_16) {
  13384. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13385. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13386. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13387. break;
  13388. } else {
  13389. dev_err(&tp->pdev->dev,
  13390. "%s: Buffer corrupted on read back! "
  13391. "(%d != %d)\n", __func__, p[i], i);
  13392. ret = -ENODEV;
  13393. goto out;
  13394. }
  13395. }
  13396. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  13397. /* Success. */
  13398. ret = 0;
  13399. break;
  13400. }
  13401. }
  13402. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13403. DMA_RWCTRL_WRITE_BNDRY_16) {
  13404. /* DMA test passed without adjusting DMA boundary,
  13405. * now look for chipsets that are known to expose the
  13406. * DMA bug without failing the test.
  13407. */
  13408. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  13409. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13410. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13411. } else {
  13412. /* Safe to use the calculated DMA boundary. */
  13413. tp->dma_rwctrl = saved_dma_rwctrl;
  13414. }
  13415. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13416. }
  13417. out:
  13418. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  13419. out_nofree:
  13420. return ret;
  13421. }
  13422. static void tg3_init_bufmgr_config(struct tg3 *tp)
  13423. {
  13424. if (tg3_flag(tp, 57765_PLUS)) {
  13425. tp->bufmgr_config.mbuf_read_dma_low_water =
  13426. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13427. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13428. DEFAULT_MB_MACRX_LOW_WATER_57765;
  13429. tp->bufmgr_config.mbuf_high_water =
  13430. DEFAULT_MB_HIGH_WATER_57765;
  13431. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13432. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13433. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13434. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  13435. tp->bufmgr_config.mbuf_high_water_jumbo =
  13436. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  13437. } else if (tg3_flag(tp, 5705_PLUS)) {
  13438. tp->bufmgr_config.mbuf_read_dma_low_water =
  13439. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13440. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13441. DEFAULT_MB_MACRX_LOW_WATER_5705;
  13442. tp->bufmgr_config.mbuf_high_water =
  13443. DEFAULT_MB_HIGH_WATER_5705;
  13444. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  13445. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13446. DEFAULT_MB_MACRX_LOW_WATER_5906;
  13447. tp->bufmgr_config.mbuf_high_water =
  13448. DEFAULT_MB_HIGH_WATER_5906;
  13449. }
  13450. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13451. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  13452. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13453. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  13454. tp->bufmgr_config.mbuf_high_water_jumbo =
  13455. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  13456. } else {
  13457. tp->bufmgr_config.mbuf_read_dma_low_water =
  13458. DEFAULT_MB_RDMA_LOW_WATER;
  13459. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13460. DEFAULT_MB_MACRX_LOW_WATER;
  13461. tp->bufmgr_config.mbuf_high_water =
  13462. DEFAULT_MB_HIGH_WATER;
  13463. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13464. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  13465. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13466. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  13467. tp->bufmgr_config.mbuf_high_water_jumbo =
  13468. DEFAULT_MB_HIGH_WATER_JUMBO;
  13469. }
  13470. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  13471. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  13472. }
  13473. static char *tg3_phy_string(struct tg3 *tp)
  13474. {
  13475. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  13476. case TG3_PHY_ID_BCM5400: return "5400";
  13477. case TG3_PHY_ID_BCM5401: return "5401";
  13478. case TG3_PHY_ID_BCM5411: return "5411";
  13479. case TG3_PHY_ID_BCM5701: return "5701";
  13480. case TG3_PHY_ID_BCM5703: return "5703";
  13481. case TG3_PHY_ID_BCM5704: return "5704";
  13482. case TG3_PHY_ID_BCM5705: return "5705";
  13483. case TG3_PHY_ID_BCM5750: return "5750";
  13484. case TG3_PHY_ID_BCM5752: return "5752";
  13485. case TG3_PHY_ID_BCM5714: return "5714";
  13486. case TG3_PHY_ID_BCM5780: return "5780";
  13487. case TG3_PHY_ID_BCM5755: return "5755";
  13488. case TG3_PHY_ID_BCM5787: return "5787";
  13489. case TG3_PHY_ID_BCM5784: return "5784";
  13490. case TG3_PHY_ID_BCM5756: return "5722/5756";
  13491. case TG3_PHY_ID_BCM5906: return "5906";
  13492. case TG3_PHY_ID_BCM5761: return "5761";
  13493. case TG3_PHY_ID_BCM5718C: return "5718C";
  13494. case TG3_PHY_ID_BCM5718S: return "5718S";
  13495. case TG3_PHY_ID_BCM57765: return "57765";
  13496. case TG3_PHY_ID_BCM5719C: return "5719C";
  13497. case TG3_PHY_ID_BCM5720C: return "5720C";
  13498. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  13499. case 0: return "serdes";
  13500. default: return "unknown";
  13501. }
  13502. }
  13503. static char *tg3_bus_string(struct tg3 *tp, char *str)
  13504. {
  13505. if (tg3_flag(tp, PCI_EXPRESS)) {
  13506. strcpy(str, "PCI Express");
  13507. return str;
  13508. } else if (tg3_flag(tp, PCIX_MODE)) {
  13509. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  13510. strcpy(str, "PCIX:");
  13511. if ((clock_ctrl == 7) ||
  13512. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  13513. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  13514. strcat(str, "133MHz");
  13515. else if (clock_ctrl == 0)
  13516. strcat(str, "33MHz");
  13517. else if (clock_ctrl == 2)
  13518. strcat(str, "50MHz");
  13519. else if (clock_ctrl == 4)
  13520. strcat(str, "66MHz");
  13521. else if (clock_ctrl == 6)
  13522. strcat(str, "100MHz");
  13523. } else {
  13524. strcpy(str, "PCI:");
  13525. if (tg3_flag(tp, PCI_HIGH_SPEED))
  13526. strcat(str, "66MHz");
  13527. else
  13528. strcat(str, "33MHz");
  13529. }
  13530. if (tg3_flag(tp, PCI_32BIT))
  13531. strcat(str, ":32-bit");
  13532. else
  13533. strcat(str, ":64-bit");
  13534. return str;
  13535. }
  13536. static void tg3_init_coal(struct tg3 *tp)
  13537. {
  13538. struct ethtool_coalesce *ec = &tp->coal;
  13539. memset(ec, 0, sizeof(*ec));
  13540. ec->cmd = ETHTOOL_GCOALESCE;
  13541. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  13542. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  13543. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  13544. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  13545. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  13546. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  13547. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  13548. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  13549. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  13550. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  13551. HOSTCC_MODE_CLRTICK_TXBD)) {
  13552. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  13553. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  13554. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  13555. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  13556. }
  13557. if (tg3_flag(tp, 5705_PLUS)) {
  13558. ec->rx_coalesce_usecs_irq = 0;
  13559. ec->tx_coalesce_usecs_irq = 0;
  13560. ec->stats_block_coalesce_usecs = 0;
  13561. }
  13562. }
  13563. static int tg3_init_one(struct pci_dev *pdev,
  13564. const struct pci_device_id *ent)
  13565. {
  13566. struct net_device *dev;
  13567. struct tg3 *tp;
  13568. int i, err, pm_cap;
  13569. u32 sndmbx, rcvmbx, intmbx;
  13570. char str[40];
  13571. u64 dma_mask, persist_dma_mask;
  13572. netdev_features_t features = 0;
  13573. printk_once(KERN_INFO "%s\n", version);
  13574. err = pci_enable_device(pdev);
  13575. if (err) {
  13576. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  13577. return err;
  13578. }
  13579. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  13580. if (err) {
  13581. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  13582. goto err_out_disable_pdev;
  13583. }
  13584. pci_set_master(pdev);
  13585. /* Find power-management capability. */
  13586. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  13587. if (pm_cap == 0) {
  13588. dev_err(&pdev->dev,
  13589. "Cannot find Power Management capability, aborting\n");
  13590. err = -EIO;
  13591. goto err_out_free_res;
  13592. }
  13593. err = pci_set_power_state(pdev, PCI_D0);
  13594. if (err) {
  13595. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  13596. goto err_out_free_res;
  13597. }
  13598. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  13599. if (!dev) {
  13600. err = -ENOMEM;
  13601. goto err_out_power_down;
  13602. }
  13603. SET_NETDEV_DEV(dev, &pdev->dev);
  13604. tp = netdev_priv(dev);
  13605. tp->pdev = pdev;
  13606. tp->dev = dev;
  13607. tp->pm_cap = pm_cap;
  13608. tp->rx_mode = TG3_DEF_RX_MODE;
  13609. tp->tx_mode = TG3_DEF_TX_MODE;
  13610. tp->irq_sync = 1;
  13611. if (tg3_debug > 0)
  13612. tp->msg_enable = tg3_debug;
  13613. else
  13614. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  13615. /* The word/byte swap controls here control register access byte
  13616. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  13617. * setting below.
  13618. */
  13619. tp->misc_host_ctrl =
  13620. MISC_HOST_CTRL_MASK_PCI_INT |
  13621. MISC_HOST_CTRL_WORD_SWAP |
  13622. MISC_HOST_CTRL_INDIR_ACCESS |
  13623. MISC_HOST_CTRL_PCISTATE_RW;
  13624. /* The NONFRM (non-frame) byte/word swap controls take effect
  13625. * on descriptor entries, anything which isn't packet data.
  13626. *
  13627. * The StrongARM chips on the board (one for tx, one for rx)
  13628. * are running in big-endian mode.
  13629. */
  13630. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  13631. GRC_MODE_WSWAP_NONFRM_DATA);
  13632. #ifdef __BIG_ENDIAN
  13633. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  13634. #endif
  13635. spin_lock_init(&tp->lock);
  13636. spin_lock_init(&tp->indirect_lock);
  13637. INIT_WORK(&tp->reset_task, tg3_reset_task);
  13638. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  13639. if (!tp->regs) {
  13640. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  13641. err = -ENOMEM;
  13642. goto err_out_free_dev;
  13643. }
  13644. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13645. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  13646. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  13647. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  13648. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13649. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  13650. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13651. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13652. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  13653. tg3_flag_set(tp, ENABLE_APE);
  13654. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  13655. if (!tp->aperegs) {
  13656. dev_err(&pdev->dev,
  13657. "Cannot map APE registers, aborting\n");
  13658. err = -ENOMEM;
  13659. goto err_out_iounmap;
  13660. }
  13661. }
  13662. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  13663. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  13664. dev->ethtool_ops = &tg3_ethtool_ops;
  13665. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  13666. dev->netdev_ops = &tg3_netdev_ops;
  13667. dev->irq = pdev->irq;
  13668. err = tg3_get_invariants(tp, ent);
  13669. if (err) {
  13670. dev_err(&pdev->dev,
  13671. "Problem fetching invariants of chip, aborting\n");
  13672. goto err_out_apeunmap;
  13673. }
  13674. /* The EPB bridge inside 5714, 5715, and 5780 and any
  13675. * device behind the EPB cannot support DMA addresses > 40-bit.
  13676. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  13677. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  13678. * do DMA address check in tg3_start_xmit().
  13679. */
  13680. if (tg3_flag(tp, IS_5788))
  13681. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  13682. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  13683. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  13684. #ifdef CONFIG_HIGHMEM
  13685. dma_mask = DMA_BIT_MASK(64);
  13686. #endif
  13687. } else
  13688. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  13689. /* Configure DMA attributes. */
  13690. if (dma_mask > DMA_BIT_MASK(32)) {
  13691. err = pci_set_dma_mask(pdev, dma_mask);
  13692. if (!err) {
  13693. features |= NETIF_F_HIGHDMA;
  13694. err = pci_set_consistent_dma_mask(pdev,
  13695. persist_dma_mask);
  13696. if (err < 0) {
  13697. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  13698. "DMA for consistent allocations\n");
  13699. goto err_out_apeunmap;
  13700. }
  13701. }
  13702. }
  13703. if (err || dma_mask == DMA_BIT_MASK(32)) {
  13704. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  13705. if (err) {
  13706. dev_err(&pdev->dev,
  13707. "No usable DMA configuration, aborting\n");
  13708. goto err_out_apeunmap;
  13709. }
  13710. }
  13711. tg3_init_bufmgr_config(tp);
  13712. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  13713. /* 5700 B0 chips do not support checksumming correctly due
  13714. * to hardware bugs.
  13715. */
  13716. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  13717. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  13718. if (tg3_flag(tp, 5755_PLUS))
  13719. features |= NETIF_F_IPV6_CSUM;
  13720. }
  13721. /* TSO is on by default on chips that support hardware TSO.
  13722. * Firmware TSO on older chips gives lower performance, so it
  13723. * is off by default, but can be enabled using ethtool.
  13724. */
  13725. if ((tg3_flag(tp, HW_TSO_1) ||
  13726. tg3_flag(tp, HW_TSO_2) ||
  13727. tg3_flag(tp, HW_TSO_3)) &&
  13728. (features & NETIF_F_IP_CSUM))
  13729. features |= NETIF_F_TSO;
  13730. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  13731. if (features & NETIF_F_IPV6_CSUM)
  13732. features |= NETIF_F_TSO6;
  13733. if (tg3_flag(tp, HW_TSO_3) ||
  13734. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  13735. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  13736. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  13737. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  13738. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  13739. features |= NETIF_F_TSO_ECN;
  13740. }
  13741. dev->features |= features;
  13742. dev->vlan_features |= features;
  13743. /*
  13744. * Add loopback capability only for a subset of devices that support
  13745. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  13746. * loopback for the remaining devices.
  13747. */
  13748. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  13749. !tg3_flag(tp, CPMU_PRESENT))
  13750. /* Add the loopback capability */
  13751. features |= NETIF_F_LOOPBACK;
  13752. dev->hw_features |= features;
  13753. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  13754. !tg3_flag(tp, TSO_CAPABLE) &&
  13755. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  13756. tg3_flag_set(tp, MAX_RXPEND_64);
  13757. tp->rx_pending = 63;
  13758. }
  13759. err = tg3_get_device_address(tp);
  13760. if (err) {
  13761. dev_err(&pdev->dev,
  13762. "Could not obtain valid ethernet address, aborting\n");
  13763. goto err_out_apeunmap;
  13764. }
  13765. /*
  13766. * Reset chip in case UNDI or EFI driver did not shutdown
  13767. * DMA self test will enable WDMAC and we'll see (spurious)
  13768. * pending DMA on the PCI bus at that point.
  13769. */
  13770. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  13771. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  13772. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  13773. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13774. }
  13775. err = tg3_test_dma(tp);
  13776. if (err) {
  13777. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  13778. goto err_out_apeunmap;
  13779. }
  13780. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  13781. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  13782. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  13783. for (i = 0; i < tp->irq_max; i++) {
  13784. struct tg3_napi *tnapi = &tp->napi[i];
  13785. tnapi->tp = tp;
  13786. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  13787. tnapi->int_mbox = intmbx;
  13788. if (i <= 4)
  13789. intmbx += 0x8;
  13790. else
  13791. intmbx += 0x4;
  13792. tnapi->consmbox = rcvmbx;
  13793. tnapi->prodmbox = sndmbx;
  13794. if (i)
  13795. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  13796. else
  13797. tnapi->coal_now = HOSTCC_MODE_NOW;
  13798. if (!tg3_flag(tp, SUPPORT_MSIX))
  13799. break;
  13800. /*
  13801. * If we support MSIX, we'll be using RSS. If we're using
  13802. * RSS, the first vector only handles link interrupts and the
  13803. * remaining vectors handle rx and tx interrupts. Reuse the
  13804. * mailbox values for the next iteration. The values we setup
  13805. * above are still useful for the single vectored mode.
  13806. */
  13807. if (!i)
  13808. continue;
  13809. rcvmbx += 0x8;
  13810. if (sndmbx & 0x4)
  13811. sndmbx -= 0x4;
  13812. else
  13813. sndmbx += 0xc;
  13814. }
  13815. tg3_init_coal(tp);
  13816. pci_set_drvdata(pdev, dev);
  13817. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  13818. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  13819. tg3_flag_set(tp, PTP_CAPABLE);
  13820. if (tg3_flag(tp, 5717_PLUS)) {
  13821. /* Resume a low-power mode */
  13822. tg3_frob_aux_power(tp, false);
  13823. }
  13824. tg3_timer_init(tp);
  13825. err = register_netdev(dev);
  13826. if (err) {
  13827. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  13828. goto err_out_apeunmap;
  13829. }
  13830. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  13831. tp->board_part_number,
  13832. tp->pci_chip_rev_id,
  13833. tg3_bus_string(tp, str),
  13834. dev->dev_addr);
  13835. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  13836. struct phy_device *phydev;
  13837. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  13838. netdev_info(dev,
  13839. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  13840. phydev->drv->name, dev_name(&phydev->dev));
  13841. } else {
  13842. char *ethtype;
  13843. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  13844. ethtype = "10/100Base-TX";
  13845. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  13846. ethtype = "1000Base-SX";
  13847. else
  13848. ethtype = "10/100/1000Base-T";
  13849. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  13850. "(WireSpeed[%d], EEE[%d])\n",
  13851. tg3_phy_string(tp), ethtype,
  13852. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  13853. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  13854. }
  13855. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  13856. (dev->features & NETIF_F_RXCSUM) != 0,
  13857. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  13858. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  13859. tg3_flag(tp, ENABLE_ASF) != 0,
  13860. tg3_flag(tp, TSO_CAPABLE) != 0);
  13861. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  13862. tp->dma_rwctrl,
  13863. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  13864. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  13865. pci_save_state(pdev);
  13866. return 0;
  13867. err_out_apeunmap:
  13868. if (tp->aperegs) {
  13869. iounmap(tp->aperegs);
  13870. tp->aperegs = NULL;
  13871. }
  13872. err_out_iounmap:
  13873. if (tp->regs) {
  13874. iounmap(tp->regs);
  13875. tp->regs = NULL;
  13876. }
  13877. err_out_free_dev:
  13878. free_netdev(dev);
  13879. err_out_power_down:
  13880. pci_set_power_state(pdev, PCI_D3hot);
  13881. err_out_free_res:
  13882. pci_release_regions(pdev);
  13883. err_out_disable_pdev:
  13884. pci_disable_device(pdev);
  13885. pci_set_drvdata(pdev, NULL);
  13886. return err;
  13887. }
  13888. static void tg3_remove_one(struct pci_dev *pdev)
  13889. {
  13890. struct net_device *dev = pci_get_drvdata(pdev);
  13891. if (dev) {
  13892. struct tg3 *tp = netdev_priv(dev);
  13893. release_firmware(tp->fw);
  13894. tg3_reset_task_cancel(tp);
  13895. if (tg3_flag(tp, USE_PHYLIB)) {
  13896. tg3_phy_fini(tp);
  13897. tg3_mdio_fini(tp);
  13898. }
  13899. unregister_netdev(dev);
  13900. if (tp->aperegs) {
  13901. iounmap(tp->aperegs);
  13902. tp->aperegs = NULL;
  13903. }
  13904. if (tp->regs) {
  13905. iounmap(tp->regs);
  13906. tp->regs = NULL;
  13907. }
  13908. free_netdev(dev);
  13909. pci_release_regions(pdev);
  13910. pci_disable_device(pdev);
  13911. pci_set_drvdata(pdev, NULL);
  13912. }
  13913. }
  13914. #ifdef CONFIG_PM_SLEEP
  13915. static int tg3_suspend(struct device *device)
  13916. {
  13917. struct pci_dev *pdev = to_pci_dev(device);
  13918. struct net_device *dev = pci_get_drvdata(pdev);
  13919. struct tg3 *tp = netdev_priv(dev);
  13920. int err;
  13921. if (!netif_running(dev))
  13922. return 0;
  13923. tg3_reset_task_cancel(tp);
  13924. tg3_phy_stop(tp);
  13925. tg3_netif_stop(tp);
  13926. tg3_timer_stop(tp);
  13927. tg3_full_lock(tp, 1);
  13928. tg3_disable_ints(tp);
  13929. tg3_full_unlock(tp);
  13930. netif_device_detach(dev);
  13931. tg3_full_lock(tp, 0);
  13932. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13933. tg3_flag_clear(tp, INIT_COMPLETE);
  13934. tg3_full_unlock(tp);
  13935. err = tg3_power_down_prepare(tp);
  13936. if (err) {
  13937. int err2;
  13938. tg3_full_lock(tp, 0);
  13939. tg3_flag_set(tp, INIT_COMPLETE);
  13940. err2 = tg3_restart_hw(tp, 1);
  13941. if (err2)
  13942. goto out;
  13943. tg3_timer_start(tp);
  13944. netif_device_attach(dev);
  13945. tg3_netif_start(tp);
  13946. out:
  13947. tg3_full_unlock(tp);
  13948. if (!err2)
  13949. tg3_phy_start(tp);
  13950. }
  13951. return err;
  13952. }
  13953. static int tg3_resume(struct device *device)
  13954. {
  13955. struct pci_dev *pdev = to_pci_dev(device);
  13956. struct net_device *dev = pci_get_drvdata(pdev);
  13957. struct tg3 *tp = netdev_priv(dev);
  13958. int err;
  13959. if (!netif_running(dev))
  13960. return 0;
  13961. netif_device_attach(dev);
  13962. tg3_full_lock(tp, 0);
  13963. tg3_flag_set(tp, INIT_COMPLETE);
  13964. err = tg3_restart_hw(tp, 1);
  13965. if (err)
  13966. goto out;
  13967. tg3_timer_start(tp);
  13968. tg3_netif_start(tp);
  13969. out:
  13970. tg3_full_unlock(tp);
  13971. if (!err)
  13972. tg3_phy_start(tp);
  13973. return err;
  13974. }
  13975. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13976. #define TG3_PM_OPS (&tg3_pm_ops)
  13977. #else
  13978. #define TG3_PM_OPS NULL
  13979. #endif /* CONFIG_PM_SLEEP */
  13980. /**
  13981. * tg3_io_error_detected - called when PCI error is detected
  13982. * @pdev: Pointer to PCI device
  13983. * @state: The current pci connection state
  13984. *
  13985. * This function is called after a PCI bus error affecting
  13986. * this device has been detected.
  13987. */
  13988. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13989. pci_channel_state_t state)
  13990. {
  13991. struct net_device *netdev = pci_get_drvdata(pdev);
  13992. struct tg3 *tp = netdev_priv(netdev);
  13993. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13994. netdev_info(netdev, "PCI I/O error detected\n");
  13995. rtnl_lock();
  13996. if (!netif_running(netdev))
  13997. goto done;
  13998. tg3_phy_stop(tp);
  13999. tg3_netif_stop(tp);
  14000. tg3_timer_stop(tp);
  14001. /* Want to make sure that the reset task doesn't run */
  14002. tg3_reset_task_cancel(tp);
  14003. netif_device_detach(netdev);
  14004. /* Clean up software state, even if MMIO is blocked */
  14005. tg3_full_lock(tp, 0);
  14006. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  14007. tg3_full_unlock(tp);
  14008. done:
  14009. if (state == pci_channel_io_perm_failure)
  14010. err = PCI_ERS_RESULT_DISCONNECT;
  14011. else
  14012. pci_disable_device(pdev);
  14013. rtnl_unlock();
  14014. return err;
  14015. }
  14016. /**
  14017. * tg3_io_slot_reset - called after the pci bus has been reset.
  14018. * @pdev: Pointer to PCI device
  14019. *
  14020. * Restart the card from scratch, as if from a cold-boot.
  14021. * At this point, the card has exprienced a hard reset,
  14022. * followed by fixups by BIOS, and has its config space
  14023. * set up identically to what it was at cold boot.
  14024. */
  14025. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  14026. {
  14027. struct net_device *netdev = pci_get_drvdata(pdev);
  14028. struct tg3 *tp = netdev_priv(netdev);
  14029. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  14030. int err;
  14031. rtnl_lock();
  14032. if (pci_enable_device(pdev)) {
  14033. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  14034. goto done;
  14035. }
  14036. pci_set_master(pdev);
  14037. pci_restore_state(pdev);
  14038. pci_save_state(pdev);
  14039. if (!netif_running(netdev)) {
  14040. rc = PCI_ERS_RESULT_RECOVERED;
  14041. goto done;
  14042. }
  14043. err = tg3_power_up(tp);
  14044. if (err)
  14045. goto done;
  14046. rc = PCI_ERS_RESULT_RECOVERED;
  14047. done:
  14048. rtnl_unlock();
  14049. return rc;
  14050. }
  14051. /**
  14052. * tg3_io_resume - called when traffic can start flowing again.
  14053. * @pdev: Pointer to PCI device
  14054. *
  14055. * This callback is called when the error recovery driver tells
  14056. * us that its OK to resume normal operation.
  14057. */
  14058. static void tg3_io_resume(struct pci_dev *pdev)
  14059. {
  14060. struct net_device *netdev = pci_get_drvdata(pdev);
  14061. struct tg3 *tp = netdev_priv(netdev);
  14062. int err;
  14063. rtnl_lock();
  14064. if (!netif_running(netdev))
  14065. goto done;
  14066. tg3_full_lock(tp, 0);
  14067. tg3_flag_set(tp, INIT_COMPLETE);
  14068. err = tg3_restart_hw(tp, 1);
  14069. if (err) {
  14070. tg3_full_unlock(tp);
  14071. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  14072. goto done;
  14073. }
  14074. netif_device_attach(netdev);
  14075. tg3_timer_start(tp);
  14076. tg3_netif_start(tp);
  14077. tg3_full_unlock(tp);
  14078. tg3_phy_start(tp);
  14079. done:
  14080. rtnl_unlock();
  14081. }
  14082. static const struct pci_error_handlers tg3_err_handler = {
  14083. .error_detected = tg3_io_error_detected,
  14084. .slot_reset = tg3_io_slot_reset,
  14085. .resume = tg3_io_resume
  14086. };
  14087. static struct pci_driver tg3_driver = {
  14088. .name = DRV_MODULE_NAME,
  14089. .id_table = tg3_pci_tbl,
  14090. .probe = tg3_init_one,
  14091. .remove = tg3_remove_one,
  14092. .err_handler = &tg3_err_handler,
  14093. .driver.pm = TG3_PM_OPS,
  14094. };
  14095. static int __init tg3_init(void)
  14096. {
  14097. return pci_register_driver(&tg3_driver);
  14098. }
  14099. static void __exit tg3_cleanup(void)
  14100. {
  14101. pci_unregister_driver(&tg3_driver);
  14102. }
  14103. module_init(tg3_init);
  14104. module_exit(tg3_cleanup);