s5pv210-cpufreq.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608
  1. /*
  2. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * CPU frequency scaling for S5PC110/S5PV210
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/types.h>
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/err.h>
  15. #include <linux/clk.h>
  16. #include <linux/io.h>
  17. #include <linux/cpufreq.h>
  18. #include <linux/reboot.h>
  19. #include <linux/regulator/consumer.h>
  20. #include <linux/suspend.h>
  21. #include <mach/map.h>
  22. #include <mach/regs-clock.h>
  23. static struct clk *cpu_clk;
  24. static struct clk *dmc0_clk;
  25. static struct clk *dmc1_clk;
  26. static struct cpufreq_freqs freqs;
  27. static DEFINE_MUTEX(set_freq_lock);
  28. /* APLL M,P,S values for 1G/800Mhz */
  29. #define APLL_VAL_1000 ((1 << 31) | (125 << 16) | (3 << 8) | 1)
  30. #define APLL_VAL_800 ((1 << 31) | (100 << 16) | (3 << 8) | 1)
  31. /* Use 800MHz when entering sleep mode */
  32. #define SLEEP_FREQ (800 * 1000)
  33. /* Tracks if cpu freqency can be updated anymore */
  34. static bool no_cpufreq_access;
  35. /*
  36. * DRAM configurations to calculate refresh counter for changing
  37. * frequency of memory.
  38. */
  39. struct dram_conf {
  40. unsigned long freq; /* HZ */
  41. unsigned long refresh; /* DRAM refresh counter * 1000 */
  42. };
  43. /* DRAM configuration (DMC0 and DMC1) */
  44. static struct dram_conf s5pv210_dram_conf[2];
  45. enum perf_level {
  46. L0, L1, L2, L3, L4,
  47. };
  48. enum s5pv210_mem_type {
  49. LPDDR = 0x1,
  50. LPDDR2 = 0x2,
  51. DDR2 = 0x4,
  52. };
  53. enum s5pv210_dmc_port {
  54. DMC0 = 0,
  55. DMC1,
  56. };
  57. static struct cpufreq_frequency_table s5pv210_freq_table[] = {
  58. {L0, 1000*1000},
  59. {L1, 800*1000},
  60. {L2, 400*1000},
  61. {L3, 200*1000},
  62. {L4, 100*1000},
  63. {0, CPUFREQ_TABLE_END},
  64. };
  65. static struct regulator *arm_regulator;
  66. static struct regulator *int_regulator;
  67. struct s5pv210_dvs_conf {
  68. int arm_volt; /* uV */
  69. int int_volt; /* uV */
  70. };
  71. static const int arm_volt_max = 1350000;
  72. static const int int_volt_max = 1250000;
  73. static struct s5pv210_dvs_conf dvs_conf[] = {
  74. [L0] = {
  75. .arm_volt = 1250000,
  76. .int_volt = 1100000,
  77. },
  78. [L1] = {
  79. .arm_volt = 1200000,
  80. .int_volt = 1100000,
  81. },
  82. [L2] = {
  83. .arm_volt = 1050000,
  84. .int_volt = 1100000,
  85. },
  86. [L3] = {
  87. .arm_volt = 950000,
  88. .int_volt = 1100000,
  89. },
  90. [L4] = {
  91. .arm_volt = 950000,
  92. .int_volt = 1000000,
  93. },
  94. };
  95. static u32 clkdiv_val[5][11] = {
  96. /*
  97. * Clock divider value for following
  98. * { APLL, A2M, HCLK_MSYS, PCLK_MSYS,
  99. * HCLK_DSYS, PCLK_DSYS, HCLK_PSYS, PCLK_PSYS,
  100. * ONEDRAM, MFC, G3D }
  101. */
  102. /* L0 : [1000/200/100][166/83][133/66][200/200] */
  103. {0, 4, 4, 1, 3, 1, 4, 1, 3, 0, 0},
  104. /* L1 : [800/200/100][166/83][133/66][200/200] */
  105. {0, 3, 3, 1, 3, 1, 4, 1, 3, 0, 0},
  106. /* L2 : [400/200/100][166/83][133/66][200/200] */
  107. {1, 3, 1, 1, 3, 1, 4, 1, 3, 0, 0},
  108. /* L3 : [200/200/100][166/83][133/66][200/200] */
  109. {3, 3, 1, 1, 3, 1, 4, 1, 3, 0, 0},
  110. /* L4 : [100/100/100][83/83][66/66][100/100] */
  111. {7, 7, 0, 0, 7, 0, 9, 0, 7, 0, 0},
  112. };
  113. /*
  114. * This function set DRAM refresh counter
  115. * accoriding to operating frequency of DRAM
  116. * ch: DMC port number 0 or 1
  117. * freq: Operating frequency of DRAM(KHz)
  118. */
  119. static void s5pv210_set_refresh(enum s5pv210_dmc_port ch, unsigned long freq)
  120. {
  121. unsigned long tmp, tmp1;
  122. void __iomem *reg = NULL;
  123. if (ch == DMC0) {
  124. reg = (S5P_VA_DMC0 + 0x30);
  125. } else if (ch == DMC1) {
  126. reg = (S5P_VA_DMC1 + 0x30);
  127. } else {
  128. printk(KERN_ERR "Cannot find DMC port\n");
  129. return;
  130. }
  131. /* Find current DRAM frequency */
  132. tmp = s5pv210_dram_conf[ch].freq;
  133. do_div(tmp, freq);
  134. tmp1 = s5pv210_dram_conf[ch].refresh;
  135. do_div(tmp1, tmp);
  136. __raw_writel(tmp1, reg);
  137. }
  138. static unsigned int s5pv210_getspeed(unsigned int cpu)
  139. {
  140. if (cpu)
  141. return 0;
  142. return clk_get_rate(cpu_clk) / 1000;
  143. }
  144. static int s5pv210_target(struct cpufreq_policy *policy, unsigned int index)
  145. {
  146. unsigned long reg;
  147. unsigned int priv_index;
  148. unsigned int pll_changing = 0;
  149. unsigned int bus_speed_changing = 0;
  150. int arm_volt, int_volt;
  151. int ret = 0;
  152. mutex_lock(&set_freq_lock);
  153. if (no_cpufreq_access) {
  154. #ifdef CONFIG_PM_VERBOSE
  155. pr_err("%s:%d denied access to %s as it is disabled"
  156. "temporarily\n", __FILE__, __LINE__, __func__);
  157. #endif
  158. ret = -EINVAL;
  159. goto exit;
  160. }
  161. freqs.old = s5pv210_getspeed(0);
  162. freqs.new = s5pv210_freq_table[index].frequency;
  163. /* Finding current running level index */
  164. if (cpufreq_frequency_table_target(policy, s5pv210_freq_table,
  165. freqs.old, CPUFREQ_RELATION_H,
  166. &priv_index)) {
  167. ret = -EINVAL;
  168. goto exit;
  169. }
  170. arm_volt = dvs_conf[index].arm_volt;
  171. int_volt = dvs_conf[index].int_volt;
  172. if (freqs.new > freqs.old) {
  173. ret = regulator_set_voltage(arm_regulator,
  174. arm_volt, arm_volt_max);
  175. if (ret)
  176. goto exit;
  177. ret = regulator_set_voltage(int_regulator,
  178. int_volt, int_volt_max);
  179. if (ret)
  180. goto exit;
  181. }
  182. cpufreq_notify_transition(policy, &freqs, CPUFREQ_PRECHANGE);
  183. /* Check if there need to change PLL */
  184. if ((index == L0) || (priv_index == L0))
  185. pll_changing = 1;
  186. /* Check if there need to change System bus clock */
  187. if ((index == L4) || (priv_index == L4))
  188. bus_speed_changing = 1;
  189. if (bus_speed_changing) {
  190. /*
  191. * Reconfigure DRAM refresh counter value for minimum
  192. * temporary clock while changing divider.
  193. * expected clock is 83Mhz : 7.8usec/(1/83Mhz) = 0x287
  194. */
  195. if (pll_changing)
  196. s5pv210_set_refresh(DMC1, 83000);
  197. else
  198. s5pv210_set_refresh(DMC1, 100000);
  199. s5pv210_set_refresh(DMC0, 83000);
  200. }
  201. /*
  202. * APLL should be changed in this level
  203. * APLL -> MPLL(for stable transition) -> APLL
  204. * Some clock source's clock API are not prepared.
  205. * Do not use clock API in below code.
  206. */
  207. if (pll_changing) {
  208. /*
  209. * 1. Temporary Change divider for MFC and G3D
  210. * SCLKA2M(200/1=200)->(200/4=50)Mhz
  211. */
  212. reg = __raw_readl(S5P_CLK_DIV2);
  213. reg &= ~(S5P_CLKDIV2_G3D_MASK | S5P_CLKDIV2_MFC_MASK);
  214. reg |= (3 << S5P_CLKDIV2_G3D_SHIFT) |
  215. (3 << S5P_CLKDIV2_MFC_SHIFT);
  216. __raw_writel(reg, S5P_CLK_DIV2);
  217. /* For MFC, G3D dividing */
  218. do {
  219. reg = __raw_readl(S5P_CLKDIV_STAT0);
  220. } while (reg & ((1 << 16) | (1 << 17)));
  221. /*
  222. * 2. Change SCLKA2M(200Mhz)to SCLKMPLL in MFC_MUX, G3D MUX
  223. * (200/4=50)->(667/4=166)Mhz
  224. */
  225. reg = __raw_readl(S5P_CLK_SRC2);
  226. reg &= ~(S5P_CLKSRC2_G3D_MASK | S5P_CLKSRC2_MFC_MASK);
  227. reg |= (1 << S5P_CLKSRC2_G3D_SHIFT) |
  228. (1 << S5P_CLKSRC2_MFC_SHIFT);
  229. __raw_writel(reg, S5P_CLK_SRC2);
  230. do {
  231. reg = __raw_readl(S5P_CLKMUX_STAT1);
  232. } while (reg & ((1 << 7) | (1 << 3)));
  233. /*
  234. * 3. DMC1 refresh count for 133Mhz if (index == L4) is
  235. * true refresh counter is already programed in upper
  236. * code. 0x287@83Mhz
  237. */
  238. if (!bus_speed_changing)
  239. s5pv210_set_refresh(DMC1, 133000);
  240. /* 4. SCLKAPLL -> SCLKMPLL */
  241. reg = __raw_readl(S5P_CLK_SRC0);
  242. reg &= ~(S5P_CLKSRC0_MUX200_MASK);
  243. reg |= (0x1 << S5P_CLKSRC0_MUX200_SHIFT);
  244. __raw_writel(reg, S5P_CLK_SRC0);
  245. do {
  246. reg = __raw_readl(S5P_CLKMUX_STAT0);
  247. } while (reg & (0x1 << 18));
  248. }
  249. /* Change divider */
  250. reg = __raw_readl(S5P_CLK_DIV0);
  251. reg &= ~(S5P_CLKDIV0_APLL_MASK | S5P_CLKDIV0_A2M_MASK |
  252. S5P_CLKDIV0_HCLK200_MASK | S5P_CLKDIV0_PCLK100_MASK |
  253. S5P_CLKDIV0_HCLK166_MASK | S5P_CLKDIV0_PCLK83_MASK |
  254. S5P_CLKDIV0_HCLK133_MASK | S5P_CLKDIV0_PCLK66_MASK);
  255. reg |= ((clkdiv_val[index][0] << S5P_CLKDIV0_APLL_SHIFT) |
  256. (clkdiv_val[index][1] << S5P_CLKDIV0_A2M_SHIFT) |
  257. (clkdiv_val[index][2] << S5P_CLKDIV0_HCLK200_SHIFT) |
  258. (clkdiv_val[index][3] << S5P_CLKDIV0_PCLK100_SHIFT) |
  259. (clkdiv_val[index][4] << S5P_CLKDIV0_HCLK166_SHIFT) |
  260. (clkdiv_val[index][5] << S5P_CLKDIV0_PCLK83_SHIFT) |
  261. (clkdiv_val[index][6] << S5P_CLKDIV0_HCLK133_SHIFT) |
  262. (clkdiv_val[index][7] << S5P_CLKDIV0_PCLK66_SHIFT));
  263. __raw_writel(reg, S5P_CLK_DIV0);
  264. do {
  265. reg = __raw_readl(S5P_CLKDIV_STAT0);
  266. } while (reg & 0xff);
  267. /* ARM MCS value changed */
  268. reg = __raw_readl(S5P_ARM_MCS_CON);
  269. reg &= ~0x3;
  270. if (index >= L3)
  271. reg |= 0x3;
  272. else
  273. reg |= 0x1;
  274. __raw_writel(reg, S5P_ARM_MCS_CON);
  275. if (pll_changing) {
  276. /* 5. Set Lock time = 30us*24Mhz = 0x2cf */
  277. __raw_writel(0x2cf, S5P_APLL_LOCK);
  278. /*
  279. * 6. Turn on APLL
  280. * 6-1. Set PMS values
  281. * 6-2. Wait untile the PLL is locked
  282. */
  283. if (index == L0)
  284. __raw_writel(APLL_VAL_1000, S5P_APLL_CON);
  285. else
  286. __raw_writel(APLL_VAL_800, S5P_APLL_CON);
  287. do {
  288. reg = __raw_readl(S5P_APLL_CON);
  289. } while (!(reg & (0x1 << 29)));
  290. /*
  291. * 7. Change souce clock from SCLKMPLL(667Mhz)
  292. * to SCLKA2M(200Mhz) in MFC_MUX and G3D MUX
  293. * (667/4=166)->(200/4=50)Mhz
  294. */
  295. reg = __raw_readl(S5P_CLK_SRC2);
  296. reg &= ~(S5P_CLKSRC2_G3D_MASK | S5P_CLKSRC2_MFC_MASK);
  297. reg |= (0 << S5P_CLKSRC2_G3D_SHIFT) |
  298. (0 << S5P_CLKSRC2_MFC_SHIFT);
  299. __raw_writel(reg, S5P_CLK_SRC2);
  300. do {
  301. reg = __raw_readl(S5P_CLKMUX_STAT1);
  302. } while (reg & ((1 << 7) | (1 << 3)));
  303. /*
  304. * 8. Change divider for MFC and G3D
  305. * (200/4=50)->(200/1=200)Mhz
  306. */
  307. reg = __raw_readl(S5P_CLK_DIV2);
  308. reg &= ~(S5P_CLKDIV2_G3D_MASK | S5P_CLKDIV2_MFC_MASK);
  309. reg |= (clkdiv_val[index][10] << S5P_CLKDIV2_G3D_SHIFT) |
  310. (clkdiv_val[index][9] << S5P_CLKDIV2_MFC_SHIFT);
  311. __raw_writel(reg, S5P_CLK_DIV2);
  312. /* For MFC, G3D dividing */
  313. do {
  314. reg = __raw_readl(S5P_CLKDIV_STAT0);
  315. } while (reg & ((1 << 16) | (1 << 17)));
  316. /* 9. Change MPLL to APLL in MSYS_MUX */
  317. reg = __raw_readl(S5P_CLK_SRC0);
  318. reg &= ~(S5P_CLKSRC0_MUX200_MASK);
  319. reg |= (0x0 << S5P_CLKSRC0_MUX200_SHIFT);
  320. __raw_writel(reg, S5P_CLK_SRC0);
  321. do {
  322. reg = __raw_readl(S5P_CLKMUX_STAT0);
  323. } while (reg & (0x1 << 18));
  324. /*
  325. * 10. DMC1 refresh counter
  326. * L4 : DMC1 = 100Mhz 7.8us/(1/100) = 0x30c
  327. * Others : DMC1 = 200Mhz 7.8us/(1/200) = 0x618
  328. */
  329. if (!bus_speed_changing)
  330. s5pv210_set_refresh(DMC1, 200000);
  331. }
  332. /*
  333. * L4 level need to change memory bus speed, hence onedram clock divier
  334. * and memory refresh parameter should be changed
  335. */
  336. if (bus_speed_changing) {
  337. reg = __raw_readl(S5P_CLK_DIV6);
  338. reg &= ~S5P_CLKDIV6_ONEDRAM_MASK;
  339. reg |= (clkdiv_val[index][8] << S5P_CLKDIV6_ONEDRAM_SHIFT);
  340. __raw_writel(reg, S5P_CLK_DIV6);
  341. do {
  342. reg = __raw_readl(S5P_CLKDIV_STAT1);
  343. } while (reg & (1 << 15));
  344. /* Reconfigure DRAM refresh counter value */
  345. if (index != L4) {
  346. /*
  347. * DMC0 : 166Mhz
  348. * DMC1 : 200Mhz
  349. */
  350. s5pv210_set_refresh(DMC0, 166000);
  351. s5pv210_set_refresh(DMC1, 200000);
  352. } else {
  353. /*
  354. * DMC0 : 83Mhz
  355. * DMC1 : 100Mhz
  356. */
  357. s5pv210_set_refresh(DMC0, 83000);
  358. s5pv210_set_refresh(DMC1, 100000);
  359. }
  360. }
  361. cpufreq_notify_transition(policy, &freqs, CPUFREQ_POSTCHANGE);
  362. if (freqs.new < freqs.old) {
  363. regulator_set_voltage(int_regulator,
  364. int_volt, int_volt_max);
  365. regulator_set_voltage(arm_regulator,
  366. arm_volt, arm_volt_max);
  367. }
  368. printk(KERN_DEBUG "Perf changed[L%d]\n", index);
  369. exit:
  370. mutex_unlock(&set_freq_lock);
  371. return ret;
  372. }
  373. #ifdef CONFIG_PM
  374. static int s5pv210_cpufreq_suspend(struct cpufreq_policy *policy)
  375. {
  376. return 0;
  377. }
  378. static int s5pv210_cpufreq_resume(struct cpufreq_policy *policy)
  379. {
  380. return 0;
  381. }
  382. #endif
  383. static int check_mem_type(void __iomem *dmc_reg)
  384. {
  385. unsigned long val;
  386. val = __raw_readl(dmc_reg + 0x4);
  387. val = (val & (0xf << 8));
  388. return val >> 8;
  389. }
  390. static int __init s5pv210_cpu_init(struct cpufreq_policy *policy)
  391. {
  392. unsigned long mem_type;
  393. int ret;
  394. cpu_clk = clk_get(NULL, "armclk");
  395. if (IS_ERR(cpu_clk))
  396. return PTR_ERR(cpu_clk);
  397. dmc0_clk = clk_get(NULL, "sclk_dmc0");
  398. if (IS_ERR(dmc0_clk)) {
  399. ret = PTR_ERR(dmc0_clk);
  400. goto out_dmc0;
  401. }
  402. dmc1_clk = clk_get(NULL, "hclk_msys");
  403. if (IS_ERR(dmc1_clk)) {
  404. ret = PTR_ERR(dmc1_clk);
  405. goto out_dmc1;
  406. }
  407. if (policy->cpu != 0) {
  408. ret = -EINVAL;
  409. goto out_dmc1;
  410. }
  411. /*
  412. * check_mem_type : This driver only support LPDDR & LPDDR2.
  413. * other memory type is not supported.
  414. */
  415. mem_type = check_mem_type(S5P_VA_DMC0);
  416. if ((mem_type != LPDDR) && (mem_type != LPDDR2)) {
  417. printk(KERN_ERR "CPUFreq doesn't support this memory type\n");
  418. ret = -EINVAL;
  419. goto out_dmc1;
  420. }
  421. /* Find current refresh counter and frequency each DMC */
  422. s5pv210_dram_conf[0].refresh = (__raw_readl(S5P_VA_DMC0 + 0x30) * 1000);
  423. s5pv210_dram_conf[0].freq = clk_get_rate(dmc0_clk);
  424. s5pv210_dram_conf[1].refresh = (__raw_readl(S5P_VA_DMC1 + 0x30) * 1000);
  425. s5pv210_dram_conf[1].freq = clk_get_rate(dmc1_clk);
  426. return cpufreq_generic_init(policy, s5pv210_freq_table, 40000);
  427. out_dmc1:
  428. clk_put(dmc0_clk);
  429. out_dmc0:
  430. clk_put(cpu_clk);
  431. return ret;
  432. }
  433. static int s5pv210_cpufreq_notifier_event(struct notifier_block *this,
  434. unsigned long event, void *ptr)
  435. {
  436. int ret;
  437. switch (event) {
  438. case PM_SUSPEND_PREPARE:
  439. ret = cpufreq_driver_target(cpufreq_cpu_get(0), SLEEP_FREQ, 0);
  440. if (ret < 0)
  441. return NOTIFY_BAD;
  442. /* Disable updation of cpu frequency */
  443. no_cpufreq_access = true;
  444. return NOTIFY_OK;
  445. case PM_POST_RESTORE:
  446. case PM_POST_SUSPEND:
  447. /* Enable updation of cpu frequency */
  448. no_cpufreq_access = false;
  449. cpufreq_driver_target(cpufreq_cpu_get(0), SLEEP_FREQ, 0);
  450. return NOTIFY_OK;
  451. }
  452. return NOTIFY_DONE;
  453. }
  454. static int s5pv210_cpufreq_reboot_notifier_event(struct notifier_block *this,
  455. unsigned long event, void *ptr)
  456. {
  457. int ret;
  458. ret = cpufreq_driver_target(cpufreq_cpu_get(0), SLEEP_FREQ, 0);
  459. if (ret < 0)
  460. return NOTIFY_BAD;
  461. no_cpufreq_access = true;
  462. return NOTIFY_DONE;
  463. }
  464. static struct cpufreq_driver s5pv210_driver = {
  465. .flags = CPUFREQ_STICKY,
  466. .verify = cpufreq_generic_frequency_table_verify,
  467. .target_index = s5pv210_target,
  468. .get = s5pv210_getspeed,
  469. .init = s5pv210_cpu_init,
  470. .name = "s5pv210",
  471. #ifdef CONFIG_PM
  472. .suspend = s5pv210_cpufreq_suspend,
  473. .resume = s5pv210_cpufreq_resume,
  474. #endif
  475. };
  476. static struct notifier_block s5pv210_cpufreq_notifier = {
  477. .notifier_call = s5pv210_cpufreq_notifier_event,
  478. };
  479. static struct notifier_block s5pv210_cpufreq_reboot_notifier = {
  480. .notifier_call = s5pv210_cpufreq_reboot_notifier_event,
  481. };
  482. static int __init s5pv210_cpufreq_init(void)
  483. {
  484. arm_regulator = regulator_get(NULL, "vddarm");
  485. if (IS_ERR(arm_regulator)) {
  486. pr_err("failed to get regulator vddarm");
  487. return PTR_ERR(arm_regulator);
  488. }
  489. int_regulator = regulator_get(NULL, "vddint");
  490. if (IS_ERR(int_regulator)) {
  491. pr_err("failed to get regulator vddint");
  492. regulator_put(arm_regulator);
  493. return PTR_ERR(int_regulator);
  494. }
  495. register_pm_notifier(&s5pv210_cpufreq_notifier);
  496. register_reboot_notifier(&s5pv210_cpufreq_reboot_notifier);
  497. return cpufreq_register_driver(&s5pv210_driver);
  498. }
  499. late_initcall(s5pv210_cpufreq_init);