ata_piix.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #include <linux/dmi.h>
  94. #define DRV_NAME "ata_piix"
  95. #define DRV_VERSION "2.12"
  96. enum {
  97. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  98. ICH5_PMR = 0x90, /* port mapping register */
  99. ICH5_PCS = 0x92, /* port control and status */
  100. PIIX_SIDPR_BAR = 5,
  101. PIIX_SIDPR_LEN = 16,
  102. PIIX_SIDPR_IDX = 0,
  103. PIIX_SIDPR_DATA = 4,
  104. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  105. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  106. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  107. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  108. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  109. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  110. /* constants for mapping table */
  111. P0 = 0, /* port 0 */
  112. P1 = 1, /* port 1 */
  113. P2 = 2, /* port 2 */
  114. P3 = 3, /* port 3 */
  115. IDE = -1, /* IDE */
  116. NA = -2, /* not avaliable */
  117. RV = -3, /* reserved */
  118. PIIX_AHCI_DEVICE = 6,
  119. /* host->flags bits */
  120. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  121. };
  122. enum piix_controller_ids {
  123. /* controller IDs */
  124. piix_pata_mwdma, /* PIIX3 MWDMA only */
  125. piix_pata_33, /* PIIX4 at 33Mhz */
  126. ich_pata_33, /* ICH up to UDMA 33 only */
  127. ich_pata_66, /* ICH up to 66 Mhz */
  128. ich_pata_100, /* ICH up to UDMA 100 */
  129. ich5_sata,
  130. ich6_sata,
  131. ich6m_sata,
  132. ich8_sata,
  133. ich8_2port_sata,
  134. ich8m_apple_sata, /* locks up on second port enable */
  135. tolapai_sata,
  136. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  137. };
  138. struct piix_map_db {
  139. const u32 mask;
  140. const u16 port_enable;
  141. const int map[][4];
  142. };
  143. struct piix_host_priv {
  144. const int *map;
  145. void __iomem *sidpr;
  146. };
  147. static int piix_init_one(struct pci_dev *pdev,
  148. const struct pci_device_id *ent);
  149. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
  150. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
  151. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  152. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  153. static int ich_pata_cable_detect(struct ata_port *ap);
  154. static u8 piix_vmw_bmdma_status(struct ata_port *ap);
  155. static int piix_sidpr_hardreset(struct ata_link *link, unsigned int *class,
  156. unsigned long deadline);
  157. static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val);
  158. static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val);
  159. #ifdef CONFIG_PM
  160. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  161. static int piix_pci_device_resume(struct pci_dev *pdev);
  162. #endif
  163. static unsigned int in_module_init = 1;
  164. static const struct pci_device_id piix_pci_tbl[] = {
  165. /* Intel PIIX3 for the 430HX etc */
  166. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  167. /* VMware ICH4 */
  168. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  169. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  170. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  171. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  172. /* Intel PIIX4 */
  173. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  174. /* Intel PIIX4 */
  175. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  176. /* Intel PIIX */
  177. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  178. /* Intel ICH (i810, i815, i840) UDMA 66*/
  179. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  180. /* Intel ICH0 : UDMA 33*/
  181. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  182. /* Intel ICH2M */
  183. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  184. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  185. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  186. /* Intel ICH3M */
  187. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  188. /* Intel ICH3 (E7500/1) UDMA 100 */
  189. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  190. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  191. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  192. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  193. /* Intel ICH5 */
  194. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  195. /* C-ICH (i810E2) */
  196. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  197. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  198. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  199. /* ICH6 (and 6) (i915) UDMA 100 */
  200. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  201. /* ICH7/7-R (i945, i975) UDMA 100*/
  202. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  203. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  204. /* ICH8 Mobile PATA Controller */
  205. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  206. /* NOTE: The following PCI ids must be kept in sync with the
  207. * list in drivers/pci/quirks.c.
  208. */
  209. /* 82801EB (ICH5) */
  210. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  211. /* 82801EB (ICH5) */
  212. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  213. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  214. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  215. /* 6300ESB pretending RAID */
  216. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  217. /* 82801FB/FW (ICH6/ICH6W) */
  218. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  219. /* 82801FR/FRW (ICH6R/ICH6RW) */
  220. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  221. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
  222. * Attach iff the controller is in IDE mode. */
  223. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
  224. PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
  225. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  226. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  227. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  228. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
  229. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  230. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  231. /* SATA Controller 1 IDE (ICH8) */
  232. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  233. /* SATA Controller 2 IDE (ICH8) */
  234. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  235. /* Mobile SATA Controller IDE (ICH8M) */
  236. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  237. /* Mobile SATA Controller IDE (ICH8M), Apple */
  238. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
  239. /* SATA Controller IDE (ICH9) */
  240. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  241. /* SATA Controller IDE (ICH9) */
  242. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  243. /* SATA Controller IDE (ICH9) */
  244. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  245. /* SATA Controller IDE (ICH9M) */
  246. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  247. /* SATA Controller IDE (ICH9M) */
  248. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  249. /* SATA Controller IDE (ICH9M) */
  250. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  251. /* SATA Controller IDE (Tolapai) */
  252. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
  253. /* SATA Controller IDE (ICH10) */
  254. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  255. /* SATA Controller IDE (ICH10) */
  256. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  257. /* SATA Controller IDE (ICH10) */
  258. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  259. /* SATA Controller IDE (ICH10) */
  260. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  261. { } /* terminate list */
  262. };
  263. static struct pci_driver piix_pci_driver = {
  264. .name = DRV_NAME,
  265. .id_table = piix_pci_tbl,
  266. .probe = piix_init_one,
  267. .remove = ata_pci_remove_one,
  268. #ifdef CONFIG_PM
  269. .suspend = piix_pci_device_suspend,
  270. .resume = piix_pci_device_resume,
  271. #endif
  272. };
  273. static struct scsi_host_template piix_sht = {
  274. ATA_BMDMA_SHT(DRV_NAME),
  275. };
  276. static struct ata_port_operations piix_pata_ops = {
  277. .inherits = &ata_bmdma_port_ops,
  278. .cable_detect = ata_cable_40wire,
  279. .set_piomode = piix_set_piomode,
  280. .set_dmamode = piix_set_dmamode,
  281. .prereset = piix_pata_prereset,
  282. };
  283. static struct ata_port_operations piix_vmw_ops = {
  284. .inherits = &piix_pata_ops,
  285. .bmdma_status = piix_vmw_bmdma_status,
  286. };
  287. static struct ata_port_operations ich_pata_ops = {
  288. .inherits = &piix_pata_ops,
  289. .cable_detect = ich_pata_cable_detect,
  290. .set_dmamode = ich_set_dmamode,
  291. };
  292. static struct ata_port_operations piix_sata_ops = {
  293. .inherits = &ata_bmdma_port_ops,
  294. };
  295. static struct ata_port_operations piix_sidpr_sata_ops = {
  296. .inherits = &piix_sata_ops,
  297. .hardreset = piix_sidpr_hardreset,
  298. .scr_read = piix_sidpr_scr_read,
  299. .scr_write = piix_sidpr_scr_write,
  300. };
  301. static const struct piix_map_db ich5_map_db = {
  302. .mask = 0x7,
  303. .port_enable = 0x3,
  304. .map = {
  305. /* PM PS SM SS MAP */
  306. { P0, NA, P1, NA }, /* 000b */
  307. { P1, NA, P0, NA }, /* 001b */
  308. { RV, RV, RV, RV },
  309. { RV, RV, RV, RV },
  310. { P0, P1, IDE, IDE }, /* 100b */
  311. { P1, P0, IDE, IDE }, /* 101b */
  312. { IDE, IDE, P0, P1 }, /* 110b */
  313. { IDE, IDE, P1, P0 }, /* 111b */
  314. },
  315. };
  316. static const struct piix_map_db ich6_map_db = {
  317. .mask = 0x3,
  318. .port_enable = 0xf,
  319. .map = {
  320. /* PM PS SM SS MAP */
  321. { P0, P2, P1, P3 }, /* 00b */
  322. { IDE, IDE, P1, P3 }, /* 01b */
  323. { P0, P2, IDE, IDE }, /* 10b */
  324. { RV, RV, RV, RV },
  325. },
  326. };
  327. static const struct piix_map_db ich6m_map_db = {
  328. .mask = 0x3,
  329. .port_enable = 0x5,
  330. /* Map 01b isn't specified in the doc but some notebooks use
  331. * it anyway. MAP 01b have been spotted on both ICH6M and
  332. * ICH7M.
  333. */
  334. .map = {
  335. /* PM PS SM SS MAP */
  336. { P0, P2, NA, NA }, /* 00b */
  337. { IDE, IDE, P1, P3 }, /* 01b */
  338. { P0, P2, IDE, IDE }, /* 10b */
  339. { RV, RV, RV, RV },
  340. },
  341. };
  342. static const struct piix_map_db ich8_map_db = {
  343. .mask = 0x3,
  344. .port_enable = 0xf,
  345. .map = {
  346. /* PM PS SM SS MAP */
  347. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  348. { RV, RV, RV, RV },
  349. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  350. { RV, RV, RV, RV },
  351. },
  352. };
  353. static const struct piix_map_db ich8_2port_map_db = {
  354. .mask = 0x3,
  355. .port_enable = 0x3,
  356. .map = {
  357. /* PM PS SM SS MAP */
  358. { P0, NA, P1, NA }, /* 00b */
  359. { RV, RV, RV, RV }, /* 01b */
  360. { RV, RV, RV, RV }, /* 10b */
  361. { RV, RV, RV, RV },
  362. },
  363. };
  364. static const struct piix_map_db ich8m_apple_map_db = {
  365. .mask = 0x3,
  366. .port_enable = 0x1,
  367. .map = {
  368. /* PM PS SM SS MAP */
  369. { P0, NA, NA, NA }, /* 00b */
  370. { RV, RV, RV, RV },
  371. { P0, P2, IDE, IDE }, /* 10b */
  372. { RV, RV, RV, RV },
  373. },
  374. };
  375. static const struct piix_map_db tolapai_map_db = {
  376. .mask = 0x3,
  377. .port_enable = 0x3,
  378. .map = {
  379. /* PM PS SM SS MAP */
  380. { P0, NA, P1, NA }, /* 00b */
  381. { RV, RV, RV, RV }, /* 01b */
  382. { RV, RV, RV, RV }, /* 10b */
  383. { RV, RV, RV, RV },
  384. },
  385. };
  386. static const struct piix_map_db *piix_map_db_table[] = {
  387. [ich5_sata] = &ich5_map_db,
  388. [ich6_sata] = &ich6_map_db,
  389. [ich6m_sata] = &ich6m_map_db,
  390. [ich8_sata] = &ich8_map_db,
  391. [ich8_2port_sata] = &ich8_2port_map_db,
  392. [ich8m_apple_sata] = &ich8m_apple_map_db,
  393. [tolapai_sata] = &tolapai_map_db,
  394. };
  395. static struct ata_port_info piix_port_info[] = {
  396. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  397. {
  398. .flags = PIIX_PATA_FLAGS,
  399. .pio_mask = 0x1f, /* pio0-4 */
  400. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  401. .port_ops = &piix_pata_ops,
  402. },
  403. [piix_pata_33] = /* PIIX4 at 33MHz */
  404. {
  405. .flags = PIIX_PATA_FLAGS,
  406. .pio_mask = 0x1f, /* pio0-4 */
  407. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  408. .udma_mask = ATA_UDMA_MASK_40C,
  409. .port_ops = &piix_pata_ops,
  410. },
  411. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  412. {
  413. .flags = PIIX_PATA_FLAGS,
  414. .pio_mask = 0x1f, /* pio 0-4 */
  415. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  416. .udma_mask = ATA_UDMA2, /* UDMA33 */
  417. .port_ops = &ich_pata_ops,
  418. },
  419. [ich_pata_66] = /* ICH controllers up to 66MHz */
  420. {
  421. .flags = PIIX_PATA_FLAGS,
  422. .pio_mask = 0x1f, /* pio 0-4 */
  423. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  424. .udma_mask = ATA_UDMA4,
  425. .port_ops = &ich_pata_ops,
  426. },
  427. [ich_pata_100] =
  428. {
  429. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  430. .pio_mask = 0x1f, /* pio0-4 */
  431. .mwdma_mask = 0x06, /* mwdma1-2 */
  432. .udma_mask = ATA_UDMA5, /* udma0-5 */
  433. .port_ops = &ich_pata_ops,
  434. },
  435. [ich5_sata] =
  436. {
  437. .flags = PIIX_SATA_FLAGS,
  438. .pio_mask = 0x1f, /* pio0-4 */
  439. .mwdma_mask = 0x07, /* mwdma0-2 */
  440. .udma_mask = ATA_UDMA6,
  441. .port_ops = &piix_sata_ops,
  442. },
  443. [ich6_sata] =
  444. {
  445. .flags = PIIX_SATA_FLAGS,
  446. .pio_mask = 0x1f, /* pio0-4 */
  447. .mwdma_mask = 0x07, /* mwdma0-2 */
  448. .udma_mask = ATA_UDMA6,
  449. .port_ops = &piix_sata_ops,
  450. },
  451. [ich6m_sata] =
  452. {
  453. .flags = PIIX_SATA_FLAGS,
  454. .pio_mask = 0x1f, /* pio0-4 */
  455. .mwdma_mask = 0x07, /* mwdma0-2 */
  456. .udma_mask = ATA_UDMA6,
  457. .port_ops = &piix_sata_ops,
  458. },
  459. [ich8_sata] =
  460. {
  461. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  462. .pio_mask = 0x1f, /* pio0-4 */
  463. .mwdma_mask = 0x07, /* mwdma0-2 */
  464. .udma_mask = ATA_UDMA6,
  465. .port_ops = &piix_sata_ops,
  466. },
  467. [ich8_2port_sata] =
  468. {
  469. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  470. .pio_mask = 0x1f, /* pio0-4 */
  471. .mwdma_mask = 0x07, /* mwdma0-2 */
  472. .udma_mask = ATA_UDMA6,
  473. .port_ops = &piix_sata_ops,
  474. },
  475. [tolapai_sata] =
  476. {
  477. .flags = PIIX_SATA_FLAGS,
  478. .pio_mask = 0x1f, /* pio0-4 */
  479. .mwdma_mask = 0x07, /* mwdma0-2 */
  480. .udma_mask = ATA_UDMA6,
  481. .port_ops = &piix_sata_ops,
  482. },
  483. [ich8m_apple_sata] =
  484. {
  485. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  486. .pio_mask = 0x1f, /* pio0-4 */
  487. .mwdma_mask = 0x07, /* mwdma0-2 */
  488. .udma_mask = ATA_UDMA6,
  489. .port_ops = &piix_sata_ops,
  490. },
  491. [piix_pata_vmw] =
  492. {
  493. .flags = PIIX_PATA_FLAGS,
  494. .pio_mask = 0x1f, /* pio0-4 */
  495. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  496. .udma_mask = ATA_UDMA_MASK_40C,
  497. .port_ops = &piix_vmw_ops,
  498. },
  499. };
  500. static struct pci_bits piix_enable_bits[] = {
  501. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  502. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  503. };
  504. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  505. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  506. MODULE_LICENSE("GPL");
  507. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  508. MODULE_VERSION(DRV_VERSION);
  509. struct ich_laptop {
  510. u16 device;
  511. u16 subvendor;
  512. u16 subdevice;
  513. };
  514. /*
  515. * List of laptops that use short cables rather than 80 wire
  516. */
  517. static const struct ich_laptop ich_laptop[] = {
  518. /* devid, subvendor, subdev */
  519. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  520. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  521. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  522. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  523. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  524. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  525. /* end marker */
  526. { 0, }
  527. };
  528. /**
  529. * ich_pata_cable_detect - Probe host controller cable detect info
  530. * @ap: Port for which cable detect info is desired
  531. *
  532. * Read 80c cable indicator from ATA PCI device's PCI config
  533. * register. This register is normally set by firmware (BIOS).
  534. *
  535. * LOCKING:
  536. * None (inherited from caller).
  537. */
  538. static int ich_pata_cable_detect(struct ata_port *ap)
  539. {
  540. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  541. const struct ich_laptop *lap = &ich_laptop[0];
  542. u8 tmp, mask;
  543. /* Check for specials - Acer Aspire 5602WLMi */
  544. while (lap->device) {
  545. if (lap->device == pdev->device &&
  546. lap->subvendor == pdev->subsystem_vendor &&
  547. lap->subdevice == pdev->subsystem_device)
  548. return ATA_CBL_PATA40_SHORT;
  549. lap++;
  550. }
  551. /* check BIOS cable detect results */
  552. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  553. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  554. if ((tmp & mask) == 0)
  555. return ATA_CBL_PATA40;
  556. return ATA_CBL_PATA80;
  557. }
  558. /**
  559. * piix_pata_prereset - prereset for PATA host controller
  560. * @link: Target link
  561. * @deadline: deadline jiffies for the operation
  562. *
  563. * LOCKING:
  564. * None (inherited from caller).
  565. */
  566. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  567. {
  568. struct ata_port *ap = link->ap;
  569. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  570. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  571. return -ENOENT;
  572. return ata_std_prereset(link, deadline);
  573. }
  574. /**
  575. * piix_set_piomode - Initialize host controller PATA PIO timings
  576. * @ap: Port whose timings we are configuring
  577. * @adev: um
  578. *
  579. * Set PIO mode for device, in host controller PCI config space.
  580. *
  581. * LOCKING:
  582. * None (inherited from caller).
  583. */
  584. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  585. {
  586. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  587. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  588. unsigned int is_slave = (adev->devno != 0);
  589. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  590. unsigned int slave_port = 0x44;
  591. u16 master_data;
  592. u8 slave_data;
  593. u8 udma_enable;
  594. int control = 0;
  595. /*
  596. * See Intel Document 298600-004 for the timing programing rules
  597. * for ICH controllers.
  598. */
  599. static const /* ISP RTC */
  600. u8 timings[][2] = { { 0, 0 },
  601. { 0, 0 },
  602. { 1, 0 },
  603. { 2, 1 },
  604. { 2, 3 }, };
  605. if (pio >= 2)
  606. control |= 1; /* TIME1 enable */
  607. if (ata_pio_need_iordy(adev))
  608. control |= 2; /* IE enable */
  609. /* Intel specifies that the PPE functionality is for disk only */
  610. if (adev->class == ATA_DEV_ATA)
  611. control |= 4; /* PPE enable */
  612. /* PIO configuration clears DTE unconditionally. It will be
  613. * programmed in set_dmamode which is guaranteed to be called
  614. * after set_piomode if any DMA mode is available.
  615. */
  616. pci_read_config_word(dev, master_port, &master_data);
  617. if (is_slave) {
  618. /* clear TIME1|IE1|PPE1|DTE1 */
  619. master_data &= 0xff0f;
  620. /* Enable SITRE (separate slave timing register) */
  621. master_data |= 0x4000;
  622. /* enable PPE1, IE1 and TIME1 as needed */
  623. master_data |= (control << 4);
  624. pci_read_config_byte(dev, slave_port, &slave_data);
  625. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  626. /* Load the timing nibble for this slave */
  627. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  628. << (ap->port_no ? 4 : 0);
  629. } else {
  630. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  631. master_data &= 0xccf0;
  632. /* Enable PPE, IE and TIME as appropriate */
  633. master_data |= control;
  634. /* load ISP and RCT */
  635. master_data |=
  636. (timings[pio][0] << 12) |
  637. (timings[pio][1] << 8);
  638. }
  639. pci_write_config_word(dev, master_port, master_data);
  640. if (is_slave)
  641. pci_write_config_byte(dev, slave_port, slave_data);
  642. /* Ensure the UDMA bit is off - it will be turned back on if
  643. UDMA is selected */
  644. if (ap->udma_mask) {
  645. pci_read_config_byte(dev, 0x48, &udma_enable);
  646. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  647. pci_write_config_byte(dev, 0x48, udma_enable);
  648. }
  649. }
  650. /**
  651. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  652. * @ap: Port whose timings we are configuring
  653. * @adev: Drive in question
  654. * @udma: udma mode, 0 - 6
  655. * @isich: set if the chip is an ICH device
  656. *
  657. * Set UDMA mode for device, in host controller PCI config space.
  658. *
  659. * LOCKING:
  660. * None (inherited from caller).
  661. */
  662. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  663. {
  664. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  665. u8 master_port = ap->port_no ? 0x42 : 0x40;
  666. u16 master_data;
  667. u8 speed = adev->dma_mode;
  668. int devid = adev->devno + 2 * ap->port_no;
  669. u8 udma_enable = 0;
  670. static const /* ISP RTC */
  671. u8 timings[][2] = { { 0, 0 },
  672. { 0, 0 },
  673. { 1, 0 },
  674. { 2, 1 },
  675. { 2, 3 }, };
  676. pci_read_config_word(dev, master_port, &master_data);
  677. if (ap->udma_mask)
  678. pci_read_config_byte(dev, 0x48, &udma_enable);
  679. if (speed >= XFER_UDMA_0) {
  680. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  681. u16 udma_timing;
  682. u16 ideconf;
  683. int u_clock, u_speed;
  684. /*
  685. * UDMA is handled by a combination of clock switching and
  686. * selection of dividers
  687. *
  688. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  689. * except UDMA0 which is 00
  690. */
  691. u_speed = min(2 - (udma & 1), udma);
  692. if (udma == 5)
  693. u_clock = 0x1000; /* 100Mhz */
  694. else if (udma > 2)
  695. u_clock = 1; /* 66Mhz */
  696. else
  697. u_clock = 0; /* 33Mhz */
  698. udma_enable |= (1 << devid);
  699. /* Load the CT/RP selection */
  700. pci_read_config_word(dev, 0x4A, &udma_timing);
  701. udma_timing &= ~(3 << (4 * devid));
  702. udma_timing |= u_speed << (4 * devid);
  703. pci_write_config_word(dev, 0x4A, udma_timing);
  704. if (isich) {
  705. /* Select a 33/66/100Mhz clock */
  706. pci_read_config_word(dev, 0x54, &ideconf);
  707. ideconf &= ~(0x1001 << devid);
  708. ideconf |= u_clock << devid;
  709. /* For ICH or later we should set bit 10 for better
  710. performance (WR_PingPong_En) */
  711. pci_write_config_word(dev, 0x54, ideconf);
  712. }
  713. } else {
  714. /*
  715. * MWDMA is driven by the PIO timings. We must also enable
  716. * IORDY unconditionally along with TIME1. PPE has already
  717. * been set when the PIO timing was set.
  718. */
  719. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  720. unsigned int control;
  721. u8 slave_data;
  722. const unsigned int needed_pio[3] = {
  723. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  724. };
  725. int pio = needed_pio[mwdma] - XFER_PIO_0;
  726. control = 3; /* IORDY|TIME1 */
  727. /* If the drive MWDMA is faster than it can do PIO then
  728. we must force PIO into PIO0 */
  729. if (adev->pio_mode < needed_pio[mwdma])
  730. /* Enable DMA timing only */
  731. control |= 8; /* PIO cycles in PIO0 */
  732. if (adev->devno) { /* Slave */
  733. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  734. master_data |= control << 4;
  735. pci_read_config_byte(dev, 0x44, &slave_data);
  736. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  737. /* Load the matching timing */
  738. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  739. pci_write_config_byte(dev, 0x44, slave_data);
  740. } else { /* Master */
  741. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  742. and master timing bits */
  743. master_data |= control;
  744. master_data |=
  745. (timings[pio][0] << 12) |
  746. (timings[pio][1] << 8);
  747. }
  748. if (ap->udma_mask) {
  749. udma_enable &= ~(1 << devid);
  750. pci_write_config_word(dev, master_port, master_data);
  751. }
  752. }
  753. /* Don't scribble on 0x48 if the controller does not support UDMA */
  754. if (ap->udma_mask)
  755. pci_write_config_byte(dev, 0x48, udma_enable);
  756. }
  757. /**
  758. * piix_set_dmamode - Initialize host controller PATA DMA timings
  759. * @ap: Port whose timings we are configuring
  760. * @adev: um
  761. *
  762. * Set MW/UDMA mode for device, in host controller PCI config space.
  763. *
  764. * LOCKING:
  765. * None (inherited from caller).
  766. */
  767. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  768. {
  769. do_pata_set_dmamode(ap, adev, 0);
  770. }
  771. /**
  772. * ich_set_dmamode - Initialize host controller PATA DMA timings
  773. * @ap: Port whose timings we are configuring
  774. * @adev: um
  775. *
  776. * Set MW/UDMA mode for device, in host controller PCI config space.
  777. *
  778. * LOCKING:
  779. * None (inherited from caller).
  780. */
  781. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  782. {
  783. do_pata_set_dmamode(ap, adev, 1);
  784. }
  785. /*
  786. * Serial ATA Index/Data Pair Superset Registers access
  787. *
  788. * Beginning from ICH8, there's a sane way to access SCRs using index
  789. * and data register pair located at BAR5. This creates an
  790. * interesting problem of mapping two SCRs to one port.
  791. *
  792. * Although they have separate SCRs, the master and slave aren't
  793. * independent enough to be treated as separate links - e.g. softreset
  794. * resets both. Also, there's no protocol defined for hard resetting
  795. * singled device sharing the virtual port (no defined way to acquire
  796. * device signature). This is worked around by merging the SCR values
  797. * into one sensible value and requesting follow-up SRST after
  798. * hardreset.
  799. *
  800. * SCR merging is perfomed in nibbles which is the unit contents in
  801. * SCRs are organized. If two values are equal, the value is used.
  802. * When they differ, merge table which lists precedence of possible
  803. * values is consulted and the first match or the last entry when
  804. * nothing matches is used. When there's no merge table for the
  805. * specific nibble, value from the first port is used.
  806. */
  807. static const int piix_sidx_map[] = {
  808. [SCR_STATUS] = 0,
  809. [SCR_ERROR] = 2,
  810. [SCR_CONTROL] = 1,
  811. };
  812. static void piix_sidpr_sel(struct ata_device *dev, unsigned int reg)
  813. {
  814. struct ata_port *ap = dev->link->ap;
  815. struct piix_host_priv *hpriv = ap->host->private_data;
  816. iowrite32(((ap->port_no * 2 + dev->devno) << 8) | piix_sidx_map[reg],
  817. hpriv->sidpr + PIIX_SIDPR_IDX);
  818. }
  819. static int piix_sidpr_read(struct ata_device *dev, unsigned int reg)
  820. {
  821. struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
  822. piix_sidpr_sel(dev, reg);
  823. return ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  824. }
  825. static void piix_sidpr_write(struct ata_device *dev, unsigned int reg, u32 val)
  826. {
  827. struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
  828. piix_sidpr_sel(dev, reg);
  829. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  830. }
  831. static u32 piix_merge_scr(u32 val0, u32 val1, const int * const *merge_tbl)
  832. {
  833. u32 val = 0;
  834. int i, mi;
  835. for (i = 0, mi = 0; i < 32 / 4; i++) {
  836. u8 c0 = (val0 >> (i * 4)) & 0xf;
  837. u8 c1 = (val1 >> (i * 4)) & 0xf;
  838. u8 merged = c0;
  839. const int *cur;
  840. /* if no merge preference, assume the first value */
  841. cur = merge_tbl[mi];
  842. if (!cur)
  843. goto done;
  844. mi++;
  845. /* if two values equal, use it */
  846. if (c0 == c1)
  847. goto done;
  848. /* choose the first match or the last from the merge table */
  849. while (*cur != -1) {
  850. if (c0 == *cur || c1 == *cur)
  851. break;
  852. cur++;
  853. }
  854. if (*cur == -1)
  855. cur--;
  856. merged = *cur;
  857. done:
  858. val |= merged << (i * 4);
  859. }
  860. return val;
  861. }
  862. static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val)
  863. {
  864. const int * const sstatus_merge_tbl[] = {
  865. /* DET */ (const int []){ 1, 3, 0, 4, 3, -1 },
  866. /* SPD */ (const int []){ 2, 1, 0, -1 },
  867. /* IPM */ (const int []){ 6, 2, 1, 0, -1 },
  868. NULL,
  869. };
  870. const int * const scontrol_merge_tbl[] = {
  871. /* DET */ (const int []){ 1, 0, 4, 0, -1 },
  872. /* SPD */ (const int []){ 0, 2, 1, 0, -1 },
  873. /* IPM */ (const int []){ 0, 1, 2, 3, 0, -1 },
  874. NULL,
  875. };
  876. u32 v0, v1;
  877. if (reg >= ARRAY_SIZE(piix_sidx_map))
  878. return -EINVAL;
  879. if (!(ap->flags & ATA_FLAG_SLAVE_POSS)) {
  880. *val = piix_sidpr_read(&ap->link.device[0], reg);
  881. return 0;
  882. }
  883. v0 = piix_sidpr_read(&ap->link.device[0], reg);
  884. v1 = piix_sidpr_read(&ap->link.device[1], reg);
  885. switch (reg) {
  886. case SCR_STATUS:
  887. *val = piix_merge_scr(v0, v1, sstatus_merge_tbl);
  888. break;
  889. case SCR_ERROR:
  890. *val = v0 | v1;
  891. break;
  892. case SCR_CONTROL:
  893. *val = piix_merge_scr(v0, v1, scontrol_merge_tbl);
  894. break;
  895. }
  896. return 0;
  897. }
  898. static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val)
  899. {
  900. if (reg >= ARRAY_SIZE(piix_sidx_map))
  901. return -EINVAL;
  902. piix_sidpr_write(&ap->link.device[0], reg, val);
  903. if (ap->flags & ATA_FLAG_SLAVE_POSS)
  904. piix_sidpr_write(&ap->link.device[1], reg, val);
  905. return 0;
  906. }
  907. static int piix_sidpr_hardreset(struct ata_link *link, unsigned int *class,
  908. unsigned long deadline)
  909. {
  910. const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
  911. int rc;
  912. /* do hardreset */
  913. rc = sata_link_hardreset(link, timing, deadline);
  914. if (rc) {
  915. ata_link_printk(link, KERN_ERR,
  916. "COMRESET failed (errno=%d)\n", rc);
  917. return rc;
  918. }
  919. /* TODO: phy layer with polling, timeouts, etc. */
  920. if (ata_link_offline(link)) {
  921. *class = ATA_DEV_NONE;
  922. return 0;
  923. }
  924. return -EAGAIN;
  925. }
  926. #ifdef CONFIG_PM
  927. static int piix_broken_suspend(void)
  928. {
  929. static const struct dmi_system_id sysids[] = {
  930. {
  931. .ident = "TECRA M3",
  932. .matches = {
  933. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  934. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  935. },
  936. },
  937. {
  938. .ident = "TECRA M3",
  939. .matches = {
  940. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  941. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  942. },
  943. },
  944. {
  945. .ident = "TECRA M4",
  946. .matches = {
  947. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  948. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  949. },
  950. },
  951. {
  952. .ident = "TECRA M5",
  953. .matches = {
  954. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  955. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  956. },
  957. },
  958. {
  959. .ident = "TECRA M6",
  960. .matches = {
  961. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  962. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  963. },
  964. },
  965. {
  966. .ident = "TECRA M7",
  967. .matches = {
  968. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  969. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  970. },
  971. },
  972. {
  973. .ident = "TECRA A8",
  974. .matches = {
  975. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  976. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  977. },
  978. },
  979. {
  980. .ident = "Satellite R20",
  981. .matches = {
  982. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  983. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  984. },
  985. },
  986. {
  987. .ident = "Satellite R25",
  988. .matches = {
  989. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  990. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  991. },
  992. },
  993. {
  994. .ident = "Satellite U200",
  995. .matches = {
  996. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  997. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  998. },
  999. },
  1000. {
  1001. .ident = "Satellite U200",
  1002. .matches = {
  1003. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1004. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  1005. },
  1006. },
  1007. {
  1008. .ident = "Satellite Pro U200",
  1009. .matches = {
  1010. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1011. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  1012. },
  1013. },
  1014. {
  1015. .ident = "Satellite U205",
  1016. .matches = {
  1017. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1018. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  1019. },
  1020. },
  1021. {
  1022. .ident = "SATELLITE U205",
  1023. .matches = {
  1024. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1025. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  1026. },
  1027. },
  1028. {
  1029. .ident = "Portege M500",
  1030. .matches = {
  1031. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1032. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  1033. },
  1034. },
  1035. { } /* terminate list */
  1036. };
  1037. static const char *oemstrs[] = {
  1038. "Tecra M3,",
  1039. };
  1040. int i;
  1041. if (dmi_check_system(sysids))
  1042. return 1;
  1043. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  1044. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  1045. return 1;
  1046. return 0;
  1047. }
  1048. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1049. {
  1050. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1051. unsigned long flags;
  1052. int rc = 0;
  1053. rc = ata_host_suspend(host, mesg);
  1054. if (rc)
  1055. return rc;
  1056. /* Some braindamaged ACPI suspend implementations expect the
  1057. * controller to be awake on entry; otherwise, it burns cpu
  1058. * cycles and power trying to do something to the sleeping
  1059. * beauty.
  1060. */
  1061. if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
  1062. pci_save_state(pdev);
  1063. /* mark its power state as "unknown", since we don't
  1064. * know if e.g. the BIOS will change its device state
  1065. * when we suspend.
  1066. */
  1067. if (pdev->current_state == PCI_D0)
  1068. pdev->current_state = PCI_UNKNOWN;
  1069. /* tell resume that it's waking up from broken suspend */
  1070. spin_lock_irqsave(&host->lock, flags);
  1071. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  1072. spin_unlock_irqrestore(&host->lock, flags);
  1073. } else
  1074. ata_pci_device_do_suspend(pdev, mesg);
  1075. return 0;
  1076. }
  1077. static int piix_pci_device_resume(struct pci_dev *pdev)
  1078. {
  1079. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1080. unsigned long flags;
  1081. int rc;
  1082. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  1083. spin_lock_irqsave(&host->lock, flags);
  1084. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  1085. spin_unlock_irqrestore(&host->lock, flags);
  1086. pci_set_power_state(pdev, PCI_D0);
  1087. pci_restore_state(pdev);
  1088. /* PCI device wasn't disabled during suspend. Use
  1089. * pci_reenable_device() to avoid affecting the enable
  1090. * count.
  1091. */
  1092. rc = pci_reenable_device(pdev);
  1093. if (rc)
  1094. dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
  1095. "device after resume (%d)\n", rc);
  1096. } else
  1097. rc = ata_pci_device_do_resume(pdev);
  1098. if (rc == 0)
  1099. ata_host_resume(host);
  1100. return rc;
  1101. }
  1102. #endif
  1103. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  1104. {
  1105. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  1106. }
  1107. #define AHCI_PCI_BAR 5
  1108. #define AHCI_GLOBAL_CTL 0x04
  1109. #define AHCI_ENABLE (1 << 31)
  1110. static int piix_disable_ahci(struct pci_dev *pdev)
  1111. {
  1112. void __iomem *mmio;
  1113. u32 tmp;
  1114. int rc = 0;
  1115. /* BUG: pci_enable_device has not yet been called. This
  1116. * works because this device is usually set up by BIOS.
  1117. */
  1118. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1119. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1120. return 0;
  1121. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1122. if (!mmio)
  1123. return -ENOMEM;
  1124. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1125. if (tmp & AHCI_ENABLE) {
  1126. tmp &= ~AHCI_ENABLE;
  1127. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1128. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1129. if (tmp & AHCI_ENABLE)
  1130. rc = -EIO;
  1131. }
  1132. pci_iounmap(pdev, mmio);
  1133. return rc;
  1134. }
  1135. /**
  1136. * piix_check_450nx_errata - Check for problem 450NX setup
  1137. * @ata_dev: the PCI device to check
  1138. *
  1139. * Check for the present of 450NX errata #19 and errata #25. If
  1140. * they are found return an error code so we can turn off DMA
  1141. */
  1142. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  1143. {
  1144. struct pci_dev *pdev = NULL;
  1145. u16 cfg;
  1146. int no_piix_dma = 0;
  1147. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1148. /* Look for 450NX PXB. Check for problem configurations
  1149. A PCI quirk checks bit 6 already */
  1150. pci_read_config_word(pdev, 0x41, &cfg);
  1151. /* Only on the original revision: IDE DMA can hang */
  1152. if (pdev->revision == 0x00)
  1153. no_piix_dma = 1;
  1154. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1155. else if (cfg & (1<<14) && pdev->revision < 5)
  1156. no_piix_dma = 2;
  1157. }
  1158. if (no_piix_dma)
  1159. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  1160. if (no_piix_dma == 2)
  1161. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  1162. return no_piix_dma;
  1163. }
  1164. static void __devinit piix_init_pcs(struct ata_host *host,
  1165. const struct piix_map_db *map_db)
  1166. {
  1167. struct pci_dev *pdev = to_pci_dev(host->dev);
  1168. u16 pcs, new_pcs;
  1169. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1170. new_pcs = pcs | map_db->port_enable;
  1171. if (new_pcs != pcs) {
  1172. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1173. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1174. msleep(150);
  1175. }
  1176. }
  1177. static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
  1178. struct ata_port_info *pinfo,
  1179. const struct piix_map_db *map_db)
  1180. {
  1181. const int *map;
  1182. int i, invalid_map = 0;
  1183. u8 map_value;
  1184. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1185. map = map_db->map[map_value & map_db->mask];
  1186. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  1187. for (i = 0; i < 4; i++) {
  1188. switch (map[i]) {
  1189. case RV:
  1190. invalid_map = 1;
  1191. printk(" XX");
  1192. break;
  1193. case NA:
  1194. printk(" --");
  1195. break;
  1196. case IDE:
  1197. WARN_ON((i & 1) || map[i + 1] != IDE);
  1198. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1199. i++;
  1200. printk(" IDE IDE");
  1201. break;
  1202. default:
  1203. printk(" P%d", map[i]);
  1204. if (i & 1)
  1205. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1206. break;
  1207. }
  1208. }
  1209. printk(" ]\n");
  1210. if (invalid_map)
  1211. dev_printk(KERN_ERR, &pdev->dev,
  1212. "invalid MAP value %u\n", map_value);
  1213. return map;
  1214. }
  1215. static void __devinit piix_init_sidpr(struct ata_host *host)
  1216. {
  1217. struct pci_dev *pdev = to_pci_dev(host->dev);
  1218. struct piix_host_priv *hpriv = host->private_data;
  1219. int i;
  1220. /* check for availability */
  1221. for (i = 0; i < 4; i++)
  1222. if (hpriv->map[i] == IDE)
  1223. return;
  1224. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1225. return;
  1226. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1227. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1228. return;
  1229. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1230. return;
  1231. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1232. host->ports[0]->ops = &piix_sidpr_sata_ops;
  1233. host->ports[1]->ops = &piix_sidpr_sata_ops;
  1234. }
  1235. static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
  1236. {
  1237. static const struct dmi_system_id sysids[] = {
  1238. {
  1239. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1240. * isn't used to boot the system which
  1241. * disables the channel.
  1242. */
  1243. .ident = "M570U",
  1244. .matches = {
  1245. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1246. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1247. },
  1248. },
  1249. { } /* terminate list */
  1250. };
  1251. u32 iocfg;
  1252. if (!dmi_check_system(sysids))
  1253. return;
  1254. /* The datasheet says that bit 18 is NOOP but certain systems
  1255. * seem to use it to disable a channel. Clear the bit on the
  1256. * affected systems.
  1257. */
  1258. pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
  1259. if (iocfg & (1 << 18)) {
  1260. dev_printk(KERN_INFO, &pdev->dev,
  1261. "applying IOCFG bit18 quirk\n");
  1262. iocfg &= ~(1 << 18);
  1263. pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
  1264. }
  1265. }
  1266. /**
  1267. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1268. * @pdev: PCI device to register
  1269. * @ent: Entry in piix_pci_tbl matching with @pdev
  1270. *
  1271. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1272. * and then hand over control to libata, for it to do the rest.
  1273. *
  1274. * LOCKING:
  1275. * Inherited from PCI layer (may sleep).
  1276. *
  1277. * RETURNS:
  1278. * Zero on success, or -ERRNO value.
  1279. */
  1280. static int __devinit piix_init_one(struct pci_dev *pdev,
  1281. const struct pci_device_id *ent)
  1282. {
  1283. static int printed_version;
  1284. struct device *dev = &pdev->dev;
  1285. struct ata_port_info port_info[2];
  1286. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1287. unsigned long port_flags;
  1288. struct ata_host *host;
  1289. struct piix_host_priv *hpriv;
  1290. int rc;
  1291. if (!printed_version++)
  1292. dev_printk(KERN_DEBUG, &pdev->dev,
  1293. "version " DRV_VERSION "\n");
  1294. /* no hotplugging support (FIXME) */
  1295. if (!in_module_init)
  1296. return -ENODEV;
  1297. port_info[0] = piix_port_info[ent->driver_data];
  1298. port_info[1] = piix_port_info[ent->driver_data];
  1299. port_flags = port_info[0].flags;
  1300. /* enable device and prepare host */
  1301. rc = pcim_enable_device(pdev);
  1302. if (rc)
  1303. return rc;
  1304. /* ICH6R may be driven by either ata_piix or ahci driver
  1305. * regardless of BIOS configuration. Make sure AHCI mode is
  1306. * off.
  1307. */
  1308. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
  1309. int rc = piix_disable_ahci(pdev);
  1310. if (rc)
  1311. return rc;
  1312. }
  1313. /* SATA map init can change port_info, do it before prepping host */
  1314. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1315. if (!hpriv)
  1316. return -ENOMEM;
  1317. if (port_flags & ATA_FLAG_SATA)
  1318. hpriv->map = piix_init_sata_map(pdev, port_info,
  1319. piix_map_db_table[ent->driver_data]);
  1320. rc = ata_pci_prepare_sff_host(pdev, ppi, &host);
  1321. if (rc)
  1322. return rc;
  1323. host->private_data = hpriv;
  1324. /* initialize controller */
  1325. if (port_flags & ATA_FLAG_SATA) {
  1326. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1327. piix_init_sidpr(host);
  1328. }
  1329. /* apply IOCFG bit18 quirk */
  1330. piix_iocfg_bit18_quirk(pdev);
  1331. /* On ICH5, some BIOSen disable the interrupt using the
  1332. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1333. * On ICH6, this bit has the same effect, but only when
  1334. * MSI is disabled (and it is disabled, as we don't use
  1335. * message-signalled interrupts currently).
  1336. */
  1337. if (port_flags & PIIX_FLAG_CHECKINTR)
  1338. pci_intx(pdev, 1);
  1339. if (piix_check_450nx_errata(pdev)) {
  1340. /* This writes into the master table but it does not
  1341. really matter for this errata as we will apply it to
  1342. all the PIIX devices on the board */
  1343. host->ports[0]->mwdma_mask = 0;
  1344. host->ports[0]->udma_mask = 0;
  1345. host->ports[1]->mwdma_mask = 0;
  1346. host->ports[1]->udma_mask = 0;
  1347. }
  1348. pci_set_master(pdev);
  1349. return ata_pci_activate_sff_host(host, ata_interrupt, &piix_sht);
  1350. }
  1351. static int __init piix_init(void)
  1352. {
  1353. int rc;
  1354. DPRINTK("pci_register_driver\n");
  1355. rc = pci_register_driver(&piix_pci_driver);
  1356. if (rc)
  1357. return rc;
  1358. in_module_init = 0;
  1359. DPRINTK("done\n");
  1360. return 0;
  1361. }
  1362. static void __exit piix_exit(void)
  1363. {
  1364. pci_unregister_driver(&piix_pci_driver);
  1365. }
  1366. module_init(piix_init);
  1367. module_exit(piix_exit);