pch_gbe_main.c 78 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 - 2012 LAPIS SEMICONDUCTOR CO., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_api.h"
  22. #include <linux/module.h>
  23. #ifdef CONFIG_PCH_PTP
  24. #include <linux/net_tstamp.h>
  25. #include <linux/ptp_classify.h>
  26. #endif
  27. #define DRV_VERSION "1.01"
  28. const char pch_driver_version[] = DRV_VERSION;
  29. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  30. #define PCH_GBE_MAR_ENTRIES 16
  31. #define PCH_GBE_SHORT_PKT 64
  32. #define DSC_INIT16 0xC000
  33. #define PCH_GBE_DMA_ALIGN 0
  34. #define PCH_GBE_DMA_PADDING 2
  35. #define PCH_GBE_WATCHDOG_PERIOD (5 * HZ) /* watchdog time */
  36. #define PCH_GBE_COPYBREAK_DEFAULT 256
  37. #define PCH_GBE_PCI_BAR 1
  38. #define PCH_GBE_RESERVE_MEMORY 0x200000 /* 2MB */
  39. /* Macros for ML7223 */
  40. #define PCI_VENDOR_ID_ROHM 0x10db
  41. #define PCI_DEVICE_ID_ROHM_ML7223_GBE 0x8013
  42. /* Macros for ML7831 */
  43. #define PCI_DEVICE_ID_ROHM_ML7831_GBE 0x8802
  44. #define PCH_GBE_TX_WEIGHT 64
  45. #define PCH_GBE_RX_WEIGHT 64
  46. #define PCH_GBE_RX_BUFFER_WRITE 16
  47. /* Initialize the wake-on-LAN settings */
  48. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  49. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  50. PCH_GBE_CHIP_TYPE_INTERNAL | \
  51. PCH_GBE_RGMII_MODE_RGMII \
  52. )
  53. /* Ethertype field values */
  54. #define PCH_GBE_MAX_RX_BUFFER_SIZE 0x2880
  55. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  56. #define PCH_GBE_FRAME_SIZE_2048 2048
  57. #define PCH_GBE_FRAME_SIZE_4096 4096
  58. #define PCH_GBE_FRAME_SIZE_8192 8192
  59. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  60. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  61. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  62. #define PCH_GBE_DESC_UNUSED(R) \
  63. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  64. (R)->next_to_clean - (R)->next_to_use - 1)
  65. /* Pause packet value */
  66. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  67. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  68. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  69. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  70. /* This defines the bits that are set in the Interrupt Mask
  71. * Set/Read Register. Each bit is documented below:
  72. * o RXT0 = Receiver Timer Interrupt (ring 0)
  73. * o TXDW = Transmit Descriptor Written Back
  74. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  75. * o RXSEQ = Receive Sequence Error
  76. * o LSC = Link Status Change
  77. */
  78. #define PCH_GBE_INT_ENABLE_MASK ( \
  79. PCH_GBE_INT_RX_DMA_CMPLT | \
  80. PCH_GBE_INT_RX_DSC_EMP | \
  81. PCH_GBE_INT_RX_FIFO_ERR | \
  82. PCH_GBE_INT_WOL_DET | \
  83. PCH_GBE_INT_TX_CMPLT \
  84. )
  85. #define PCH_GBE_INT_DISABLE_ALL 0
  86. #ifdef CONFIG_PCH_PTP
  87. /* Macros for ieee1588 */
  88. /* 0x40 Time Synchronization Channel Control Register Bits */
  89. #define MASTER_MODE (1<<0)
  90. #define SLAVE_MODE (0)
  91. #define V2_MODE (1<<31)
  92. #define CAP_MODE0 (0)
  93. #define CAP_MODE2 (1<<17)
  94. /* 0x44 Time Synchronization Channel Event Register Bits */
  95. #define TX_SNAPSHOT_LOCKED (1<<0)
  96. #define RX_SNAPSHOT_LOCKED (1<<1)
  97. #define PTP_L4_MULTICAST_SA "01:00:5e:00:01:81"
  98. #define PTP_L2_MULTICAST_SA "01:1b:19:00:00:00"
  99. #endif
  100. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  101. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
  102. static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
  103. int data);
  104. static void pch_gbe_set_multi(struct net_device *netdev);
  105. #ifdef CONFIG_PCH_PTP
  106. static struct sock_filter ptp_filter[] = {
  107. PTP_FILTER
  108. };
  109. static int pch_ptp_match(struct sk_buff *skb, u16 uid_hi, u32 uid_lo, u16 seqid)
  110. {
  111. u8 *data = skb->data;
  112. unsigned int offset;
  113. u16 *hi, *id;
  114. u32 lo;
  115. if (sk_run_filter(skb, ptp_filter) == PTP_CLASS_NONE)
  116. return 0;
  117. offset = ETH_HLEN + IPV4_HLEN(data) + UDP_HLEN;
  118. if (skb->len < offset + OFF_PTP_SEQUENCE_ID + sizeof(seqid))
  119. return 0;
  120. hi = (u16 *)(data + offset + OFF_PTP_SOURCE_UUID);
  121. id = (u16 *)(data + offset + OFF_PTP_SEQUENCE_ID);
  122. memcpy(&lo, &hi[1], sizeof(lo));
  123. return (uid_hi == *hi &&
  124. uid_lo == lo &&
  125. seqid == *id);
  126. }
  127. static void
  128. pch_rx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  129. {
  130. struct skb_shared_hwtstamps *shhwtstamps;
  131. struct pci_dev *pdev;
  132. u64 ns;
  133. u32 hi, lo, val;
  134. u16 uid, seq;
  135. if (!adapter->hwts_rx_en)
  136. return;
  137. /* Get ieee1588's dev information */
  138. pdev = adapter->ptp_pdev;
  139. val = pch_ch_event_read(pdev);
  140. if (!(val & RX_SNAPSHOT_LOCKED))
  141. return;
  142. lo = pch_src_uuid_lo_read(pdev);
  143. hi = pch_src_uuid_hi_read(pdev);
  144. uid = hi & 0xffff;
  145. seq = (hi >> 16) & 0xffff;
  146. if (!pch_ptp_match(skb, htons(uid), htonl(lo), htons(seq)))
  147. goto out;
  148. ns = pch_rx_snap_read(pdev);
  149. shhwtstamps = skb_hwtstamps(skb);
  150. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  151. shhwtstamps->hwtstamp = ns_to_ktime(ns);
  152. out:
  153. pch_ch_event_write(pdev, RX_SNAPSHOT_LOCKED);
  154. }
  155. static void
  156. pch_tx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  157. {
  158. struct skb_shared_hwtstamps shhwtstamps;
  159. struct pci_dev *pdev;
  160. struct skb_shared_info *shtx;
  161. u64 ns;
  162. u32 cnt, val;
  163. shtx = skb_shinfo(skb);
  164. if (likely(!(shtx->tx_flags & SKBTX_HW_TSTAMP && adapter->hwts_tx_en)))
  165. return;
  166. shtx->tx_flags |= SKBTX_IN_PROGRESS;
  167. /* Get ieee1588's dev information */
  168. pdev = adapter->ptp_pdev;
  169. /*
  170. * This really stinks, but we have to poll for the Tx time stamp.
  171. */
  172. for (cnt = 0; cnt < 100; cnt++) {
  173. val = pch_ch_event_read(pdev);
  174. if (val & TX_SNAPSHOT_LOCKED)
  175. break;
  176. udelay(1);
  177. }
  178. if (!(val & TX_SNAPSHOT_LOCKED)) {
  179. shtx->tx_flags &= ~SKBTX_IN_PROGRESS;
  180. return;
  181. }
  182. ns = pch_tx_snap_read(pdev);
  183. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  184. shhwtstamps.hwtstamp = ns_to_ktime(ns);
  185. skb_tstamp_tx(skb, &shhwtstamps);
  186. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED);
  187. }
  188. static int hwtstamp_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  189. {
  190. struct hwtstamp_config cfg;
  191. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  192. struct pci_dev *pdev;
  193. u8 station[20];
  194. if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
  195. return -EFAULT;
  196. if (cfg.flags) /* reserved for future extensions */
  197. return -EINVAL;
  198. /* Get ieee1588's dev information */
  199. pdev = adapter->ptp_pdev;
  200. switch (cfg.tx_type) {
  201. case HWTSTAMP_TX_OFF:
  202. adapter->hwts_tx_en = 0;
  203. break;
  204. case HWTSTAMP_TX_ON:
  205. adapter->hwts_tx_en = 1;
  206. break;
  207. default:
  208. return -ERANGE;
  209. }
  210. switch (cfg.rx_filter) {
  211. case HWTSTAMP_FILTER_NONE:
  212. adapter->hwts_rx_en = 0;
  213. break;
  214. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  215. adapter->hwts_rx_en = 0;
  216. pch_ch_control_write(pdev, SLAVE_MODE | CAP_MODE0);
  217. break;
  218. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  219. adapter->hwts_rx_en = 1;
  220. pch_ch_control_write(pdev, MASTER_MODE | CAP_MODE0);
  221. break;
  222. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  223. adapter->hwts_rx_en = 1;
  224. pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
  225. strcpy(station, PTP_L4_MULTICAST_SA);
  226. pch_set_station_address(station, pdev);
  227. break;
  228. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  229. adapter->hwts_rx_en = 1;
  230. pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
  231. strcpy(station, PTP_L2_MULTICAST_SA);
  232. pch_set_station_address(station, pdev);
  233. break;
  234. default:
  235. return -ERANGE;
  236. }
  237. /* Clear out any old time stamps. */
  238. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED | RX_SNAPSHOT_LOCKED);
  239. return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
  240. }
  241. #endif
  242. inline void pch_gbe_mac_load_mac_addr(struct pch_gbe_hw *hw)
  243. {
  244. iowrite32(0x01, &hw->reg->MAC_ADDR_LOAD);
  245. }
  246. /**
  247. * pch_gbe_mac_read_mac_addr - Read MAC address
  248. * @hw: Pointer to the HW structure
  249. * Returns:
  250. * 0: Successful.
  251. */
  252. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  253. {
  254. u32 adr1a, adr1b;
  255. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  256. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  257. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  258. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  259. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  260. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  261. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  262. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  263. pr_debug("hw->mac.addr : %pM\n", hw->mac.addr);
  264. return 0;
  265. }
  266. /**
  267. * pch_gbe_wait_clr_bit - Wait to clear a bit
  268. * @reg: Pointer of register
  269. * @busy: Busy bit
  270. */
  271. static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  272. {
  273. u32 tmp;
  274. /* wait busy */
  275. tmp = 1000;
  276. while ((ioread32(reg) & bit) && --tmp)
  277. cpu_relax();
  278. if (!tmp)
  279. pr_err("Error: busy bit is not cleared\n");
  280. }
  281. /**
  282. * pch_gbe_wait_clr_bit_irq - Wait to clear a bit for interrupt context
  283. * @reg: Pointer of register
  284. * @busy: Busy bit
  285. */
  286. static int pch_gbe_wait_clr_bit_irq(void *reg, u32 bit)
  287. {
  288. u32 tmp;
  289. int ret = -1;
  290. /* wait busy */
  291. tmp = 20;
  292. while ((ioread32(reg) & bit) && --tmp)
  293. udelay(5);
  294. if (!tmp)
  295. pr_err("Error: busy bit is not cleared\n");
  296. else
  297. ret = 0;
  298. return ret;
  299. }
  300. /**
  301. * pch_gbe_mac_mar_set - Set MAC address register
  302. * @hw: Pointer to the HW structure
  303. * @addr: Pointer to the MAC address
  304. * @index: MAC address array register
  305. */
  306. static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  307. {
  308. u32 mar_low, mar_high, adrmask;
  309. pr_debug("index : 0x%x\n", index);
  310. /*
  311. * HW expects these in little endian so we reverse the byte order
  312. * from network order (big endian) to little endian
  313. */
  314. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  315. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  316. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  317. /* Stop the MAC Address of index. */
  318. adrmask = ioread32(&hw->reg->ADDR_MASK);
  319. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  320. /* wait busy */
  321. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  322. /* Set the MAC address to the MAC address 1A/1B register */
  323. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  324. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  325. /* Start the MAC address of index */
  326. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  327. /* wait busy */
  328. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  329. }
  330. /**
  331. * pch_gbe_mac_reset_hw - Reset hardware
  332. * @hw: Pointer to the HW structure
  333. */
  334. static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  335. {
  336. /* Read the MAC address. and store to the private data */
  337. pch_gbe_mac_read_mac_addr(hw);
  338. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  339. #ifdef PCH_GBE_MAC_IFOP_RGMII
  340. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  341. #endif
  342. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  343. /* Setup the receive addresses */
  344. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  345. return;
  346. }
  347. static void pch_gbe_mac_reset_rx(struct pch_gbe_hw *hw)
  348. {
  349. /* Read the MAC addresses. and store to the private data */
  350. pch_gbe_mac_read_mac_addr(hw);
  351. iowrite32(PCH_GBE_RX_RST, &hw->reg->RESET);
  352. pch_gbe_wait_clr_bit_irq(&hw->reg->RESET, PCH_GBE_RX_RST);
  353. /* Setup the MAC addresses */
  354. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  355. return;
  356. }
  357. static void pch_gbe_disable_mac_rx(struct pch_gbe_hw *hw)
  358. {
  359. u32 rctl;
  360. /* Disables Receive MAC */
  361. rctl = ioread32(&hw->reg->MAC_RX_EN);
  362. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  363. }
  364. static void pch_gbe_enable_mac_rx(struct pch_gbe_hw *hw)
  365. {
  366. u32 rctl;
  367. /* Enables Receive MAC */
  368. rctl = ioread32(&hw->reg->MAC_RX_EN);
  369. iowrite32((rctl | PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  370. }
  371. /**
  372. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  373. * @hw: Pointer to the HW structure
  374. * @mar_count: Receive address registers
  375. */
  376. static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  377. {
  378. u32 i;
  379. /* Setup the receive address */
  380. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  381. /* Zero out the other receive addresses */
  382. for (i = 1; i < mar_count; i++) {
  383. iowrite32(0, &hw->reg->mac_adr[i].high);
  384. iowrite32(0, &hw->reg->mac_adr[i].low);
  385. }
  386. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  387. /* wait busy */
  388. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  389. }
  390. /**
  391. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  392. * @hw: Pointer to the HW structure
  393. * @mc_addr_list: Array of multicast addresses to program
  394. * @mc_addr_count: Number of multicast addresses to program
  395. * @mar_used_count: The first MAC Address register free to program
  396. * @mar_total_num: Total number of supported MAC Address Registers
  397. */
  398. static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  399. u8 *mc_addr_list, u32 mc_addr_count,
  400. u32 mar_used_count, u32 mar_total_num)
  401. {
  402. u32 i, adrmask;
  403. /* Load the first set of multicast addresses into the exact
  404. * filters (RAR). If there are not enough to fill the RAR
  405. * array, clear the filters.
  406. */
  407. for (i = mar_used_count; i < mar_total_num; i++) {
  408. if (mc_addr_count) {
  409. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  410. mc_addr_count--;
  411. mc_addr_list += ETH_ALEN;
  412. } else {
  413. /* Clear MAC address mask */
  414. adrmask = ioread32(&hw->reg->ADDR_MASK);
  415. iowrite32((adrmask | (0x0001 << i)),
  416. &hw->reg->ADDR_MASK);
  417. /* wait busy */
  418. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  419. /* Clear MAC address */
  420. iowrite32(0, &hw->reg->mac_adr[i].high);
  421. iowrite32(0, &hw->reg->mac_adr[i].low);
  422. }
  423. }
  424. }
  425. /**
  426. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  427. * @hw: Pointer to the HW structure
  428. * Returns:
  429. * 0: Successful.
  430. * Negative value: Failed.
  431. */
  432. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  433. {
  434. struct pch_gbe_mac_info *mac = &hw->mac;
  435. u32 rx_fctrl;
  436. pr_debug("mac->fc = %u\n", mac->fc);
  437. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  438. switch (mac->fc) {
  439. case PCH_GBE_FC_NONE:
  440. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  441. mac->tx_fc_enable = false;
  442. break;
  443. case PCH_GBE_FC_RX_PAUSE:
  444. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  445. mac->tx_fc_enable = false;
  446. break;
  447. case PCH_GBE_FC_TX_PAUSE:
  448. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  449. mac->tx_fc_enable = true;
  450. break;
  451. case PCH_GBE_FC_FULL:
  452. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  453. mac->tx_fc_enable = true;
  454. break;
  455. default:
  456. pr_err("Flow control param set incorrectly\n");
  457. return -EINVAL;
  458. }
  459. if (mac->link_duplex == DUPLEX_HALF)
  460. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  461. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  462. pr_debug("RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  463. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  464. return 0;
  465. }
  466. /**
  467. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  468. * @hw: Pointer to the HW structure
  469. * @wu_evt: Wake up event
  470. */
  471. static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  472. {
  473. u32 addr_mask;
  474. pr_debug("wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  475. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  476. if (wu_evt) {
  477. /* Set Wake-On-Lan address mask */
  478. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  479. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  480. /* wait busy */
  481. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  482. iowrite32(0, &hw->reg->WOL_ST);
  483. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  484. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  485. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  486. } else {
  487. iowrite32(0, &hw->reg->WOL_CTRL);
  488. iowrite32(0, &hw->reg->WOL_ST);
  489. }
  490. return;
  491. }
  492. /**
  493. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  494. * @hw: Pointer to the HW structure
  495. * @addr: Address of PHY
  496. * @dir: Operetion. (Write or Read)
  497. * @reg: Access register of PHY
  498. * @data: Write data.
  499. *
  500. * Returns: Read date.
  501. */
  502. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  503. u16 data)
  504. {
  505. u32 data_out = 0;
  506. unsigned int i;
  507. unsigned long flags;
  508. spin_lock_irqsave(&hw->miim_lock, flags);
  509. for (i = 100; i; --i) {
  510. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  511. break;
  512. udelay(20);
  513. }
  514. if (i == 0) {
  515. pr_err("pch-gbe.miim won't go Ready\n");
  516. spin_unlock_irqrestore(&hw->miim_lock, flags);
  517. return 0; /* No way to indicate timeout error */
  518. }
  519. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  520. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  521. dir | data), &hw->reg->MIIM);
  522. for (i = 0; i < 100; i++) {
  523. udelay(20);
  524. data_out = ioread32(&hw->reg->MIIM);
  525. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  526. break;
  527. }
  528. spin_unlock_irqrestore(&hw->miim_lock, flags);
  529. pr_debug("PHY %s: reg=%d, data=0x%04X\n",
  530. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  531. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  532. return (u16) data_out;
  533. }
  534. /**
  535. * pch_gbe_mac_set_pause_packet - Set pause packet
  536. * @hw: Pointer to the HW structure
  537. */
  538. static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  539. {
  540. unsigned long tmp2, tmp3;
  541. /* Set Pause packet */
  542. tmp2 = hw->mac.addr[1];
  543. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  544. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  545. tmp3 = hw->mac.addr[5];
  546. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  547. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  548. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  549. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  550. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  551. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  552. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  553. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  554. /* Transmit Pause Packet */
  555. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  556. pr_debug("PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  557. ioread32(&hw->reg->PAUSE_PKT1), ioread32(&hw->reg->PAUSE_PKT2),
  558. ioread32(&hw->reg->PAUSE_PKT3), ioread32(&hw->reg->PAUSE_PKT4),
  559. ioread32(&hw->reg->PAUSE_PKT5));
  560. return;
  561. }
  562. /**
  563. * pch_gbe_alloc_queues - Allocate memory for all rings
  564. * @adapter: Board private structure to initialize
  565. * Returns:
  566. * 0: Successfully
  567. * Negative value: Failed
  568. */
  569. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  570. {
  571. adapter->tx_ring = kzalloc(sizeof(*adapter->tx_ring), GFP_KERNEL);
  572. if (!adapter->tx_ring)
  573. return -ENOMEM;
  574. adapter->rx_ring = kzalloc(sizeof(*adapter->rx_ring), GFP_KERNEL);
  575. if (!adapter->rx_ring) {
  576. kfree(adapter->tx_ring);
  577. return -ENOMEM;
  578. }
  579. return 0;
  580. }
  581. /**
  582. * pch_gbe_init_stats - Initialize status
  583. * @adapter: Board private structure to initialize
  584. */
  585. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  586. {
  587. memset(&adapter->stats, 0, sizeof(adapter->stats));
  588. return;
  589. }
  590. /**
  591. * pch_gbe_init_phy - Initialize PHY
  592. * @adapter: Board private structure to initialize
  593. * Returns:
  594. * 0: Successfully
  595. * Negative value: Failed
  596. */
  597. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  598. {
  599. struct net_device *netdev = adapter->netdev;
  600. u32 addr;
  601. u16 bmcr, stat;
  602. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  603. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  604. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  605. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  606. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  607. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  608. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  609. break;
  610. }
  611. adapter->hw.phy.addr = adapter->mii.phy_id;
  612. pr_debug("phy_addr = %d\n", adapter->mii.phy_id);
  613. if (addr == 32)
  614. return -EAGAIN;
  615. /* Selected the phy and isolate the rest */
  616. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  617. if (addr != adapter->mii.phy_id) {
  618. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  619. BMCR_ISOLATE);
  620. } else {
  621. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  622. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  623. bmcr & ~BMCR_ISOLATE);
  624. }
  625. }
  626. /* MII setup */
  627. adapter->mii.phy_id_mask = 0x1F;
  628. adapter->mii.reg_num_mask = 0x1F;
  629. adapter->mii.dev = adapter->netdev;
  630. adapter->mii.mdio_read = pch_gbe_mdio_read;
  631. adapter->mii.mdio_write = pch_gbe_mdio_write;
  632. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  633. return 0;
  634. }
  635. /**
  636. * pch_gbe_mdio_read - The read function for mii
  637. * @netdev: Network interface device structure
  638. * @addr: Phy ID
  639. * @reg: Access location
  640. * Returns:
  641. * 0: Successfully
  642. * Negative value: Failed
  643. */
  644. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  645. {
  646. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  647. struct pch_gbe_hw *hw = &adapter->hw;
  648. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  649. (u16) 0);
  650. }
  651. /**
  652. * pch_gbe_mdio_write - The write function for mii
  653. * @netdev: Network interface device structure
  654. * @addr: Phy ID (not used)
  655. * @reg: Access location
  656. * @data: Write data
  657. */
  658. static void pch_gbe_mdio_write(struct net_device *netdev,
  659. int addr, int reg, int data)
  660. {
  661. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  662. struct pch_gbe_hw *hw = &adapter->hw;
  663. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  664. }
  665. /**
  666. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  667. * @work: Pointer of board private structure
  668. */
  669. static void pch_gbe_reset_task(struct work_struct *work)
  670. {
  671. struct pch_gbe_adapter *adapter;
  672. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  673. rtnl_lock();
  674. pch_gbe_reinit_locked(adapter);
  675. rtnl_unlock();
  676. }
  677. /**
  678. * pch_gbe_reinit_locked- Re-initialization
  679. * @adapter: Board private structure
  680. */
  681. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  682. {
  683. pch_gbe_down(adapter);
  684. pch_gbe_up(adapter);
  685. }
  686. /**
  687. * pch_gbe_reset - Reset GbE
  688. * @adapter: Board private structure
  689. */
  690. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  691. {
  692. pch_gbe_mac_reset_hw(&adapter->hw);
  693. /* reprogram multicast address register after reset */
  694. pch_gbe_set_multi(adapter->netdev);
  695. /* Setup the receive address. */
  696. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  697. if (pch_gbe_hal_init_hw(&adapter->hw))
  698. pr_err("Hardware Error\n");
  699. }
  700. /**
  701. * pch_gbe_free_irq - Free an interrupt
  702. * @adapter: Board private structure
  703. */
  704. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  705. {
  706. struct net_device *netdev = adapter->netdev;
  707. free_irq(adapter->pdev->irq, netdev);
  708. if (adapter->have_msi) {
  709. pci_disable_msi(adapter->pdev);
  710. pr_debug("call pci_disable_msi\n");
  711. }
  712. }
  713. /**
  714. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  715. * @adapter: Board private structure
  716. */
  717. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  718. {
  719. struct pch_gbe_hw *hw = &adapter->hw;
  720. atomic_inc(&adapter->irq_sem);
  721. iowrite32(0, &hw->reg->INT_EN);
  722. ioread32(&hw->reg->INT_ST);
  723. synchronize_irq(adapter->pdev->irq);
  724. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  725. }
  726. /**
  727. * pch_gbe_irq_enable - Enable default interrupt generation settings
  728. * @adapter: Board private structure
  729. */
  730. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  731. {
  732. struct pch_gbe_hw *hw = &adapter->hw;
  733. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  734. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  735. ioread32(&hw->reg->INT_ST);
  736. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  737. }
  738. /**
  739. * pch_gbe_setup_tctl - configure the Transmit control registers
  740. * @adapter: Board private structure
  741. */
  742. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  743. {
  744. struct pch_gbe_hw *hw = &adapter->hw;
  745. u32 tx_mode, tcpip;
  746. tx_mode = PCH_GBE_TM_LONG_PKT |
  747. PCH_GBE_TM_ST_AND_FD |
  748. PCH_GBE_TM_SHORT_PKT |
  749. PCH_GBE_TM_TH_TX_STRT_8 |
  750. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  751. iowrite32(tx_mode, &hw->reg->TX_MODE);
  752. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  753. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  754. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  755. return;
  756. }
  757. /**
  758. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  759. * @adapter: Board private structure
  760. */
  761. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  762. {
  763. struct pch_gbe_hw *hw = &adapter->hw;
  764. u32 tdba, tdlen, dctrl;
  765. pr_debug("dma addr = 0x%08llx size = 0x%08x\n",
  766. (unsigned long long)adapter->tx_ring->dma,
  767. adapter->tx_ring->size);
  768. /* Setup the HW Tx Head and Tail descriptor pointers */
  769. tdba = adapter->tx_ring->dma;
  770. tdlen = adapter->tx_ring->size - 0x10;
  771. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  772. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  773. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  774. /* Enables Transmission DMA */
  775. dctrl = ioread32(&hw->reg->DMA_CTRL);
  776. dctrl |= PCH_GBE_TX_DMA_EN;
  777. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  778. }
  779. /**
  780. * pch_gbe_setup_rctl - Configure the receive control registers
  781. * @adapter: Board private structure
  782. */
  783. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  784. {
  785. struct pch_gbe_hw *hw = &adapter->hw;
  786. u32 rx_mode, tcpip;
  787. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  788. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  789. iowrite32(rx_mode, &hw->reg->RX_MODE);
  790. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  791. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  792. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  793. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  794. return;
  795. }
  796. /**
  797. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  798. * @adapter: Board private structure
  799. */
  800. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  801. {
  802. struct pch_gbe_hw *hw = &adapter->hw;
  803. u32 rdba, rdlen, rxdma;
  804. pr_debug("dma adr = 0x%08llx size = 0x%08x\n",
  805. (unsigned long long)adapter->rx_ring->dma,
  806. adapter->rx_ring->size);
  807. pch_gbe_mac_force_mac_fc(hw);
  808. pch_gbe_disable_mac_rx(hw);
  809. /* Disables Receive DMA */
  810. rxdma = ioread32(&hw->reg->DMA_CTRL);
  811. rxdma &= ~PCH_GBE_RX_DMA_EN;
  812. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  813. pr_debug("MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  814. ioread32(&hw->reg->MAC_RX_EN),
  815. ioread32(&hw->reg->DMA_CTRL));
  816. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  817. * the Base and Length of the Rx Descriptor Ring */
  818. rdba = adapter->rx_ring->dma;
  819. rdlen = adapter->rx_ring->size - 0x10;
  820. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  821. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  822. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  823. }
  824. /**
  825. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  826. * @adapter: Board private structure
  827. * @buffer_info: Buffer information structure
  828. */
  829. static void pch_gbe_unmap_and_free_tx_resource(
  830. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  831. {
  832. if (buffer_info->mapped) {
  833. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  834. buffer_info->length, DMA_TO_DEVICE);
  835. buffer_info->mapped = false;
  836. }
  837. if (buffer_info->skb) {
  838. dev_kfree_skb_any(buffer_info->skb);
  839. buffer_info->skb = NULL;
  840. }
  841. }
  842. /**
  843. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  844. * @adapter: Board private structure
  845. * @buffer_info: Buffer information structure
  846. */
  847. static void pch_gbe_unmap_and_free_rx_resource(
  848. struct pch_gbe_adapter *adapter,
  849. struct pch_gbe_buffer *buffer_info)
  850. {
  851. if (buffer_info->mapped) {
  852. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  853. buffer_info->length, DMA_FROM_DEVICE);
  854. buffer_info->mapped = false;
  855. }
  856. if (buffer_info->skb) {
  857. dev_kfree_skb_any(buffer_info->skb);
  858. buffer_info->skb = NULL;
  859. }
  860. }
  861. /**
  862. * pch_gbe_clean_tx_ring - Free Tx Buffers
  863. * @adapter: Board private structure
  864. * @tx_ring: Ring to be cleaned
  865. */
  866. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  867. struct pch_gbe_tx_ring *tx_ring)
  868. {
  869. struct pch_gbe_hw *hw = &adapter->hw;
  870. struct pch_gbe_buffer *buffer_info;
  871. unsigned long size;
  872. unsigned int i;
  873. /* Free all the Tx ring sk_buffs */
  874. for (i = 0; i < tx_ring->count; i++) {
  875. buffer_info = &tx_ring->buffer_info[i];
  876. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  877. }
  878. pr_debug("call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  879. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  880. memset(tx_ring->buffer_info, 0, size);
  881. /* Zero out the descriptor ring */
  882. memset(tx_ring->desc, 0, tx_ring->size);
  883. tx_ring->next_to_use = 0;
  884. tx_ring->next_to_clean = 0;
  885. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  886. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  887. }
  888. /**
  889. * pch_gbe_clean_rx_ring - Free Rx Buffers
  890. * @adapter: Board private structure
  891. * @rx_ring: Ring to free buffers from
  892. */
  893. static void
  894. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  895. struct pch_gbe_rx_ring *rx_ring)
  896. {
  897. struct pch_gbe_hw *hw = &adapter->hw;
  898. struct pch_gbe_buffer *buffer_info;
  899. unsigned long size;
  900. unsigned int i;
  901. /* Free all the Rx ring sk_buffs */
  902. for (i = 0; i < rx_ring->count; i++) {
  903. buffer_info = &rx_ring->buffer_info[i];
  904. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  905. }
  906. pr_debug("call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  907. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  908. memset(rx_ring->buffer_info, 0, size);
  909. /* Zero out the descriptor ring */
  910. memset(rx_ring->desc, 0, rx_ring->size);
  911. rx_ring->next_to_clean = 0;
  912. rx_ring->next_to_use = 0;
  913. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  914. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  915. }
  916. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  917. u16 duplex)
  918. {
  919. struct pch_gbe_hw *hw = &adapter->hw;
  920. unsigned long rgmii = 0;
  921. /* Set the RGMII control. */
  922. #ifdef PCH_GBE_MAC_IFOP_RGMII
  923. switch (speed) {
  924. case SPEED_10:
  925. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  926. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  927. break;
  928. case SPEED_100:
  929. rgmii = (PCH_GBE_RGMII_RATE_25M |
  930. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  931. break;
  932. case SPEED_1000:
  933. rgmii = (PCH_GBE_RGMII_RATE_125M |
  934. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  935. break;
  936. }
  937. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  938. #else /* GMII */
  939. rgmii = 0;
  940. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  941. #endif
  942. }
  943. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  944. u16 duplex)
  945. {
  946. struct net_device *netdev = adapter->netdev;
  947. struct pch_gbe_hw *hw = &adapter->hw;
  948. unsigned long mode = 0;
  949. /* Set the communication mode */
  950. switch (speed) {
  951. case SPEED_10:
  952. mode = PCH_GBE_MODE_MII_ETHER;
  953. netdev->tx_queue_len = 10;
  954. break;
  955. case SPEED_100:
  956. mode = PCH_GBE_MODE_MII_ETHER;
  957. netdev->tx_queue_len = 100;
  958. break;
  959. case SPEED_1000:
  960. mode = PCH_GBE_MODE_GMII_ETHER;
  961. break;
  962. }
  963. if (duplex == DUPLEX_FULL)
  964. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  965. else
  966. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  967. iowrite32(mode, &hw->reg->MODE);
  968. }
  969. /**
  970. * pch_gbe_watchdog - Watchdog process
  971. * @data: Board private structure
  972. */
  973. static void pch_gbe_watchdog(unsigned long data)
  974. {
  975. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  976. struct net_device *netdev = adapter->netdev;
  977. struct pch_gbe_hw *hw = &adapter->hw;
  978. pr_debug("right now = %ld\n", jiffies);
  979. pch_gbe_update_stats(adapter);
  980. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  981. struct ethtool_cmd cmd = { .cmd = ETHTOOL_GSET };
  982. netdev->tx_queue_len = adapter->tx_queue_len;
  983. /* mii library handles link maintenance tasks */
  984. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  985. pr_err("ethtool get setting Error\n");
  986. mod_timer(&adapter->watchdog_timer,
  987. round_jiffies(jiffies +
  988. PCH_GBE_WATCHDOG_PERIOD));
  989. return;
  990. }
  991. hw->mac.link_speed = ethtool_cmd_speed(&cmd);
  992. hw->mac.link_duplex = cmd.duplex;
  993. /* Set the RGMII control. */
  994. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  995. hw->mac.link_duplex);
  996. /* Set the communication mode */
  997. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  998. hw->mac.link_duplex);
  999. netdev_dbg(netdev,
  1000. "Link is Up %d Mbps %s-Duplex\n",
  1001. hw->mac.link_speed,
  1002. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  1003. netif_carrier_on(netdev);
  1004. netif_wake_queue(netdev);
  1005. } else if ((!mii_link_ok(&adapter->mii)) &&
  1006. (netif_carrier_ok(netdev))) {
  1007. netdev_dbg(netdev, "NIC Link is Down\n");
  1008. hw->mac.link_speed = SPEED_10;
  1009. hw->mac.link_duplex = DUPLEX_HALF;
  1010. netif_carrier_off(netdev);
  1011. netif_stop_queue(netdev);
  1012. }
  1013. mod_timer(&adapter->watchdog_timer,
  1014. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  1015. }
  1016. /**
  1017. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  1018. * @adapter: Board private structure
  1019. * @tx_ring: Tx descriptor ring structure
  1020. * @skb: Sockt buffer structure
  1021. */
  1022. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  1023. struct pch_gbe_tx_ring *tx_ring,
  1024. struct sk_buff *skb)
  1025. {
  1026. struct pch_gbe_hw *hw = &adapter->hw;
  1027. struct pch_gbe_tx_desc *tx_desc;
  1028. struct pch_gbe_buffer *buffer_info;
  1029. struct sk_buff *tmp_skb;
  1030. unsigned int frame_ctrl;
  1031. unsigned int ring_num;
  1032. /*-- Set frame control --*/
  1033. frame_ctrl = 0;
  1034. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  1035. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  1036. if (skb->ip_summed == CHECKSUM_NONE)
  1037. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1038. /* Performs checksum processing */
  1039. /*
  1040. * It is because the hardware accelerator does not support a checksum,
  1041. * when the received data size is less than 64 bytes.
  1042. */
  1043. if (skb->len < PCH_GBE_SHORT_PKT && skb->ip_summed != CHECKSUM_NONE) {
  1044. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  1045. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1046. if (skb->protocol == htons(ETH_P_IP)) {
  1047. struct iphdr *iph = ip_hdr(skb);
  1048. unsigned int offset;
  1049. offset = skb_transport_offset(skb);
  1050. if (iph->protocol == IPPROTO_TCP) {
  1051. skb->csum = 0;
  1052. tcp_hdr(skb)->check = 0;
  1053. skb->csum = skb_checksum(skb, offset,
  1054. skb->len - offset, 0);
  1055. tcp_hdr(skb)->check =
  1056. csum_tcpudp_magic(iph->saddr,
  1057. iph->daddr,
  1058. skb->len - offset,
  1059. IPPROTO_TCP,
  1060. skb->csum);
  1061. } else if (iph->protocol == IPPROTO_UDP) {
  1062. skb->csum = 0;
  1063. udp_hdr(skb)->check = 0;
  1064. skb->csum =
  1065. skb_checksum(skb, offset,
  1066. skb->len - offset, 0);
  1067. udp_hdr(skb)->check =
  1068. csum_tcpudp_magic(iph->saddr,
  1069. iph->daddr,
  1070. skb->len - offset,
  1071. IPPROTO_UDP,
  1072. skb->csum);
  1073. }
  1074. }
  1075. }
  1076. ring_num = tx_ring->next_to_use;
  1077. if (unlikely((ring_num + 1) == tx_ring->count))
  1078. tx_ring->next_to_use = 0;
  1079. else
  1080. tx_ring->next_to_use = ring_num + 1;
  1081. buffer_info = &tx_ring->buffer_info[ring_num];
  1082. tmp_skb = buffer_info->skb;
  1083. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  1084. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  1085. tmp_skb->data[ETH_HLEN] = 0x00;
  1086. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  1087. tmp_skb->len = skb->len;
  1088. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  1089. (skb->len - ETH_HLEN));
  1090. /*-- Set Buffer information --*/
  1091. buffer_info->length = tmp_skb->len;
  1092. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  1093. buffer_info->length,
  1094. DMA_TO_DEVICE);
  1095. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1096. pr_err("TX DMA map failed\n");
  1097. buffer_info->dma = 0;
  1098. buffer_info->time_stamp = 0;
  1099. tx_ring->next_to_use = ring_num;
  1100. return;
  1101. }
  1102. buffer_info->mapped = true;
  1103. buffer_info->time_stamp = jiffies;
  1104. /*-- Set Tx descriptor --*/
  1105. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  1106. tx_desc->buffer_addr = (buffer_info->dma);
  1107. tx_desc->length = (tmp_skb->len);
  1108. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  1109. tx_desc->tx_frame_ctrl = (frame_ctrl);
  1110. tx_desc->gbec_status = (DSC_INIT16);
  1111. if (unlikely(++ring_num == tx_ring->count))
  1112. ring_num = 0;
  1113. /* Update software pointer of TX descriptor */
  1114. iowrite32(tx_ring->dma +
  1115. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  1116. &hw->reg->TX_DSC_SW_P);
  1117. #ifdef CONFIG_PCH_PTP
  1118. pch_tx_timestamp(adapter, skb);
  1119. #endif
  1120. dev_kfree_skb_any(skb);
  1121. }
  1122. /**
  1123. * pch_gbe_update_stats - Update the board statistics counters
  1124. * @adapter: Board private structure
  1125. */
  1126. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  1127. {
  1128. struct net_device *netdev = adapter->netdev;
  1129. struct pci_dev *pdev = adapter->pdev;
  1130. struct pch_gbe_hw_stats *stats = &adapter->stats;
  1131. unsigned long flags;
  1132. /*
  1133. * Prevent stats update while adapter is being reset, or if the pci
  1134. * connection is down.
  1135. */
  1136. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1137. return;
  1138. spin_lock_irqsave(&adapter->stats_lock, flags);
  1139. /* Update device status "adapter->stats" */
  1140. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  1141. stats->tx_errors = stats->tx_length_errors +
  1142. stats->tx_aborted_errors +
  1143. stats->tx_carrier_errors + stats->tx_timeout_count;
  1144. /* Update network device status "adapter->net_stats" */
  1145. netdev->stats.rx_packets = stats->rx_packets;
  1146. netdev->stats.rx_bytes = stats->rx_bytes;
  1147. netdev->stats.rx_dropped = stats->rx_dropped;
  1148. netdev->stats.tx_packets = stats->tx_packets;
  1149. netdev->stats.tx_bytes = stats->tx_bytes;
  1150. netdev->stats.tx_dropped = stats->tx_dropped;
  1151. /* Fill out the OS statistics structure */
  1152. netdev->stats.multicast = stats->multicast;
  1153. netdev->stats.collisions = stats->collisions;
  1154. /* Rx Errors */
  1155. netdev->stats.rx_errors = stats->rx_errors;
  1156. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  1157. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  1158. /* Tx Errors */
  1159. netdev->stats.tx_errors = stats->tx_errors;
  1160. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  1161. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  1162. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1163. }
  1164. static void pch_gbe_stop_receive(struct pch_gbe_adapter *adapter)
  1165. {
  1166. struct pch_gbe_hw *hw = &adapter->hw;
  1167. u32 rxdma;
  1168. u16 value;
  1169. int ret;
  1170. /* Disable Receive DMA */
  1171. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1172. rxdma &= ~PCH_GBE_RX_DMA_EN;
  1173. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1174. /* Wait Rx DMA BUS is IDLE */
  1175. ret = pch_gbe_wait_clr_bit_irq(&hw->reg->RX_DMA_ST, PCH_GBE_IDLE_CHECK);
  1176. if (ret) {
  1177. /* Disable Bus master */
  1178. pci_read_config_word(adapter->pdev, PCI_COMMAND, &value);
  1179. value &= ~PCI_COMMAND_MASTER;
  1180. pci_write_config_word(adapter->pdev, PCI_COMMAND, value);
  1181. /* Stop Receive */
  1182. pch_gbe_mac_reset_rx(hw);
  1183. /* Enable Bus master */
  1184. value |= PCI_COMMAND_MASTER;
  1185. pci_write_config_word(adapter->pdev, PCI_COMMAND, value);
  1186. } else {
  1187. /* Stop Receive */
  1188. pch_gbe_mac_reset_rx(hw);
  1189. }
  1190. /* reprogram multicast address register after reset */
  1191. pch_gbe_set_multi(adapter->netdev);
  1192. }
  1193. static void pch_gbe_start_receive(struct pch_gbe_hw *hw)
  1194. {
  1195. u32 rxdma;
  1196. /* Enables Receive DMA */
  1197. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1198. rxdma |= PCH_GBE_RX_DMA_EN;
  1199. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1200. pch_gbe_enable_mac_rx(hw);
  1201. return;
  1202. }
  1203. /**
  1204. * pch_gbe_intr - Interrupt Handler
  1205. * @irq: Interrupt number
  1206. * @data: Pointer to a network interface device structure
  1207. * Returns:
  1208. * - IRQ_HANDLED: Our interrupt
  1209. * - IRQ_NONE: Not our interrupt
  1210. */
  1211. static irqreturn_t pch_gbe_intr(int irq, void *data)
  1212. {
  1213. struct net_device *netdev = data;
  1214. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1215. struct pch_gbe_hw *hw = &adapter->hw;
  1216. u32 int_st;
  1217. u32 int_en;
  1218. /* Check request status */
  1219. int_st = ioread32(&hw->reg->INT_ST);
  1220. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1221. /* When request status is no interruption factor */
  1222. if (unlikely(!int_st))
  1223. return IRQ_NONE; /* Not our interrupt. End processing. */
  1224. pr_debug("%s occur int_st = 0x%08x\n", __func__, int_st);
  1225. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  1226. adapter->stats.intr_rx_frame_err_count++;
  1227. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  1228. if (!adapter->rx_stop_flag) {
  1229. adapter->stats.intr_rx_fifo_err_count++;
  1230. pr_debug("Rx fifo over run\n");
  1231. adapter->rx_stop_flag = true;
  1232. int_en = ioread32(&hw->reg->INT_EN);
  1233. iowrite32((int_en & ~PCH_GBE_INT_RX_FIFO_ERR),
  1234. &hw->reg->INT_EN);
  1235. pch_gbe_stop_receive(adapter);
  1236. int_st |= ioread32(&hw->reg->INT_ST);
  1237. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1238. }
  1239. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  1240. adapter->stats.intr_rx_dma_err_count++;
  1241. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  1242. adapter->stats.intr_tx_fifo_err_count++;
  1243. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  1244. adapter->stats.intr_tx_dma_err_count++;
  1245. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1246. adapter->stats.intr_tcpip_err_count++;
  1247. /* When Rx descriptor is empty */
  1248. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1249. adapter->stats.intr_rx_dsc_empty_count++;
  1250. pr_debug("Rx descriptor is empty\n");
  1251. int_en = ioread32(&hw->reg->INT_EN);
  1252. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1253. if (hw->mac.tx_fc_enable) {
  1254. /* Set Pause packet */
  1255. pch_gbe_mac_set_pause_packet(hw);
  1256. }
  1257. }
  1258. /* When request status is Receive interruption */
  1259. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT)) ||
  1260. (adapter->rx_stop_flag)) {
  1261. if (likely(napi_schedule_prep(&adapter->napi))) {
  1262. /* Enable only Rx Descriptor empty */
  1263. atomic_inc(&adapter->irq_sem);
  1264. int_en = ioread32(&hw->reg->INT_EN);
  1265. int_en &=
  1266. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1267. iowrite32(int_en, &hw->reg->INT_EN);
  1268. /* Start polling for NAPI */
  1269. __napi_schedule(&adapter->napi);
  1270. }
  1271. }
  1272. pr_debug("return = 0x%08x INT_EN reg = 0x%08x\n",
  1273. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1274. return IRQ_HANDLED;
  1275. }
  1276. /**
  1277. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1278. * @adapter: Board private structure
  1279. * @rx_ring: Rx descriptor ring
  1280. * @cleaned_count: Cleaned count
  1281. */
  1282. static void
  1283. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1284. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1285. {
  1286. struct net_device *netdev = adapter->netdev;
  1287. struct pci_dev *pdev = adapter->pdev;
  1288. struct pch_gbe_hw *hw = &adapter->hw;
  1289. struct pch_gbe_rx_desc *rx_desc;
  1290. struct pch_gbe_buffer *buffer_info;
  1291. struct sk_buff *skb;
  1292. unsigned int i;
  1293. unsigned int bufsz;
  1294. bufsz = adapter->rx_buffer_len + NET_IP_ALIGN;
  1295. i = rx_ring->next_to_use;
  1296. while ((cleaned_count--)) {
  1297. buffer_info = &rx_ring->buffer_info[i];
  1298. skb = netdev_alloc_skb(netdev, bufsz);
  1299. if (unlikely(!skb)) {
  1300. /* Better luck next round */
  1301. adapter->stats.rx_alloc_buff_failed++;
  1302. break;
  1303. }
  1304. /* align */
  1305. skb_reserve(skb, NET_IP_ALIGN);
  1306. buffer_info->skb = skb;
  1307. buffer_info->dma = dma_map_single(&pdev->dev,
  1308. buffer_info->rx_buffer,
  1309. buffer_info->length,
  1310. DMA_FROM_DEVICE);
  1311. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1312. dev_kfree_skb(skb);
  1313. buffer_info->skb = NULL;
  1314. buffer_info->dma = 0;
  1315. adapter->stats.rx_alloc_buff_failed++;
  1316. break; /* while !buffer_info->skb */
  1317. }
  1318. buffer_info->mapped = true;
  1319. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1320. rx_desc->buffer_addr = (buffer_info->dma);
  1321. rx_desc->gbec_status = DSC_INIT16;
  1322. pr_debug("i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1323. i, (unsigned long long)buffer_info->dma,
  1324. buffer_info->length);
  1325. if (unlikely(++i == rx_ring->count))
  1326. i = 0;
  1327. }
  1328. if (likely(rx_ring->next_to_use != i)) {
  1329. rx_ring->next_to_use = i;
  1330. if (unlikely(i-- == 0))
  1331. i = (rx_ring->count - 1);
  1332. iowrite32(rx_ring->dma +
  1333. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1334. &hw->reg->RX_DSC_SW_P);
  1335. }
  1336. return;
  1337. }
  1338. static int
  1339. pch_gbe_alloc_rx_buffers_pool(struct pch_gbe_adapter *adapter,
  1340. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1341. {
  1342. struct pci_dev *pdev = adapter->pdev;
  1343. struct pch_gbe_buffer *buffer_info;
  1344. unsigned int i;
  1345. unsigned int bufsz;
  1346. unsigned int size;
  1347. bufsz = adapter->rx_buffer_len;
  1348. size = rx_ring->count * bufsz + PCH_GBE_RESERVE_MEMORY;
  1349. rx_ring->rx_buff_pool = dma_alloc_coherent(&pdev->dev, size,
  1350. &rx_ring->rx_buff_pool_logic,
  1351. GFP_KERNEL);
  1352. if (!rx_ring->rx_buff_pool) {
  1353. pr_err("Unable to allocate memory for the receive pool buffer\n");
  1354. return -ENOMEM;
  1355. }
  1356. memset(rx_ring->rx_buff_pool, 0, size);
  1357. rx_ring->rx_buff_pool_size = size;
  1358. for (i = 0; i < rx_ring->count; i++) {
  1359. buffer_info = &rx_ring->buffer_info[i];
  1360. buffer_info->rx_buffer = rx_ring->rx_buff_pool + bufsz * i;
  1361. buffer_info->length = bufsz;
  1362. }
  1363. return 0;
  1364. }
  1365. /**
  1366. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1367. * @adapter: Board private structure
  1368. * @tx_ring: Tx descriptor ring
  1369. */
  1370. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1371. struct pch_gbe_tx_ring *tx_ring)
  1372. {
  1373. struct pch_gbe_buffer *buffer_info;
  1374. struct sk_buff *skb;
  1375. unsigned int i;
  1376. unsigned int bufsz;
  1377. struct pch_gbe_tx_desc *tx_desc;
  1378. bufsz =
  1379. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1380. for (i = 0; i < tx_ring->count; i++) {
  1381. buffer_info = &tx_ring->buffer_info[i];
  1382. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1383. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1384. buffer_info->skb = skb;
  1385. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1386. tx_desc->gbec_status = (DSC_INIT16);
  1387. }
  1388. return;
  1389. }
  1390. /**
  1391. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1392. * @adapter: Board private structure
  1393. * @tx_ring: Tx descriptor ring
  1394. * Returns:
  1395. * true: Cleaned the descriptor
  1396. * false: Not cleaned the descriptor
  1397. */
  1398. static bool
  1399. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1400. struct pch_gbe_tx_ring *tx_ring)
  1401. {
  1402. struct pch_gbe_tx_desc *tx_desc;
  1403. struct pch_gbe_buffer *buffer_info;
  1404. struct sk_buff *skb;
  1405. unsigned int i;
  1406. unsigned int cleaned_count = 0;
  1407. bool cleaned = false;
  1408. int unused, thresh;
  1409. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1410. i = tx_ring->next_to_clean;
  1411. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1412. pr_debug("gbec_status:0x%04x dma_status:0x%04x\n",
  1413. tx_desc->gbec_status, tx_desc->dma_status);
  1414. unused = PCH_GBE_DESC_UNUSED(tx_ring);
  1415. thresh = tx_ring->count - PCH_GBE_TX_WEIGHT;
  1416. if ((tx_desc->gbec_status == DSC_INIT16) && (unused < thresh))
  1417. { /* current marked clean, tx queue filling up, do extra clean */
  1418. int j, k;
  1419. if (unused < 8) { /* tx queue nearly full */
  1420. pr_debug("clean_tx: transmit queue warning (%x,%x) unused=%d\n",
  1421. tx_ring->next_to_clean,tx_ring->next_to_use,unused);
  1422. }
  1423. /* current marked clean, scan for more that need cleaning. */
  1424. k = i;
  1425. for (j = 0; j < PCH_GBE_TX_WEIGHT; j++)
  1426. {
  1427. tx_desc = PCH_GBE_TX_DESC(*tx_ring, k);
  1428. if (tx_desc->gbec_status != DSC_INIT16) break; /*found*/
  1429. if (++k >= tx_ring->count) k = 0; /*increment, wrap*/
  1430. }
  1431. if (j < PCH_GBE_TX_WEIGHT) {
  1432. pr_debug("clean_tx: unused=%d loops=%d found tx_desc[%x,%x:%x].gbec_status=%04x\n",
  1433. unused,j, i,k, tx_ring->next_to_use, tx_desc->gbec_status);
  1434. i = k; /*found one to clean, usu gbec_status==2000.*/
  1435. }
  1436. }
  1437. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1438. pr_debug("gbec_status:0x%04x\n", tx_desc->gbec_status);
  1439. buffer_info = &tx_ring->buffer_info[i];
  1440. skb = buffer_info->skb;
  1441. cleaned = true;
  1442. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1443. adapter->stats.tx_aborted_errors++;
  1444. pr_err("Transfer Abort Error\n");
  1445. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1446. ) {
  1447. adapter->stats.tx_carrier_errors++;
  1448. pr_err("Transfer Carrier Sense Error\n");
  1449. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1450. ) {
  1451. adapter->stats.tx_aborted_errors++;
  1452. pr_err("Transfer Collision Abort Error\n");
  1453. } else if ((tx_desc->gbec_status &
  1454. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1455. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1456. adapter->stats.collisions++;
  1457. adapter->stats.tx_packets++;
  1458. adapter->stats.tx_bytes += skb->len;
  1459. pr_debug("Transfer Collision\n");
  1460. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1461. ) {
  1462. adapter->stats.tx_packets++;
  1463. adapter->stats.tx_bytes += skb->len;
  1464. }
  1465. if (buffer_info->mapped) {
  1466. pr_debug("unmap buffer_info->dma : %d\n", i);
  1467. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1468. buffer_info->length, DMA_TO_DEVICE);
  1469. buffer_info->mapped = false;
  1470. }
  1471. if (buffer_info->skb) {
  1472. pr_debug("trim buffer_info->skb : %d\n", i);
  1473. skb_trim(buffer_info->skb, 0);
  1474. }
  1475. tx_desc->gbec_status = DSC_INIT16;
  1476. if (unlikely(++i == tx_ring->count))
  1477. i = 0;
  1478. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1479. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1480. if (cleaned_count++ == PCH_GBE_TX_WEIGHT) {
  1481. cleaned = false;
  1482. break;
  1483. }
  1484. }
  1485. pr_debug("called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1486. cleaned_count);
  1487. if (cleaned_count > 0) { /*skip this if nothing cleaned*/
  1488. /* Recover from running out of Tx resources in xmit_frame */
  1489. spin_lock(&tx_ring->tx_lock);
  1490. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev))))
  1491. {
  1492. netif_wake_queue(adapter->netdev);
  1493. adapter->stats.tx_restart_count++;
  1494. pr_debug("Tx wake queue\n");
  1495. }
  1496. tx_ring->next_to_clean = i;
  1497. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1498. spin_unlock(&tx_ring->tx_lock);
  1499. }
  1500. return cleaned;
  1501. }
  1502. /**
  1503. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1504. * @adapter: Board private structure
  1505. * @rx_ring: Rx descriptor ring
  1506. * @work_done: Completed count
  1507. * @work_to_do: Request count
  1508. * Returns:
  1509. * true: Cleaned the descriptor
  1510. * false: Not cleaned the descriptor
  1511. */
  1512. static bool
  1513. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1514. struct pch_gbe_rx_ring *rx_ring,
  1515. int *work_done, int work_to_do)
  1516. {
  1517. struct net_device *netdev = adapter->netdev;
  1518. struct pci_dev *pdev = adapter->pdev;
  1519. struct pch_gbe_buffer *buffer_info;
  1520. struct pch_gbe_rx_desc *rx_desc;
  1521. u32 length;
  1522. unsigned int i;
  1523. unsigned int cleaned_count = 0;
  1524. bool cleaned = false;
  1525. struct sk_buff *skb;
  1526. u8 dma_status;
  1527. u16 gbec_status;
  1528. u32 tcp_ip_status;
  1529. i = rx_ring->next_to_clean;
  1530. while (*work_done < work_to_do) {
  1531. /* Check Rx descriptor status */
  1532. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1533. if (rx_desc->gbec_status == DSC_INIT16)
  1534. break;
  1535. cleaned = true;
  1536. cleaned_count++;
  1537. dma_status = rx_desc->dma_status;
  1538. gbec_status = rx_desc->gbec_status;
  1539. tcp_ip_status = rx_desc->tcp_ip_status;
  1540. rx_desc->gbec_status = DSC_INIT16;
  1541. buffer_info = &rx_ring->buffer_info[i];
  1542. skb = buffer_info->skb;
  1543. buffer_info->skb = NULL;
  1544. /* unmap dma */
  1545. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1546. buffer_info->length, DMA_FROM_DEVICE);
  1547. buffer_info->mapped = false;
  1548. pr_debug("RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x "
  1549. "TCP:0x%08x] BufInf = 0x%p\n",
  1550. i, dma_status, gbec_status, tcp_ip_status,
  1551. buffer_info);
  1552. /* Error check */
  1553. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1554. adapter->stats.rx_frame_errors++;
  1555. pr_err("Receive Not Octal Error\n");
  1556. } else if (unlikely(gbec_status &
  1557. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1558. adapter->stats.rx_frame_errors++;
  1559. pr_err("Receive Nibble Error\n");
  1560. } else if (unlikely(gbec_status &
  1561. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1562. adapter->stats.rx_crc_errors++;
  1563. pr_err("Receive CRC Error\n");
  1564. } else {
  1565. /* get receive length */
  1566. /* length convert[-3], length includes FCS length */
  1567. length = (rx_desc->rx_words_eob) - 3 - ETH_FCS_LEN;
  1568. if (rx_desc->rx_words_eob & 0x02)
  1569. length = length - 4;
  1570. /*
  1571. * buffer_info->rx_buffer: [Header:14][payload]
  1572. * skb->data: [Reserve:2][Header:14][payload]
  1573. */
  1574. memcpy(skb->data, buffer_info->rx_buffer, length);
  1575. /* update status of driver */
  1576. adapter->stats.rx_bytes += length;
  1577. adapter->stats.rx_packets++;
  1578. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1579. adapter->stats.multicast++;
  1580. /* Write meta date of skb */
  1581. skb_put(skb, length);
  1582. #ifdef CONFIG_PCH_PTP
  1583. pch_rx_timestamp(adapter, skb);
  1584. #endif
  1585. skb->protocol = eth_type_trans(skb, netdev);
  1586. if (tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK)
  1587. skb->ip_summed = CHECKSUM_NONE;
  1588. else
  1589. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1590. napi_gro_receive(&adapter->napi, skb);
  1591. (*work_done)++;
  1592. pr_debug("Receive skb->ip_summed: %d length: %d\n",
  1593. skb->ip_summed, length);
  1594. }
  1595. /* return some buffers to hardware, one at a time is too slow */
  1596. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1597. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1598. cleaned_count);
  1599. cleaned_count = 0;
  1600. }
  1601. if (++i == rx_ring->count)
  1602. i = 0;
  1603. }
  1604. rx_ring->next_to_clean = i;
  1605. if (cleaned_count)
  1606. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1607. return cleaned;
  1608. }
  1609. /**
  1610. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1611. * @adapter: Board private structure
  1612. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1613. * Returns:
  1614. * 0: Successfully
  1615. * Negative value: Failed
  1616. */
  1617. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1618. struct pch_gbe_tx_ring *tx_ring)
  1619. {
  1620. struct pci_dev *pdev = adapter->pdev;
  1621. struct pch_gbe_tx_desc *tx_desc;
  1622. int size;
  1623. int desNo;
  1624. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1625. tx_ring->buffer_info = vzalloc(size);
  1626. if (!tx_ring->buffer_info)
  1627. return -ENOMEM;
  1628. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1629. tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
  1630. &tx_ring->dma, GFP_KERNEL);
  1631. if (!tx_ring->desc) {
  1632. vfree(tx_ring->buffer_info);
  1633. pr_err("Unable to allocate memory for the transmit descriptor ring\n");
  1634. return -ENOMEM;
  1635. }
  1636. memset(tx_ring->desc, 0, tx_ring->size);
  1637. tx_ring->next_to_use = 0;
  1638. tx_ring->next_to_clean = 0;
  1639. spin_lock_init(&tx_ring->tx_lock);
  1640. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1641. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1642. tx_desc->gbec_status = DSC_INIT16;
  1643. }
  1644. pr_debug("tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx\n"
  1645. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1646. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1647. tx_ring->next_to_clean, tx_ring->next_to_use);
  1648. return 0;
  1649. }
  1650. /**
  1651. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1652. * @adapter: Board private structure
  1653. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1654. * Returns:
  1655. * 0: Successfully
  1656. * Negative value: Failed
  1657. */
  1658. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1659. struct pch_gbe_rx_ring *rx_ring)
  1660. {
  1661. struct pci_dev *pdev = adapter->pdev;
  1662. struct pch_gbe_rx_desc *rx_desc;
  1663. int size;
  1664. int desNo;
  1665. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1666. rx_ring->buffer_info = vzalloc(size);
  1667. if (!rx_ring->buffer_info)
  1668. return -ENOMEM;
  1669. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1670. rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
  1671. &rx_ring->dma, GFP_KERNEL);
  1672. if (!rx_ring->desc) {
  1673. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1674. vfree(rx_ring->buffer_info);
  1675. return -ENOMEM;
  1676. }
  1677. memset(rx_ring->desc, 0, rx_ring->size);
  1678. rx_ring->next_to_clean = 0;
  1679. rx_ring->next_to_use = 0;
  1680. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1681. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1682. rx_desc->gbec_status = DSC_INIT16;
  1683. }
  1684. pr_debug("rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx "
  1685. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1686. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1687. rx_ring->next_to_clean, rx_ring->next_to_use);
  1688. return 0;
  1689. }
  1690. /**
  1691. * pch_gbe_free_tx_resources - Free Tx Resources
  1692. * @adapter: Board private structure
  1693. * @tx_ring: Tx descriptor ring for a specific queue
  1694. */
  1695. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1696. struct pch_gbe_tx_ring *tx_ring)
  1697. {
  1698. struct pci_dev *pdev = adapter->pdev;
  1699. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1700. vfree(tx_ring->buffer_info);
  1701. tx_ring->buffer_info = NULL;
  1702. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1703. tx_ring->desc = NULL;
  1704. }
  1705. /**
  1706. * pch_gbe_free_rx_resources - Free Rx Resources
  1707. * @adapter: Board private structure
  1708. * @rx_ring: Ring to clean the resources from
  1709. */
  1710. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1711. struct pch_gbe_rx_ring *rx_ring)
  1712. {
  1713. struct pci_dev *pdev = adapter->pdev;
  1714. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1715. vfree(rx_ring->buffer_info);
  1716. rx_ring->buffer_info = NULL;
  1717. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1718. rx_ring->desc = NULL;
  1719. }
  1720. /**
  1721. * pch_gbe_request_irq - Allocate an interrupt line
  1722. * @adapter: Board private structure
  1723. * Returns:
  1724. * 0: Successfully
  1725. * Negative value: Failed
  1726. */
  1727. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1728. {
  1729. struct net_device *netdev = adapter->netdev;
  1730. int err;
  1731. int flags;
  1732. flags = IRQF_SHARED;
  1733. adapter->have_msi = false;
  1734. err = pci_enable_msi(adapter->pdev);
  1735. pr_debug("call pci_enable_msi\n");
  1736. if (err) {
  1737. pr_debug("call pci_enable_msi - Error: %d\n", err);
  1738. } else {
  1739. flags = 0;
  1740. adapter->have_msi = true;
  1741. }
  1742. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1743. flags, netdev->name, netdev);
  1744. if (err)
  1745. pr_err("Unable to allocate interrupt Error: %d\n", err);
  1746. pr_debug("adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1747. adapter->have_msi, flags, err);
  1748. return err;
  1749. }
  1750. /**
  1751. * pch_gbe_up - Up GbE network device
  1752. * @adapter: Board private structure
  1753. * Returns:
  1754. * 0: Successfully
  1755. * Negative value: Failed
  1756. */
  1757. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1758. {
  1759. struct net_device *netdev = adapter->netdev;
  1760. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1761. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1762. int err;
  1763. /* Ensure we have a valid MAC */
  1764. if (!is_valid_ether_addr(adapter->hw.mac.addr)) {
  1765. pr_err("Error: Invalid MAC address\n");
  1766. return -EINVAL;
  1767. }
  1768. /* hardware has been reset, we need to reload some things */
  1769. pch_gbe_set_multi(netdev);
  1770. pch_gbe_setup_tctl(adapter);
  1771. pch_gbe_configure_tx(adapter);
  1772. pch_gbe_setup_rctl(adapter);
  1773. pch_gbe_configure_rx(adapter);
  1774. err = pch_gbe_request_irq(adapter);
  1775. if (err) {
  1776. pr_err("Error: can't bring device up\n");
  1777. return err;
  1778. }
  1779. err = pch_gbe_alloc_rx_buffers_pool(adapter, rx_ring, rx_ring->count);
  1780. if (err) {
  1781. pr_err("Error: can't bring device up\n");
  1782. return err;
  1783. }
  1784. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1785. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1786. adapter->tx_queue_len = netdev->tx_queue_len;
  1787. pch_gbe_start_receive(&adapter->hw);
  1788. mod_timer(&adapter->watchdog_timer, jiffies);
  1789. napi_enable(&adapter->napi);
  1790. pch_gbe_irq_enable(adapter);
  1791. netif_start_queue(adapter->netdev);
  1792. return 0;
  1793. }
  1794. /**
  1795. * pch_gbe_down - Down GbE network device
  1796. * @adapter: Board private structure
  1797. */
  1798. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1799. {
  1800. struct net_device *netdev = adapter->netdev;
  1801. struct pci_dev *pdev = adapter->pdev;
  1802. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1803. /* signal that we're down so the interrupt handler does not
  1804. * reschedule our watchdog timer */
  1805. napi_disable(&adapter->napi);
  1806. atomic_set(&adapter->irq_sem, 0);
  1807. pch_gbe_irq_disable(adapter);
  1808. pch_gbe_free_irq(adapter);
  1809. del_timer_sync(&adapter->watchdog_timer);
  1810. netdev->tx_queue_len = adapter->tx_queue_len;
  1811. netif_carrier_off(netdev);
  1812. netif_stop_queue(netdev);
  1813. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1814. pch_gbe_reset(adapter);
  1815. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1816. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1817. pci_free_consistent(adapter->pdev, rx_ring->rx_buff_pool_size,
  1818. rx_ring->rx_buff_pool, rx_ring->rx_buff_pool_logic);
  1819. rx_ring->rx_buff_pool_logic = 0;
  1820. rx_ring->rx_buff_pool_size = 0;
  1821. rx_ring->rx_buff_pool = NULL;
  1822. }
  1823. /**
  1824. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1825. * @adapter: Board private structure to initialize
  1826. * Returns:
  1827. * 0: Successfully
  1828. * Negative value: Failed
  1829. */
  1830. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1831. {
  1832. struct pch_gbe_hw *hw = &adapter->hw;
  1833. struct net_device *netdev = adapter->netdev;
  1834. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1835. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1836. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1837. /* Initialize the hardware-specific values */
  1838. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1839. pr_err("Hardware Initialization Failure\n");
  1840. return -EIO;
  1841. }
  1842. if (pch_gbe_alloc_queues(adapter)) {
  1843. pr_err("Unable to allocate memory for queues\n");
  1844. return -ENOMEM;
  1845. }
  1846. spin_lock_init(&adapter->hw.miim_lock);
  1847. spin_lock_init(&adapter->stats_lock);
  1848. spin_lock_init(&adapter->ethtool_lock);
  1849. atomic_set(&adapter->irq_sem, 0);
  1850. pch_gbe_irq_disable(adapter);
  1851. pch_gbe_init_stats(adapter);
  1852. pr_debug("rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1853. (u32) adapter->rx_buffer_len,
  1854. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1855. return 0;
  1856. }
  1857. /**
  1858. * pch_gbe_open - Called when a network interface is made active
  1859. * @netdev: Network interface device structure
  1860. * Returns:
  1861. * 0: Successfully
  1862. * Negative value: Failed
  1863. */
  1864. static int pch_gbe_open(struct net_device *netdev)
  1865. {
  1866. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1867. struct pch_gbe_hw *hw = &adapter->hw;
  1868. int err;
  1869. /* allocate transmit descriptors */
  1870. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1871. if (err)
  1872. goto err_setup_tx;
  1873. /* allocate receive descriptors */
  1874. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1875. if (err)
  1876. goto err_setup_rx;
  1877. pch_gbe_hal_power_up_phy(hw);
  1878. err = pch_gbe_up(adapter);
  1879. if (err)
  1880. goto err_up;
  1881. pr_debug("Success End\n");
  1882. return 0;
  1883. err_up:
  1884. if (!adapter->wake_up_evt)
  1885. pch_gbe_hal_power_down_phy(hw);
  1886. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1887. err_setup_rx:
  1888. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1889. err_setup_tx:
  1890. pch_gbe_reset(adapter);
  1891. pr_err("Error End\n");
  1892. return err;
  1893. }
  1894. /**
  1895. * pch_gbe_stop - Disables a network interface
  1896. * @netdev: Network interface device structure
  1897. * Returns:
  1898. * 0: Successfully
  1899. */
  1900. static int pch_gbe_stop(struct net_device *netdev)
  1901. {
  1902. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1903. struct pch_gbe_hw *hw = &adapter->hw;
  1904. pch_gbe_down(adapter);
  1905. if (!adapter->wake_up_evt)
  1906. pch_gbe_hal_power_down_phy(hw);
  1907. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1908. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1909. return 0;
  1910. }
  1911. /**
  1912. * pch_gbe_xmit_frame - Packet transmitting start
  1913. * @skb: Socket buffer structure
  1914. * @netdev: Network interface device structure
  1915. * Returns:
  1916. * - NETDEV_TX_OK: Normal end
  1917. * - NETDEV_TX_BUSY: Error end
  1918. */
  1919. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1920. {
  1921. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1922. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1923. unsigned long flags;
  1924. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1925. /* Collision - tell upper layer to requeue */
  1926. return NETDEV_TX_LOCKED;
  1927. }
  1928. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1929. netif_stop_queue(netdev);
  1930. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1931. pr_debug("Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1932. tx_ring->next_to_use, tx_ring->next_to_clean);
  1933. return NETDEV_TX_BUSY;
  1934. }
  1935. /* CRC,ITAG no support */
  1936. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1937. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1938. return NETDEV_TX_OK;
  1939. }
  1940. /**
  1941. * pch_gbe_get_stats - Get System Network Statistics
  1942. * @netdev: Network interface device structure
  1943. * Returns: The current stats
  1944. */
  1945. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1946. {
  1947. /* only return the current stats */
  1948. return &netdev->stats;
  1949. }
  1950. /**
  1951. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1952. * @netdev: Network interface device structure
  1953. */
  1954. static void pch_gbe_set_multi(struct net_device *netdev)
  1955. {
  1956. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1957. struct pch_gbe_hw *hw = &adapter->hw;
  1958. struct netdev_hw_addr *ha;
  1959. u8 *mta_list;
  1960. u32 rctl;
  1961. int i;
  1962. int mc_count;
  1963. pr_debug("netdev->flags : 0x%08x\n", netdev->flags);
  1964. /* Check for Promiscuous and All Multicast modes */
  1965. rctl = ioread32(&hw->reg->RX_MODE);
  1966. mc_count = netdev_mc_count(netdev);
  1967. if ((netdev->flags & IFF_PROMISC)) {
  1968. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1969. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1970. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1971. /* all the multicasting receive permissions */
  1972. rctl |= PCH_GBE_ADD_FIL_EN;
  1973. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1974. } else {
  1975. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1976. /* all the multicasting receive permissions */
  1977. rctl |= PCH_GBE_ADD_FIL_EN;
  1978. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1979. } else {
  1980. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  1981. }
  1982. }
  1983. iowrite32(rctl, &hw->reg->RX_MODE);
  1984. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  1985. return;
  1986. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  1987. if (!mta_list)
  1988. return;
  1989. /* The shared function expects a packed array of only addresses. */
  1990. i = 0;
  1991. netdev_for_each_mc_addr(ha, netdev) {
  1992. if (i == mc_count)
  1993. break;
  1994. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  1995. }
  1996. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  1997. PCH_GBE_MAR_ENTRIES);
  1998. kfree(mta_list);
  1999. pr_debug("RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  2000. ioread32(&hw->reg->RX_MODE), mc_count);
  2001. }
  2002. /**
  2003. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  2004. * @netdev: Network interface device structure
  2005. * @addr: Pointer to an address structure
  2006. * Returns:
  2007. * 0: Successfully
  2008. * -EADDRNOTAVAIL: Failed
  2009. */
  2010. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  2011. {
  2012. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2013. struct sockaddr *skaddr = addr;
  2014. int ret_val;
  2015. if (!is_valid_ether_addr(skaddr->sa_data)) {
  2016. ret_val = -EADDRNOTAVAIL;
  2017. } else {
  2018. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  2019. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  2020. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  2021. ret_val = 0;
  2022. }
  2023. pr_debug("ret_val : 0x%08x\n", ret_val);
  2024. pr_debug("dev_addr : %pM\n", netdev->dev_addr);
  2025. pr_debug("mac_addr : %pM\n", adapter->hw.mac.addr);
  2026. pr_debug("MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  2027. ioread32(&adapter->hw.reg->mac_adr[0].high),
  2028. ioread32(&adapter->hw.reg->mac_adr[0].low));
  2029. return ret_val;
  2030. }
  2031. /**
  2032. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  2033. * @netdev: Network interface device structure
  2034. * @new_mtu: New value for maximum frame size
  2035. * Returns:
  2036. * 0: Successfully
  2037. * -EINVAL: Failed
  2038. */
  2039. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  2040. {
  2041. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2042. int max_frame;
  2043. unsigned long old_rx_buffer_len = adapter->rx_buffer_len;
  2044. int err;
  2045. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  2046. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  2047. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  2048. pr_err("Invalid MTU setting\n");
  2049. return -EINVAL;
  2050. }
  2051. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  2052. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  2053. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  2054. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  2055. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  2056. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  2057. else
  2058. adapter->rx_buffer_len = PCH_GBE_MAX_RX_BUFFER_SIZE;
  2059. if (netif_running(netdev)) {
  2060. pch_gbe_down(adapter);
  2061. err = pch_gbe_up(adapter);
  2062. if (err) {
  2063. adapter->rx_buffer_len = old_rx_buffer_len;
  2064. pch_gbe_up(adapter);
  2065. return -ENOMEM;
  2066. } else {
  2067. netdev->mtu = new_mtu;
  2068. adapter->hw.mac.max_frame_size = max_frame;
  2069. }
  2070. } else {
  2071. pch_gbe_reset(adapter);
  2072. netdev->mtu = new_mtu;
  2073. adapter->hw.mac.max_frame_size = max_frame;
  2074. }
  2075. pr_debug("max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  2076. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  2077. adapter->hw.mac.max_frame_size);
  2078. return 0;
  2079. }
  2080. /**
  2081. * pch_gbe_set_features - Reset device after features changed
  2082. * @netdev: Network interface device structure
  2083. * @features: New features
  2084. * Returns:
  2085. * 0: HW state updated successfully
  2086. */
  2087. static int pch_gbe_set_features(struct net_device *netdev,
  2088. netdev_features_t features)
  2089. {
  2090. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2091. netdev_features_t changed = features ^ netdev->features;
  2092. if (!(changed & NETIF_F_RXCSUM))
  2093. return 0;
  2094. if (netif_running(netdev))
  2095. pch_gbe_reinit_locked(adapter);
  2096. else
  2097. pch_gbe_reset(adapter);
  2098. return 0;
  2099. }
  2100. /**
  2101. * pch_gbe_ioctl - Controls register through a MII interface
  2102. * @netdev: Network interface device structure
  2103. * @ifr: Pointer to ifr structure
  2104. * @cmd: Control command
  2105. * Returns:
  2106. * 0: Successfully
  2107. * Negative value: Failed
  2108. */
  2109. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  2110. {
  2111. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2112. pr_debug("cmd : 0x%04x\n", cmd);
  2113. #ifdef CONFIG_PCH_PTP
  2114. if (cmd == SIOCSHWTSTAMP)
  2115. return hwtstamp_ioctl(netdev, ifr, cmd);
  2116. #endif
  2117. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  2118. }
  2119. /**
  2120. * pch_gbe_tx_timeout - Respond to a Tx Hang
  2121. * @netdev: Network interface device structure
  2122. */
  2123. static void pch_gbe_tx_timeout(struct net_device *netdev)
  2124. {
  2125. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2126. /* Do the reset outside of interrupt context */
  2127. adapter->stats.tx_timeout_count++;
  2128. schedule_work(&adapter->reset_task);
  2129. }
  2130. /**
  2131. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  2132. * @napi: Pointer of polling device struct
  2133. * @budget: The maximum number of a packet
  2134. * Returns:
  2135. * false: Exit the polling mode
  2136. * true: Continue the polling mode
  2137. */
  2138. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  2139. {
  2140. struct pch_gbe_adapter *adapter =
  2141. container_of(napi, struct pch_gbe_adapter, napi);
  2142. int work_done = 0;
  2143. bool poll_end_flag = false;
  2144. bool cleaned = false;
  2145. pr_debug("budget : %d\n", budget);
  2146. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  2147. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  2148. if (cleaned)
  2149. work_done = budget;
  2150. /* If no Tx and not enough Rx work done,
  2151. * exit the polling mode
  2152. */
  2153. if (work_done < budget)
  2154. poll_end_flag = true;
  2155. if (poll_end_flag) {
  2156. napi_complete(napi);
  2157. pch_gbe_irq_enable(adapter);
  2158. }
  2159. if (adapter->rx_stop_flag) {
  2160. adapter->rx_stop_flag = false;
  2161. pch_gbe_start_receive(&adapter->hw);
  2162. }
  2163. pr_debug("poll_end_flag : %d work_done : %d budget : %d\n",
  2164. poll_end_flag, work_done, budget);
  2165. return work_done;
  2166. }
  2167. #ifdef CONFIG_NET_POLL_CONTROLLER
  2168. /**
  2169. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  2170. * @netdev: Network interface device structure
  2171. */
  2172. static void pch_gbe_netpoll(struct net_device *netdev)
  2173. {
  2174. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2175. disable_irq(adapter->pdev->irq);
  2176. pch_gbe_intr(adapter->pdev->irq, netdev);
  2177. enable_irq(adapter->pdev->irq);
  2178. }
  2179. #endif
  2180. static const struct net_device_ops pch_gbe_netdev_ops = {
  2181. .ndo_open = pch_gbe_open,
  2182. .ndo_stop = pch_gbe_stop,
  2183. .ndo_start_xmit = pch_gbe_xmit_frame,
  2184. .ndo_get_stats = pch_gbe_get_stats,
  2185. .ndo_set_mac_address = pch_gbe_set_mac,
  2186. .ndo_tx_timeout = pch_gbe_tx_timeout,
  2187. .ndo_change_mtu = pch_gbe_change_mtu,
  2188. .ndo_set_features = pch_gbe_set_features,
  2189. .ndo_do_ioctl = pch_gbe_ioctl,
  2190. .ndo_set_rx_mode = pch_gbe_set_multi,
  2191. #ifdef CONFIG_NET_POLL_CONTROLLER
  2192. .ndo_poll_controller = pch_gbe_netpoll,
  2193. #endif
  2194. };
  2195. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  2196. pci_channel_state_t state)
  2197. {
  2198. struct net_device *netdev = pci_get_drvdata(pdev);
  2199. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2200. netif_device_detach(netdev);
  2201. if (netif_running(netdev))
  2202. pch_gbe_down(adapter);
  2203. pci_disable_device(pdev);
  2204. /* Request a slot slot reset. */
  2205. return PCI_ERS_RESULT_NEED_RESET;
  2206. }
  2207. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  2208. {
  2209. struct net_device *netdev = pci_get_drvdata(pdev);
  2210. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2211. struct pch_gbe_hw *hw = &adapter->hw;
  2212. if (pci_enable_device(pdev)) {
  2213. pr_err("Cannot re-enable PCI device after reset\n");
  2214. return PCI_ERS_RESULT_DISCONNECT;
  2215. }
  2216. pci_set_master(pdev);
  2217. pci_enable_wake(pdev, PCI_D0, 0);
  2218. pch_gbe_hal_power_up_phy(hw);
  2219. pch_gbe_reset(adapter);
  2220. /* Clear wake up status */
  2221. pch_gbe_mac_set_wol_event(hw, 0);
  2222. return PCI_ERS_RESULT_RECOVERED;
  2223. }
  2224. static void pch_gbe_io_resume(struct pci_dev *pdev)
  2225. {
  2226. struct net_device *netdev = pci_get_drvdata(pdev);
  2227. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2228. if (netif_running(netdev)) {
  2229. if (pch_gbe_up(adapter)) {
  2230. pr_debug("can't bring device back up after reset\n");
  2231. return;
  2232. }
  2233. }
  2234. netif_device_attach(netdev);
  2235. }
  2236. static int __pch_gbe_suspend(struct pci_dev *pdev)
  2237. {
  2238. struct net_device *netdev = pci_get_drvdata(pdev);
  2239. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2240. struct pch_gbe_hw *hw = &adapter->hw;
  2241. u32 wufc = adapter->wake_up_evt;
  2242. int retval = 0;
  2243. netif_device_detach(netdev);
  2244. if (netif_running(netdev))
  2245. pch_gbe_down(adapter);
  2246. if (wufc) {
  2247. pch_gbe_set_multi(netdev);
  2248. pch_gbe_setup_rctl(adapter);
  2249. pch_gbe_configure_rx(adapter);
  2250. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  2251. hw->mac.link_duplex);
  2252. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  2253. hw->mac.link_duplex);
  2254. pch_gbe_mac_set_wol_event(hw, wufc);
  2255. pci_disable_device(pdev);
  2256. } else {
  2257. pch_gbe_hal_power_down_phy(hw);
  2258. pch_gbe_mac_set_wol_event(hw, wufc);
  2259. pci_disable_device(pdev);
  2260. }
  2261. return retval;
  2262. }
  2263. #ifdef CONFIG_PM
  2264. static int pch_gbe_suspend(struct device *device)
  2265. {
  2266. struct pci_dev *pdev = to_pci_dev(device);
  2267. return __pch_gbe_suspend(pdev);
  2268. }
  2269. static int pch_gbe_resume(struct device *device)
  2270. {
  2271. struct pci_dev *pdev = to_pci_dev(device);
  2272. struct net_device *netdev = pci_get_drvdata(pdev);
  2273. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2274. struct pch_gbe_hw *hw = &adapter->hw;
  2275. u32 err;
  2276. err = pci_enable_device(pdev);
  2277. if (err) {
  2278. pr_err("Cannot enable PCI device from suspend\n");
  2279. return err;
  2280. }
  2281. pci_set_master(pdev);
  2282. pch_gbe_hal_power_up_phy(hw);
  2283. pch_gbe_reset(adapter);
  2284. /* Clear wake on lan control and status */
  2285. pch_gbe_mac_set_wol_event(hw, 0);
  2286. if (netif_running(netdev))
  2287. pch_gbe_up(adapter);
  2288. netif_device_attach(netdev);
  2289. return 0;
  2290. }
  2291. #endif /* CONFIG_PM */
  2292. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2293. {
  2294. __pch_gbe_suspend(pdev);
  2295. if (system_state == SYSTEM_POWER_OFF) {
  2296. pci_wake_from_d3(pdev, true);
  2297. pci_set_power_state(pdev, PCI_D3hot);
  2298. }
  2299. }
  2300. static void pch_gbe_remove(struct pci_dev *pdev)
  2301. {
  2302. struct net_device *netdev = pci_get_drvdata(pdev);
  2303. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2304. cancel_work_sync(&adapter->reset_task);
  2305. unregister_netdev(netdev);
  2306. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2307. kfree(adapter->tx_ring);
  2308. kfree(adapter->rx_ring);
  2309. iounmap(adapter->hw.reg);
  2310. pci_release_regions(pdev);
  2311. free_netdev(netdev);
  2312. pci_disable_device(pdev);
  2313. }
  2314. static int pch_gbe_probe(struct pci_dev *pdev,
  2315. const struct pci_device_id *pci_id)
  2316. {
  2317. struct net_device *netdev;
  2318. struct pch_gbe_adapter *adapter;
  2319. int ret;
  2320. ret = pci_enable_device(pdev);
  2321. if (ret)
  2322. return ret;
  2323. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2324. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2325. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2326. if (ret) {
  2327. ret = pci_set_consistent_dma_mask(pdev,
  2328. DMA_BIT_MASK(32));
  2329. if (ret) {
  2330. dev_err(&pdev->dev, "ERR: No usable DMA "
  2331. "configuration, aborting\n");
  2332. goto err_disable_device;
  2333. }
  2334. }
  2335. }
  2336. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  2337. if (ret) {
  2338. dev_err(&pdev->dev,
  2339. "ERR: Can't reserve PCI I/O and memory resources\n");
  2340. goto err_disable_device;
  2341. }
  2342. pci_set_master(pdev);
  2343. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2344. if (!netdev) {
  2345. ret = -ENOMEM;
  2346. goto err_release_pci;
  2347. }
  2348. SET_NETDEV_DEV(netdev, &pdev->dev);
  2349. pci_set_drvdata(pdev, netdev);
  2350. adapter = netdev_priv(netdev);
  2351. adapter->netdev = netdev;
  2352. adapter->pdev = pdev;
  2353. adapter->hw.back = adapter;
  2354. adapter->hw.reg = pci_iomap(pdev, PCH_GBE_PCI_BAR, 0);
  2355. if (!adapter->hw.reg) {
  2356. ret = -EIO;
  2357. dev_err(&pdev->dev, "Can't ioremap\n");
  2358. goto err_free_netdev;
  2359. }
  2360. #ifdef CONFIG_PCH_PTP
  2361. adapter->ptp_pdev = pci_get_bus_and_slot(adapter->pdev->bus->number,
  2362. PCI_DEVFN(12, 4));
  2363. if (ptp_filter_init(ptp_filter, ARRAY_SIZE(ptp_filter))) {
  2364. pr_err("Bad ptp filter\n");
  2365. return -EINVAL;
  2366. }
  2367. #endif
  2368. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2369. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2370. netif_napi_add(netdev, &adapter->napi,
  2371. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2372. netdev->hw_features = NETIF_F_RXCSUM |
  2373. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2374. netdev->features = netdev->hw_features;
  2375. pch_gbe_set_ethtool_ops(netdev);
  2376. pch_gbe_mac_load_mac_addr(&adapter->hw);
  2377. pch_gbe_mac_reset_hw(&adapter->hw);
  2378. /* setup the private structure */
  2379. ret = pch_gbe_sw_init(adapter);
  2380. if (ret)
  2381. goto err_iounmap;
  2382. /* Initialize PHY */
  2383. ret = pch_gbe_init_phy(adapter);
  2384. if (ret) {
  2385. dev_err(&pdev->dev, "PHY initialize error\n");
  2386. goto err_free_adapter;
  2387. }
  2388. pch_gbe_hal_get_bus_info(&adapter->hw);
  2389. /* Read the MAC address. and store to the private data */
  2390. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2391. if (ret) {
  2392. dev_err(&pdev->dev, "MAC address Read Error\n");
  2393. goto err_free_adapter;
  2394. }
  2395. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2396. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2397. /*
  2398. * If the MAC is invalid (or just missing), display a warning
  2399. * but do not abort setting up the device. pch_gbe_up will
  2400. * prevent the interface from being brought up until a valid MAC
  2401. * is set.
  2402. */
  2403. dev_err(&pdev->dev, "Invalid MAC address, "
  2404. "interface disabled.\n");
  2405. }
  2406. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2407. (unsigned long)adapter);
  2408. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2409. pch_gbe_check_options(adapter);
  2410. /* initialize the wol settings based on the eeprom settings */
  2411. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2412. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2413. /* reset the hardware with the new settings */
  2414. pch_gbe_reset(adapter);
  2415. ret = register_netdev(netdev);
  2416. if (ret)
  2417. goto err_free_adapter;
  2418. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2419. netif_carrier_off(netdev);
  2420. netif_stop_queue(netdev);
  2421. dev_dbg(&pdev->dev, "PCH Network Connection\n");
  2422. device_set_wakeup_enable(&pdev->dev, 1);
  2423. return 0;
  2424. err_free_adapter:
  2425. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2426. kfree(adapter->tx_ring);
  2427. kfree(adapter->rx_ring);
  2428. err_iounmap:
  2429. iounmap(adapter->hw.reg);
  2430. err_free_netdev:
  2431. free_netdev(netdev);
  2432. err_release_pci:
  2433. pci_release_regions(pdev);
  2434. err_disable_device:
  2435. pci_disable_device(pdev);
  2436. return ret;
  2437. }
  2438. static DEFINE_PCI_DEVICE_TABLE(pch_gbe_pcidev_id) = {
  2439. {.vendor = PCI_VENDOR_ID_INTEL,
  2440. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2441. .subvendor = PCI_ANY_ID,
  2442. .subdevice = PCI_ANY_ID,
  2443. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2444. .class_mask = (0xFFFF00)
  2445. },
  2446. {.vendor = PCI_VENDOR_ID_ROHM,
  2447. .device = PCI_DEVICE_ID_ROHM_ML7223_GBE,
  2448. .subvendor = PCI_ANY_ID,
  2449. .subdevice = PCI_ANY_ID,
  2450. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2451. .class_mask = (0xFFFF00)
  2452. },
  2453. {.vendor = PCI_VENDOR_ID_ROHM,
  2454. .device = PCI_DEVICE_ID_ROHM_ML7831_GBE,
  2455. .subvendor = PCI_ANY_ID,
  2456. .subdevice = PCI_ANY_ID,
  2457. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2458. .class_mask = (0xFFFF00)
  2459. },
  2460. /* required last entry */
  2461. {0}
  2462. };
  2463. #ifdef CONFIG_PM
  2464. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2465. .suspend = pch_gbe_suspend,
  2466. .resume = pch_gbe_resume,
  2467. .freeze = pch_gbe_suspend,
  2468. .thaw = pch_gbe_resume,
  2469. .poweroff = pch_gbe_suspend,
  2470. .restore = pch_gbe_resume,
  2471. };
  2472. #endif
  2473. static const struct pci_error_handlers pch_gbe_err_handler = {
  2474. .error_detected = pch_gbe_io_error_detected,
  2475. .slot_reset = pch_gbe_io_slot_reset,
  2476. .resume = pch_gbe_io_resume
  2477. };
  2478. static struct pci_driver pch_gbe_driver = {
  2479. .name = KBUILD_MODNAME,
  2480. .id_table = pch_gbe_pcidev_id,
  2481. .probe = pch_gbe_probe,
  2482. .remove = pch_gbe_remove,
  2483. #ifdef CONFIG_PM
  2484. .driver.pm = &pch_gbe_pm_ops,
  2485. #endif
  2486. .shutdown = pch_gbe_shutdown,
  2487. .err_handler = &pch_gbe_err_handler
  2488. };
  2489. static int __init pch_gbe_init_module(void)
  2490. {
  2491. int ret;
  2492. pr_info("EG20T PCH Gigabit Ethernet Driver - version %s\n",DRV_VERSION);
  2493. ret = pci_register_driver(&pch_gbe_driver);
  2494. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2495. if (copybreak == 0) {
  2496. pr_info("copybreak disabled\n");
  2497. } else {
  2498. pr_info("copybreak enabled for packets <= %u bytes\n",
  2499. copybreak);
  2500. }
  2501. }
  2502. return ret;
  2503. }
  2504. static void __exit pch_gbe_exit_module(void)
  2505. {
  2506. pci_unregister_driver(&pch_gbe_driver);
  2507. }
  2508. module_init(pch_gbe_init_module);
  2509. module_exit(pch_gbe_exit_module);
  2510. MODULE_DESCRIPTION("EG20T PCH Gigabit ethernet Driver");
  2511. MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>");
  2512. MODULE_LICENSE("GPL");
  2513. MODULE_VERSION(DRV_VERSION);
  2514. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2515. module_param(copybreak, uint, 0644);
  2516. MODULE_PARM_DESC(copybreak,
  2517. "Maximum size of packet that is copied to a new buffer on receive");
  2518. /* pch_gbe_main.c */