io_apic_32.c 69 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/mc146818rtc.h>
  28. #include <linux/compiler.h>
  29. #include <linux/acpi.h>
  30. #include <linux/module.h>
  31. #include <linux/sysdev.h>
  32. #include <linux/pci.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #include <asm/io.h>
  39. #include <asm/smp.h>
  40. #include <asm/desc.h>
  41. #include <asm/timer.h>
  42. #include <asm/i8259.h>
  43. #include <asm/nmi.h>
  44. #include <asm/msidef.h>
  45. #include <asm/hypertransport.h>
  46. #include <mach_apic.h>
  47. #include <mach_apicdef.h>
  48. int (*ioapic_renumber_irq)(int ioapic, int irq);
  49. atomic_t irq_mis_count;
  50. /* Where if anywhere is the i8259 connect in external int mode */
  51. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  52. static DEFINE_SPINLOCK(ioapic_lock);
  53. static DEFINE_SPINLOCK(vector_lock);
  54. int timer_over_8254 __initdata = 1;
  55. /*
  56. * Is the SiS APIC rmw bug present ?
  57. * -1 = don't know, 0 = no, 1 = yes
  58. */
  59. int sis_apic_bug = -1;
  60. /*
  61. * # of IRQ routing registers
  62. */
  63. int nr_ioapic_registers[MAX_IO_APICS];
  64. static int disable_timer_pin_1 __initdata;
  65. /*
  66. * Rough estimation of how many shared IRQs there are, can
  67. * be changed anytime.
  68. */
  69. #define MAX_PLUS_SHARED_IRQS NR_IRQS
  70. #define PIN_MAP_SIZE (MAX_PLUS_SHARED_IRQS + NR_IRQS)
  71. /*
  72. * This is performance-critical, we want to do it O(1)
  73. *
  74. * the indexing order of this array favors 1:1 mappings
  75. * between pins and IRQs.
  76. */
  77. static struct irq_pin_list {
  78. int apic, pin, next;
  79. } irq_2_pin[PIN_MAP_SIZE];
  80. struct io_apic {
  81. unsigned int index;
  82. unsigned int unused[3];
  83. unsigned int data;
  84. };
  85. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  86. {
  87. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  88. + (mp_ioapics[idx].mpc_apicaddr & ~PAGE_MASK);
  89. }
  90. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  91. {
  92. struct io_apic __iomem *io_apic = io_apic_base(apic);
  93. writel(reg, &io_apic->index);
  94. return readl(&io_apic->data);
  95. }
  96. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  97. {
  98. struct io_apic __iomem *io_apic = io_apic_base(apic);
  99. writel(reg, &io_apic->index);
  100. writel(value, &io_apic->data);
  101. }
  102. /*
  103. * Re-write a value: to be used for read-modify-write
  104. * cycles where the read already set up the index register.
  105. *
  106. * Older SiS APIC requires we rewrite the index register
  107. */
  108. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  109. {
  110. volatile struct io_apic __iomem *io_apic = io_apic_base(apic);
  111. if (sis_apic_bug)
  112. writel(reg, &io_apic->index);
  113. writel(value, &io_apic->data);
  114. }
  115. union entry_union {
  116. struct { u32 w1, w2; };
  117. struct IO_APIC_route_entry entry;
  118. };
  119. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  120. {
  121. union entry_union eu;
  122. unsigned long flags;
  123. spin_lock_irqsave(&ioapic_lock, flags);
  124. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  125. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  126. spin_unlock_irqrestore(&ioapic_lock, flags);
  127. return eu.entry;
  128. }
  129. /*
  130. * When we write a new IO APIC routing entry, we need to write the high
  131. * word first! If the mask bit in the low word is clear, we will enable
  132. * the interrupt, and we need to make sure the entry is fully populated
  133. * before that happens.
  134. */
  135. static void
  136. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  137. {
  138. union entry_union eu;
  139. eu.entry = e;
  140. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  141. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  142. }
  143. static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  144. {
  145. unsigned long flags;
  146. spin_lock_irqsave(&ioapic_lock, flags);
  147. __ioapic_write_entry(apic, pin, e);
  148. spin_unlock_irqrestore(&ioapic_lock, flags);
  149. }
  150. /*
  151. * When we mask an IO APIC routing entry, we need to write the low
  152. * word first, in order to set the mask bit before we change the
  153. * high bits!
  154. */
  155. static void ioapic_mask_entry(int apic, int pin)
  156. {
  157. unsigned long flags;
  158. union entry_union eu = { .entry.mask = 1 };
  159. spin_lock_irqsave(&ioapic_lock, flags);
  160. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  161. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  162. spin_unlock_irqrestore(&ioapic_lock, flags);
  163. }
  164. /*
  165. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  166. * shared ISA-space IRQs, so we have to support them. We are super
  167. * fast in the common case, and fast for shared ISA-space IRQs.
  168. */
  169. static void add_pin_to_irq(unsigned int irq, int apic, int pin)
  170. {
  171. static int first_free_entry = NR_IRQS;
  172. struct irq_pin_list *entry = irq_2_pin + irq;
  173. while (entry->next)
  174. entry = irq_2_pin + entry->next;
  175. if (entry->pin != -1) {
  176. entry->next = first_free_entry;
  177. entry = irq_2_pin + entry->next;
  178. if (++first_free_entry >= PIN_MAP_SIZE)
  179. panic("io_apic.c: whoops");
  180. }
  181. entry->apic = apic;
  182. entry->pin = pin;
  183. }
  184. /*
  185. * Reroute an IRQ to a different pin.
  186. */
  187. static void __init replace_pin_at_irq(unsigned int irq,
  188. int oldapic, int oldpin,
  189. int newapic, int newpin)
  190. {
  191. struct irq_pin_list *entry = irq_2_pin + irq;
  192. while (1) {
  193. if (entry->apic == oldapic && entry->pin == oldpin) {
  194. entry->apic = newapic;
  195. entry->pin = newpin;
  196. }
  197. if (!entry->next)
  198. break;
  199. entry = irq_2_pin + entry->next;
  200. }
  201. }
  202. static void __modify_IO_APIC_irq (unsigned int irq, unsigned long enable, unsigned long disable)
  203. {
  204. struct irq_pin_list *entry = irq_2_pin + irq;
  205. unsigned int pin, reg;
  206. for (;;) {
  207. pin = entry->pin;
  208. if (pin == -1)
  209. break;
  210. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  211. reg &= ~disable;
  212. reg |= enable;
  213. io_apic_modify(entry->apic, 0x10 + pin*2, reg);
  214. if (!entry->next)
  215. break;
  216. entry = irq_2_pin + entry->next;
  217. }
  218. }
  219. /* mask = 1 */
  220. static void __mask_IO_APIC_irq (unsigned int irq)
  221. {
  222. __modify_IO_APIC_irq(irq, 0x00010000, 0);
  223. }
  224. /* mask = 0 */
  225. static void __unmask_IO_APIC_irq (unsigned int irq)
  226. {
  227. __modify_IO_APIC_irq(irq, 0, 0x00010000);
  228. }
  229. /* mask = 1, trigger = 0 */
  230. static void __mask_and_edge_IO_APIC_irq (unsigned int irq)
  231. {
  232. __modify_IO_APIC_irq(irq, 0x00010000, 0x00008000);
  233. }
  234. /* mask = 0, trigger = 1 */
  235. static void __unmask_and_level_IO_APIC_irq (unsigned int irq)
  236. {
  237. __modify_IO_APIC_irq(irq, 0x00008000, 0x00010000);
  238. }
  239. static void mask_IO_APIC_irq (unsigned int irq)
  240. {
  241. unsigned long flags;
  242. spin_lock_irqsave(&ioapic_lock, flags);
  243. __mask_IO_APIC_irq(irq);
  244. spin_unlock_irqrestore(&ioapic_lock, flags);
  245. }
  246. static void unmask_IO_APIC_irq (unsigned int irq)
  247. {
  248. unsigned long flags;
  249. spin_lock_irqsave(&ioapic_lock, flags);
  250. __unmask_IO_APIC_irq(irq);
  251. spin_unlock_irqrestore(&ioapic_lock, flags);
  252. }
  253. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  254. {
  255. struct IO_APIC_route_entry entry;
  256. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  257. entry = ioapic_read_entry(apic, pin);
  258. if (entry.delivery_mode == dest_SMI)
  259. return;
  260. /*
  261. * Disable it in the IO-APIC irq-routing table:
  262. */
  263. ioapic_mask_entry(apic, pin);
  264. }
  265. static void clear_IO_APIC (void)
  266. {
  267. int apic, pin;
  268. for (apic = 0; apic < nr_ioapics; apic++)
  269. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  270. clear_IO_APIC_pin(apic, pin);
  271. }
  272. #ifdef CONFIG_SMP
  273. static void set_ioapic_affinity_irq(unsigned int irq, cpumask_t cpumask)
  274. {
  275. unsigned long flags;
  276. int pin;
  277. struct irq_pin_list *entry = irq_2_pin + irq;
  278. unsigned int apicid_value;
  279. cpumask_t tmp;
  280. cpus_and(tmp, cpumask, cpu_online_map);
  281. if (cpus_empty(tmp))
  282. tmp = TARGET_CPUS;
  283. cpus_and(cpumask, tmp, CPU_MASK_ALL);
  284. apicid_value = cpu_mask_to_apicid(cpumask);
  285. /* Prepare to do the io_apic_write */
  286. apicid_value = apicid_value << 24;
  287. spin_lock_irqsave(&ioapic_lock, flags);
  288. for (;;) {
  289. pin = entry->pin;
  290. if (pin == -1)
  291. break;
  292. io_apic_write(entry->apic, 0x10 + 1 + pin*2, apicid_value);
  293. if (!entry->next)
  294. break;
  295. entry = irq_2_pin + entry->next;
  296. }
  297. irq_desc[irq].affinity = cpumask;
  298. spin_unlock_irqrestore(&ioapic_lock, flags);
  299. }
  300. #if defined(CONFIG_IRQBALANCE)
  301. # include <asm/processor.h> /* kernel_thread() */
  302. # include <linux/kernel_stat.h> /* kstat */
  303. # include <linux/slab.h> /* kmalloc() */
  304. # include <linux/timer.h>
  305. #define IRQBALANCE_CHECK_ARCH -999
  306. #define MAX_BALANCED_IRQ_INTERVAL (5*HZ)
  307. #define MIN_BALANCED_IRQ_INTERVAL (HZ/2)
  308. #define BALANCED_IRQ_MORE_DELTA (HZ/10)
  309. #define BALANCED_IRQ_LESS_DELTA (HZ)
  310. static int irqbalance_disabled __read_mostly = IRQBALANCE_CHECK_ARCH;
  311. static int physical_balance __read_mostly;
  312. static long balanced_irq_interval __read_mostly = MAX_BALANCED_IRQ_INTERVAL;
  313. static struct irq_cpu_info {
  314. unsigned long * last_irq;
  315. unsigned long * irq_delta;
  316. unsigned long irq;
  317. } irq_cpu_data[NR_CPUS];
  318. #define CPU_IRQ(cpu) (irq_cpu_data[cpu].irq)
  319. #define LAST_CPU_IRQ(cpu,irq) (irq_cpu_data[cpu].last_irq[irq])
  320. #define IRQ_DELTA(cpu,irq) (irq_cpu_data[cpu].irq_delta[irq])
  321. #define IDLE_ENOUGH(cpu,now) \
  322. (idle_cpu(cpu) && ((now) - per_cpu(irq_stat, (cpu)).idle_timestamp > 1))
  323. #define IRQ_ALLOWED(cpu, allowed_mask) cpu_isset(cpu, allowed_mask)
  324. #define CPU_TO_PACKAGEINDEX(i) (first_cpu(per_cpu(cpu_sibling_map, i)))
  325. static cpumask_t balance_irq_affinity[NR_IRQS] = {
  326. [0 ... NR_IRQS-1] = CPU_MASK_ALL
  327. };
  328. void set_balance_irq_affinity(unsigned int irq, cpumask_t mask)
  329. {
  330. balance_irq_affinity[irq] = mask;
  331. }
  332. static unsigned long move(int curr_cpu, cpumask_t allowed_mask,
  333. unsigned long now, int direction)
  334. {
  335. int search_idle = 1;
  336. int cpu = curr_cpu;
  337. goto inside;
  338. do {
  339. if (unlikely(cpu == curr_cpu))
  340. search_idle = 0;
  341. inside:
  342. if (direction == 1) {
  343. cpu++;
  344. if (cpu >= NR_CPUS)
  345. cpu = 0;
  346. } else {
  347. cpu--;
  348. if (cpu == -1)
  349. cpu = NR_CPUS-1;
  350. }
  351. } while (!cpu_online(cpu) || !IRQ_ALLOWED(cpu,allowed_mask) ||
  352. (search_idle && !IDLE_ENOUGH(cpu,now)));
  353. return cpu;
  354. }
  355. static inline void balance_irq(int cpu, int irq)
  356. {
  357. unsigned long now = jiffies;
  358. cpumask_t allowed_mask;
  359. unsigned int new_cpu;
  360. if (irqbalance_disabled)
  361. return;
  362. cpus_and(allowed_mask, cpu_online_map, balance_irq_affinity[irq]);
  363. new_cpu = move(cpu, allowed_mask, now, 1);
  364. if (cpu != new_cpu) {
  365. set_pending_irq(irq, cpumask_of_cpu(new_cpu));
  366. }
  367. }
  368. static inline void rotate_irqs_among_cpus(unsigned long useful_load_threshold)
  369. {
  370. int i, j;
  371. for_each_online_cpu(i) {
  372. for (j = 0; j < NR_IRQS; j++) {
  373. if (!irq_desc[j].action)
  374. continue;
  375. /* Is it a significant load ? */
  376. if (IRQ_DELTA(CPU_TO_PACKAGEINDEX(i),j) <
  377. useful_load_threshold)
  378. continue;
  379. balance_irq(i, j);
  380. }
  381. }
  382. balanced_irq_interval = max((long)MIN_BALANCED_IRQ_INTERVAL,
  383. balanced_irq_interval - BALANCED_IRQ_LESS_DELTA);
  384. return;
  385. }
  386. static void do_irq_balance(void)
  387. {
  388. int i, j;
  389. unsigned long max_cpu_irq = 0, min_cpu_irq = (~0);
  390. unsigned long move_this_load = 0;
  391. int max_loaded = 0, min_loaded = 0;
  392. int load;
  393. unsigned long useful_load_threshold = balanced_irq_interval + 10;
  394. int selected_irq;
  395. int tmp_loaded, first_attempt = 1;
  396. unsigned long tmp_cpu_irq;
  397. unsigned long imbalance = 0;
  398. cpumask_t allowed_mask, target_cpu_mask, tmp;
  399. for_each_possible_cpu(i) {
  400. int package_index;
  401. CPU_IRQ(i) = 0;
  402. if (!cpu_online(i))
  403. continue;
  404. package_index = CPU_TO_PACKAGEINDEX(i);
  405. for (j = 0; j < NR_IRQS; j++) {
  406. unsigned long value_now, delta;
  407. /* Is this an active IRQ or balancing disabled ? */
  408. if (!irq_desc[j].action || irq_balancing_disabled(j))
  409. continue;
  410. if ( package_index == i )
  411. IRQ_DELTA(package_index,j) = 0;
  412. /* Determine the total count per processor per IRQ */
  413. value_now = (unsigned long) kstat_cpu(i).irqs[j];
  414. /* Determine the activity per processor per IRQ */
  415. delta = value_now - LAST_CPU_IRQ(i,j);
  416. /* Update last_cpu_irq[][] for the next time */
  417. LAST_CPU_IRQ(i,j) = value_now;
  418. /* Ignore IRQs whose rate is less than the clock */
  419. if (delta < useful_load_threshold)
  420. continue;
  421. /* update the load for the processor or package total */
  422. IRQ_DELTA(package_index,j) += delta;
  423. /* Keep track of the higher numbered sibling as well */
  424. if (i != package_index)
  425. CPU_IRQ(i) += delta;
  426. /*
  427. * We have sibling A and sibling B in the package
  428. *
  429. * cpu_irq[A] = load for cpu A + load for cpu B
  430. * cpu_irq[B] = load for cpu B
  431. */
  432. CPU_IRQ(package_index) += delta;
  433. }
  434. }
  435. /* Find the least loaded processor package */
  436. for_each_online_cpu(i) {
  437. if (i != CPU_TO_PACKAGEINDEX(i))
  438. continue;
  439. if (min_cpu_irq > CPU_IRQ(i)) {
  440. min_cpu_irq = CPU_IRQ(i);
  441. min_loaded = i;
  442. }
  443. }
  444. max_cpu_irq = ULONG_MAX;
  445. tryanothercpu:
  446. /* Look for heaviest loaded processor.
  447. * We may come back to get the next heaviest loaded processor.
  448. * Skip processors with trivial loads.
  449. */
  450. tmp_cpu_irq = 0;
  451. tmp_loaded = -1;
  452. for_each_online_cpu(i) {
  453. if (i != CPU_TO_PACKAGEINDEX(i))
  454. continue;
  455. if (max_cpu_irq <= CPU_IRQ(i))
  456. continue;
  457. if (tmp_cpu_irq < CPU_IRQ(i)) {
  458. tmp_cpu_irq = CPU_IRQ(i);
  459. tmp_loaded = i;
  460. }
  461. }
  462. if (tmp_loaded == -1) {
  463. /* In the case of small number of heavy interrupt sources,
  464. * loading some of the cpus too much. We use Ingo's original
  465. * approach to rotate them around.
  466. */
  467. if (!first_attempt && imbalance >= useful_load_threshold) {
  468. rotate_irqs_among_cpus(useful_load_threshold);
  469. return;
  470. }
  471. goto not_worth_the_effort;
  472. }
  473. first_attempt = 0; /* heaviest search */
  474. max_cpu_irq = tmp_cpu_irq; /* load */
  475. max_loaded = tmp_loaded; /* processor */
  476. imbalance = (max_cpu_irq - min_cpu_irq) / 2;
  477. /* if imbalance is less than approx 10% of max load, then
  478. * observe diminishing returns action. - quit
  479. */
  480. if (imbalance < (max_cpu_irq >> 3))
  481. goto not_worth_the_effort;
  482. tryanotherirq:
  483. /* if we select an IRQ to move that can't go where we want, then
  484. * see if there is another one to try.
  485. */
  486. move_this_load = 0;
  487. selected_irq = -1;
  488. for (j = 0; j < NR_IRQS; j++) {
  489. /* Is this an active IRQ? */
  490. if (!irq_desc[j].action)
  491. continue;
  492. if (imbalance <= IRQ_DELTA(max_loaded,j))
  493. continue;
  494. /* Try to find the IRQ that is closest to the imbalance
  495. * without going over.
  496. */
  497. if (move_this_load < IRQ_DELTA(max_loaded,j)) {
  498. move_this_load = IRQ_DELTA(max_loaded,j);
  499. selected_irq = j;
  500. }
  501. }
  502. if (selected_irq == -1) {
  503. goto tryanothercpu;
  504. }
  505. imbalance = move_this_load;
  506. /* For physical_balance case, we accumulated both load
  507. * values in the one of the siblings cpu_irq[],
  508. * to use the same code for physical and logical processors
  509. * as much as possible.
  510. *
  511. * NOTE: the cpu_irq[] array holds the sum of the load for
  512. * sibling A and sibling B in the slot for the lowest numbered
  513. * sibling (A), _AND_ the load for sibling B in the slot for
  514. * the higher numbered sibling.
  515. *
  516. * We seek the least loaded sibling by making the comparison
  517. * (A+B)/2 vs B
  518. */
  519. load = CPU_IRQ(min_loaded) >> 1;
  520. for_each_cpu_mask(j, per_cpu(cpu_sibling_map, min_loaded)) {
  521. if (load > CPU_IRQ(j)) {
  522. /* This won't change cpu_sibling_map[min_loaded] */
  523. load = CPU_IRQ(j);
  524. min_loaded = j;
  525. }
  526. }
  527. cpus_and(allowed_mask,
  528. cpu_online_map,
  529. balance_irq_affinity[selected_irq]);
  530. target_cpu_mask = cpumask_of_cpu(min_loaded);
  531. cpus_and(tmp, target_cpu_mask, allowed_mask);
  532. if (!cpus_empty(tmp)) {
  533. /* mark for change destination */
  534. set_pending_irq(selected_irq, cpumask_of_cpu(min_loaded));
  535. /* Since we made a change, come back sooner to
  536. * check for more variation.
  537. */
  538. balanced_irq_interval = max((long)MIN_BALANCED_IRQ_INTERVAL,
  539. balanced_irq_interval - BALANCED_IRQ_LESS_DELTA);
  540. return;
  541. }
  542. goto tryanotherirq;
  543. not_worth_the_effort:
  544. /*
  545. * if we did not find an IRQ to move, then adjust the time interval
  546. * upward
  547. */
  548. balanced_irq_interval = min((long)MAX_BALANCED_IRQ_INTERVAL,
  549. balanced_irq_interval + BALANCED_IRQ_MORE_DELTA);
  550. return;
  551. }
  552. static int balanced_irq(void *unused)
  553. {
  554. int i;
  555. unsigned long prev_balance_time = jiffies;
  556. long time_remaining = balanced_irq_interval;
  557. /* push everything to CPU 0 to give us a starting point. */
  558. for (i = 0 ; i < NR_IRQS ; i++) {
  559. irq_desc[i].pending_mask = cpumask_of_cpu(0);
  560. set_pending_irq(i, cpumask_of_cpu(0));
  561. }
  562. set_freezable();
  563. for ( ; ; ) {
  564. time_remaining = schedule_timeout_interruptible(time_remaining);
  565. try_to_freeze();
  566. if (time_after(jiffies,
  567. prev_balance_time+balanced_irq_interval)) {
  568. preempt_disable();
  569. do_irq_balance();
  570. prev_balance_time = jiffies;
  571. time_remaining = balanced_irq_interval;
  572. preempt_enable();
  573. }
  574. }
  575. return 0;
  576. }
  577. static int __init balanced_irq_init(void)
  578. {
  579. int i;
  580. struct cpuinfo_x86 *c;
  581. cpumask_t tmp;
  582. cpus_shift_right(tmp, cpu_online_map, 2);
  583. c = &boot_cpu_data;
  584. /* When not overwritten by the command line ask subarchitecture. */
  585. if (irqbalance_disabled == IRQBALANCE_CHECK_ARCH)
  586. irqbalance_disabled = NO_BALANCE_IRQ;
  587. if (irqbalance_disabled)
  588. return 0;
  589. /* disable irqbalance completely if there is only one processor online */
  590. if (num_online_cpus() < 2) {
  591. irqbalance_disabled = 1;
  592. return 0;
  593. }
  594. /*
  595. * Enable physical balance only if more than 1 physical processor
  596. * is present
  597. */
  598. if (smp_num_siblings > 1 && !cpus_empty(tmp))
  599. physical_balance = 1;
  600. for_each_online_cpu(i) {
  601. irq_cpu_data[i].irq_delta = kmalloc(sizeof(unsigned long) * NR_IRQS, GFP_KERNEL);
  602. irq_cpu_data[i].last_irq = kmalloc(sizeof(unsigned long) * NR_IRQS, GFP_KERNEL);
  603. if (irq_cpu_data[i].irq_delta == NULL || irq_cpu_data[i].last_irq == NULL) {
  604. printk(KERN_ERR "balanced_irq_init: out of memory");
  605. goto failed;
  606. }
  607. memset(irq_cpu_data[i].irq_delta,0,sizeof(unsigned long) * NR_IRQS);
  608. memset(irq_cpu_data[i].last_irq,0,sizeof(unsigned long) * NR_IRQS);
  609. }
  610. printk(KERN_INFO "Starting balanced_irq\n");
  611. if (!IS_ERR(kthread_run(balanced_irq, NULL, "kirqd")))
  612. return 0;
  613. printk(KERN_ERR "balanced_irq_init: failed to spawn balanced_irq");
  614. failed:
  615. for_each_possible_cpu(i) {
  616. kfree(irq_cpu_data[i].irq_delta);
  617. irq_cpu_data[i].irq_delta = NULL;
  618. kfree(irq_cpu_data[i].last_irq);
  619. irq_cpu_data[i].last_irq = NULL;
  620. }
  621. return 0;
  622. }
  623. int __devinit irqbalance_disable(char *str)
  624. {
  625. irqbalance_disabled = 1;
  626. return 1;
  627. }
  628. __setup("noirqbalance", irqbalance_disable);
  629. late_initcall(balanced_irq_init);
  630. #endif /* CONFIG_IRQBALANCE */
  631. #endif /* CONFIG_SMP */
  632. #ifndef CONFIG_SMP
  633. void send_IPI_self(int vector)
  634. {
  635. unsigned int cfg;
  636. /*
  637. * Wait for idle.
  638. */
  639. apic_wait_icr_idle();
  640. cfg = APIC_DM_FIXED | APIC_DEST_SELF | vector | APIC_DEST_LOGICAL;
  641. /*
  642. * Send the IPI. The write to APIC_ICR fires this off.
  643. */
  644. apic_write_around(APIC_ICR, cfg);
  645. }
  646. #endif /* !CONFIG_SMP */
  647. /*
  648. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  649. * specific CPU-side IRQs.
  650. */
  651. #define MAX_PIRQS 8
  652. static int pirq_entries [MAX_PIRQS];
  653. static int pirqs_enabled;
  654. int skip_ioapic_setup;
  655. static int __init ioapic_pirq_setup(char *str)
  656. {
  657. int i, max;
  658. int ints[MAX_PIRQS+1];
  659. get_options(str, ARRAY_SIZE(ints), ints);
  660. for (i = 0; i < MAX_PIRQS; i++)
  661. pirq_entries[i] = -1;
  662. pirqs_enabled = 1;
  663. apic_printk(APIC_VERBOSE, KERN_INFO
  664. "PIRQ redirection, working around broken MP-BIOS.\n");
  665. max = MAX_PIRQS;
  666. if (ints[0] < MAX_PIRQS)
  667. max = ints[0];
  668. for (i = 0; i < max; i++) {
  669. apic_printk(APIC_VERBOSE, KERN_DEBUG
  670. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  671. /*
  672. * PIRQs are mapped upside down, usually.
  673. */
  674. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  675. }
  676. return 1;
  677. }
  678. __setup("pirq=", ioapic_pirq_setup);
  679. /*
  680. * Find the IRQ entry number of a certain pin.
  681. */
  682. static int find_irq_entry(int apic, int pin, int type)
  683. {
  684. int i;
  685. for (i = 0; i < mp_irq_entries; i++)
  686. if (mp_irqs[i].mpc_irqtype == type &&
  687. (mp_irqs[i].mpc_dstapic == mp_ioapics[apic].mpc_apicid ||
  688. mp_irqs[i].mpc_dstapic == MP_APIC_ALL) &&
  689. mp_irqs[i].mpc_dstirq == pin)
  690. return i;
  691. return -1;
  692. }
  693. /*
  694. * Find the pin to which IRQ[irq] (ISA) is connected
  695. */
  696. static int __init find_isa_irq_pin(int irq, int type)
  697. {
  698. int i;
  699. for (i = 0; i < mp_irq_entries; i++) {
  700. int lbus = mp_irqs[i].mpc_srcbus;
  701. if (test_bit(lbus, mp_bus_not_pci) &&
  702. (mp_irqs[i].mpc_irqtype == type) &&
  703. (mp_irqs[i].mpc_srcbusirq == irq))
  704. return mp_irqs[i].mpc_dstirq;
  705. }
  706. return -1;
  707. }
  708. static int __init find_isa_irq_apic(int irq, int type)
  709. {
  710. int i;
  711. for (i = 0; i < mp_irq_entries; i++) {
  712. int lbus = mp_irqs[i].mpc_srcbus;
  713. if (test_bit(lbus, mp_bus_not_pci) &&
  714. (mp_irqs[i].mpc_irqtype == type) &&
  715. (mp_irqs[i].mpc_srcbusirq == irq))
  716. break;
  717. }
  718. if (i < mp_irq_entries) {
  719. int apic;
  720. for(apic = 0; apic < nr_ioapics; apic++) {
  721. if (mp_ioapics[apic].mpc_apicid == mp_irqs[i].mpc_dstapic)
  722. return apic;
  723. }
  724. }
  725. return -1;
  726. }
  727. /*
  728. * Find a specific PCI IRQ entry.
  729. * Not an __init, possibly needed by modules
  730. */
  731. static int pin_2_irq(int idx, int apic, int pin);
  732. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
  733. {
  734. int apic, i, best_guess = -1;
  735. apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, "
  736. "slot:%d, pin:%d.\n", bus, slot, pin);
  737. if (mp_bus_id_to_pci_bus[bus] == -1) {
  738. printk(KERN_WARNING "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  739. return -1;
  740. }
  741. for (i = 0; i < mp_irq_entries; i++) {
  742. int lbus = mp_irqs[i].mpc_srcbus;
  743. for (apic = 0; apic < nr_ioapics; apic++)
  744. if (mp_ioapics[apic].mpc_apicid == mp_irqs[i].mpc_dstapic ||
  745. mp_irqs[i].mpc_dstapic == MP_APIC_ALL)
  746. break;
  747. if (!test_bit(lbus, mp_bus_not_pci) &&
  748. !mp_irqs[i].mpc_irqtype &&
  749. (bus == lbus) &&
  750. (slot == ((mp_irqs[i].mpc_srcbusirq >> 2) & 0x1f))) {
  751. int irq = pin_2_irq(i,apic,mp_irqs[i].mpc_dstirq);
  752. if (!(apic || IO_APIC_IRQ(irq)))
  753. continue;
  754. if (pin == (mp_irqs[i].mpc_srcbusirq & 3))
  755. return irq;
  756. /*
  757. * Use the first all-but-pin matching entry as a
  758. * best-guess fuzzy result for broken mptables.
  759. */
  760. if (best_guess < 0)
  761. best_guess = irq;
  762. }
  763. }
  764. return best_guess;
  765. }
  766. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  767. /*
  768. * This function currently is only a helper for the i386 smp boot process where
  769. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  770. * so mask in all cases should simply be TARGET_CPUS
  771. */
  772. #ifdef CONFIG_SMP
  773. void __init setup_ioapic_dest(void)
  774. {
  775. int pin, ioapic, irq, irq_entry;
  776. if (skip_ioapic_setup == 1)
  777. return;
  778. for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
  779. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  780. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  781. if (irq_entry == -1)
  782. continue;
  783. irq = pin_2_irq(irq_entry, ioapic, pin);
  784. set_ioapic_affinity_irq(irq, TARGET_CPUS);
  785. }
  786. }
  787. }
  788. #endif
  789. /*
  790. * EISA Edge/Level control register, ELCR
  791. */
  792. static int EISA_ELCR(unsigned int irq)
  793. {
  794. if (irq < 16) {
  795. unsigned int port = 0x4d0 + (irq >> 3);
  796. return (inb(port) >> (irq & 7)) & 1;
  797. }
  798. apic_printk(APIC_VERBOSE, KERN_INFO
  799. "Broken MPtable reports ISA irq %d\n", irq);
  800. return 0;
  801. }
  802. /* ISA interrupts are always polarity zero edge triggered,
  803. * when listed as conforming in the MP table. */
  804. #define default_ISA_trigger(idx) (0)
  805. #define default_ISA_polarity(idx) (0)
  806. /* EISA interrupts are always polarity zero and can be edge or level
  807. * trigger depending on the ELCR value. If an interrupt is listed as
  808. * EISA conforming in the MP table, that means its trigger type must
  809. * be read in from the ELCR */
  810. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].mpc_srcbusirq))
  811. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  812. /* PCI interrupts are always polarity one level triggered,
  813. * when listed as conforming in the MP table. */
  814. #define default_PCI_trigger(idx) (1)
  815. #define default_PCI_polarity(idx) (1)
  816. /* MCA interrupts are always polarity zero level triggered,
  817. * when listed as conforming in the MP table. */
  818. #define default_MCA_trigger(idx) (1)
  819. #define default_MCA_polarity(idx) default_ISA_polarity(idx)
  820. static int MPBIOS_polarity(int idx)
  821. {
  822. int bus = mp_irqs[idx].mpc_srcbus;
  823. int polarity;
  824. /*
  825. * Determine IRQ line polarity (high active or low active):
  826. */
  827. switch (mp_irqs[idx].mpc_irqflag & 3)
  828. {
  829. case 0: /* conforms, ie. bus-type dependent polarity */
  830. {
  831. polarity = test_bit(bus, mp_bus_not_pci)?
  832. default_ISA_polarity(idx):
  833. default_PCI_polarity(idx);
  834. break;
  835. }
  836. case 1: /* high active */
  837. {
  838. polarity = 0;
  839. break;
  840. }
  841. case 2: /* reserved */
  842. {
  843. printk(KERN_WARNING "broken BIOS!!\n");
  844. polarity = 1;
  845. break;
  846. }
  847. case 3: /* low active */
  848. {
  849. polarity = 1;
  850. break;
  851. }
  852. default: /* invalid */
  853. {
  854. printk(KERN_WARNING "broken BIOS!!\n");
  855. polarity = 1;
  856. break;
  857. }
  858. }
  859. return polarity;
  860. }
  861. static int MPBIOS_trigger(int idx)
  862. {
  863. int bus = mp_irqs[idx].mpc_srcbus;
  864. int trigger;
  865. /*
  866. * Determine IRQ trigger mode (edge or level sensitive):
  867. */
  868. switch ((mp_irqs[idx].mpc_irqflag>>2) & 3)
  869. {
  870. case 0: /* conforms, ie. bus-type dependent */
  871. {
  872. trigger = test_bit(bus, mp_bus_not_pci)?
  873. default_ISA_trigger(idx):
  874. default_PCI_trigger(idx);
  875. switch (mp_bus_id_to_type[bus])
  876. {
  877. case MP_BUS_ISA: /* ISA pin */
  878. {
  879. /* set before the switch */
  880. break;
  881. }
  882. case MP_BUS_EISA: /* EISA pin */
  883. {
  884. trigger = default_EISA_trigger(idx);
  885. break;
  886. }
  887. case MP_BUS_PCI: /* PCI pin */
  888. {
  889. /* set before the switch */
  890. break;
  891. }
  892. case MP_BUS_MCA: /* MCA pin */
  893. {
  894. trigger = default_MCA_trigger(idx);
  895. break;
  896. }
  897. default:
  898. {
  899. printk(KERN_WARNING "broken BIOS!!\n");
  900. trigger = 1;
  901. break;
  902. }
  903. }
  904. break;
  905. }
  906. case 1: /* edge */
  907. {
  908. trigger = 0;
  909. break;
  910. }
  911. case 2: /* reserved */
  912. {
  913. printk(KERN_WARNING "broken BIOS!!\n");
  914. trigger = 1;
  915. break;
  916. }
  917. case 3: /* level */
  918. {
  919. trigger = 1;
  920. break;
  921. }
  922. default: /* invalid */
  923. {
  924. printk(KERN_WARNING "broken BIOS!!\n");
  925. trigger = 0;
  926. break;
  927. }
  928. }
  929. return trigger;
  930. }
  931. static inline int irq_polarity(int idx)
  932. {
  933. return MPBIOS_polarity(idx);
  934. }
  935. static inline int irq_trigger(int idx)
  936. {
  937. return MPBIOS_trigger(idx);
  938. }
  939. static int pin_2_irq(int idx, int apic, int pin)
  940. {
  941. int irq, i;
  942. int bus = mp_irqs[idx].mpc_srcbus;
  943. /*
  944. * Debugging check, we are in big trouble if this message pops up!
  945. */
  946. if (mp_irqs[idx].mpc_dstirq != pin)
  947. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  948. switch (mp_bus_id_to_type[bus])
  949. {
  950. case MP_BUS_ISA: /* ISA pin */
  951. case MP_BUS_EISA:
  952. case MP_BUS_MCA:
  953. {
  954. irq = mp_irqs[idx].mpc_srcbusirq;
  955. break;
  956. }
  957. case MP_BUS_PCI: /* PCI pin */
  958. {
  959. /*
  960. * PCI IRQs are mapped in order
  961. */
  962. i = irq = 0;
  963. while (i < apic)
  964. irq += nr_ioapic_registers[i++];
  965. irq += pin;
  966. /*
  967. * For MPS mode, so far only needed by ES7000 platform
  968. */
  969. if (ioapic_renumber_irq)
  970. irq = ioapic_renumber_irq(apic, irq);
  971. break;
  972. }
  973. default:
  974. {
  975. printk(KERN_ERR "unknown bus type %d.\n",bus);
  976. irq = 0;
  977. break;
  978. }
  979. }
  980. /*
  981. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  982. */
  983. if ((pin >= 16) && (pin <= 23)) {
  984. if (pirq_entries[pin-16] != -1) {
  985. if (!pirq_entries[pin-16]) {
  986. apic_printk(APIC_VERBOSE, KERN_DEBUG
  987. "disabling PIRQ%d\n", pin-16);
  988. } else {
  989. irq = pirq_entries[pin-16];
  990. apic_printk(APIC_VERBOSE, KERN_DEBUG
  991. "using PIRQ%d -> IRQ %d\n",
  992. pin-16, irq);
  993. }
  994. }
  995. }
  996. return irq;
  997. }
  998. static inline int IO_APIC_irq_trigger(int irq)
  999. {
  1000. int apic, idx, pin;
  1001. for (apic = 0; apic < nr_ioapics; apic++) {
  1002. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1003. idx = find_irq_entry(apic,pin,mp_INT);
  1004. if ((idx != -1) && (irq == pin_2_irq(idx,apic,pin)))
  1005. return irq_trigger(idx);
  1006. }
  1007. }
  1008. /*
  1009. * nonexistent IRQs are edge default
  1010. */
  1011. return 0;
  1012. }
  1013. /* irq_vectors is indexed by the sum of all RTEs in all I/O APICs. */
  1014. static u8 irq_vector[NR_IRQ_VECTORS] __read_mostly = { FIRST_DEVICE_VECTOR , 0 };
  1015. static int __assign_irq_vector(int irq)
  1016. {
  1017. static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
  1018. int vector, offset;
  1019. BUG_ON((unsigned)irq >= NR_IRQ_VECTORS);
  1020. if (irq_vector[irq] > 0)
  1021. return irq_vector[irq];
  1022. vector = current_vector;
  1023. offset = current_offset;
  1024. next:
  1025. vector += 8;
  1026. if (vector >= FIRST_SYSTEM_VECTOR) {
  1027. offset = (offset + 1) % 8;
  1028. vector = FIRST_DEVICE_VECTOR + offset;
  1029. }
  1030. if (vector == current_vector)
  1031. return -ENOSPC;
  1032. if (test_and_set_bit(vector, used_vectors))
  1033. goto next;
  1034. current_vector = vector;
  1035. current_offset = offset;
  1036. irq_vector[irq] = vector;
  1037. return vector;
  1038. }
  1039. static int assign_irq_vector(int irq)
  1040. {
  1041. unsigned long flags;
  1042. int vector;
  1043. spin_lock_irqsave(&vector_lock, flags);
  1044. vector = __assign_irq_vector(irq);
  1045. spin_unlock_irqrestore(&vector_lock, flags);
  1046. return vector;
  1047. }
  1048. static struct irq_chip ioapic_chip;
  1049. #define IOAPIC_AUTO -1
  1050. #define IOAPIC_EDGE 0
  1051. #define IOAPIC_LEVEL 1
  1052. static void ioapic_register_intr(int irq, int vector, unsigned long trigger)
  1053. {
  1054. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1055. trigger == IOAPIC_LEVEL) {
  1056. irq_desc[irq].status |= IRQ_LEVEL;
  1057. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1058. handle_fasteoi_irq, "fasteoi");
  1059. } else {
  1060. irq_desc[irq].status &= ~IRQ_LEVEL;
  1061. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1062. handle_edge_irq, "edge");
  1063. }
  1064. set_intr_gate(vector, interrupt[irq]);
  1065. }
  1066. static void __init setup_IO_APIC_irqs(void)
  1067. {
  1068. struct IO_APIC_route_entry entry;
  1069. int apic, pin, idx, irq, first_notcon = 1, vector;
  1070. unsigned long flags;
  1071. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1072. for (apic = 0; apic < nr_ioapics; apic++) {
  1073. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1074. /*
  1075. * add it to the IO-APIC irq-routing table:
  1076. */
  1077. memset(&entry,0,sizeof(entry));
  1078. entry.delivery_mode = INT_DELIVERY_MODE;
  1079. entry.dest_mode = INT_DEST_MODE;
  1080. entry.mask = 0; /* enable IRQ */
  1081. entry.dest.logical.logical_dest =
  1082. cpu_mask_to_apicid(TARGET_CPUS);
  1083. idx = find_irq_entry(apic,pin,mp_INT);
  1084. if (idx == -1) {
  1085. if (first_notcon) {
  1086. apic_printk(APIC_VERBOSE, KERN_DEBUG
  1087. " IO-APIC (apicid-pin) %d-%d",
  1088. mp_ioapics[apic].mpc_apicid,
  1089. pin);
  1090. first_notcon = 0;
  1091. } else
  1092. apic_printk(APIC_VERBOSE, ", %d-%d",
  1093. mp_ioapics[apic].mpc_apicid, pin);
  1094. continue;
  1095. }
  1096. if (!first_notcon) {
  1097. apic_printk(APIC_VERBOSE, " not connected.\n");
  1098. first_notcon = 1;
  1099. }
  1100. entry.trigger = irq_trigger(idx);
  1101. entry.polarity = irq_polarity(idx);
  1102. if (irq_trigger(idx)) {
  1103. entry.trigger = 1;
  1104. entry.mask = 1;
  1105. }
  1106. irq = pin_2_irq(idx, apic, pin);
  1107. /*
  1108. * skip adding the timer int on secondary nodes, which causes
  1109. * a small but painful rift in the time-space continuum
  1110. */
  1111. if (multi_timer_check(apic, irq))
  1112. continue;
  1113. else
  1114. add_pin_to_irq(irq, apic, pin);
  1115. if (!apic && !IO_APIC_IRQ(irq))
  1116. continue;
  1117. if (IO_APIC_IRQ(irq)) {
  1118. vector = assign_irq_vector(irq);
  1119. entry.vector = vector;
  1120. ioapic_register_intr(irq, vector, IOAPIC_AUTO);
  1121. if (!apic && (irq < 16))
  1122. disable_8259A_irq(irq);
  1123. }
  1124. spin_lock_irqsave(&ioapic_lock, flags);
  1125. __ioapic_write_entry(apic, pin, entry);
  1126. spin_unlock_irqrestore(&ioapic_lock, flags);
  1127. }
  1128. }
  1129. if (!first_notcon)
  1130. apic_printk(APIC_VERBOSE, " not connected.\n");
  1131. }
  1132. /*
  1133. * Set up the 8259A-master output pin:
  1134. */
  1135. static void __init setup_ExtINT_IRQ0_pin(unsigned int apic, unsigned int pin, int vector)
  1136. {
  1137. struct IO_APIC_route_entry entry;
  1138. memset(&entry,0,sizeof(entry));
  1139. disable_8259A_irq(0);
  1140. /* mask LVT0 */
  1141. apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  1142. /*
  1143. * We use logical delivery to get the timer IRQ
  1144. * to the first CPU.
  1145. */
  1146. entry.dest_mode = INT_DEST_MODE;
  1147. entry.mask = 0; /* unmask IRQ now */
  1148. entry.dest.logical.logical_dest = cpu_mask_to_apicid(TARGET_CPUS);
  1149. entry.delivery_mode = INT_DELIVERY_MODE;
  1150. entry.polarity = 0;
  1151. entry.trigger = 0;
  1152. entry.vector = vector;
  1153. /*
  1154. * The timer IRQ doesn't have to know that behind the
  1155. * scene we have a 8259A-master in AEOI mode ...
  1156. */
  1157. irq_desc[0].chip = &ioapic_chip;
  1158. set_irq_handler(0, handle_edge_irq);
  1159. /*
  1160. * Add it to the IO-APIC irq-routing table:
  1161. */
  1162. ioapic_write_entry(apic, pin, entry);
  1163. enable_8259A_irq(0);
  1164. }
  1165. void __init print_IO_APIC(void)
  1166. {
  1167. int apic, i;
  1168. union IO_APIC_reg_00 reg_00;
  1169. union IO_APIC_reg_01 reg_01;
  1170. union IO_APIC_reg_02 reg_02;
  1171. union IO_APIC_reg_03 reg_03;
  1172. unsigned long flags;
  1173. if (apic_verbosity == APIC_QUIET)
  1174. return;
  1175. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1176. for (i = 0; i < nr_ioapics; i++)
  1177. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1178. mp_ioapics[i].mpc_apicid, nr_ioapic_registers[i]);
  1179. /*
  1180. * We are a bit conservative about what we expect. We have to
  1181. * know about every hardware change ASAP.
  1182. */
  1183. printk(KERN_INFO "testing the IO APIC.......................\n");
  1184. for (apic = 0; apic < nr_ioapics; apic++) {
  1185. spin_lock_irqsave(&ioapic_lock, flags);
  1186. reg_00.raw = io_apic_read(apic, 0);
  1187. reg_01.raw = io_apic_read(apic, 1);
  1188. if (reg_01.bits.version >= 0x10)
  1189. reg_02.raw = io_apic_read(apic, 2);
  1190. if (reg_01.bits.version >= 0x20)
  1191. reg_03.raw = io_apic_read(apic, 3);
  1192. spin_unlock_irqrestore(&ioapic_lock, flags);
  1193. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].mpc_apicid);
  1194. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1195. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1196. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1197. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1198. printk(KERN_DEBUG ".... register #01: %08X\n", reg_01.raw);
  1199. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  1200. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1201. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  1202. /*
  1203. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1204. * but the value of reg_02 is read as the previous read register
  1205. * value, so ignore it if reg_02 == reg_01.
  1206. */
  1207. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1208. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1209. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1210. }
  1211. /*
  1212. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1213. * or reg_03, but the value of reg_0[23] is read as the previous read
  1214. * register value, so ignore it if reg_03 == reg_0[12].
  1215. */
  1216. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1217. reg_03.raw != reg_01.raw) {
  1218. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1219. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1220. }
  1221. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1222. printk(KERN_DEBUG " NR Log Phy Mask Trig IRR Pol"
  1223. " Stat Dest Deli Vect: \n");
  1224. for (i = 0; i <= reg_01.bits.entries; i++) {
  1225. struct IO_APIC_route_entry entry;
  1226. entry = ioapic_read_entry(apic, i);
  1227. printk(KERN_DEBUG " %02x %03X %02X ",
  1228. i,
  1229. entry.dest.logical.logical_dest,
  1230. entry.dest.physical.physical_dest
  1231. );
  1232. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  1233. entry.mask,
  1234. entry.trigger,
  1235. entry.irr,
  1236. entry.polarity,
  1237. entry.delivery_status,
  1238. entry.dest_mode,
  1239. entry.delivery_mode,
  1240. entry.vector
  1241. );
  1242. }
  1243. }
  1244. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1245. for (i = 0; i < NR_IRQS; i++) {
  1246. struct irq_pin_list *entry = irq_2_pin + i;
  1247. if (entry->pin < 0)
  1248. continue;
  1249. printk(KERN_DEBUG "IRQ%d ", i);
  1250. for (;;) {
  1251. printk("-> %d:%d", entry->apic, entry->pin);
  1252. if (!entry->next)
  1253. break;
  1254. entry = irq_2_pin + entry->next;
  1255. }
  1256. printk("\n");
  1257. }
  1258. printk(KERN_INFO ".................................... done.\n");
  1259. return;
  1260. }
  1261. #if 0
  1262. static void print_APIC_bitfield (int base)
  1263. {
  1264. unsigned int v;
  1265. int i, j;
  1266. if (apic_verbosity == APIC_QUIET)
  1267. return;
  1268. printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
  1269. for (i = 0; i < 8; i++) {
  1270. v = apic_read(base + i*0x10);
  1271. for (j = 0; j < 32; j++) {
  1272. if (v & (1<<j))
  1273. printk("1");
  1274. else
  1275. printk("0");
  1276. }
  1277. printk("\n");
  1278. }
  1279. }
  1280. void /*__init*/ print_local_APIC(void * dummy)
  1281. {
  1282. unsigned int v, ver, maxlvt;
  1283. if (apic_verbosity == APIC_QUIET)
  1284. return;
  1285. printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1286. smp_processor_id(), hard_smp_processor_id());
  1287. v = apic_read(APIC_ID);
  1288. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, GET_APIC_ID(v));
  1289. v = apic_read(APIC_LVR);
  1290. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1291. ver = GET_APIC_VERSION(v);
  1292. maxlvt = lapic_get_maxlvt();
  1293. v = apic_read(APIC_TASKPRI);
  1294. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1295. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1296. v = apic_read(APIC_ARBPRI);
  1297. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1298. v & APIC_ARBPRI_MASK);
  1299. v = apic_read(APIC_PROCPRI);
  1300. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1301. }
  1302. v = apic_read(APIC_EOI);
  1303. printk(KERN_DEBUG "... APIC EOI: %08x\n", v);
  1304. v = apic_read(APIC_RRR);
  1305. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1306. v = apic_read(APIC_LDR);
  1307. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1308. v = apic_read(APIC_DFR);
  1309. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1310. v = apic_read(APIC_SPIV);
  1311. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1312. printk(KERN_DEBUG "... APIC ISR field:\n");
  1313. print_APIC_bitfield(APIC_ISR);
  1314. printk(KERN_DEBUG "... APIC TMR field:\n");
  1315. print_APIC_bitfield(APIC_TMR);
  1316. printk(KERN_DEBUG "... APIC IRR field:\n");
  1317. print_APIC_bitfield(APIC_IRR);
  1318. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1319. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1320. apic_write(APIC_ESR, 0);
  1321. v = apic_read(APIC_ESR);
  1322. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1323. }
  1324. v = apic_read(APIC_ICR);
  1325. printk(KERN_DEBUG "... APIC ICR: %08x\n", v);
  1326. v = apic_read(APIC_ICR2);
  1327. printk(KERN_DEBUG "... APIC ICR2: %08x\n", v);
  1328. v = apic_read(APIC_LVTT);
  1329. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1330. if (maxlvt > 3) { /* PC is LVT#4. */
  1331. v = apic_read(APIC_LVTPC);
  1332. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1333. }
  1334. v = apic_read(APIC_LVT0);
  1335. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1336. v = apic_read(APIC_LVT1);
  1337. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1338. if (maxlvt > 2) { /* ERR is LVT#3. */
  1339. v = apic_read(APIC_LVTERR);
  1340. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1341. }
  1342. v = apic_read(APIC_TMICT);
  1343. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1344. v = apic_read(APIC_TMCCT);
  1345. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1346. v = apic_read(APIC_TDCR);
  1347. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1348. printk("\n");
  1349. }
  1350. void print_all_local_APICs (void)
  1351. {
  1352. on_each_cpu(print_local_APIC, NULL, 1, 1);
  1353. }
  1354. void /*__init*/ print_PIC(void)
  1355. {
  1356. unsigned int v;
  1357. unsigned long flags;
  1358. if (apic_verbosity == APIC_QUIET)
  1359. return;
  1360. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1361. spin_lock_irqsave(&i8259A_lock, flags);
  1362. v = inb(0xa1) << 8 | inb(0x21);
  1363. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1364. v = inb(0xa0) << 8 | inb(0x20);
  1365. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1366. outb(0x0b,0xa0);
  1367. outb(0x0b,0x20);
  1368. v = inb(0xa0) << 8 | inb(0x20);
  1369. outb(0x0a,0xa0);
  1370. outb(0x0a,0x20);
  1371. spin_unlock_irqrestore(&i8259A_lock, flags);
  1372. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1373. v = inb(0x4d1) << 8 | inb(0x4d0);
  1374. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1375. }
  1376. #endif /* 0 */
  1377. static void __init enable_IO_APIC(void)
  1378. {
  1379. union IO_APIC_reg_01 reg_01;
  1380. int i8259_apic, i8259_pin;
  1381. int i, apic;
  1382. unsigned long flags;
  1383. for (i = 0; i < PIN_MAP_SIZE; i++) {
  1384. irq_2_pin[i].pin = -1;
  1385. irq_2_pin[i].next = 0;
  1386. }
  1387. if (!pirqs_enabled)
  1388. for (i = 0; i < MAX_PIRQS; i++)
  1389. pirq_entries[i] = -1;
  1390. /*
  1391. * The number of IO-APIC IRQ registers (== #pins):
  1392. */
  1393. for (apic = 0; apic < nr_ioapics; apic++) {
  1394. spin_lock_irqsave(&ioapic_lock, flags);
  1395. reg_01.raw = io_apic_read(apic, 1);
  1396. spin_unlock_irqrestore(&ioapic_lock, flags);
  1397. nr_ioapic_registers[apic] = reg_01.bits.entries+1;
  1398. }
  1399. for(apic = 0; apic < nr_ioapics; apic++) {
  1400. int pin;
  1401. /* See if any of the pins is in ExtINT mode */
  1402. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1403. struct IO_APIC_route_entry entry;
  1404. entry = ioapic_read_entry(apic, pin);
  1405. /* If the interrupt line is enabled and in ExtInt mode
  1406. * I have found the pin where the i8259 is connected.
  1407. */
  1408. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1409. ioapic_i8259.apic = apic;
  1410. ioapic_i8259.pin = pin;
  1411. goto found_i8259;
  1412. }
  1413. }
  1414. }
  1415. found_i8259:
  1416. /* Look to see what if the MP table has reported the ExtINT */
  1417. /* If we could not find the appropriate pin by looking at the ioapic
  1418. * the i8259 probably is not connected the ioapic but give the
  1419. * mptable a chance anyway.
  1420. */
  1421. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1422. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1423. /* Trust the MP table if nothing is setup in the hardware */
  1424. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1425. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1426. ioapic_i8259.pin = i8259_pin;
  1427. ioapic_i8259.apic = i8259_apic;
  1428. }
  1429. /* Complain if the MP table and the hardware disagree */
  1430. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1431. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1432. {
  1433. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1434. }
  1435. /*
  1436. * Do not trust the IO-APIC being empty at bootup
  1437. */
  1438. clear_IO_APIC();
  1439. }
  1440. /*
  1441. * Not an __init, needed by the reboot code
  1442. */
  1443. void disable_IO_APIC(void)
  1444. {
  1445. /*
  1446. * Clear the IO-APIC before rebooting:
  1447. */
  1448. clear_IO_APIC();
  1449. /*
  1450. * If the i8259 is routed through an IOAPIC
  1451. * Put that IOAPIC in virtual wire mode
  1452. * so legacy interrupts can be delivered.
  1453. */
  1454. if (ioapic_i8259.pin != -1) {
  1455. struct IO_APIC_route_entry entry;
  1456. memset(&entry, 0, sizeof(entry));
  1457. entry.mask = 0; /* Enabled */
  1458. entry.trigger = 0; /* Edge */
  1459. entry.irr = 0;
  1460. entry.polarity = 0; /* High */
  1461. entry.delivery_status = 0;
  1462. entry.dest_mode = 0; /* Physical */
  1463. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1464. entry.vector = 0;
  1465. entry.dest.physical.physical_dest =
  1466. GET_APIC_ID(apic_read(APIC_ID));
  1467. /*
  1468. * Add it to the IO-APIC irq-routing table:
  1469. */
  1470. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1471. }
  1472. disconnect_bsp_APIC(ioapic_i8259.pin != -1);
  1473. }
  1474. /*
  1475. * function to set the IO-APIC physical IDs based on the
  1476. * values stored in the MPC table.
  1477. *
  1478. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1479. */
  1480. #ifndef CONFIG_X86_NUMAQ
  1481. static void __init setup_ioapic_ids_from_mpc(void)
  1482. {
  1483. union IO_APIC_reg_00 reg_00;
  1484. physid_mask_t phys_id_present_map;
  1485. int apic;
  1486. int i;
  1487. unsigned char old_id;
  1488. unsigned long flags;
  1489. /*
  1490. * Don't check I/O APIC IDs for xAPIC systems. They have
  1491. * no meaning without the serial APIC bus.
  1492. */
  1493. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1494. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1495. return;
  1496. /*
  1497. * This is broken; anything with a real cpu count has to
  1498. * circumvent this idiocy regardless.
  1499. */
  1500. phys_id_present_map = ioapic_phys_id_map(phys_cpu_present_map);
  1501. /*
  1502. * Set the IOAPIC ID to the value stored in the MPC table.
  1503. */
  1504. for (apic = 0; apic < nr_ioapics; apic++) {
  1505. /* Read the register 0 value */
  1506. spin_lock_irqsave(&ioapic_lock, flags);
  1507. reg_00.raw = io_apic_read(apic, 0);
  1508. spin_unlock_irqrestore(&ioapic_lock, flags);
  1509. old_id = mp_ioapics[apic].mpc_apicid;
  1510. if (mp_ioapics[apic].mpc_apicid >= get_physical_broadcast()) {
  1511. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1512. apic, mp_ioapics[apic].mpc_apicid);
  1513. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1514. reg_00.bits.ID);
  1515. mp_ioapics[apic].mpc_apicid = reg_00.bits.ID;
  1516. }
  1517. /*
  1518. * Sanity check, is the ID really free? Every APIC in a
  1519. * system must have a unique ID or we get lots of nice
  1520. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1521. */
  1522. if (check_apicid_used(phys_id_present_map,
  1523. mp_ioapics[apic].mpc_apicid)) {
  1524. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1525. apic, mp_ioapics[apic].mpc_apicid);
  1526. for (i = 0; i < get_physical_broadcast(); i++)
  1527. if (!physid_isset(i, phys_id_present_map))
  1528. break;
  1529. if (i >= get_physical_broadcast())
  1530. panic("Max APIC ID exceeded!\n");
  1531. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1532. i);
  1533. physid_set(i, phys_id_present_map);
  1534. mp_ioapics[apic].mpc_apicid = i;
  1535. } else {
  1536. physid_mask_t tmp;
  1537. tmp = apicid_to_cpu_present(mp_ioapics[apic].mpc_apicid);
  1538. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1539. "phys_id_present_map\n",
  1540. mp_ioapics[apic].mpc_apicid);
  1541. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1542. }
  1543. /*
  1544. * We need to adjust the IRQ routing table
  1545. * if the ID changed.
  1546. */
  1547. if (old_id != mp_ioapics[apic].mpc_apicid)
  1548. for (i = 0; i < mp_irq_entries; i++)
  1549. if (mp_irqs[i].mpc_dstapic == old_id)
  1550. mp_irqs[i].mpc_dstapic
  1551. = mp_ioapics[apic].mpc_apicid;
  1552. /*
  1553. * Read the right value from the MPC table and
  1554. * write it into the ID register.
  1555. */
  1556. apic_printk(APIC_VERBOSE, KERN_INFO
  1557. "...changing IO-APIC physical APIC ID to %d ...",
  1558. mp_ioapics[apic].mpc_apicid);
  1559. reg_00.bits.ID = mp_ioapics[apic].mpc_apicid;
  1560. spin_lock_irqsave(&ioapic_lock, flags);
  1561. io_apic_write(apic, 0, reg_00.raw);
  1562. spin_unlock_irqrestore(&ioapic_lock, flags);
  1563. /*
  1564. * Sanity check
  1565. */
  1566. spin_lock_irqsave(&ioapic_lock, flags);
  1567. reg_00.raw = io_apic_read(apic, 0);
  1568. spin_unlock_irqrestore(&ioapic_lock, flags);
  1569. if (reg_00.bits.ID != mp_ioapics[apic].mpc_apicid)
  1570. printk("could not set ID!\n");
  1571. else
  1572. apic_printk(APIC_VERBOSE, " ok.\n");
  1573. }
  1574. }
  1575. #else
  1576. static void __init setup_ioapic_ids_from_mpc(void) { }
  1577. #endif
  1578. int no_timer_check __initdata;
  1579. static int __init notimercheck(char *s)
  1580. {
  1581. no_timer_check = 1;
  1582. return 1;
  1583. }
  1584. __setup("no_timer_check", notimercheck);
  1585. /*
  1586. * There is a nasty bug in some older SMP boards, their mptable lies
  1587. * about the timer IRQ. We do the following to work around the situation:
  1588. *
  1589. * - timer IRQ defaults to IO-APIC IRQ
  1590. * - if this function detects that timer IRQs are defunct, then we fall
  1591. * back to ISA timer IRQs
  1592. */
  1593. static int __init timer_irq_works(void)
  1594. {
  1595. unsigned long t1 = jiffies;
  1596. unsigned long flags;
  1597. if (no_timer_check)
  1598. return 1;
  1599. local_save_flags(flags);
  1600. local_irq_enable();
  1601. /* Let ten ticks pass... */
  1602. mdelay((10 * 1000) / HZ);
  1603. local_irq_restore(flags);
  1604. /*
  1605. * Expect a few ticks at least, to be sure some possible
  1606. * glue logic does not lock up after one or two first
  1607. * ticks in a non-ExtINT mode. Also the local APIC
  1608. * might have cached one ExtINT interrupt. Finally, at
  1609. * least one tick may be lost due to delays.
  1610. */
  1611. if (time_after(jiffies, t1 + 4))
  1612. return 1;
  1613. return 0;
  1614. }
  1615. /*
  1616. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1617. * number of pending IRQ events unhandled. These cases are very rare,
  1618. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1619. * better to do it this way as thus we do not have to be aware of
  1620. * 'pending' interrupts in the IRQ path, except at this point.
  1621. */
  1622. /*
  1623. * Edge triggered needs to resend any interrupt
  1624. * that was delayed but this is now handled in the device
  1625. * independent code.
  1626. */
  1627. /*
  1628. * Startup quirk:
  1629. *
  1630. * Starting up a edge-triggered IO-APIC interrupt is
  1631. * nasty - we need to make sure that we get the edge.
  1632. * If it is already asserted for some reason, we need
  1633. * return 1 to indicate that is was pending.
  1634. *
  1635. * This is not complete - we should be able to fake
  1636. * an edge even if it isn't on the 8259A...
  1637. *
  1638. * (We do this for level-triggered IRQs too - it cannot hurt.)
  1639. */
  1640. static unsigned int startup_ioapic_irq(unsigned int irq)
  1641. {
  1642. int was_pending = 0;
  1643. unsigned long flags;
  1644. spin_lock_irqsave(&ioapic_lock, flags);
  1645. if (irq < 16) {
  1646. disable_8259A_irq(irq);
  1647. if (i8259A_irq_pending(irq))
  1648. was_pending = 1;
  1649. }
  1650. __unmask_IO_APIC_irq(irq);
  1651. spin_unlock_irqrestore(&ioapic_lock, flags);
  1652. return was_pending;
  1653. }
  1654. static void ack_ioapic_irq(unsigned int irq)
  1655. {
  1656. move_native_irq(irq);
  1657. ack_APIC_irq();
  1658. }
  1659. static void ack_ioapic_quirk_irq(unsigned int irq)
  1660. {
  1661. unsigned long v;
  1662. int i;
  1663. move_native_irq(irq);
  1664. /*
  1665. * It appears there is an erratum which affects at least version 0x11
  1666. * of I/O APIC (that's the 82093AA and cores integrated into various
  1667. * chipsets). Under certain conditions a level-triggered interrupt is
  1668. * erroneously delivered as edge-triggered one but the respective IRR
  1669. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  1670. * message but it will never arrive and further interrupts are blocked
  1671. * from the source. The exact reason is so far unknown, but the
  1672. * phenomenon was observed when two consecutive interrupt requests
  1673. * from a given source get delivered to the same CPU and the source is
  1674. * temporarily disabled in between.
  1675. *
  1676. * A workaround is to simulate an EOI message manually. We achieve it
  1677. * by setting the trigger mode to edge and then to level when the edge
  1678. * trigger mode gets detected in the TMR of a local APIC for a
  1679. * level-triggered interrupt. We mask the source for the time of the
  1680. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  1681. * The idea is from Manfred Spraul. --macro
  1682. */
  1683. i = irq_vector[irq];
  1684. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  1685. ack_APIC_irq();
  1686. if (!(v & (1 << (i & 0x1f)))) {
  1687. atomic_inc(&irq_mis_count);
  1688. spin_lock(&ioapic_lock);
  1689. __mask_and_edge_IO_APIC_irq(irq);
  1690. __unmask_and_level_IO_APIC_irq(irq);
  1691. spin_unlock(&ioapic_lock);
  1692. }
  1693. }
  1694. static int ioapic_retrigger_irq(unsigned int irq)
  1695. {
  1696. send_IPI_self(irq_vector[irq]);
  1697. return 1;
  1698. }
  1699. static struct irq_chip ioapic_chip __read_mostly = {
  1700. .name = "IO-APIC",
  1701. .startup = startup_ioapic_irq,
  1702. .mask = mask_IO_APIC_irq,
  1703. .unmask = unmask_IO_APIC_irq,
  1704. .ack = ack_ioapic_irq,
  1705. .eoi = ack_ioapic_quirk_irq,
  1706. #ifdef CONFIG_SMP
  1707. .set_affinity = set_ioapic_affinity_irq,
  1708. #endif
  1709. .retrigger = ioapic_retrigger_irq,
  1710. };
  1711. static inline void init_IO_APIC_traps(void)
  1712. {
  1713. int irq;
  1714. /*
  1715. * NOTE! The local APIC isn't very good at handling
  1716. * multiple interrupts at the same interrupt level.
  1717. * As the interrupt level is determined by taking the
  1718. * vector number and shifting that right by 4, we
  1719. * want to spread these out a bit so that they don't
  1720. * all fall in the same interrupt level.
  1721. *
  1722. * Also, we've got to be careful not to trash gate
  1723. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  1724. */
  1725. for (irq = 0; irq < NR_IRQS ; irq++) {
  1726. int tmp = irq;
  1727. if (IO_APIC_IRQ(tmp) && !irq_vector[tmp]) {
  1728. /*
  1729. * Hmm.. We don't have an entry for this,
  1730. * so default to an old-fashioned 8259
  1731. * interrupt if we can..
  1732. */
  1733. if (irq < 16)
  1734. make_8259A_irq(irq);
  1735. else
  1736. /* Strange. Oh, well.. */
  1737. irq_desc[irq].chip = &no_irq_chip;
  1738. }
  1739. }
  1740. }
  1741. /*
  1742. * The local APIC irq-chip implementation:
  1743. */
  1744. static void ack_apic(unsigned int irq)
  1745. {
  1746. ack_APIC_irq();
  1747. }
  1748. static void mask_lapic_irq (unsigned int irq)
  1749. {
  1750. unsigned long v;
  1751. v = apic_read(APIC_LVT0);
  1752. apic_write_around(APIC_LVT0, v | APIC_LVT_MASKED);
  1753. }
  1754. static void unmask_lapic_irq (unsigned int irq)
  1755. {
  1756. unsigned long v;
  1757. v = apic_read(APIC_LVT0);
  1758. apic_write_around(APIC_LVT0, v & ~APIC_LVT_MASKED);
  1759. }
  1760. static struct irq_chip lapic_chip __read_mostly = {
  1761. .name = "local-APIC-edge",
  1762. .mask = mask_lapic_irq,
  1763. .unmask = unmask_lapic_irq,
  1764. .eoi = ack_apic,
  1765. };
  1766. static void __init setup_nmi(void)
  1767. {
  1768. /*
  1769. * Dirty trick to enable the NMI watchdog ...
  1770. * We put the 8259A master into AEOI mode and
  1771. * unmask on all local APICs LVT0 as NMI.
  1772. *
  1773. * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
  1774. * is from Maciej W. Rozycki - so we do not have to EOI from
  1775. * the NMI handler or the timer interrupt.
  1776. */
  1777. apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
  1778. enable_NMI_through_LVT0();
  1779. apic_printk(APIC_VERBOSE, " done.\n");
  1780. }
  1781. /*
  1782. * This looks a bit hackish but it's about the only one way of sending
  1783. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  1784. * not support the ExtINT mode, unfortunately. We need to send these
  1785. * cycles as some i82489DX-based boards have glue logic that keeps the
  1786. * 8259A interrupt line asserted until INTA. --macro
  1787. */
  1788. static inline void unlock_ExtINT_logic(void)
  1789. {
  1790. int apic, pin, i;
  1791. struct IO_APIC_route_entry entry0, entry1;
  1792. unsigned char save_control, save_freq_select;
  1793. pin = find_isa_irq_pin(8, mp_INT);
  1794. if (pin == -1) {
  1795. WARN_ON_ONCE(1);
  1796. return;
  1797. }
  1798. apic = find_isa_irq_apic(8, mp_INT);
  1799. if (apic == -1) {
  1800. WARN_ON_ONCE(1);
  1801. return;
  1802. }
  1803. entry0 = ioapic_read_entry(apic, pin);
  1804. clear_IO_APIC_pin(apic, pin);
  1805. memset(&entry1, 0, sizeof(entry1));
  1806. entry1.dest_mode = 0; /* physical delivery */
  1807. entry1.mask = 0; /* unmask IRQ now */
  1808. entry1.dest.physical.physical_dest = hard_smp_processor_id();
  1809. entry1.delivery_mode = dest_ExtINT;
  1810. entry1.polarity = entry0.polarity;
  1811. entry1.trigger = 0;
  1812. entry1.vector = 0;
  1813. ioapic_write_entry(apic, pin, entry1);
  1814. save_control = CMOS_READ(RTC_CONTROL);
  1815. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  1816. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  1817. RTC_FREQ_SELECT);
  1818. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  1819. i = 100;
  1820. while (i-- > 0) {
  1821. mdelay(10);
  1822. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  1823. i -= 10;
  1824. }
  1825. CMOS_WRITE(save_control, RTC_CONTROL);
  1826. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  1827. clear_IO_APIC_pin(apic, pin);
  1828. ioapic_write_entry(apic, pin, entry0);
  1829. }
  1830. int timer_uses_ioapic_pin_0;
  1831. /*
  1832. * This code may look a bit paranoid, but it's supposed to cooperate with
  1833. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  1834. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  1835. * fanatically on his truly buggy board.
  1836. */
  1837. static inline void __init check_timer(void)
  1838. {
  1839. int apic1, pin1, apic2, pin2;
  1840. int vector;
  1841. unsigned long flags;
  1842. local_irq_save(flags);
  1843. /*
  1844. * get/set the timer IRQ vector:
  1845. */
  1846. disable_8259A_irq(0);
  1847. vector = assign_irq_vector(0);
  1848. set_intr_gate(vector, interrupt[0]);
  1849. /*
  1850. * Subtle, code in do_timer_interrupt() expects an AEOI
  1851. * mode for the 8259A whenever interrupts are routed
  1852. * through I/O APICs. Also IRQ0 has to be enabled in
  1853. * the 8259A which implies the virtual wire has to be
  1854. * disabled in the local APIC.
  1855. */
  1856. apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  1857. init_8259A(1);
  1858. timer_ack = 1;
  1859. if (timer_over_8254 > 0)
  1860. enable_8259A_irq(0);
  1861. pin1 = find_isa_irq_pin(0, mp_INT);
  1862. apic1 = find_isa_irq_apic(0, mp_INT);
  1863. pin2 = ioapic_i8259.pin;
  1864. apic2 = ioapic_i8259.apic;
  1865. if (pin1 == 0)
  1866. timer_uses_ioapic_pin_0 = 1;
  1867. printk(KERN_INFO "..TIMER: vector=0x%02X apic1=%d pin1=%d apic2=%d pin2=%d\n",
  1868. vector, apic1, pin1, apic2, pin2);
  1869. if (pin1 != -1) {
  1870. /*
  1871. * Ok, does IRQ0 through the IOAPIC work?
  1872. */
  1873. unmask_IO_APIC_irq(0);
  1874. if (timer_irq_works()) {
  1875. if (nmi_watchdog == NMI_IO_APIC) {
  1876. disable_8259A_irq(0);
  1877. setup_nmi();
  1878. enable_8259A_irq(0);
  1879. }
  1880. if (disable_timer_pin_1 > 0)
  1881. clear_IO_APIC_pin(0, pin1);
  1882. goto out;
  1883. }
  1884. clear_IO_APIC_pin(apic1, pin1);
  1885. printk(KERN_ERR "..MP-BIOS bug: 8254 timer not connected to "
  1886. "IO-APIC\n");
  1887. }
  1888. printk(KERN_INFO "...trying to set up timer (IRQ0) through the 8259A ... ");
  1889. if (pin2 != -1) {
  1890. printk("\n..... (found pin %d) ...", pin2);
  1891. /*
  1892. * legacy devices should be connected to IO APIC #0
  1893. */
  1894. setup_ExtINT_IRQ0_pin(apic2, pin2, vector);
  1895. if (timer_irq_works()) {
  1896. printk("works.\n");
  1897. if (pin1 != -1)
  1898. replace_pin_at_irq(0, apic1, pin1, apic2, pin2);
  1899. else
  1900. add_pin_to_irq(0, apic2, pin2);
  1901. if (nmi_watchdog == NMI_IO_APIC) {
  1902. setup_nmi();
  1903. }
  1904. goto out;
  1905. }
  1906. /*
  1907. * Cleanup, just in case ...
  1908. */
  1909. clear_IO_APIC_pin(apic2, pin2);
  1910. }
  1911. printk(" failed.\n");
  1912. if (nmi_watchdog == NMI_IO_APIC) {
  1913. printk(KERN_WARNING "timer doesn't work through the IO-APIC - disabling NMI Watchdog!\n");
  1914. nmi_watchdog = 0;
  1915. }
  1916. printk(KERN_INFO "...trying to set up timer as Virtual Wire IRQ...");
  1917. disable_8259A_irq(0);
  1918. set_irq_chip_and_handler_name(0, &lapic_chip, handle_fasteoi_irq,
  1919. "fasteoi");
  1920. apic_write_around(APIC_LVT0, APIC_DM_FIXED | vector); /* Fixed mode */
  1921. enable_8259A_irq(0);
  1922. if (timer_irq_works()) {
  1923. printk(" works.\n");
  1924. goto out;
  1925. }
  1926. apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | vector);
  1927. printk(" failed.\n");
  1928. printk(KERN_INFO "...trying to set up timer as ExtINT IRQ...");
  1929. timer_ack = 0;
  1930. init_8259A(0);
  1931. make_8259A_irq(0);
  1932. apic_write_around(APIC_LVT0, APIC_DM_EXTINT);
  1933. unlock_ExtINT_logic();
  1934. if (timer_irq_works()) {
  1935. printk(" works.\n");
  1936. goto out;
  1937. }
  1938. printk(" failed :(.\n");
  1939. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  1940. "report. Then try booting with the 'noapic' option");
  1941. out:
  1942. local_irq_restore(flags);
  1943. }
  1944. /*
  1945. *
  1946. * IRQ's that are handled by the PIC in the MPS IOAPIC case.
  1947. * - IRQ2 is the cascade IRQ, and cannot be a io-apic IRQ.
  1948. * Linux doesn't really care, as it's not actually used
  1949. * for any interrupt handling anyway.
  1950. */
  1951. #define PIC_IRQS (1 << PIC_CASCADE_IR)
  1952. void __init setup_IO_APIC(void)
  1953. {
  1954. int i;
  1955. /* Reserve all the system vectors. */
  1956. for (i = FIRST_SYSTEM_VECTOR; i < NR_VECTORS; i++)
  1957. set_bit(i, used_vectors);
  1958. enable_IO_APIC();
  1959. if (acpi_ioapic)
  1960. io_apic_irqs = ~0; /* all IRQs go through IOAPIC */
  1961. else
  1962. io_apic_irqs = ~PIC_IRQS;
  1963. printk("ENABLING IO-APIC IRQs\n");
  1964. /*
  1965. * Set up IO-APIC IRQ routing.
  1966. */
  1967. if (!acpi_ioapic)
  1968. setup_ioapic_ids_from_mpc();
  1969. sync_Arb_IDs();
  1970. setup_IO_APIC_irqs();
  1971. init_IO_APIC_traps();
  1972. check_timer();
  1973. if (!acpi_ioapic)
  1974. print_IO_APIC();
  1975. }
  1976. static int __init setup_disable_8254_timer(char *s)
  1977. {
  1978. timer_over_8254 = -1;
  1979. return 1;
  1980. }
  1981. static int __init setup_enable_8254_timer(char *s)
  1982. {
  1983. timer_over_8254 = 2;
  1984. return 1;
  1985. }
  1986. __setup("disable_8254_timer", setup_disable_8254_timer);
  1987. __setup("enable_8254_timer", setup_enable_8254_timer);
  1988. /*
  1989. * Called after all the initialization is done. If we didnt find any
  1990. * APIC bugs then we can allow the modify fast path
  1991. */
  1992. static int __init io_apic_bug_finalize(void)
  1993. {
  1994. if(sis_apic_bug == -1)
  1995. sis_apic_bug = 0;
  1996. return 0;
  1997. }
  1998. late_initcall(io_apic_bug_finalize);
  1999. struct sysfs_ioapic_data {
  2000. struct sys_device dev;
  2001. struct IO_APIC_route_entry entry[0];
  2002. };
  2003. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  2004. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  2005. {
  2006. struct IO_APIC_route_entry *entry;
  2007. struct sysfs_ioapic_data *data;
  2008. int i;
  2009. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2010. entry = data->entry;
  2011. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++)
  2012. entry[i] = ioapic_read_entry(dev->id, i);
  2013. return 0;
  2014. }
  2015. static int ioapic_resume(struct sys_device *dev)
  2016. {
  2017. struct IO_APIC_route_entry *entry;
  2018. struct sysfs_ioapic_data *data;
  2019. unsigned long flags;
  2020. union IO_APIC_reg_00 reg_00;
  2021. int i;
  2022. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2023. entry = data->entry;
  2024. spin_lock_irqsave(&ioapic_lock, flags);
  2025. reg_00.raw = io_apic_read(dev->id, 0);
  2026. if (reg_00.bits.ID != mp_ioapics[dev->id].mpc_apicid) {
  2027. reg_00.bits.ID = mp_ioapics[dev->id].mpc_apicid;
  2028. io_apic_write(dev->id, 0, reg_00.raw);
  2029. }
  2030. spin_unlock_irqrestore(&ioapic_lock, flags);
  2031. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++)
  2032. ioapic_write_entry(dev->id, i, entry[i]);
  2033. return 0;
  2034. }
  2035. static struct sysdev_class ioapic_sysdev_class = {
  2036. .name = "ioapic",
  2037. .suspend = ioapic_suspend,
  2038. .resume = ioapic_resume,
  2039. };
  2040. static int __init ioapic_init_sysfs(void)
  2041. {
  2042. struct sys_device * dev;
  2043. int i, size, error = 0;
  2044. error = sysdev_class_register(&ioapic_sysdev_class);
  2045. if (error)
  2046. return error;
  2047. for (i = 0; i < nr_ioapics; i++ ) {
  2048. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  2049. * sizeof(struct IO_APIC_route_entry);
  2050. mp_ioapic_data[i] = kmalloc(size, GFP_KERNEL);
  2051. if (!mp_ioapic_data[i]) {
  2052. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2053. continue;
  2054. }
  2055. memset(mp_ioapic_data[i], 0, size);
  2056. dev = &mp_ioapic_data[i]->dev;
  2057. dev->id = i;
  2058. dev->cls = &ioapic_sysdev_class;
  2059. error = sysdev_register(dev);
  2060. if (error) {
  2061. kfree(mp_ioapic_data[i]);
  2062. mp_ioapic_data[i] = NULL;
  2063. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2064. continue;
  2065. }
  2066. }
  2067. return 0;
  2068. }
  2069. device_initcall(ioapic_init_sysfs);
  2070. /*
  2071. * Dynamic irq allocate and deallocation
  2072. */
  2073. int create_irq(void)
  2074. {
  2075. /* Allocate an unused irq */
  2076. int irq, new, vector = 0;
  2077. unsigned long flags;
  2078. irq = -ENOSPC;
  2079. spin_lock_irqsave(&vector_lock, flags);
  2080. for (new = (NR_IRQS - 1); new >= 0; new--) {
  2081. if (platform_legacy_irq(new))
  2082. continue;
  2083. if (irq_vector[new] != 0)
  2084. continue;
  2085. vector = __assign_irq_vector(new);
  2086. if (likely(vector > 0))
  2087. irq = new;
  2088. break;
  2089. }
  2090. spin_unlock_irqrestore(&vector_lock, flags);
  2091. if (irq >= 0) {
  2092. set_intr_gate(vector, interrupt[irq]);
  2093. dynamic_irq_init(irq);
  2094. }
  2095. return irq;
  2096. }
  2097. void destroy_irq(unsigned int irq)
  2098. {
  2099. unsigned long flags;
  2100. dynamic_irq_cleanup(irq);
  2101. spin_lock_irqsave(&vector_lock, flags);
  2102. irq_vector[irq] = 0;
  2103. spin_unlock_irqrestore(&vector_lock, flags);
  2104. }
  2105. /*
  2106. * MSI message composition
  2107. */
  2108. #ifdef CONFIG_PCI_MSI
  2109. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
  2110. {
  2111. int vector;
  2112. unsigned dest;
  2113. vector = assign_irq_vector(irq);
  2114. if (vector >= 0) {
  2115. dest = cpu_mask_to_apicid(TARGET_CPUS);
  2116. msg->address_hi = MSI_ADDR_BASE_HI;
  2117. msg->address_lo =
  2118. MSI_ADDR_BASE_LO |
  2119. ((INT_DEST_MODE == 0) ?
  2120. MSI_ADDR_DEST_MODE_PHYSICAL:
  2121. MSI_ADDR_DEST_MODE_LOGICAL) |
  2122. ((INT_DELIVERY_MODE != dest_LowestPrio) ?
  2123. MSI_ADDR_REDIRECTION_CPU:
  2124. MSI_ADDR_REDIRECTION_LOWPRI) |
  2125. MSI_ADDR_DEST_ID(dest);
  2126. msg->data =
  2127. MSI_DATA_TRIGGER_EDGE |
  2128. MSI_DATA_LEVEL_ASSERT |
  2129. ((INT_DELIVERY_MODE != dest_LowestPrio) ?
  2130. MSI_DATA_DELIVERY_FIXED:
  2131. MSI_DATA_DELIVERY_LOWPRI) |
  2132. MSI_DATA_VECTOR(vector);
  2133. }
  2134. return vector;
  2135. }
  2136. #ifdef CONFIG_SMP
  2137. static void set_msi_irq_affinity(unsigned int irq, cpumask_t mask)
  2138. {
  2139. struct msi_msg msg;
  2140. unsigned int dest;
  2141. cpumask_t tmp;
  2142. int vector;
  2143. cpus_and(tmp, mask, cpu_online_map);
  2144. if (cpus_empty(tmp))
  2145. tmp = TARGET_CPUS;
  2146. vector = assign_irq_vector(irq);
  2147. if (vector < 0)
  2148. return;
  2149. dest = cpu_mask_to_apicid(mask);
  2150. read_msi_msg(irq, &msg);
  2151. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2152. msg.data |= MSI_DATA_VECTOR(vector);
  2153. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2154. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2155. write_msi_msg(irq, &msg);
  2156. irq_desc[irq].affinity = mask;
  2157. }
  2158. #endif /* CONFIG_SMP */
  2159. /*
  2160. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2161. * which implement the MSI or MSI-X Capability Structure.
  2162. */
  2163. static struct irq_chip msi_chip = {
  2164. .name = "PCI-MSI",
  2165. .unmask = unmask_msi_irq,
  2166. .mask = mask_msi_irq,
  2167. .ack = ack_ioapic_irq,
  2168. #ifdef CONFIG_SMP
  2169. .set_affinity = set_msi_irq_affinity,
  2170. #endif
  2171. .retrigger = ioapic_retrigger_irq,
  2172. };
  2173. int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
  2174. {
  2175. struct msi_msg msg;
  2176. int irq, ret;
  2177. irq = create_irq();
  2178. if (irq < 0)
  2179. return irq;
  2180. ret = msi_compose_msg(dev, irq, &msg);
  2181. if (ret < 0) {
  2182. destroy_irq(irq);
  2183. return ret;
  2184. }
  2185. set_irq_msi(irq, desc);
  2186. write_msi_msg(irq, &msg);
  2187. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq,
  2188. "edge");
  2189. return 0;
  2190. }
  2191. void arch_teardown_msi_irq(unsigned int irq)
  2192. {
  2193. destroy_irq(irq);
  2194. }
  2195. #endif /* CONFIG_PCI_MSI */
  2196. /*
  2197. * Hypertransport interrupt support
  2198. */
  2199. #ifdef CONFIG_HT_IRQ
  2200. #ifdef CONFIG_SMP
  2201. static void target_ht_irq(unsigned int irq, unsigned int dest)
  2202. {
  2203. struct ht_irq_msg msg;
  2204. fetch_ht_irq_msg(irq, &msg);
  2205. msg.address_lo &= ~(HT_IRQ_LOW_DEST_ID_MASK);
  2206. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  2207. msg.address_lo |= HT_IRQ_LOW_DEST_ID(dest);
  2208. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  2209. write_ht_irq_msg(irq, &msg);
  2210. }
  2211. static void set_ht_irq_affinity(unsigned int irq, cpumask_t mask)
  2212. {
  2213. unsigned int dest;
  2214. cpumask_t tmp;
  2215. cpus_and(tmp, mask, cpu_online_map);
  2216. if (cpus_empty(tmp))
  2217. tmp = TARGET_CPUS;
  2218. cpus_and(mask, tmp, CPU_MASK_ALL);
  2219. dest = cpu_mask_to_apicid(mask);
  2220. target_ht_irq(irq, dest);
  2221. irq_desc[irq].affinity = mask;
  2222. }
  2223. #endif
  2224. static struct irq_chip ht_irq_chip = {
  2225. .name = "PCI-HT",
  2226. .mask = mask_ht_irq,
  2227. .unmask = unmask_ht_irq,
  2228. .ack = ack_ioapic_irq,
  2229. #ifdef CONFIG_SMP
  2230. .set_affinity = set_ht_irq_affinity,
  2231. #endif
  2232. .retrigger = ioapic_retrigger_irq,
  2233. };
  2234. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  2235. {
  2236. int vector;
  2237. vector = assign_irq_vector(irq);
  2238. if (vector >= 0) {
  2239. struct ht_irq_msg msg;
  2240. unsigned dest;
  2241. cpumask_t tmp;
  2242. cpus_clear(tmp);
  2243. cpu_set(vector >> 8, tmp);
  2244. dest = cpu_mask_to_apicid(tmp);
  2245. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  2246. msg.address_lo =
  2247. HT_IRQ_LOW_BASE |
  2248. HT_IRQ_LOW_DEST_ID(dest) |
  2249. HT_IRQ_LOW_VECTOR(vector) |
  2250. ((INT_DEST_MODE == 0) ?
  2251. HT_IRQ_LOW_DM_PHYSICAL :
  2252. HT_IRQ_LOW_DM_LOGICAL) |
  2253. HT_IRQ_LOW_RQEOI_EDGE |
  2254. ((INT_DELIVERY_MODE != dest_LowestPrio) ?
  2255. HT_IRQ_LOW_MT_FIXED :
  2256. HT_IRQ_LOW_MT_ARBITRATED) |
  2257. HT_IRQ_LOW_IRQ_MASKED;
  2258. write_ht_irq_msg(irq, &msg);
  2259. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  2260. handle_edge_irq, "edge");
  2261. }
  2262. return vector;
  2263. }
  2264. #endif /* CONFIG_HT_IRQ */
  2265. /* --------------------------------------------------------------------------
  2266. ACPI-based IOAPIC Configuration
  2267. -------------------------------------------------------------------------- */
  2268. #ifdef CONFIG_ACPI
  2269. int __init io_apic_get_unique_id (int ioapic, int apic_id)
  2270. {
  2271. union IO_APIC_reg_00 reg_00;
  2272. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  2273. physid_mask_t tmp;
  2274. unsigned long flags;
  2275. int i = 0;
  2276. /*
  2277. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  2278. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  2279. * supports up to 16 on one shared APIC bus.
  2280. *
  2281. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  2282. * advantage of new APIC bus architecture.
  2283. */
  2284. if (physids_empty(apic_id_map))
  2285. apic_id_map = ioapic_phys_id_map(phys_cpu_present_map);
  2286. spin_lock_irqsave(&ioapic_lock, flags);
  2287. reg_00.raw = io_apic_read(ioapic, 0);
  2288. spin_unlock_irqrestore(&ioapic_lock, flags);
  2289. if (apic_id >= get_physical_broadcast()) {
  2290. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  2291. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  2292. apic_id = reg_00.bits.ID;
  2293. }
  2294. /*
  2295. * Every APIC in a system must have a unique ID or we get lots of nice
  2296. * 'stuck on smp_invalidate_needed IPI wait' messages.
  2297. */
  2298. if (check_apicid_used(apic_id_map, apic_id)) {
  2299. for (i = 0; i < get_physical_broadcast(); i++) {
  2300. if (!check_apicid_used(apic_id_map, i))
  2301. break;
  2302. }
  2303. if (i == get_physical_broadcast())
  2304. panic("Max apic_id exceeded!\n");
  2305. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  2306. "trying %d\n", ioapic, apic_id, i);
  2307. apic_id = i;
  2308. }
  2309. tmp = apicid_to_cpu_present(apic_id);
  2310. physids_or(apic_id_map, apic_id_map, tmp);
  2311. if (reg_00.bits.ID != apic_id) {
  2312. reg_00.bits.ID = apic_id;
  2313. spin_lock_irqsave(&ioapic_lock, flags);
  2314. io_apic_write(ioapic, 0, reg_00.raw);
  2315. reg_00.raw = io_apic_read(ioapic, 0);
  2316. spin_unlock_irqrestore(&ioapic_lock, flags);
  2317. /* Sanity check */
  2318. if (reg_00.bits.ID != apic_id) {
  2319. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  2320. return -1;
  2321. }
  2322. }
  2323. apic_printk(APIC_VERBOSE, KERN_INFO
  2324. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  2325. return apic_id;
  2326. }
  2327. int __init io_apic_get_version (int ioapic)
  2328. {
  2329. union IO_APIC_reg_01 reg_01;
  2330. unsigned long flags;
  2331. spin_lock_irqsave(&ioapic_lock, flags);
  2332. reg_01.raw = io_apic_read(ioapic, 1);
  2333. spin_unlock_irqrestore(&ioapic_lock, flags);
  2334. return reg_01.bits.version;
  2335. }
  2336. int __init io_apic_get_redir_entries (int ioapic)
  2337. {
  2338. union IO_APIC_reg_01 reg_01;
  2339. unsigned long flags;
  2340. spin_lock_irqsave(&ioapic_lock, flags);
  2341. reg_01.raw = io_apic_read(ioapic, 1);
  2342. spin_unlock_irqrestore(&ioapic_lock, flags);
  2343. return reg_01.bits.entries;
  2344. }
  2345. int io_apic_set_pci_routing (int ioapic, int pin, int irq, int edge_level, int active_high_low)
  2346. {
  2347. struct IO_APIC_route_entry entry;
  2348. unsigned long flags;
  2349. if (!IO_APIC_IRQ(irq)) {
  2350. printk(KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  2351. ioapic);
  2352. return -EINVAL;
  2353. }
  2354. /*
  2355. * Generate a PCI IRQ routing entry and program the IOAPIC accordingly.
  2356. * Note that we mask (disable) IRQs now -- these get enabled when the
  2357. * corresponding device driver registers for this IRQ.
  2358. */
  2359. memset(&entry,0,sizeof(entry));
  2360. entry.delivery_mode = INT_DELIVERY_MODE;
  2361. entry.dest_mode = INT_DEST_MODE;
  2362. entry.dest.logical.logical_dest = cpu_mask_to_apicid(TARGET_CPUS);
  2363. entry.trigger = edge_level;
  2364. entry.polarity = active_high_low;
  2365. entry.mask = 1;
  2366. /*
  2367. * IRQs < 16 are already in the irq_2_pin[] map
  2368. */
  2369. if (irq >= 16)
  2370. add_pin_to_irq(irq, ioapic, pin);
  2371. entry.vector = assign_irq_vector(irq);
  2372. apic_printk(APIC_DEBUG, KERN_DEBUG "IOAPIC[%d]: Set PCI routing entry "
  2373. "(%d-%d -> 0x%x -> IRQ %d Mode:%i Active:%i)\n", ioapic,
  2374. mp_ioapics[ioapic].mpc_apicid, pin, entry.vector, irq,
  2375. edge_level, active_high_low);
  2376. ioapic_register_intr(irq, entry.vector, edge_level);
  2377. if (!ioapic && (irq < 16))
  2378. disable_8259A_irq(irq);
  2379. spin_lock_irqsave(&ioapic_lock, flags);
  2380. __ioapic_write_entry(ioapic, pin, entry);
  2381. spin_unlock_irqrestore(&ioapic_lock, flags);
  2382. return 0;
  2383. }
  2384. int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
  2385. {
  2386. int i;
  2387. if (skip_ioapic_setup)
  2388. return -1;
  2389. for (i = 0; i < mp_irq_entries; i++)
  2390. if (mp_irqs[i].mpc_irqtype == mp_INT &&
  2391. mp_irqs[i].mpc_srcbusirq == bus_irq)
  2392. break;
  2393. if (i >= mp_irq_entries)
  2394. return -1;
  2395. *trigger = irq_trigger(i);
  2396. *polarity = irq_polarity(i);
  2397. return 0;
  2398. }
  2399. #endif /* CONFIG_ACPI */
  2400. static int __init parse_disable_timer_pin_1(char *arg)
  2401. {
  2402. disable_timer_pin_1 = 1;
  2403. return 0;
  2404. }
  2405. early_param("disable_timer_pin_1", parse_disable_timer_pin_1);
  2406. static int __init parse_enable_timer_pin_1(char *arg)
  2407. {
  2408. disable_timer_pin_1 = -1;
  2409. return 0;
  2410. }
  2411. early_param("enable_timer_pin_1", parse_enable_timer_pin_1);
  2412. static int __init parse_noapic(char *arg)
  2413. {
  2414. /* disable IO-APIC */
  2415. disable_ioapic_setup();
  2416. return 0;
  2417. }
  2418. early_param("noapic", parse_noapic);