musb_dsps.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775
  1. /*
  2. * Texas Instruments DSPS platforms "glue layer"
  3. *
  4. * Copyright (C) 2012, by Texas Instruments
  5. *
  6. * Based on the am35x "glue layer" code.
  7. *
  8. * This file is part of the Inventra Controller Driver for Linux.
  9. *
  10. * The Inventra Controller Driver for Linux is free software; you
  11. * can redistribute it and/or modify it under the terms of the GNU
  12. * General Public License version 2 as published by the Free Software
  13. * Foundation.
  14. *
  15. * The Inventra Controller Driver for Linux is distributed in
  16. * the hope that it will be useful, but WITHOUT ANY WARRANTY;
  17. * without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  19. * License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with The Inventra Controller Driver for Linux ; if not,
  23. * write to the Free Software Foundation, Inc., 59 Temple Place,
  24. * Suite 330, Boston, MA 02111-1307 USA
  25. *
  26. * musb_dsps.c will be a common file for all the TI DSPS platforms
  27. * such as dm64x, dm36x, dm35x, da8x, am35x and ti81x.
  28. * For now only ti81x is using this and in future davinci.c, am35x.c
  29. * da8xx.c would be merged to this file after testing.
  30. */
  31. #include <linux/init.h>
  32. #include <linux/io.h>
  33. #include <linux/err.h>
  34. #include <linux/platform_device.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/pm_runtime.h>
  37. #include <linux/module.h>
  38. #include <linux/usb/nop-usb-xceiv.h>
  39. #include <linux/platform_data/usb-omap.h>
  40. #include <linux/sizes.h>
  41. #include <linux/of.h>
  42. #include <linux/of_device.h>
  43. #include <linux/of_address.h>
  44. #include "musb_core.h"
  45. static const struct of_device_id musb_dsps_of_match[];
  46. /**
  47. * avoid using musb_readx()/musb_writex() as glue layer should not be
  48. * dependent on musb core layer symbols.
  49. */
  50. static inline u8 dsps_readb(const void __iomem *addr, unsigned offset)
  51. { return __raw_readb(addr + offset); }
  52. static inline u32 dsps_readl(const void __iomem *addr, unsigned offset)
  53. { return __raw_readl(addr + offset); }
  54. static inline void dsps_writeb(void __iomem *addr, unsigned offset, u8 data)
  55. { __raw_writeb(data, addr + offset); }
  56. static inline void dsps_writel(void __iomem *addr, unsigned offset, u32 data)
  57. { __raw_writel(data, addr + offset); }
  58. /**
  59. * DSPS musb wrapper register offset.
  60. * FIXME: This should be expanded to have all the wrapper registers from TI DSPS
  61. * musb ips.
  62. */
  63. struct dsps_musb_wrapper {
  64. u16 revision;
  65. u16 control;
  66. u16 status;
  67. u16 epintr_set;
  68. u16 epintr_clear;
  69. u16 epintr_status;
  70. u16 coreintr_set;
  71. u16 coreintr_clear;
  72. u16 coreintr_status;
  73. u16 phy_utmi;
  74. u16 mode;
  75. /* bit positions for control */
  76. unsigned reset:5;
  77. /* bit positions for interrupt */
  78. unsigned usb_shift:5;
  79. u32 usb_mask;
  80. u32 usb_bitmap;
  81. unsigned drvvbus:5;
  82. unsigned txep_shift:5;
  83. u32 txep_mask;
  84. u32 txep_bitmap;
  85. unsigned rxep_shift:5;
  86. u32 rxep_mask;
  87. u32 rxep_bitmap;
  88. /* bit positions for phy_utmi */
  89. unsigned otg_disable:5;
  90. /* bit positions for mode */
  91. unsigned iddig:5;
  92. /* miscellaneous stuff */
  93. u32 musb_core_offset;
  94. u8 poll_seconds;
  95. /* number of musb instances */
  96. u8 instances;
  97. };
  98. /**
  99. * DSPS glue structure.
  100. */
  101. struct dsps_glue {
  102. struct device *dev;
  103. struct platform_device *musb[2]; /* child musb pdev */
  104. const struct dsps_musb_wrapper *wrp; /* wrapper register offsets */
  105. struct timer_list timer[2]; /* otg_workaround timer */
  106. unsigned long last_timer[2]; /* last timer data for each instance */
  107. u32 __iomem *usb_ctrl[2];
  108. };
  109. #define DSPS_AM33XX_CONTROL_MODULE_PHYS_0 0x44e10620
  110. #define DSPS_AM33XX_CONTROL_MODULE_PHYS_1 0x44e10628
  111. static const resource_size_t dsps_control_module_phys[] = {
  112. DSPS_AM33XX_CONTROL_MODULE_PHYS_0,
  113. DSPS_AM33XX_CONTROL_MODULE_PHYS_1,
  114. };
  115. #define USBPHY_CM_PWRDN (1 << 0)
  116. #define USBPHY_OTG_PWRDN (1 << 1)
  117. #define USBPHY_OTGVDET_EN (1 << 19)
  118. #define USBPHY_OTGSESSEND_EN (1 << 20)
  119. /**
  120. * musb_dsps_phy_control - phy on/off
  121. * @glue: struct dsps_glue *
  122. * @id: musb instance
  123. * @on: flag for phy to be switched on or off
  124. *
  125. * This is to enable the PHY using usb_ctrl register in system control
  126. * module space.
  127. *
  128. * XXX: This function will be removed once we have a seperate driver for
  129. * control module
  130. */
  131. static void musb_dsps_phy_control(struct dsps_glue *glue, u8 id, u8 on)
  132. {
  133. u32 usbphycfg;
  134. usbphycfg = readl(glue->usb_ctrl[id]);
  135. if (on) {
  136. usbphycfg &= ~(USBPHY_CM_PWRDN | USBPHY_OTG_PWRDN);
  137. usbphycfg |= USBPHY_OTGVDET_EN | USBPHY_OTGSESSEND_EN;
  138. } else {
  139. usbphycfg |= USBPHY_CM_PWRDN | USBPHY_OTG_PWRDN;
  140. }
  141. writel(usbphycfg, glue->usb_ctrl[id]);
  142. }
  143. /**
  144. * dsps_musb_enable - enable interrupts
  145. */
  146. static void dsps_musb_enable(struct musb *musb)
  147. {
  148. struct device *dev = musb->controller;
  149. struct platform_device *pdev = to_platform_device(dev->parent);
  150. struct dsps_glue *glue = platform_get_drvdata(pdev);
  151. const struct dsps_musb_wrapper *wrp = glue->wrp;
  152. void __iomem *reg_base = musb->ctrl_base;
  153. u32 epmask, coremask;
  154. /* Workaround: setup IRQs through both register sets. */
  155. epmask = ((musb->epmask & wrp->txep_mask) << wrp->txep_shift) |
  156. ((musb->epmask & wrp->rxep_mask) << wrp->rxep_shift);
  157. coremask = (wrp->usb_bitmap & ~MUSB_INTR_SOF);
  158. dsps_writel(reg_base, wrp->epintr_set, epmask);
  159. dsps_writel(reg_base, wrp->coreintr_set, coremask);
  160. /* Force the DRVVBUS IRQ so we can start polling for ID change. */
  161. dsps_writel(reg_base, wrp->coreintr_set,
  162. (1 << wrp->drvvbus) << wrp->usb_shift);
  163. }
  164. /**
  165. * dsps_musb_disable - disable HDRC and flush interrupts
  166. */
  167. static void dsps_musb_disable(struct musb *musb)
  168. {
  169. struct device *dev = musb->controller;
  170. struct platform_device *pdev = to_platform_device(dev->parent);
  171. struct dsps_glue *glue = platform_get_drvdata(pdev);
  172. const struct dsps_musb_wrapper *wrp = glue->wrp;
  173. void __iomem *reg_base = musb->ctrl_base;
  174. dsps_writel(reg_base, wrp->coreintr_clear, wrp->usb_bitmap);
  175. dsps_writel(reg_base, wrp->epintr_clear,
  176. wrp->txep_bitmap | wrp->rxep_bitmap);
  177. dsps_writeb(musb->mregs, MUSB_DEVCTL, 0);
  178. }
  179. static void otg_timer(unsigned long _musb)
  180. {
  181. struct musb *musb = (void *)_musb;
  182. void __iomem *mregs = musb->mregs;
  183. struct device *dev = musb->controller;
  184. struct platform_device *pdev = to_platform_device(dev);
  185. struct dsps_glue *glue = dev_get_drvdata(dev->parent);
  186. const struct dsps_musb_wrapper *wrp = glue->wrp;
  187. u8 devctl;
  188. unsigned long flags;
  189. /*
  190. * We poll because DSPS IP's won't expose several OTG-critical
  191. * status change events (from the transceiver) otherwise.
  192. */
  193. devctl = dsps_readb(mregs, MUSB_DEVCTL);
  194. dev_dbg(musb->controller, "Poll devctl %02x (%s)\n", devctl,
  195. usb_otg_state_string(musb->xceiv->state));
  196. spin_lock_irqsave(&musb->lock, flags);
  197. switch (musb->xceiv->state) {
  198. case OTG_STATE_A_WAIT_BCON:
  199. devctl &= ~MUSB_DEVCTL_SESSION;
  200. dsps_writeb(musb->mregs, MUSB_DEVCTL, devctl);
  201. devctl = dsps_readb(musb->mregs, MUSB_DEVCTL);
  202. if (devctl & MUSB_DEVCTL_BDEVICE) {
  203. musb->xceiv->state = OTG_STATE_B_IDLE;
  204. MUSB_DEV_MODE(musb);
  205. } else {
  206. musb->xceiv->state = OTG_STATE_A_IDLE;
  207. MUSB_HST_MODE(musb);
  208. }
  209. break;
  210. case OTG_STATE_A_WAIT_VFALL:
  211. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  212. dsps_writel(musb->ctrl_base, wrp->coreintr_set,
  213. MUSB_INTR_VBUSERROR << wrp->usb_shift);
  214. break;
  215. case OTG_STATE_B_IDLE:
  216. devctl = dsps_readb(mregs, MUSB_DEVCTL);
  217. if (devctl & MUSB_DEVCTL_BDEVICE)
  218. mod_timer(&glue->timer[pdev->id],
  219. jiffies + wrp->poll_seconds * HZ);
  220. else
  221. musb->xceiv->state = OTG_STATE_A_IDLE;
  222. break;
  223. default:
  224. break;
  225. }
  226. spin_unlock_irqrestore(&musb->lock, flags);
  227. }
  228. static void dsps_musb_try_idle(struct musb *musb, unsigned long timeout)
  229. {
  230. struct device *dev = musb->controller;
  231. struct platform_device *pdev = to_platform_device(dev);
  232. struct dsps_glue *glue = dev_get_drvdata(dev->parent);
  233. if (timeout == 0)
  234. timeout = jiffies + msecs_to_jiffies(3);
  235. /* Never idle if active, or when VBUS timeout is not set as host */
  236. if (musb->is_active || (musb->a_wait_bcon == 0 &&
  237. musb->xceiv->state == OTG_STATE_A_WAIT_BCON)) {
  238. dev_dbg(musb->controller, "%s active, deleting timer\n",
  239. usb_otg_state_string(musb->xceiv->state));
  240. del_timer(&glue->timer[pdev->id]);
  241. glue->last_timer[pdev->id] = jiffies;
  242. return;
  243. }
  244. if (time_after(glue->last_timer[pdev->id], timeout) &&
  245. timer_pending(&glue->timer[pdev->id])) {
  246. dev_dbg(musb->controller,
  247. "Longer idle timer already pending, ignoring...\n");
  248. return;
  249. }
  250. glue->last_timer[pdev->id] = timeout;
  251. dev_dbg(musb->controller, "%s inactive, starting idle timer for %u ms\n",
  252. usb_otg_state_string(musb->xceiv->state),
  253. jiffies_to_msecs(timeout - jiffies));
  254. mod_timer(&glue->timer[pdev->id], timeout);
  255. }
  256. static irqreturn_t dsps_interrupt(int irq, void *hci)
  257. {
  258. struct musb *musb = hci;
  259. void __iomem *reg_base = musb->ctrl_base;
  260. struct device *dev = musb->controller;
  261. struct platform_device *pdev = to_platform_device(dev);
  262. struct dsps_glue *glue = dev_get_drvdata(dev->parent);
  263. const struct dsps_musb_wrapper *wrp = glue->wrp;
  264. unsigned long flags;
  265. irqreturn_t ret = IRQ_NONE;
  266. u32 epintr, usbintr;
  267. spin_lock_irqsave(&musb->lock, flags);
  268. /* Get endpoint interrupts */
  269. epintr = dsps_readl(reg_base, wrp->epintr_status);
  270. musb->int_rx = (epintr & wrp->rxep_bitmap) >> wrp->rxep_shift;
  271. musb->int_tx = (epintr & wrp->txep_bitmap) >> wrp->txep_shift;
  272. if (epintr)
  273. dsps_writel(reg_base, wrp->epintr_status, epintr);
  274. /* Get usb core interrupts */
  275. usbintr = dsps_readl(reg_base, wrp->coreintr_status);
  276. if (!usbintr && !epintr)
  277. goto out;
  278. musb->int_usb = (usbintr & wrp->usb_bitmap) >> wrp->usb_shift;
  279. if (usbintr)
  280. dsps_writel(reg_base, wrp->coreintr_status, usbintr);
  281. dev_dbg(musb->controller, "usbintr (%x) epintr(%x)\n",
  282. usbintr, epintr);
  283. /*
  284. * DRVVBUS IRQs are the only proxy we have (a very poor one!) for
  285. * DSPS IP's missing ID change IRQ. We need an ID change IRQ to
  286. * switch appropriately between halves of the OTG state machine.
  287. * Managing DEVCTL.SESSION per Mentor docs requires that we know its
  288. * value but DEVCTL.BDEVICE is invalid without DEVCTL.SESSION set.
  289. * Also, DRVVBUS pulses for SRP (but not at 5V) ...
  290. */
  291. if (is_host_active(musb) && usbintr & MUSB_INTR_BABBLE)
  292. pr_info("CAUTION: musb: Babble Interrupt Occurred\n");
  293. if (usbintr & ((1 << wrp->drvvbus) << wrp->usb_shift)) {
  294. int drvvbus = dsps_readl(reg_base, wrp->status);
  295. void __iomem *mregs = musb->mregs;
  296. u8 devctl = dsps_readb(mregs, MUSB_DEVCTL);
  297. int err;
  298. err = musb->int_usb & MUSB_INTR_VBUSERROR;
  299. if (err) {
  300. /*
  301. * The Mentor core doesn't debounce VBUS as needed
  302. * to cope with device connect current spikes. This
  303. * means it's not uncommon for bus-powered devices
  304. * to get VBUS errors during enumeration.
  305. *
  306. * This is a workaround, but newer RTL from Mentor
  307. * seems to allow a better one: "re"-starting sessions
  308. * without waiting for VBUS to stop registering in
  309. * devctl.
  310. */
  311. musb->int_usb &= ~MUSB_INTR_VBUSERROR;
  312. musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
  313. mod_timer(&glue->timer[pdev->id],
  314. jiffies + wrp->poll_seconds * HZ);
  315. WARNING("VBUS error workaround (delay coming)\n");
  316. } else if (drvvbus) {
  317. musb->is_active = 1;
  318. MUSB_HST_MODE(musb);
  319. musb->xceiv->otg->default_a = 1;
  320. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  321. del_timer(&glue->timer[pdev->id]);
  322. } else {
  323. musb->is_active = 0;
  324. MUSB_DEV_MODE(musb);
  325. musb->xceiv->otg->default_a = 0;
  326. musb->xceiv->state = OTG_STATE_B_IDLE;
  327. }
  328. /* NOTE: this must complete power-on within 100 ms. */
  329. dev_dbg(musb->controller, "VBUS %s (%s)%s, devctl %02x\n",
  330. drvvbus ? "on" : "off",
  331. usb_otg_state_string(musb->xceiv->state),
  332. err ? " ERROR" : "",
  333. devctl);
  334. ret = IRQ_HANDLED;
  335. }
  336. if (musb->int_tx || musb->int_rx || musb->int_usb)
  337. ret |= musb_interrupt(musb);
  338. /* Poll for ID change */
  339. if (musb->xceiv->state == OTG_STATE_B_IDLE)
  340. mod_timer(&glue->timer[pdev->id],
  341. jiffies + wrp->poll_seconds * HZ);
  342. out:
  343. spin_unlock_irqrestore(&musb->lock, flags);
  344. return ret;
  345. }
  346. static int dsps_musb_init(struct musb *musb)
  347. {
  348. struct device *dev = musb->controller;
  349. struct platform_device *pdev = to_platform_device(dev);
  350. struct dsps_glue *glue = dev_get_drvdata(dev->parent);
  351. const struct dsps_musb_wrapper *wrp = glue->wrp;
  352. void __iomem *reg_base = musb->ctrl_base;
  353. u32 rev, val;
  354. int status;
  355. /* mentor core register starts at offset of 0x400 from musb base */
  356. musb->mregs += wrp->musb_core_offset;
  357. /* NOP driver needs change if supporting dual instance */
  358. usb_nop_xceiv_register();
  359. musb->xceiv = usb_get_phy(USB_PHY_TYPE_USB2);
  360. if (IS_ERR_OR_NULL(musb->xceiv))
  361. return -EPROBE_DEFER;
  362. /* Returns zero if e.g. not clocked */
  363. rev = dsps_readl(reg_base, wrp->revision);
  364. if (!rev) {
  365. status = -ENODEV;
  366. goto err0;
  367. }
  368. usb_phy_init(musb->xceiv);
  369. setup_timer(&glue->timer[pdev->id], otg_timer, (unsigned long) musb);
  370. /* Reset the musb */
  371. dsps_writel(reg_base, wrp->control, (1 << wrp->reset));
  372. /* Start the on-chip PHY and its PLL. */
  373. musb_dsps_phy_control(glue, pdev->id, 1);
  374. musb->isr = dsps_interrupt;
  375. /* reset the otgdisable bit, needed for host mode to work */
  376. val = dsps_readl(reg_base, wrp->phy_utmi);
  377. val &= ~(1 << wrp->otg_disable);
  378. dsps_writel(musb->ctrl_base, wrp->phy_utmi, val);
  379. return 0;
  380. err0:
  381. usb_put_phy(musb->xceiv);
  382. usb_nop_xceiv_unregister();
  383. return status;
  384. }
  385. static int dsps_musb_exit(struct musb *musb)
  386. {
  387. struct device *dev = musb->controller;
  388. struct platform_device *pdev = to_platform_device(dev);
  389. struct dsps_glue *glue = dev_get_drvdata(dev->parent);
  390. del_timer_sync(&glue->timer[pdev->id]);
  391. /* Shutdown the on-chip PHY and its PLL. */
  392. musb_dsps_phy_control(glue, pdev->id, 0);
  393. usb_phy_shutdown(musb->xceiv);
  394. /* NOP driver needs change if supporting dual instance */
  395. usb_put_phy(musb->xceiv);
  396. usb_nop_xceiv_unregister();
  397. return 0;
  398. }
  399. static struct musb_platform_ops dsps_ops = {
  400. .init = dsps_musb_init,
  401. .exit = dsps_musb_exit,
  402. .enable = dsps_musb_enable,
  403. .disable = dsps_musb_disable,
  404. .try_idle = dsps_musb_try_idle,
  405. };
  406. static u64 musb_dmamask = DMA_BIT_MASK(32);
  407. static int dsps_create_musb_pdev(struct dsps_glue *glue, u8 id)
  408. {
  409. struct device *dev = glue->dev;
  410. struct platform_device *pdev = to_platform_device(dev);
  411. struct musb_hdrc_platform_data *pdata = dev->platform_data;
  412. struct device_node *np = pdev->dev.of_node;
  413. struct musb_hdrc_config *config;
  414. struct platform_device *musb;
  415. struct resource *res;
  416. struct resource resources[2];
  417. char res_name[11];
  418. int ret;
  419. resources[0].start = dsps_control_module_phys[id];
  420. resources[0].end = resources[0].start + SZ_4 - 1;
  421. resources[0].flags = IORESOURCE_MEM;
  422. glue->usb_ctrl[id] = devm_ioremap_resource(&pdev->dev, resources);
  423. if (IS_ERR(glue->usb_ctrl[id])) {
  424. ret = PTR_ERR(glue->usb_ctrl[id]);
  425. goto err0;
  426. }
  427. /* first resource is for usbss, so start index from 1 */
  428. res = platform_get_resource(pdev, IORESOURCE_MEM, id + 1);
  429. if (!res) {
  430. dev_err(dev, "failed to get memory for instance %d\n", id);
  431. ret = -ENODEV;
  432. goto err0;
  433. }
  434. res->parent = NULL;
  435. resources[0] = *res;
  436. /* first resource is for usbss, so start index from 1 */
  437. res = platform_get_resource(pdev, IORESOURCE_IRQ, id + 1);
  438. if (!res) {
  439. dev_err(dev, "failed to get irq for instance %d\n", id);
  440. ret = -ENODEV;
  441. goto err0;
  442. }
  443. res->parent = NULL;
  444. resources[1] = *res;
  445. resources[1].name = "mc";
  446. /* allocate the child platform device */
  447. musb = platform_device_alloc("musb-hdrc", PLATFORM_DEVID_AUTO);
  448. if (!musb) {
  449. dev_err(dev, "failed to allocate musb device\n");
  450. ret = -ENOMEM;
  451. goto err0;
  452. }
  453. musb->dev.parent = dev;
  454. musb->dev.dma_mask = &musb_dmamask;
  455. musb->dev.coherent_dma_mask = musb_dmamask;
  456. glue->musb[id] = musb;
  457. ret = platform_device_add_resources(musb, resources, 2);
  458. if (ret) {
  459. dev_err(dev, "failed to add resources\n");
  460. goto err2;
  461. }
  462. if (np) {
  463. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  464. if (!pdata) {
  465. dev_err(&pdev->dev,
  466. "failed to allocate musb platform data\n");
  467. ret = -ENOMEM;
  468. goto err2;
  469. }
  470. config = devm_kzalloc(&pdev->dev, sizeof(*config), GFP_KERNEL);
  471. if (!config) {
  472. dev_err(&pdev->dev,
  473. "failed to allocate musb hdrc config\n");
  474. ret = -ENOMEM;
  475. goto err2;
  476. }
  477. of_property_read_u32(np, "num-eps", (u32 *)&config->num_eps);
  478. of_property_read_u32(np, "ram-bits", (u32 *)&config->ram_bits);
  479. snprintf(res_name, sizeof(res_name), "port%d-mode", id);
  480. of_property_read_u32(np, res_name, (u32 *)&pdata->mode);
  481. of_property_read_u32(np, "power", (u32 *)&pdata->power);
  482. config->multipoint = of_property_read_bool(np, "multipoint");
  483. pdata->config = config;
  484. }
  485. pdata->platform_ops = &dsps_ops;
  486. ret = platform_device_add_data(musb, pdata, sizeof(*pdata));
  487. if (ret) {
  488. dev_err(dev, "failed to add platform_data\n");
  489. goto err2;
  490. }
  491. ret = platform_device_add(musb);
  492. if (ret) {
  493. dev_err(dev, "failed to register musb device\n");
  494. goto err2;
  495. }
  496. return 0;
  497. err2:
  498. platform_device_put(musb);
  499. err0:
  500. return ret;
  501. }
  502. static int dsps_probe(struct platform_device *pdev)
  503. {
  504. const struct of_device_id *match;
  505. const struct dsps_musb_wrapper *wrp;
  506. struct dsps_glue *glue;
  507. struct resource *iomem;
  508. int ret, i;
  509. match = of_match_node(musb_dsps_of_match, pdev->dev.of_node);
  510. if (!match) {
  511. dev_err(&pdev->dev, "fail to get matching of_match struct\n");
  512. ret = -EINVAL;
  513. goto err0;
  514. }
  515. wrp = match->data;
  516. /* allocate glue */
  517. glue = kzalloc(sizeof(*glue), GFP_KERNEL);
  518. if (!glue) {
  519. dev_err(&pdev->dev, "unable to allocate glue memory\n");
  520. ret = -ENOMEM;
  521. goto err0;
  522. }
  523. /* get memory resource */
  524. iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  525. if (!iomem) {
  526. dev_err(&pdev->dev, "failed to get usbss mem resourse\n");
  527. ret = -ENODEV;
  528. goto err1;
  529. }
  530. glue->dev = &pdev->dev;
  531. glue->wrp = kmemdup(wrp, sizeof(*wrp), GFP_KERNEL);
  532. if (!glue->wrp) {
  533. dev_err(&pdev->dev, "failed to duplicate wrapper struct memory\n");
  534. ret = -ENOMEM;
  535. goto err1;
  536. }
  537. platform_set_drvdata(pdev, glue);
  538. /* enable the usbss clocks */
  539. pm_runtime_enable(&pdev->dev);
  540. ret = pm_runtime_get_sync(&pdev->dev);
  541. if (ret < 0) {
  542. dev_err(&pdev->dev, "pm_runtime_get_sync FAILED");
  543. goto err2;
  544. }
  545. /* create the child platform device for all instances of musb */
  546. for (i = 0; i < wrp->instances ; i++) {
  547. ret = dsps_create_musb_pdev(glue, i);
  548. if (ret != 0) {
  549. dev_err(&pdev->dev, "failed to create child pdev\n");
  550. /* release resources of previously created instances */
  551. for (i--; i >= 0 ; i--)
  552. platform_device_unregister(glue->musb[i]);
  553. goto err3;
  554. }
  555. }
  556. return 0;
  557. err3:
  558. pm_runtime_put(&pdev->dev);
  559. err2:
  560. pm_runtime_disable(&pdev->dev);
  561. kfree(glue->wrp);
  562. err1:
  563. kfree(glue);
  564. err0:
  565. return ret;
  566. }
  567. static int dsps_remove(struct platform_device *pdev)
  568. {
  569. struct dsps_glue *glue = platform_get_drvdata(pdev);
  570. const struct dsps_musb_wrapper *wrp = glue->wrp;
  571. int i;
  572. /* delete the child platform device */
  573. for (i = 0; i < wrp->instances ; i++)
  574. platform_device_unregister(glue->musb[i]);
  575. /* disable usbss clocks */
  576. pm_runtime_put(&pdev->dev);
  577. pm_runtime_disable(&pdev->dev);
  578. kfree(glue->wrp);
  579. kfree(glue);
  580. return 0;
  581. }
  582. #ifdef CONFIG_PM_SLEEP
  583. static int dsps_suspend(struct device *dev)
  584. {
  585. struct platform_device *pdev = to_platform_device(dev->parent);
  586. struct dsps_glue *glue = platform_get_drvdata(pdev);
  587. const struct dsps_musb_wrapper *wrp = glue->wrp;
  588. int i;
  589. for (i = 0; i < wrp->instances; i++)
  590. musb_dsps_phy_control(glue, i, 0);
  591. return 0;
  592. }
  593. static int dsps_resume(struct device *dev)
  594. {
  595. struct platform_device *pdev = to_platform_device(dev->parent);
  596. struct dsps_glue *glue = platform_get_drvdata(pdev);
  597. const struct dsps_musb_wrapper *wrp = glue->wrp;
  598. int i;
  599. for (i = 0; i < wrp->instances; i++)
  600. musb_dsps_phy_control(glue, i, 1);
  601. return 0;
  602. }
  603. #endif
  604. static SIMPLE_DEV_PM_OPS(dsps_pm_ops, dsps_suspend, dsps_resume);
  605. static const struct dsps_musb_wrapper am33xx_driver_data = {
  606. .revision = 0x00,
  607. .control = 0x14,
  608. .status = 0x18,
  609. .epintr_set = 0x38,
  610. .epintr_clear = 0x40,
  611. .epintr_status = 0x30,
  612. .coreintr_set = 0x3c,
  613. .coreintr_clear = 0x44,
  614. .coreintr_status = 0x34,
  615. .phy_utmi = 0xe0,
  616. .mode = 0xe8,
  617. .reset = 0,
  618. .otg_disable = 21,
  619. .iddig = 8,
  620. .usb_shift = 0,
  621. .usb_mask = 0x1ff,
  622. .usb_bitmap = (0x1ff << 0),
  623. .drvvbus = 8,
  624. .txep_shift = 0,
  625. .txep_mask = 0xffff,
  626. .txep_bitmap = (0xffff << 0),
  627. .rxep_shift = 16,
  628. .rxep_mask = 0xfffe,
  629. .rxep_bitmap = (0xfffe << 16),
  630. .musb_core_offset = 0x400,
  631. .poll_seconds = 2,
  632. .instances = 1,
  633. };
  634. static const struct of_device_id musb_dsps_of_match[] = {
  635. { .compatible = "ti,musb-am33xx",
  636. .data = (void *) &am33xx_driver_data, },
  637. { },
  638. };
  639. MODULE_DEVICE_TABLE(of, musb_dsps_of_match);
  640. static struct platform_driver dsps_usbss_driver = {
  641. .probe = dsps_probe,
  642. .remove = dsps_remove,
  643. .driver = {
  644. .name = "musb-dsps",
  645. .pm = &dsps_pm_ops,
  646. .of_match_table = of_match_ptr(musb_dsps_of_match),
  647. },
  648. };
  649. MODULE_DESCRIPTION("TI DSPS MUSB Glue Layer");
  650. MODULE_AUTHOR("Ravi B <ravibabu@ti.com>");
  651. MODULE_AUTHOR("Ajay Kumar Gupta <ajay.gupta@ti.com>");
  652. MODULE_LICENSE("GPL v2");
  653. static int __init dsps_init(void)
  654. {
  655. return platform_driver_register(&dsps_usbss_driver);
  656. }
  657. subsys_initcall(dsps_init);
  658. static void __exit dsps_exit(void)
  659. {
  660. platform_driver_unregister(&dsps_usbss_driver);
  661. }
  662. module_exit(dsps_exit);