lapic.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302
  1. /*
  2. * Local APIC virtualization
  3. *
  4. * Copyright (C) 2006 Qumranet, Inc.
  5. * Copyright (C) 2007 Novell
  6. * Copyright (C) 2007 Intel
  7. * Copyright 2009 Red Hat, Inc. and/or its affiliates.
  8. *
  9. * Authors:
  10. * Dor Laor <dor.laor@qumranet.com>
  11. * Gregory Haskins <ghaskins@novell.com>
  12. * Yaozu (Eddie) Dong <eddie.dong@intel.com>
  13. *
  14. * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. */
  19. #include <linux/kvm_host.h>
  20. #include <linux/kvm.h>
  21. #include <linux/mm.h>
  22. #include <linux/highmem.h>
  23. #include <linux/smp.h>
  24. #include <linux/hrtimer.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/math64.h>
  28. #include <linux/slab.h>
  29. #include <asm/processor.h>
  30. #include <asm/msr.h>
  31. #include <asm/page.h>
  32. #include <asm/current.h>
  33. #include <asm/apicdef.h>
  34. #include <linux/atomic.h>
  35. #include "kvm_cache_regs.h"
  36. #include "irq.h"
  37. #include "trace.h"
  38. #include "x86.h"
  39. #ifndef CONFIG_X86_64
  40. #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
  41. #else
  42. #define mod_64(x, y) ((x) % (y))
  43. #endif
  44. #define PRId64 "d"
  45. #define PRIx64 "llx"
  46. #define PRIu64 "u"
  47. #define PRIo64 "o"
  48. #define APIC_BUS_CYCLE_NS 1
  49. /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
  50. #define apic_debug(fmt, arg...)
  51. #define APIC_LVT_NUM 6
  52. /* 14 is the version for Xeon and Pentium 8.4.8*/
  53. #define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
  54. #define LAPIC_MMIO_LENGTH (1 << 12)
  55. /* followed define is not in apicdef.h */
  56. #define APIC_SHORT_MASK 0xc0000
  57. #define APIC_DEST_NOSHORT 0x0
  58. #define APIC_DEST_MASK 0x800
  59. #define MAX_APIC_VECTOR 256
  60. #define VEC_POS(v) ((v) & (32 - 1))
  61. #define REG_POS(v) (((v) >> 5) << 4)
  62. static unsigned int min_timer_period_us = 500;
  63. module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
  64. static inline u32 apic_get_reg(struct kvm_lapic *apic, int reg_off)
  65. {
  66. return *((u32 *) (apic->regs + reg_off));
  67. }
  68. static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
  69. {
  70. *((u32 *) (apic->regs + reg_off)) = val;
  71. }
  72. static inline int apic_test_and_set_vector(int vec, void *bitmap)
  73. {
  74. return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  75. }
  76. static inline int apic_test_and_clear_vector(int vec, void *bitmap)
  77. {
  78. return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  79. }
  80. static inline void apic_set_vector(int vec, void *bitmap)
  81. {
  82. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  83. }
  84. static inline void apic_clear_vector(int vec, void *bitmap)
  85. {
  86. clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  87. }
  88. static inline int apic_hw_enabled(struct kvm_lapic *apic)
  89. {
  90. return (apic)->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
  91. }
  92. static inline int apic_sw_enabled(struct kvm_lapic *apic)
  93. {
  94. return apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED;
  95. }
  96. static inline int apic_enabled(struct kvm_lapic *apic)
  97. {
  98. return apic_sw_enabled(apic) && apic_hw_enabled(apic);
  99. }
  100. #define LVT_MASK \
  101. (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
  102. #define LINT_MASK \
  103. (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
  104. APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
  105. static inline int kvm_apic_id(struct kvm_lapic *apic)
  106. {
  107. return (apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
  108. }
  109. static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
  110. {
  111. return !(apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
  112. }
  113. static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
  114. {
  115. return apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
  116. }
  117. static inline int apic_lvtt_period(struct kvm_lapic *apic)
  118. {
  119. return apic_get_reg(apic, APIC_LVTT) & APIC_LVT_TIMER_PERIODIC;
  120. }
  121. static inline int apic_lvt_nmi_mode(u32 lvt_val)
  122. {
  123. return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
  124. }
  125. void kvm_apic_set_version(struct kvm_vcpu *vcpu)
  126. {
  127. struct kvm_lapic *apic = vcpu->arch.apic;
  128. struct kvm_cpuid_entry2 *feat;
  129. u32 v = APIC_VERSION;
  130. if (!irqchip_in_kernel(vcpu->kvm))
  131. return;
  132. feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
  133. if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
  134. v |= APIC_LVR_DIRECTED_EOI;
  135. apic_set_reg(apic, APIC_LVR, v);
  136. }
  137. static inline int apic_x2apic_mode(struct kvm_lapic *apic)
  138. {
  139. return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
  140. }
  141. static unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
  142. LVT_MASK | APIC_LVT_TIMER_PERIODIC, /* LVTT */
  143. LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
  144. LVT_MASK | APIC_MODE_MASK, /* LVTPC */
  145. LINT_MASK, LINT_MASK, /* LVT0-1 */
  146. LVT_MASK /* LVTERR */
  147. };
  148. static int find_highest_vector(void *bitmap)
  149. {
  150. u32 *word = bitmap;
  151. int word_offset = MAX_APIC_VECTOR >> 5;
  152. while ((word_offset != 0) && (word[(--word_offset) << 2] == 0))
  153. continue;
  154. if (likely(!word_offset && !word[0]))
  155. return -1;
  156. else
  157. return fls(word[word_offset << 2]) - 1 + (word_offset << 5);
  158. }
  159. static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
  160. {
  161. apic->irr_pending = true;
  162. return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
  163. }
  164. static inline int apic_search_irr(struct kvm_lapic *apic)
  165. {
  166. return find_highest_vector(apic->regs + APIC_IRR);
  167. }
  168. static inline int apic_find_highest_irr(struct kvm_lapic *apic)
  169. {
  170. int result;
  171. if (!apic->irr_pending)
  172. return -1;
  173. result = apic_search_irr(apic);
  174. ASSERT(result == -1 || result >= 16);
  175. return result;
  176. }
  177. static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
  178. {
  179. apic->irr_pending = false;
  180. apic_clear_vector(vec, apic->regs + APIC_IRR);
  181. if (apic_search_irr(apic) != -1)
  182. apic->irr_pending = true;
  183. }
  184. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
  185. {
  186. struct kvm_lapic *apic = vcpu->arch.apic;
  187. int highest_irr;
  188. /* This may race with setting of irr in __apic_accept_irq() and
  189. * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
  190. * will cause vmexit immediately and the value will be recalculated
  191. * on the next vmentry.
  192. */
  193. if (!apic)
  194. return 0;
  195. highest_irr = apic_find_highest_irr(apic);
  196. return highest_irr;
  197. }
  198. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  199. int vector, int level, int trig_mode);
  200. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq)
  201. {
  202. struct kvm_lapic *apic = vcpu->arch.apic;
  203. return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
  204. irq->level, irq->trig_mode);
  205. }
  206. static inline int apic_find_highest_isr(struct kvm_lapic *apic)
  207. {
  208. int result;
  209. result = find_highest_vector(apic->regs + APIC_ISR);
  210. ASSERT(result == -1 || result >= 16);
  211. return result;
  212. }
  213. static void apic_update_ppr(struct kvm_lapic *apic)
  214. {
  215. u32 tpr, isrv, ppr, old_ppr;
  216. int isr;
  217. old_ppr = apic_get_reg(apic, APIC_PROCPRI);
  218. tpr = apic_get_reg(apic, APIC_TASKPRI);
  219. isr = apic_find_highest_isr(apic);
  220. isrv = (isr != -1) ? isr : 0;
  221. if ((tpr & 0xf0) >= (isrv & 0xf0))
  222. ppr = tpr & 0xff;
  223. else
  224. ppr = isrv & 0xf0;
  225. apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
  226. apic, ppr, isr, isrv);
  227. if (old_ppr != ppr) {
  228. apic_set_reg(apic, APIC_PROCPRI, ppr);
  229. if (ppr < old_ppr)
  230. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  231. }
  232. }
  233. static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
  234. {
  235. apic_set_reg(apic, APIC_TASKPRI, tpr);
  236. apic_update_ppr(apic);
  237. }
  238. int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
  239. {
  240. return dest == 0xff || kvm_apic_id(apic) == dest;
  241. }
  242. int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
  243. {
  244. int result = 0;
  245. u32 logical_id;
  246. if (apic_x2apic_mode(apic)) {
  247. logical_id = apic_get_reg(apic, APIC_LDR);
  248. return logical_id & mda;
  249. }
  250. logical_id = GET_APIC_LOGICAL_ID(apic_get_reg(apic, APIC_LDR));
  251. switch (apic_get_reg(apic, APIC_DFR)) {
  252. case APIC_DFR_FLAT:
  253. if (logical_id & mda)
  254. result = 1;
  255. break;
  256. case APIC_DFR_CLUSTER:
  257. if (((logical_id >> 4) == (mda >> 0x4))
  258. && (logical_id & mda & 0xf))
  259. result = 1;
  260. break;
  261. default:
  262. apic_debug("Bad DFR vcpu %d: %08x\n",
  263. apic->vcpu->vcpu_id, apic_get_reg(apic, APIC_DFR));
  264. break;
  265. }
  266. return result;
  267. }
  268. int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  269. int short_hand, int dest, int dest_mode)
  270. {
  271. int result = 0;
  272. struct kvm_lapic *target = vcpu->arch.apic;
  273. apic_debug("target %p, source %p, dest 0x%x, "
  274. "dest_mode 0x%x, short_hand 0x%x\n",
  275. target, source, dest, dest_mode, short_hand);
  276. ASSERT(target);
  277. switch (short_hand) {
  278. case APIC_DEST_NOSHORT:
  279. if (dest_mode == 0)
  280. /* Physical mode. */
  281. result = kvm_apic_match_physical_addr(target, dest);
  282. else
  283. /* Logical mode. */
  284. result = kvm_apic_match_logical_addr(target, dest);
  285. break;
  286. case APIC_DEST_SELF:
  287. result = (target == source);
  288. break;
  289. case APIC_DEST_ALLINC:
  290. result = 1;
  291. break;
  292. case APIC_DEST_ALLBUT:
  293. result = (target != source);
  294. break;
  295. default:
  296. apic_debug("kvm: apic: Bad dest shorthand value %x\n",
  297. short_hand);
  298. break;
  299. }
  300. return result;
  301. }
  302. /*
  303. * Add a pending IRQ into lapic.
  304. * Return 1 if successfully added and 0 if discarded.
  305. */
  306. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  307. int vector, int level, int trig_mode)
  308. {
  309. int result = 0;
  310. struct kvm_vcpu *vcpu = apic->vcpu;
  311. switch (delivery_mode) {
  312. case APIC_DM_LOWEST:
  313. vcpu->arch.apic_arb_prio++;
  314. case APIC_DM_FIXED:
  315. /* FIXME add logic for vcpu on reset */
  316. if (unlikely(!apic_enabled(apic)))
  317. break;
  318. if (trig_mode) {
  319. apic_debug("level trig mode for vector %d", vector);
  320. apic_set_vector(vector, apic->regs + APIC_TMR);
  321. } else
  322. apic_clear_vector(vector, apic->regs + APIC_TMR);
  323. result = !apic_test_and_set_irr(vector, apic);
  324. trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
  325. trig_mode, vector, !result);
  326. if (!result) {
  327. if (trig_mode)
  328. apic_debug("level trig mode repeatedly for "
  329. "vector %d", vector);
  330. break;
  331. }
  332. kvm_make_request(KVM_REQ_EVENT, vcpu);
  333. kvm_vcpu_kick(vcpu);
  334. break;
  335. case APIC_DM_REMRD:
  336. apic_debug("Ignoring delivery mode 3\n");
  337. break;
  338. case APIC_DM_SMI:
  339. apic_debug("Ignoring guest SMI\n");
  340. break;
  341. case APIC_DM_NMI:
  342. result = 1;
  343. kvm_inject_nmi(vcpu);
  344. kvm_vcpu_kick(vcpu);
  345. break;
  346. case APIC_DM_INIT:
  347. if (level) {
  348. result = 1;
  349. vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
  350. kvm_make_request(KVM_REQ_EVENT, vcpu);
  351. kvm_vcpu_kick(vcpu);
  352. } else {
  353. apic_debug("Ignoring de-assert INIT to vcpu %d\n",
  354. vcpu->vcpu_id);
  355. }
  356. break;
  357. case APIC_DM_STARTUP:
  358. apic_debug("SIPI to vcpu %d vector 0x%02x\n",
  359. vcpu->vcpu_id, vector);
  360. if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
  361. result = 1;
  362. vcpu->arch.sipi_vector = vector;
  363. vcpu->arch.mp_state = KVM_MP_STATE_SIPI_RECEIVED;
  364. kvm_make_request(KVM_REQ_EVENT, vcpu);
  365. kvm_vcpu_kick(vcpu);
  366. }
  367. break;
  368. case APIC_DM_EXTINT:
  369. /*
  370. * Should only be called by kvm_apic_local_deliver() with LVT0,
  371. * before NMI watchdog was enabled. Already handled by
  372. * kvm_apic_accept_pic_intr().
  373. */
  374. break;
  375. default:
  376. printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
  377. delivery_mode);
  378. break;
  379. }
  380. return result;
  381. }
  382. int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
  383. {
  384. return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
  385. }
  386. static void apic_set_eoi(struct kvm_lapic *apic)
  387. {
  388. int vector = apic_find_highest_isr(apic);
  389. int trigger_mode;
  390. /*
  391. * Not every write EOI will has corresponding ISR,
  392. * one example is when Kernel check timer on setup_IO_APIC
  393. */
  394. if (vector == -1)
  395. return;
  396. apic_clear_vector(vector, apic->regs + APIC_ISR);
  397. apic_update_ppr(apic);
  398. if (apic_test_and_clear_vector(vector, apic->regs + APIC_TMR))
  399. trigger_mode = IOAPIC_LEVEL_TRIG;
  400. else
  401. trigger_mode = IOAPIC_EDGE_TRIG;
  402. if (!(apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI))
  403. kvm_ioapic_update_eoi(apic->vcpu->kvm, vector, trigger_mode);
  404. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  405. }
  406. static void apic_send_ipi(struct kvm_lapic *apic)
  407. {
  408. u32 icr_low = apic_get_reg(apic, APIC_ICR);
  409. u32 icr_high = apic_get_reg(apic, APIC_ICR2);
  410. struct kvm_lapic_irq irq;
  411. irq.vector = icr_low & APIC_VECTOR_MASK;
  412. irq.delivery_mode = icr_low & APIC_MODE_MASK;
  413. irq.dest_mode = icr_low & APIC_DEST_MASK;
  414. irq.level = icr_low & APIC_INT_ASSERT;
  415. irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
  416. irq.shorthand = icr_low & APIC_SHORT_MASK;
  417. if (apic_x2apic_mode(apic))
  418. irq.dest_id = icr_high;
  419. else
  420. irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
  421. trace_kvm_apic_ipi(icr_low, irq.dest_id);
  422. apic_debug("icr_high 0x%x, icr_low 0x%x, "
  423. "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
  424. "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
  425. icr_high, icr_low, irq.shorthand, irq.dest_id,
  426. irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
  427. irq.vector);
  428. kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq);
  429. }
  430. static u32 apic_get_tmcct(struct kvm_lapic *apic)
  431. {
  432. ktime_t remaining;
  433. s64 ns;
  434. u32 tmcct;
  435. ASSERT(apic != NULL);
  436. /* if initial count is 0, current count should also be 0 */
  437. if (apic_get_reg(apic, APIC_TMICT) == 0)
  438. return 0;
  439. remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
  440. if (ktime_to_ns(remaining) < 0)
  441. remaining = ktime_set(0, 0);
  442. ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
  443. tmcct = div64_u64(ns,
  444. (APIC_BUS_CYCLE_NS * apic->divide_count));
  445. return tmcct;
  446. }
  447. static void __report_tpr_access(struct kvm_lapic *apic, bool write)
  448. {
  449. struct kvm_vcpu *vcpu = apic->vcpu;
  450. struct kvm_run *run = vcpu->run;
  451. kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
  452. run->tpr_access.rip = kvm_rip_read(vcpu);
  453. run->tpr_access.is_write = write;
  454. }
  455. static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
  456. {
  457. if (apic->vcpu->arch.tpr_access_reporting)
  458. __report_tpr_access(apic, write);
  459. }
  460. static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
  461. {
  462. u32 val = 0;
  463. if (offset >= LAPIC_MMIO_LENGTH)
  464. return 0;
  465. switch (offset) {
  466. case APIC_ID:
  467. if (apic_x2apic_mode(apic))
  468. val = kvm_apic_id(apic);
  469. else
  470. val = kvm_apic_id(apic) << 24;
  471. break;
  472. case APIC_ARBPRI:
  473. apic_debug("Access APIC ARBPRI register which is for P6\n");
  474. break;
  475. case APIC_TMCCT: /* Timer CCR */
  476. val = apic_get_tmcct(apic);
  477. break;
  478. case APIC_TASKPRI:
  479. report_tpr_access(apic, false);
  480. /* fall thru */
  481. default:
  482. apic_update_ppr(apic);
  483. val = apic_get_reg(apic, offset);
  484. break;
  485. }
  486. return val;
  487. }
  488. static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
  489. {
  490. return container_of(dev, struct kvm_lapic, dev);
  491. }
  492. static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
  493. void *data)
  494. {
  495. unsigned char alignment = offset & 0xf;
  496. u32 result;
  497. /* this bitmask has a bit cleared for each reserver register */
  498. static const u64 rmask = 0x43ff01ffffffe70cULL;
  499. if ((alignment + len) > 4) {
  500. apic_debug("KVM_APIC_READ: alignment error %x %d\n",
  501. offset, len);
  502. return 1;
  503. }
  504. if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
  505. apic_debug("KVM_APIC_READ: read reserved register %x\n",
  506. offset);
  507. return 1;
  508. }
  509. result = __apic_read(apic, offset & ~0xf);
  510. trace_kvm_apic_read(offset, result);
  511. switch (len) {
  512. case 1:
  513. case 2:
  514. case 4:
  515. memcpy(data, (char *)&result + alignment, len);
  516. break;
  517. default:
  518. printk(KERN_ERR "Local APIC read with len = %x, "
  519. "should be 1,2, or 4 instead\n", len);
  520. break;
  521. }
  522. return 0;
  523. }
  524. static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
  525. {
  526. return apic_hw_enabled(apic) &&
  527. addr >= apic->base_address &&
  528. addr < apic->base_address + LAPIC_MMIO_LENGTH;
  529. }
  530. static int apic_mmio_read(struct kvm_io_device *this,
  531. gpa_t address, int len, void *data)
  532. {
  533. struct kvm_lapic *apic = to_lapic(this);
  534. u32 offset = address - apic->base_address;
  535. if (!apic_mmio_in_range(apic, address))
  536. return -EOPNOTSUPP;
  537. apic_reg_read(apic, offset, len, data);
  538. return 0;
  539. }
  540. static void update_divide_count(struct kvm_lapic *apic)
  541. {
  542. u32 tmp1, tmp2, tdcr;
  543. tdcr = apic_get_reg(apic, APIC_TDCR);
  544. tmp1 = tdcr & 0xf;
  545. tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
  546. apic->divide_count = 0x1 << (tmp2 & 0x7);
  547. apic_debug("timer divide count is 0x%x\n",
  548. apic->divide_count);
  549. }
  550. static void start_apic_timer(struct kvm_lapic *apic)
  551. {
  552. ktime_t now = apic->lapic_timer.timer.base->get_time();
  553. apic->lapic_timer.period = (u64)apic_get_reg(apic, APIC_TMICT) *
  554. APIC_BUS_CYCLE_NS * apic->divide_count;
  555. atomic_set(&apic->lapic_timer.pending, 0);
  556. if (!apic->lapic_timer.period)
  557. return;
  558. /*
  559. * Do not allow the guest to program periodic timers with small
  560. * interval, since the hrtimers are not throttled by the host
  561. * scheduler.
  562. */
  563. if (apic_lvtt_period(apic)) {
  564. s64 min_period = min_timer_period_us * 1000LL;
  565. if (apic->lapic_timer.period < min_period) {
  566. pr_info_ratelimited(
  567. "kvm: vcpu %i: requested %lld ns "
  568. "lapic timer period limited to %lld ns\n",
  569. apic->vcpu->vcpu_id, apic->lapic_timer.period,
  570. min_period);
  571. apic->lapic_timer.period = min_period;
  572. }
  573. }
  574. hrtimer_start(&apic->lapic_timer.timer,
  575. ktime_add_ns(now, apic->lapic_timer.period),
  576. HRTIMER_MODE_ABS);
  577. apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
  578. PRIx64 ", "
  579. "timer initial count 0x%x, period %lldns, "
  580. "expire @ 0x%016" PRIx64 ".\n", __func__,
  581. APIC_BUS_CYCLE_NS, ktime_to_ns(now),
  582. apic_get_reg(apic, APIC_TMICT),
  583. apic->lapic_timer.period,
  584. ktime_to_ns(ktime_add_ns(now,
  585. apic->lapic_timer.period)));
  586. }
  587. static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
  588. {
  589. int nmi_wd_enabled = apic_lvt_nmi_mode(apic_get_reg(apic, APIC_LVT0));
  590. if (apic_lvt_nmi_mode(lvt0_val)) {
  591. if (!nmi_wd_enabled) {
  592. apic_debug("Receive NMI setting on APIC_LVT0 "
  593. "for cpu %d\n", apic->vcpu->vcpu_id);
  594. apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
  595. }
  596. } else if (nmi_wd_enabled)
  597. apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
  598. }
  599. static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
  600. {
  601. int ret = 0;
  602. trace_kvm_apic_write(reg, val);
  603. switch (reg) {
  604. case APIC_ID: /* Local APIC ID */
  605. if (!apic_x2apic_mode(apic))
  606. apic_set_reg(apic, APIC_ID, val);
  607. else
  608. ret = 1;
  609. break;
  610. case APIC_TASKPRI:
  611. report_tpr_access(apic, true);
  612. apic_set_tpr(apic, val & 0xff);
  613. break;
  614. case APIC_EOI:
  615. apic_set_eoi(apic);
  616. break;
  617. case APIC_LDR:
  618. if (!apic_x2apic_mode(apic))
  619. apic_set_reg(apic, APIC_LDR, val & APIC_LDR_MASK);
  620. else
  621. ret = 1;
  622. break;
  623. case APIC_DFR:
  624. if (!apic_x2apic_mode(apic))
  625. apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
  626. else
  627. ret = 1;
  628. break;
  629. case APIC_SPIV: {
  630. u32 mask = 0x3ff;
  631. if (apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
  632. mask |= APIC_SPIV_DIRECTED_EOI;
  633. apic_set_reg(apic, APIC_SPIV, val & mask);
  634. if (!(val & APIC_SPIV_APIC_ENABLED)) {
  635. int i;
  636. u32 lvt_val;
  637. for (i = 0; i < APIC_LVT_NUM; i++) {
  638. lvt_val = apic_get_reg(apic,
  639. APIC_LVTT + 0x10 * i);
  640. apic_set_reg(apic, APIC_LVTT + 0x10 * i,
  641. lvt_val | APIC_LVT_MASKED);
  642. }
  643. atomic_set(&apic->lapic_timer.pending, 0);
  644. }
  645. break;
  646. }
  647. case APIC_ICR:
  648. /* No delay here, so we always clear the pending bit */
  649. apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
  650. apic_send_ipi(apic);
  651. break;
  652. case APIC_ICR2:
  653. if (!apic_x2apic_mode(apic))
  654. val &= 0xff000000;
  655. apic_set_reg(apic, APIC_ICR2, val);
  656. break;
  657. case APIC_LVT0:
  658. apic_manage_nmi_watchdog(apic, val);
  659. case APIC_LVTT:
  660. case APIC_LVTTHMR:
  661. case APIC_LVTPC:
  662. case APIC_LVT1:
  663. case APIC_LVTERR:
  664. /* TODO: Check vector */
  665. if (!apic_sw_enabled(apic))
  666. val |= APIC_LVT_MASKED;
  667. val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
  668. apic_set_reg(apic, reg, val);
  669. break;
  670. case APIC_TMICT:
  671. hrtimer_cancel(&apic->lapic_timer.timer);
  672. apic_set_reg(apic, APIC_TMICT, val);
  673. start_apic_timer(apic);
  674. break;
  675. case APIC_TDCR:
  676. if (val & 4)
  677. apic_debug("KVM_WRITE:TDCR %x\n", val);
  678. apic_set_reg(apic, APIC_TDCR, val);
  679. update_divide_count(apic);
  680. break;
  681. case APIC_ESR:
  682. if (apic_x2apic_mode(apic) && val != 0) {
  683. apic_debug("KVM_WRITE:ESR not zero %x\n", val);
  684. ret = 1;
  685. }
  686. break;
  687. case APIC_SELF_IPI:
  688. if (apic_x2apic_mode(apic)) {
  689. apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
  690. } else
  691. ret = 1;
  692. break;
  693. default:
  694. ret = 1;
  695. break;
  696. }
  697. if (ret)
  698. apic_debug("Local APIC Write to read-only register %x\n", reg);
  699. return ret;
  700. }
  701. static int apic_mmio_write(struct kvm_io_device *this,
  702. gpa_t address, int len, const void *data)
  703. {
  704. struct kvm_lapic *apic = to_lapic(this);
  705. unsigned int offset = address - apic->base_address;
  706. u32 val;
  707. if (!apic_mmio_in_range(apic, address))
  708. return -EOPNOTSUPP;
  709. /*
  710. * APIC register must be aligned on 128-bits boundary.
  711. * 32/64/128 bits registers must be accessed thru 32 bits.
  712. * Refer SDM 8.4.1
  713. */
  714. if (len != 4 || (offset & 0xf)) {
  715. /* Don't shout loud, $infamous_os would cause only noise. */
  716. apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
  717. return 0;
  718. }
  719. val = *(u32*)data;
  720. /* too common printing */
  721. if (offset != APIC_EOI)
  722. apic_debug("%s: offset 0x%x with length 0x%x, and value is "
  723. "0x%x\n", __func__, offset, len, val);
  724. apic_reg_write(apic, offset & 0xff0, val);
  725. return 0;
  726. }
  727. void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
  728. {
  729. struct kvm_lapic *apic = vcpu->arch.apic;
  730. if (apic)
  731. apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
  732. }
  733. EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
  734. void kvm_free_lapic(struct kvm_vcpu *vcpu)
  735. {
  736. if (!vcpu->arch.apic)
  737. return;
  738. hrtimer_cancel(&vcpu->arch.apic->lapic_timer.timer);
  739. if (vcpu->arch.apic->regs)
  740. free_page((unsigned long)vcpu->arch.apic->regs);
  741. kfree(vcpu->arch.apic);
  742. }
  743. /*
  744. *----------------------------------------------------------------------
  745. * LAPIC interface
  746. *----------------------------------------------------------------------
  747. */
  748. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
  749. {
  750. struct kvm_lapic *apic = vcpu->arch.apic;
  751. if (!apic)
  752. return;
  753. apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
  754. | (apic_get_reg(apic, APIC_TASKPRI) & 4));
  755. }
  756. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
  757. {
  758. struct kvm_lapic *apic = vcpu->arch.apic;
  759. u64 tpr;
  760. if (!apic)
  761. return 0;
  762. tpr = (u64) apic_get_reg(apic, APIC_TASKPRI);
  763. return (tpr & 0xf0) >> 4;
  764. }
  765. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
  766. {
  767. struct kvm_lapic *apic = vcpu->arch.apic;
  768. if (!apic) {
  769. value |= MSR_IA32_APICBASE_BSP;
  770. vcpu->arch.apic_base = value;
  771. return;
  772. }
  773. if (!kvm_vcpu_is_bsp(apic->vcpu))
  774. value &= ~MSR_IA32_APICBASE_BSP;
  775. vcpu->arch.apic_base = value;
  776. if (apic_x2apic_mode(apic)) {
  777. u32 id = kvm_apic_id(apic);
  778. u32 ldr = ((id & ~0xf) << 16) | (1 << (id & 0xf));
  779. apic_set_reg(apic, APIC_LDR, ldr);
  780. }
  781. apic->base_address = apic->vcpu->arch.apic_base &
  782. MSR_IA32_APICBASE_BASE;
  783. /* with FSB delivery interrupt, we can restart APIC functionality */
  784. apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
  785. "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
  786. }
  787. void kvm_lapic_reset(struct kvm_vcpu *vcpu)
  788. {
  789. struct kvm_lapic *apic;
  790. int i;
  791. apic_debug("%s\n", __func__);
  792. ASSERT(vcpu);
  793. apic = vcpu->arch.apic;
  794. ASSERT(apic != NULL);
  795. /* Stop the timer in case it's a reset to an active apic */
  796. hrtimer_cancel(&apic->lapic_timer.timer);
  797. apic_set_reg(apic, APIC_ID, vcpu->vcpu_id << 24);
  798. kvm_apic_set_version(apic->vcpu);
  799. for (i = 0; i < APIC_LVT_NUM; i++)
  800. apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
  801. apic_set_reg(apic, APIC_LVT0,
  802. SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
  803. apic_set_reg(apic, APIC_DFR, 0xffffffffU);
  804. apic_set_reg(apic, APIC_SPIV, 0xff);
  805. apic_set_reg(apic, APIC_TASKPRI, 0);
  806. apic_set_reg(apic, APIC_LDR, 0);
  807. apic_set_reg(apic, APIC_ESR, 0);
  808. apic_set_reg(apic, APIC_ICR, 0);
  809. apic_set_reg(apic, APIC_ICR2, 0);
  810. apic_set_reg(apic, APIC_TDCR, 0);
  811. apic_set_reg(apic, APIC_TMICT, 0);
  812. for (i = 0; i < 8; i++) {
  813. apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
  814. apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
  815. apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
  816. }
  817. apic->irr_pending = false;
  818. update_divide_count(apic);
  819. atomic_set(&apic->lapic_timer.pending, 0);
  820. if (kvm_vcpu_is_bsp(vcpu))
  821. vcpu->arch.apic_base |= MSR_IA32_APICBASE_BSP;
  822. apic_update_ppr(apic);
  823. vcpu->arch.apic_arb_prio = 0;
  824. apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
  825. "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
  826. vcpu, kvm_apic_id(apic),
  827. vcpu->arch.apic_base, apic->base_address);
  828. }
  829. bool kvm_apic_present(struct kvm_vcpu *vcpu)
  830. {
  831. return vcpu->arch.apic && apic_hw_enabled(vcpu->arch.apic);
  832. }
  833. int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
  834. {
  835. return kvm_apic_present(vcpu) && apic_sw_enabled(vcpu->arch.apic);
  836. }
  837. /*
  838. *----------------------------------------------------------------------
  839. * timer interface
  840. *----------------------------------------------------------------------
  841. */
  842. static bool lapic_is_periodic(struct kvm_timer *ktimer)
  843. {
  844. struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic,
  845. lapic_timer);
  846. return apic_lvtt_period(apic);
  847. }
  848. int apic_has_pending_timer(struct kvm_vcpu *vcpu)
  849. {
  850. struct kvm_lapic *lapic = vcpu->arch.apic;
  851. if (lapic && apic_enabled(lapic) && apic_lvt_enabled(lapic, APIC_LVTT))
  852. return atomic_read(&lapic->lapic_timer.pending);
  853. return 0;
  854. }
  855. static int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
  856. {
  857. u32 reg = apic_get_reg(apic, lvt_type);
  858. int vector, mode, trig_mode;
  859. if (apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
  860. vector = reg & APIC_VECTOR_MASK;
  861. mode = reg & APIC_MODE_MASK;
  862. trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
  863. return __apic_accept_irq(apic, mode, vector, 1, trig_mode);
  864. }
  865. return 0;
  866. }
  867. void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
  868. {
  869. struct kvm_lapic *apic = vcpu->arch.apic;
  870. if (apic)
  871. kvm_apic_local_deliver(apic, APIC_LVT0);
  872. }
  873. static struct kvm_timer_ops lapic_timer_ops = {
  874. .is_periodic = lapic_is_periodic,
  875. };
  876. static const struct kvm_io_device_ops apic_mmio_ops = {
  877. .read = apic_mmio_read,
  878. .write = apic_mmio_write,
  879. };
  880. int kvm_create_lapic(struct kvm_vcpu *vcpu)
  881. {
  882. struct kvm_lapic *apic;
  883. ASSERT(vcpu != NULL);
  884. apic_debug("apic_init %d\n", vcpu->vcpu_id);
  885. apic = kzalloc(sizeof(*apic), GFP_KERNEL);
  886. if (!apic)
  887. goto nomem;
  888. vcpu->arch.apic = apic;
  889. apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
  890. if (!apic->regs) {
  891. printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
  892. vcpu->vcpu_id);
  893. goto nomem_free_apic;
  894. }
  895. apic->vcpu = vcpu;
  896. hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
  897. HRTIMER_MODE_ABS);
  898. apic->lapic_timer.timer.function = kvm_timer_fn;
  899. apic->lapic_timer.t_ops = &lapic_timer_ops;
  900. apic->lapic_timer.kvm = vcpu->kvm;
  901. apic->lapic_timer.vcpu = vcpu;
  902. apic->base_address = APIC_DEFAULT_PHYS_BASE;
  903. vcpu->arch.apic_base = APIC_DEFAULT_PHYS_BASE;
  904. kvm_lapic_reset(vcpu);
  905. kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
  906. return 0;
  907. nomem_free_apic:
  908. kfree(apic);
  909. nomem:
  910. return -ENOMEM;
  911. }
  912. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
  913. {
  914. struct kvm_lapic *apic = vcpu->arch.apic;
  915. int highest_irr;
  916. if (!apic || !apic_enabled(apic))
  917. return -1;
  918. apic_update_ppr(apic);
  919. highest_irr = apic_find_highest_irr(apic);
  920. if ((highest_irr == -1) ||
  921. ((highest_irr & 0xF0) <= apic_get_reg(apic, APIC_PROCPRI)))
  922. return -1;
  923. return highest_irr;
  924. }
  925. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
  926. {
  927. u32 lvt0 = apic_get_reg(vcpu->arch.apic, APIC_LVT0);
  928. int r = 0;
  929. if (!apic_hw_enabled(vcpu->arch.apic))
  930. r = 1;
  931. if ((lvt0 & APIC_LVT_MASKED) == 0 &&
  932. GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
  933. r = 1;
  934. return r;
  935. }
  936. void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
  937. {
  938. struct kvm_lapic *apic = vcpu->arch.apic;
  939. if (apic && atomic_read(&apic->lapic_timer.pending) > 0) {
  940. if (kvm_apic_local_deliver(apic, APIC_LVTT))
  941. atomic_dec(&apic->lapic_timer.pending);
  942. }
  943. }
  944. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
  945. {
  946. int vector = kvm_apic_has_interrupt(vcpu);
  947. struct kvm_lapic *apic = vcpu->arch.apic;
  948. if (vector == -1)
  949. return -1;
  950. apic_set_vector(vector, apic->regs + APIC_ISR);
  951. apic_update_ppr(apic);
  952. apic_clear_irr(vector, apic);
  953. return vector;
  954. }
  955. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu)
  956. {
  957. struct kvm_lapic *apic = vcpu->arch.apic;
  958. apic->base_address = vcpu->arch.apic_base &
  959. MSR_IA32_APICBASE_BASE;
  960. kvm_apic_set_version(vcpu);
  961. apic_update_ppr(apic);
  962. hrtimer_cancel(&apic->lapic_timer.timer);
  963. update_divide_count(apic);
  964. start_apic_timer(apic);
  965. apic->irr_pending = true;
  966. kvm_make_request(KVM_REQ_EVENT, vcpu);
  967. }
  968. void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
  969. {
  970. struct kvm_lapic *apic = vcpu->arch.apic;
  971. struct hrtimer *timer;
  972. if (!apic)
  973. return;
  974. timer = &apic->lapic_timer.timer;
  975. if (hrtimer_cancel(timer))
  976. hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
  977. }
  978. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
  979. {
  980. u32 data;
  981. void *vapic;
  982. if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
  983. return;
  984. vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
  985. data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
  986. kunmap_atomic(vapic, KM_USER0);
  987. apic_set_tpr(vcpu->arch.apic, data & 0xff);
  988. }
  989. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
  990. {
  991. u32 data, tpr;
  992. int max_irr, max_isr;
  993. struct kvm_lapic *apic;
  994. void *vapic;
  995. if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
  996. return;
  997. apic = vcpu->arch.apic;
  998. tpr = apic_get_reg(apic, APIC_TASKPRI) & 0xff;
  999. max_irr = apic_find_highest_irr(apic);
  1000. if (max_irr < 0)
  1001. max_irr = 0;
  1002. max_isr = apic_find_highest_isr(apic);
  1003. if (max_isr < 0)
  1004. max_isr = 0;
  1005. data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
  1006. vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
  1007. *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
  1008. kunmap_atomic(vapic, KM_USER0);
  1009. }
  1010. void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
  1011. {
  1012. if (!irqchip_in_kernel(vcpu->kvm))
  1013. return;
  1014. vcpu->arch.apic->vapic_addr = vapic_addr;
  1015. }
  1016. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1017. {
  1018. struct kvm_lapic *apic = vcpu->arch.apic;
  1019. u32 reg = (msr - APIC_BASE_MSR) << 4;
  1020. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1021. return 1;
  1022. /* if this is ICR write vector before command */
  1023. if (msr == 0x830)
  1024. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1025. return apic_reg_write(apic, reg, (u32)data);
  1026. }
  1027. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
  1028. {
  1029. struct kvm_lapic *apic = vcpu->arch.apic;
  1030. u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
  1031. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1032. return 1;
  1033. if (apic_reg_read(apic, reg, 4, &low))
  1034. return 1;
  1035. if (msr == 0x830)
  1036. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1037. *data = (((u64)high) << 32) | low;
  1038. return 0;
  1039. }
  1040. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
  1041. {
  1042. struct kvm_lapic *apic = vcpu->arch.apic;
  1043. if (!irqchip_in_kernel(vcpu->kvm))
  1044. return 1;
  1045. /* if this is ICR write vector before command */
  1046. if (reg == APIC_ICR)
  1047. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1048. return apic_reg_write(apic, reg, (u32)data);
  1049. }
  1050. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
  1051. {
  1052. struct kvm_lapic *apic = vcpu->arch.apic;
  1053. u32 low, high = 0;
  1054. if (!irqchip_in_kernel(vcpu->kvm))
  1055. return 1;
  1056. if (apic_reg_read(apic, reg, 4, &low))
  1057. return 1;
  1058. if (reg == APIC_ICR)
  1059. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1060. *data = (((u64)high) << 32) | low;
  1061. return 0;
  1062. }