pci.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586
  1. /*
  2. * Copyright 2011 Tilera Corporation. All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation, version 2.
  7. *
  8. * This program is distributed in the hope that it will be useful, but
  9. * WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  11. * NON INFRINGEMENT. See the GNU General Public License for
  12. * more details.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/pci.h>
  16. #include <linux/delay.h>
  17. #include <linux/string.h>
  18. #include <linux/init.h>
  19. #include <linux/capability.h>
  20. #include <linux/sched.h>
  21. #include <linux/errno.h>
  22. #include <linux/irq.h>
  23. #include <linux/io.h>
  24. #include <linux/uaccess.h>
  25. #include <linux/export.h>
  26. #include <asm/processor.h>
  27. #include <asm/sections.h>
  28. #include <asm/byteorder.h>
  29. #include <asm/hv_driver.h>
  30. #include <hv/drv_pcie_rc_intf.h>
  31. /*
  32. * Initialization flow and process
  33. * -------------------------------
  34. *
  35. * This files contains the routines to search for PCI buses,
  36. * enumerate the buses, and configure any attached devices.
  37. *
  38. * There are two entry points here:
  39. * 1) tile_pci_init
  40. * This sets up the pci_controller structs, and opens the
  41. * FDs to the hypervisor. This is called from setup_arch() early
  42. * in the boot process.
  43. * 2) pcibios_init
  44. * This probes the PCI bus(es) for any attached hardware. It's
  45. * called by subsys_initcall. All of the real work is done by the
  46. * generic Linux PCI layer.
  47. *
  48. */
  49. /*
  50. * This flag tells if the platform is TILEmpower that needs
  51. * special configuration for the PLX switch chip.
  52. */
  53. int __write_once tile_plx_gen1;
  54. static struct pci_controller controllers[TILE_NUM_PCIE];
  55. static int num_controllers;
  56. static int pci_scan_flags[TILE_NUM_PCIE];
  57. static struct pci_ops tile_cfg_ops;
  58. /*
  59. * We don't need to worry about the alignment of resources.
  60. */
  61. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  62. resource_size_t size, resource_size_t align)
  63. {
  64. return res->start;
  65. }
  66. EXPORT_SYMBOL(pcibios_align_resource);
  67. /*
  68. * Open a FD to the hypervisor PCI device.
  69. *
  70. * controller_id is the controller number, config type is 0 or 1 for
  71. * config0 or config1 operations.
  72. */
  73. static int tile_pcie_open(int controller_id, int config_type)
  74. {
  75. char filename[32];
  76. int fd;
  77. sprintf(filename, "pcie/%d/config%d", controller_id, config_type);
  78. fd = hv_dev_open((HV_VirtAddr)filename, 0);
  79. return fd;
  80. }
  81. /*
  82. * Get the IRQ numbers from the HV and set up the handlers for them.
  83. */
  84. static int tile_init_irqs(int controller_id, struct pci_controller *controller)
  85. {
  86. char filename[32];
  87. int fd;
  88. int ret;
  89. int x;
  90. struct pcie_rc_config rc_config;
  91. sprintf(filename, "pcie/%d/ctl", controller_id);
  92. fd = hv_dev_open((HV_VirtAddr)filename, 0);
  93. if (fd < 0) {
  94. pr_err("PCI: hv_dev_open(%s) failed\n", filename);
  95. return -1;
  96. }
  97. ret = hv_dev_pread(fd, 0, (HV_VirtAddr)(&rc_config),
  98. sizeof(rc_config), PCIE_RC_CONFIG_MASK_OFF);
  99. hv_dev_close(fd);
  100. if (ret != sizeof(rc_config)) {
  101. pr_err("PCI: wanted %zd bytes, got %d\n",
  102. sizeof(rc_config), ret);
  103. return -1;
  104. }
  105. /* Record irq_base so that we can map INTx to IRQ # later. */
  106. controller->irq_base = rc_config.intr;
  107. for (x = 0; x < 4; x++)
  108. tile_irq_activate(rc_config.intr + x,
  109. TILE_IRQ_HW_CLEAR);
  110. if (rc_config.plx_gen1)
  111. controller->plx_gen1 = 1;
  112. return 0;
  113. }
  114. /*
  115. * First initialization entry point, called from setup_arch().
  116. *
  117. * Find valid controllers and fill in pci_controller structs for each
  118. * of them.
  119. *
  120. * Returns the number of controllers discovered.
  121. */
  122. int __init tile_pci_init(void)
  123. {
  124. int i;
  125. pr_info("PCI: Searching for controllers...\n");
  126. /* Re-init number of PCIe controllers to support hot-plug feature. */
  127. num_controllers = 0;
  128. /* Do any configuration we need before using the PCIe */
  129. for (i = 0; i < TILE_NUM_PCIE; i++) {
  130. /*
  131. * To see whether we need a real config op based on
  132. * the results of pcibios_init(), to support PCIe hot-plug.
  133. */
  134. if (pci_scan_flags[i] == 0) {
  135. int hv_cfg_fd0 = -1;
  136. int hv_cfg_fd1 = -1;
  137. int hv_mem_fd = -1;
  138. char name[32];
  139. struct pci_controller *controller;
  140. /*
  141. * Open the fd to the HV. If it fails then this
  142. * device doesn't exist.
  143. */
  144. hv_cfg_fd0 = tile_pcie_open(i, 0);
  145. if (hv_cfg_fd0 < 0)
  146. continue;
  147. hv_cfg_fd1 = tile_pcie_open(i, 1);
  148. if (hv_cfg_fd1 < 0) {
  149. pr_err("PCI: Couldn't open config fd to HV "
  150. "for controller %d\n", i);
  151. goto err_cont;
  152. }
  153. sprintf(name, "pcie/%d/mem", i);
  154. hv_mem_fd = hv_dev_open((HV_VirtAddr)name, 0);
  155. if (hv_mem_fd < 0) {
  156. pr_err("PCI: Could not open mem fd to HV!\n");
  157. goto err_cont;
  158. }
  159. pr_info("PCI: Found PCI controller #%d\n", i);
  160. controller = &controllers[i];
  161. controller->index = i;
  162. controller->hv_cfg_fd[0] = hv_cfg_fd0;
  163. controller->hv_cfg_fd[1] = hv_cfg_fd1;
  164. controller->hv_mem_fd = hv_mem_fd;
  165. controller->last_busno = 0xff;
  166. controller->ops = &tile_cfg_ops;
  167. num_controllers++;
  168. continue;
  169. err_cont:
  170. if (hv_cfg_fd0 >= 0)
  171. hv_dev_close(hv_cfg_fd0);
  172. if (hv_cfg_fd1 >= 0)
  173. hv_dev_close(hv_cfg_fd1);
  174. if (hv_mem_fd >= 0)
  175. hv_dev_close(hv_mem_fd);
  176. continue;
  177. }
  178. }
  179. /*
  180. * Before using the PCIe, see if we need to do any platform-specific
  181. * configuration, such as the PLX switch Gen 1 issue on TILEmpower.
  182. */
  183. for (i = 0; i < num_controllers; i++) {
  184. struct pci_controller *controller = &controllers[i];
  185. if (controller->plx_gen1)
  186. tile_plx_gen1 = 1;
  187. }
  188. return num_controllers;
  189. }
  190. /*
  191. * (pin - 1) converts from the PCI standard's [1:4] convention to
  192. * a normal [0:3] range.
  193. */
  194. static int tile_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
  195. {
  196. struct pci_controller *controller =
  197. (struct pci_controller *)dev->sysdata;
  198. return (pin - 1) + controller->irq_base;
  199. }
  200. static void fixup_read_and_payload_sizes(void)
  201. {
  202. struct pci_dev *dev = NULL;
  203. int smallest_max_payload = 0x1; /* Tile maxes out at 256 bytes. */
  204. int max_read_size = 0x2; /* Limit to 512 byte reads. */
  205. u16 new_values;
  206. /* Scan for the smallest maximum payload size. */
  207. for_each_pci_dev(dev) {
  208. u32 devcap;
  209. int max_payload;
  210. if (!pci_is_pcie(dev))
  211. continue;
  212. pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &devcap);
  213. max_payload = devcap & PCI_EXP_DEVCAP_PAYLOAD;
  214. if (max_payload < smallest_max_payload)
  215. smallest_max_payload = max_payload;
  216. }
  217. /* Now, set the max_payload_size for all devices to that value. */
  218. new_values = (max_read_size << 12) | (smallest_max_payload << 5);
  219. for_each_pci_dev(dev)
  220. pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  221. PCI_EXP_DEVCTL_PAYLOAD | PCI_EXP_DEVCTL_READRQ,
  222. new_values);
  223. }
  224. /*
  225. * Second PCI initialization entry point, called by subsys_initcall.
  226. *
  227. * The controllers have been set up by the time we get here, by a call to
  228. * tile_pci_init.
  229. */
  230. int __init pcibios_init(void)
  231. {
  232. int i;
  233. pr_info("PCI: Probing PCI hardware\n");
  234. /*
  235. * Delay a bit in case devices aren't ready. Some devices are
  236. * known to require at least 20ms here, but we use a more
  237. * conservative value.
  238. */
  239. msleep(250);
  240. /* Scan all of the recorded PCI controllers. */
  241. for (i = 0; i < TILE_NUM_PCIE; i++) {
  242. /*
  243. * Do real pcibios init ops if the controller is initialized
  244. * by tile_pci_init() successfully and not initialized by
  245. * pcibios_init() yet to support PCIe hot-plug.
  246. */
  247. if (pci_scan_flags[i] == 0 && controllers[i].ops != NULL) {
  248. struct pci_controller *controller = &controllers[i];
  249. struct pci_bus *bus;
  250. LIST_HEAD(resources);
  251. if (tile_init_irqs(i, controller)) {
  252. pr_err("PCI: Could not initialize IRQs\n");
  253. continue;
  254. }
  255. pr_info("PCI: initializing controller #%d\n", i);
  256. pci_add_resource(&resources, &ioport_resource);
  257. pci_add_resource(&resources, &iomem_resource);
  258. bus = pci_scan_root_bus(NULL, 0, controller->ops,
  259. controller, &resources);
  260. controller->root_bus = bus;
  261. controller->last_busno = bus->busn_res.end;
  262. }
  263. }
  264. /* Do machine dependent PCI interrupt routing */
  265. pci_fixup_irqs(pci_common_swizzle, tile_map_irq);
  266. /*
  267. * This comes from the generic Linux PCI driver.
  268. *
  269. * It allocates all of the resources (I/O memory, etc)
  270. * associated with the devices read in above.
  271. */
  272. pci_assign_unassigned_resources();
  273. /* Configure the max_read_size and max_payload_size values. */
  274. fixup_read_and_payload_sizes();
  275. /* Record the I/O resources in the PCI controller structure. */
  276. for (i = 0; i < TILE_NUM_PCIE; i++) {
  277. /*
  278. * Do real pcibios init ops if the controller is initialized
  279. * by tile_pci_init() successfully and not initialized by
  280. * pcibios_init() yet to support PCIe hot-plug.
  281. */
  282. if (pci_scan_flags[i] == 0 && controllers[i].ops != NULL) {
  283. struct pci_bus *root_bus = controllers[i].root_bus;
  284. struct pci_bus *next_bus;
  285. struct pci_dev *dev;
  286. list_for_each_entry(dev, &root_bus->devices, bus_list) {
  287. /*
  288. * Find the PCI host controller, ie. the 1st
  289. * bridge.
  290. */
  291. if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI &&
  292. (PCI_SLOT(dev->devfn) == 0)) {
  293. next_bus = dev->subordinate;
  294. controllers[i].mem_resources[0] =
  295. *next_bus->resource[0];
  296. controllers[i].mem_resources[1] =
  297. *next_bus->resource[1];
  298. controllers[i].mem_resources[2] =
  299. *next_bus->resource[2];
  300. /* Setup flags. */
  301. pci_scan_flags[i] = 1;
  302. break;
  303. }
  304. }
  305. }
  306. }
  307. return 0;
  308. }
  309. subsys_initcall(pcibios_init);
  310. /*
  311. * No bus fixups needed.
  312. */
  313. void pcibios_fixup_bus(struct pci_bus *bus)
  314. {
  315. /* Nothing needs to be done. */
  316. }
  317. void pcibios_set_master(struct pci_dev *dev)
  318. {
  319. /* No special bus mastering setup handling. */
  320. }
  321. /*
  322. * Enable memory and/or address decoding, as appropriate, for the
  323. * device described by the 'dev' struct.
  324. *
  325. * This is called from the generic PCI layer, and can be called
  326. * for bridges or endpoints.
  327. */
  328. int pcibios_enable_device(struct pci_dev *dev, int mask)
  329. {
  330. u16 cmd, old_cmd;
  331. u8 header_type;
  332. int i;
  333. struct resource *r;
  334. pci_read_config_byte(dev, PCI_HEADER_TYPE, &header_type);
  335. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  336. old_cmd = cmd;
  337. if ((header_type & 0x7F) == PCI_HEADER_TYPE_BRIDGE) {
  338. /*
  339. * For bridges, we enable both memory and I/O decoding
  340. * in call cases.
  341. */
  342. cmd |= PCI_COMMAND_IO;
  343. cmd |= PCI_COMMAND_MEMORY;
  344. } else {
  345. /*
  346. * For endpoints, we enable memory and/or I/O decoding
  347. * only if they have a memory resource of that type.
  348. */
  349. for (i = 0; i < 6; i++) {
  350. r = &dev->resource[i];
  351. if (r->flags & IORESOURCE_UNSET) {
  352. pr_err("PCI: Device %s not available "
  353. "because of resource collisions\n",
  354. pci_name(dev));
  355. return -EINVAL;
  356. }
  357. if (r->flags & IORESOURCE_IO)
  358. cmd |= PCI_COMMAND_IO;
  359. if (r->flags & IORESOURCE_MEM)
  360. cmd |= PCI_COMMAND_MEMORY;
  361. }
  362. }
  363. /*
  364. * We only write the command if it changed.
  365. */
  366. if (cmd != old_cmd)
  367. pci_write_config_word(dev, PCI_COMMAND, cmd);
  368. return 0;
  369. }
  370. /****************************************************************
  371. *
  372. * Tile PCI config space read/write routines
  373. *
  374. ****************************************************************/
  375. /*
  376. * These are the normal read and write ops
  377. * These are expanded with macros from pci_bus_read_config_byte() etc.
  378. *
  379. * devfn is the combined PCI slot & function.
  380. *
  381. * offset is in bytes, from the start of config space for the
  382. * specified bus & slot.
  383. */
  384. static int tile_cfg_read(struct pci_bus *bus, unsigned int devfn, int offset,
  385. int size, u32 *val)
  386. {
  387. struct pci_controller *controller = bus->sysdata;
  388. int busnum = bus->number & 0xff;
  389. int slot = (devfn >> 3) & 0x1f;
  390. int function = devfn & 0x7;
  391. u32 addr;
  392. int config_mode = 1;
  393. /*
  394. * There is no bridge between the Tile and bus 0, so we
  395. * use config0 to talk to bus 0.
  396. *
  397. * If we're talking to a bus other than zero then we
  398. * must have found a bridge.
  399. */
  400. if (busnum == 0) {
  401. /*
  402. * We fake an empty slot for (busnum == 0) && (slot > 0),
  403. * since there is only one slot on bus 0.
  404. */
  405. if (slot) {
  406. *val = 0xFFFFFFFF;
  407. return 0;
  408. }
  409. config_mode = 0;
  410. }
  411. addr = busnum << 20; /* Bus in 27:20 */
  412. addr |= slot << 15; /* Slot (device) in 19:15 */
  413. addr |= function << 12; /* Function is in 14:12 */
  414. addr |= (offset & 0xFFF); /* byte address in 0:11 */
  415. return hv_dev_pread(controller->hv_cfg_fd[config_mode], 0,
  416. (HV_VirtAddr)(val), size, addr);
  417. }
  418. /*
  419. * See tile_cfg_read() for relevant comments.
  420. * Note that "val" is the value to write, not a pointer to that value.
  421. */
  422. static int tile_cfg_write(struct pci_bus *bus, unsigned int devfn, int offset,
  423. int size, u32 val)
  424. {
  425. struct pci_controller *controller = bus->sysdata;
  426. int busnum = bus->number & 0xff;
  427. int slot = (devfn >> 3) & 0x1f;
  428. int function = devfn & 0x7;
  429. u32 addr;
  430. int config_mode = 1;
  431. HV_VirtAddr valp = (HV_VirtAddr)&val;
  432. /*
  433. * For bus 0 slot 0 we use config 0 accesses.
  434. */
  435. if (busnum == 0) {
  436. /*
  437. * We fake an empty slot for (busnum == 0) && (slot > 0),
  438. * since there is only one slot on bus 0.
  439. */
  440. if (slot)
  441. return 0;
  442. config_mode = 0;
  443. }
  444. addr = busnum << 20; /* Bus in 27:20 */
  445. addr |= slot << 15; /* Slot (device) in 19:15 */
  446. addr |= function << 12; /* Function is in 14:12 */
  447. addr |= (offset & 0xFFF); /* byte address in 0:11 */
  448. #ifdef __BIG_ENDIAN
  449. /* Point to the correct part of the 32-bit "val". */
  450. valp += 4 - size;
  451. #endif
  452. return hv_dev_pwrite(controller->hv_cfg_fd[config_mode], 0,
  453. valp, size, addr);
  454. }
  455. static struct pci_ops tile_cfg_ops = {
  456. .read = tile_cfg_read,
  457. .write = tile_cfg_write,
  458. };
  459. /*
  460. * In the following, each PCI controller's mem_resources[1]
  461. * represents its (non-prefetchable) PCI memory resource.
  462. * mem_resources[0] and mem_resources[2] refer to its PCI I/O and
  463. * prefetchable PCI memory resources, respectively.
  464. * For more details, see pci_setup_bridge() in setup-bus.c.
  465. * By comparing the target PCI memory address against the
  466. * end address of controller 0, we can determine the controller
  467. * that should accept the PCI memory access.
  468. */
  469. #define TILE_READ(size, type) \
  470. type _tile_read##size(unsigned long addr) \
  471. { \
  472. type val; \
  473. int idx = 0; \
  474. if (addr > controllers[0].mem_resources[1].end && \
  475. addr > controllers[0].mem_resources[2].end) \
  476. idx = 1; \
  477. if (hv_dev_pread(controllers[idx].hv_mem_fd, 0, \
  478. (HV_VirtAddr)(&val), sizeof(type), addr)) \
  479. pr_err("PCI: read %zd bytes at 0x%lX failed\n", \
  480. sizeof(type), addr); \
  481. return val; \
  482. } \
  483. EXPORT_SYMBOL(_tile_read##size)
  484. TILE_READ(b, u8);
  485. TILE_READ(w, u16);
  486. TILE_READ(l, u32);
  487. TILE_READ(q, u64);
  488. #define TILE_WRITE(size, type) \
  489. void _tile_write##size(type val, unsigned long addr) \
  490. { \
  491. int idx = 0; \
  492. if (addr > controllers[0].mem_resources[1].end && \
  493. addr > controllers[0].mem_resources[2].end) \
  494. idx = 1; \
  495. if (hv_dev_pwrite(controllers[idx].hv_mem_fd, 0, \
  496. (HV_VirtAddr)(&val), sizeof(type), addr)) \
  497. pr_err("PCI: write %zd bytes at 0x%lX failed\n", \
  498. sizeof(type), addr); \
  499. } \
  500. EXPORT_SYMBOL(_tile_write##size)
  501. TILE_WRITE(b, u8);
  502. TILE_WRITE(w, u16);
  503. TILE_WRITE(l, u32);
  504. TILE_WRITE(q, u64);