dmaengine.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636
  1. /*
  2. * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef DMAENGINE_H
  22. #define DMAENGINE_H
  23. #include <linux/device.h>
  24. #include <linux/uio.h>
  25. #include <linux/dma-mapping.h>
  26. /**
  27. * typedef dma_cookie_t - an opaque DMA cookie
  28. *
  29. * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
  30. */
  31. typedef s32 dma_cookie_t;
  32. #define DMA_MIN_COOKIE 1
  33. #define DMA_MAX_COOKIE INT_MAX
  34. #define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)
  35. /**
  36. * enum dma_status - DMA transaction status
  37. * @DMA_SUCCESS: transaction completed successfully
  38. * @DMA_IN_PROGRESS: transaction not yet processed
  39. * @DMA_ERROR: transaction failed
  40. */
  41. enum dma_status {
  42. DMA_SUCCESS,
  43. DMA_IN_PROGRESS,
  44. DMA_ERROR,
  45. };
  46. /**
  47. * enum dma_transaction_type - DMA transaction types/indexes
  48. *
  49. * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
  50. * automatically set as dma devices are registered.
  51. */
  52. enum dma_transaction_type {
  53. DMA_MEMCPY,
  54. DMA_XOR,
  55. DMA_PQ,
  56. DMA_XOR_VAL,
  57. DMA_PQ_VAL,
  58. DMA_MEMSET,
  59. DMA_INTERRUPT,
  60. DMA_PRIVATE,
  61. DMA_ASYNC_TX,
  62. DMA_SLAVE,
  63. };
  64. /* last transaction type for creation of the capabilities mask */
  65. #define DMA_TX_TYPE_END (DMA_SLAVE + 1)
  66. /**
  67. * enum dma_ctrl_flags - DMA flags to augment operation preparation,
  68. * control completion, and communicate status.
  69. * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
  70. * this transaction
  71. * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
  72. * acknowledges receipt, i.e. has has a chance to establish any dependency
  73. * chains
  74. * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
  75. * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
  76. * @DMA_COMPL_SRC_UNMAP_SINGLE - set to do the source dma-unmapping as single
  77. * (if not set, do the source dma-unmapping as page)
  78. * @DMA_COMPL_DEST_UNMAP_SINGLE - set to do the destination dma-unmapping as single
  79. * (if not set, do the destination dma-unmapping as page)
  80. * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
  81. * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
  82. * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
  83. * sources that were the result of a previous operation, in the case of a PQ
  84. * operation it continues the calculation with new sources
  85. * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
  86. * on the result of this operation
  87. */
  88. enum dma_ctrl_flags {
  89. DMA_PREP_INTERRUPT = (1 << 0),
  90. DMA_CTRL_ACK = (1 << 1),
  91. DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
  92. DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
  93. DMA_COMPL_SRC_UNMAP_SINGLE = (1 << 4),
  94. DMA_COMPL_DEST_UNMAP_SINGLE = (1 << 5),
  95. DMA_PREP_PQ_DISABLE_P = (1 << 6),
  96. DMA_PREP_PQ_DISABLE_Q = (1 << 7),
  97. DMA_PREP_CONTINUE = (1 << 8),
  98. DMA_PREP_FENCE = (1 << 9),
  99. };
  100. /**
  101. * enum sum_check_bits - bit position of pq_check_flags
  102. */
  103. enum sum_check_bits {
  104. SUM_CHECK_P = 0,
  105. SUM_CHECK_Q = 1,
  106. };
  107. /**
  108. * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
  109. * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
  110. * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
  111. */
  112. enum sum_check_flags {
  113. SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
  114. SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
  115. };
  116. /**
  117. * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
  118. * See linux/cpumask.h
  119. */
  120. typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
  121. /**
  122. * struct dma_chan_percpu - the per-CPU part of struct dma_chan
  123. * @memcpy_count: transaction counter
  124. * @bytes_transferred: byte counter
  125. */
  126. struct dma_chan_percpu {
  127. /* stats */
  128. unsigned long memcpy_count;
  129. unsigned long bytes_transferred;
  130. };
  131. /**
  132. * struct dma_chan - devices supply DMA channels, clients use them
  133. * @device: ptr to the dma device who supplies this channel, always !%NULL
  134. * @cookie: last cookie value returned to client
  135. * @chan_id: channel ID for sysfs
  136. * @dev: class device for sysfs
  137. * @device_node: used to add this to the device chan list
  138. * @local: per-cpu pointer to a struct dma_chan_percpu
  139. * @client-count: how many clients are using this channel
  140. * @table_count: number of appearances in the mem-to-mem allocation table
  141. * @private: private data for certain client-channel associations
  142. */
  143. struct dma_chan {
  144. struct dma_device *device;
  145. dma_cookie_t cookie;
  146. /* sysfs */
  147. int chan_id;
  148. struct dma_chan_dev *dev;
  149. struct list_head device_node;
  150. struct dma_chan_percpu __percpu *local;
  151. int client_count;
  152. int table_count;
  153. void *private;
  154. };
  155. /**
  156. * struct dma_chan_dev - relate sysfs device node to backing channel device
  157. * @chan - driver channel device
  158. * @device - sysfs device
  159. * @dev_id - parent dma_device dev_id
  160. * @idr_ref - reference count to gate release of dma_device dev_id
  161. */
  162. struct dma_chan_dev {
  163. struct dma_chan *chan;
  164. struct device device;
  165. int dev_id;
  166. atomic_t *idr_ref;
  167. };
  168. static inline const char *dma_chan_name(struct dma_chan *chan)
  169. {
  170. return dev_name(&chan->dev->device);
  171. }
  172. void dma_chan_cleanup(struct kref *kref);
  173. /**
  174. * typedef dma_filter_fn - callback filter for dma_request_channel
  175. * @chan: channel to be reviewed
  176. * @filter_param: opaque parameter passed through dma_request_channel
  177. *
  178. * When this optional parameter is specified in a call to dma_request_channel a
  179. * suitable channel is passed to this routine for further dispositioning before
  180. * being returned. Where 'suitable' indicates a non-busy channel that
  181. * satisfies the given capability mask. It returns 'true' to indicate that the
  182. * channel is suitable.
  183. */
  184. typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
  185. typedef void (*dma_async_tx_callback)(void *dma_async_param);
  186. /**
  187. * struct dma_async_tx_descriptor - async transaction descriptor
  188. * ---dma generic offload fields---
  189. * @cookie: tracking cookie for this transaction, set to -EBUSY if
  190. * this tx is sitting on a dependency list
  191. * @flags: flags to augment operation preparation, control completion, and
  192. * communicate status
  193. * @phys: physical address of the descriptor
  194. * @chan: target channel for this operation
  195. * @tx_submit: set the prepared descriptor(s) to be executed by the engine
  196. * @callback: routine to call after this operation is complete
  197. * @callback_param: general parameter to pass to the callback routine
  198. * ---async_tx api specific fields---
  199. * @next: at completion submit this descriptor
  200. * @parent: pointer to the next level up in the dependency chain
  201. * @lock: protect the parent and next pointers
  202. */
  203. struct dma_async_tx_descriptor {
  204. dma_cookie_t cookie;
  205. enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
  206. dma_addr_t phys;
  207. struct dma_chan *chan;
  208. dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
  209. dma_async_tx_callback callback;
  210. void *callback_param;
  211. struct dma_async_tx_descriptor *next;
  212. struct dma_async_tx_descriptor *parent;
  213. spinlock_t lock;
  214. };
  215. /**
  216. * struct dma_device - info on the entity supplying DMA services
  217. * @chancnt: how many DMA channels are supported
  218. * @privatecnt: how many DMA channels are requested by dma_request_channel
  219. * @channels: the list of struct dma_chan
  220. * @global_node: list_head for global dma_device_list
  221. * @cap_mask: one or more dma_capability flags
  222. * @max_xor: maximum number of xor sources, 0 if no capability
  223. * @max_pq: maximum number of PQ sources and PQ-continue capability
  224. * @copy_align: alignment shift for memcpy operations
  225. * @xor_align: alignment shift for xor operations
  226. * @pq_align: alignment shift for pq operations
  227. * @fill_align: alignment shift for memset operations
  228. * @dev_id: unique device ID
  229. * @dev: struct device reference for dma mapping api
  230. * @device_alloc_chan_resources: allocate resources and return the
  231. * number of allocated descriptors
  232. * @device_free_chan_resources: release DMA channel's resources
  233. * @device_prep_dma_memcpy: prepares a memcpy operation
  234. * @device_prep_dma_xor: prepares a xor operation
  235. * @device_prep_dma_xor_val: prepares a xor validation operation
  236. * @device_prep_dma_pq: prepares a pq operation
  237. * @device_prep_dma_pq_val: prepares a pqzero_sum operation
  238. * @device_prep_dma_memset: prepares a memset operation
  239. * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
  240. * @device_prep_slave_sg: prepares a slave dma operation
  241. * @device_terminate_all: terminate all pending operations
  242. * @device_is_tx_complete: poll for transaction completion
  243. * @device_issue_pending: push pending transactions to hardware
  244. */
  245. struct dma_device {
  246. unsigned int chancnt;
  247. unsigned int privatecnt;
  248. struct list_head channels;
  249. struct list_head global_node;
  250. dma_cap_mask_t cap_mask;
  251. unsigned short max_xor;
  252. unsigned short max_pq;
  253. u8 copy_align;
  254. u8 xor_align;
  255. u8 pq_align;
  256. u8 fill_align;
  257. #define DMA_HAS_PQ_CONTINUE (1 << 15)
  258. int dev_id;
  259. struct device *dev;
  260. int (*device_alloc_chan_resources)(struct dma_chan *chan);
  261. void (*device_free_chan_resources)(struct dma_chan *chan);
  262. struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
  263. struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
  264. size_t len, unsigned long flags);
  265. struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
  266. struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
  267. unsigned int src_cnt, size_t len, unsigned long flags);
  268. struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
  269. struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
  270. size_t len, enum sum_check_flags *result, unsigned long flags);
  271. struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
  272. struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
  273. unsigned int src_cnt, const unsigned char *scf,
  274. size_t len, unsigned long flags);
  275. struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
  276. struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
  277. unsigned int src_cnt, const unsigned char *scf, size_t len,
  278. enum sum_check_flags *pqres, unsigned long flags);
  279. struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
  280. struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
  281. unsigned long flags);
  282. struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
  283. struct dma_chan *chan, unsigned long flags);
  284. struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
  285. struct dma_chan *chan, struct scatterlist *sgl,
  286. unsigned int sg_len, enum dma_data_direction direction,
  287. unsigned long flags);
  288. void (*device_terminate_all)(struct dma_chan *chan);
  289. enum dma_status (*device_is_tx_complete)(struct dma_chan *chan,
  290. dma_cookie_t cookie, dma_cookie_t *last,
  291. dma_cookie_t *used);
  292. void (*device_issue_pending)(struct dma_chan *chan);
  293. };
  294. static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
  295. {
  296. size_t mask;
  297. if (!align)
  298. return true;
  299. mask = (1 << align) - 1;
  300. if (mask & (off1 | off2 | len))
  301. return false;
  302. return true;
  303. }
  304. static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
  305. size_t off2, size_t len)
  306. {
  307. return dmaengine_check_align(dev->copy_align, off1, off2, len);
  308. }
  309. static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
  310. size_t off2, size_t len)
  311. {
  312. return dmaengine_check_align(dev->xor_align, off1, off2, len);
  313. }
  314. static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
  315. size_t off2, size_t len)
  316. {
  317. return dmaengine_check_align(dev->pq_align, off1, off2, len);
  318. }
  319. static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
  320. size_t off2, size_t len)
  321. {
  322. return dmaengine_check_align(dev->fill_align, off1, off2, len);
  323. }
  324. static inline void
  325. dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
  326. {
  327. dma->max_pq = maxpq;
  328. if (has_pq_continue)
  329. dma->max_pq |= DMA_HAS_PQ_CONTINUE;
  330. }
  331. static inline bool dmaf_continue(enum dma_ctrl_flags flags)
  332. {
  333. return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
  334. }
  335. static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
  336. {
  337. enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
  338. return (flags & mask) == mask;
  339. }
  340. static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
  341. {
  342. return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
  343. }
  344. static unsigned short dma_dev_to_maxpq(struct dma_device *dma)
  345. {
  346. return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
  347. }
  348. /* dma_maxpq - reduce maxpq in the face of continued operations
  349. * @dma - dma device with PQ capability
  350. * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
  351. *
  352. * When an engine does not support native continuation we need 3 extra
  353. * source slots to reuse P and Q with the following coefficients:
  354. * 1/ {00} * P : remove P from Q', but use it as a source for P'
  355. * 2/ {01} * Q : use Q to continue Q' calculation
  356. * 3/ {00} * Q : subtract Q from P' to cancel (2)
  357. *
  358. * In the case where P is disabled we only need 1 extra source:
  359. * 1/ {01} * Q : use Q to continue Q' calculation
  360. */
  361. static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
  362. {
  363. if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
  364. return dma_dev_to_maxpq(dma);
  365. else if (dmaf_p_disabled_continue(flags))
  366. return dma_dev_to_maxpq(dma) - 1;
  367. else if (dmaf_continue(flags))
  368. return dma_dev_to_maxpq(dma) - 3;
  369. BUG();
  370. }
  371. /* --- public DMA engine API --- */
  372. #ifdef CONFIG_DMA_ENGINE
  373. void dmaengine_get(void);
  374. void dmaengine_put(void);
  375. #else
  376. static inline void dmaengine_get(void)
  377. {
  378. }
  379. static inline void dmaengine_put(void)
  380. {
  381. }
  382. #endif
  383. #ifdef CONFIG_NET_DMA
  384. #define net_dmaengine_get() dmaengine_get()
  385. #define net_dmaengine_put() dmaengine_put()
  386. #else
  387. static inline void net_dmaengine_get(void)
  388. {
  389. }
  390. static inline void net_dmaengine_put(void)
  391. {
  392. }
  393. #endif
  394. #ifdef CONFIG_ASYNC_TX_DMA
  395. #define async_dmaengine_get() dmaengine_get()
  396. #define async_dmaengine_put() dmaengine_put()
  397. #ifdef CONFIG_ASYNC_TX_DISABLE_CHANNEL_SWITCH
  398. #define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
  399. #else
  400. #define async_dma_find_channel(type) dma_find_channel(type)
  401. #endif /* CONFIG_ASYNC_TX_DISABLE_CHANNEL_SWITCH */
  402. #else
  403. static inline void async_dmaengine_get(void)
  404. {
  405. }
  406. static inline void async_dmaengine_put(void)
  407. {
  408. }
  409. static inline struct dma_chan *
  410. async_dma_find_channel(enum dma_transaction_type type)
  411. {
  412. return NULL;
  413. }
  414. #endif /* CONFIG_ASYNC_TX_DMA */
  415. dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
  416. void *dest, void *src, size_t len);
  417. dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
  418. struct page *page, unsigned int offset, void *kdata, size_t len);
  419. dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
  420. struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
  421. unsigned int src_off, size_t len);
  422. void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
  423. struct dma_chan *chan);
  424. static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
  425. {
  426. tx->flags |= DMA_CTRL_ACK;
  427. }
  428. static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
  429. {
  430. tx->flags &= ~DMA_CTRL_ACK;
  431. }
  432. static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
  433. {
  434. return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
  435. }
  436. #define first_dma_cap(mask) __first_dma_cap(&(mask))
  437. static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
  438. {
  439. return min_t(int, DMA_TX_TYPE_END,
  440. find_first_bit(srcp->bits, DMA_TX_TYPE_END));
  441. }
  442. #define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
  443. static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
  444. {
  445. return min_t(int, DMA_TX_TYPE_END,
  446. find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
  447. }
  448. #define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
  449. static inline void
  450. __dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  451. {
  452. set_bit(tx_type, dstp->bits);
  453. }
  454. #define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
  455. static inline void
  456. __dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  457. {
  458. clear_bit(tx_type, dstp->bits);
  459. }
  460. #define dma_cap_zero(mask) __dma_cap_zero(&(mask))
  461. static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
  462. {
  463. bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
  464. }
  465. #define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
  466. static inline int
  467. __dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
  468. {
  469. return test_bit(tx_type, srcp->bits);
  470. }
  471. #define for_each_dma_cap_mask(cap, mask) \
  472. for ((cap) = first_dma_cap(mask); \
  473. (cap) < DMA_TX_TYPE_END; \
  474. (cap) = next_dma_cap((cap), (mask)))
  475. /**
  476. * dma_async_issue_pending - flush pending transactions to HW
  477. * @chan: target DMA channel
  478. *
  479. * This allows drivers to push copies to HW in batches,
  480. * reducing MMIO writes where possible.
  481. */
  482. static inline void dma_async_issue_pending(struct dma_chan *chan)
  483. {
  484. chan->device->device_issue_pending(chan);
  485. }
  486. #define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)
  487. /**
  488. * dma_async_is_tx_complete - poll for transaction completion
  489. * @chan: DMA channel
  490. * @cookie: transaction identifier to check status of
  491. * @last: returns last completed cookie, can be NULL
  492. * @used: returns last issued cookie, can be NULL
  493. *
  494. * If @last and @used are passed in, upon return they reflect the driver
  495. * internal state and can be used with dma_async_is_complete() to check
  496. * the status of multiple cookies without re-checking hardware state.
  497. */
  498. static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
  499. dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
  500. {
  501. return chan->device->device_is_tx_complete(chan, cookie, last, used);
  502. }
  503. #define dma_async_memcpy_complete(chan, cookie, last, used)\
  504. dma_async_is_tx_complete(chan, cookie, last, used)
  505. /**
  506. * dma_async_is_complete - test a cookie against chan state
  507. * @cookie: transaction identifier to test status of
  508. * @last_complete: last know completed transaction
  509. * @last_used: last cookie value handed out
  510. *
  511. * dma_async_is_complete() is used in dma_async_memcpy_complete()
  512. * the test logic is separated for lightweight testing of multiple cookies
  513. */
  514. static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
  515. dma_cookie_t last_complete, dma_cookie_t last_used)
  516. {
  517. if (last_complete <= last_used) {
  518. if ((cookie <= last_complete) || (cookie > last_used))
  519. return DMA_SUCCESS;
  520. } else {
  521. if ((cookie <= last_complete) && (cookie > last_used))
  522. return DMA_SUCCESS;
  523. }
  524. return DMA_IN_PROGRESS;
  525. }
  526. enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
  527. #ifdef CONFIG_DMA_ENGINE
  528. enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
  529. void dma_issue_pending_all(void);
  530. #else
  531. static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
  532. {
  533. return DMA_SUCCESS;
  534. }
  535. static inline void dma_issue_pending_all(void)
  536. {
  537. do { } while (0);
  538. }
  539. #endif
  540. /* --- DMA device --- */
  541. int dma_async_device_register(struct dma_device *device);
  542. void dma_async_device_unregister(struct dma_device *device);
  543. void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
  544. struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
  545. #define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
  546. struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask, dma_filter_fn fn, void *fn_param);
  547. void dma_release_channel(struct dma_chan *chan);
  548. /* --- Helper iov-locking functions --- */
  549. struct dma_page_list {
  550. char __user *base_address;
  551. int nr_pages;
  552. struct page **pages;
  553. };
  554. struct dma_pinned_list {
  555. int nr_iovecs;
  556. struct dma_page_list page_list[0];
  557. };
  558. struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
  559. void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
  560. dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
  561. struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
  562. dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
  563. struct dma_pinned_list *pinned_list, struct page *page,
  564. unsigned int offset, size_t len);
  565. #endif /* DMAENGINE_H */