radeon_pm.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #ifdef CONFIG_ACPI
  27. #include <linux/acpi.h>
  28. #endif
  29. #include <linux/power_supply.h>
  30. #define RADEON_IDLE_LOOP_MS 100
  31. #define RADEON_RECLOCK_DELAY_MS 200
  32. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  33. #define RADEON_WAIT_IDLE_TIMEOUT 200
  34. static void radeon_dynpm_idle_work_handler(struct work_struct *work);
  35. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  36. static bool radeon_pm_in_vbl(struct radeon_device *rdev);
  37. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
  38. static void radeon_pm_update_profile(struct radeon_device *rdev);
  39. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  40. #define ACPI_AC_CLASS "ac_adapter"
  41. #ifdef CONFIG_ACPI
  42. static int radeon_acpi_event(struct notifier_block *nb,
  43. unsigned long val,
  44. void *data)
  45. {
  46. struct radeon_device *rdev = container_of(nb, struct radeon_device, acpi_nb);
  47. struct acpi_bus_event *entry = (struct acpi_bus_event *)data;
  48. if (strcmp(entry->device_class, ACPI_AC_CLASS) == 0) {
  49. if (power_supply_is_system_supplied() > 0)
  50. DRM_DEBUG("pm: AC\n");
  51. else
  52. DRM_DEBUG("pm: DC\n");
  53. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  54. if (rdev->pm.profile == PM_PROFILE_AUTO) {
  55. mutex_lock(&rdev->pm.mutex);
  56. radeon_pm_update_profile(rdev);
  57. radeon_pm_set_clocks(rdev);
  58. mutex_unlock(&rdev->pm.mutex);
  59. }
  60. }
  61. }
  62. return NOTIFY_OK;
  63. }
  64. #endif
  65. static void radeon_pm_update_profile(struct radeon_device *rdev)
  66. {
  67. switch (rdev->pm.profile) {
  68. case PM_PROFILE_DEFAULT:
  69. rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
  70. break;
  71. case PM_PROFILE_AUTO:
  72. if (power_supply_is_system_supplied() > 0) {
  73. if (rdev->pm.active_crtc_count > 1)
  74. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  75. else
  76. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  77. } else {
  78. if (rdev->pm.active_crtc_count > 1)
  79. rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
  80. else
  81. rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
  82. }
  83. break;
  84. case PM_PROFILE_LOW:
  85. if (rdev->pm.active_crtc_count > 1)
  86. rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
  87. else
  88. rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
  89. break;
  90. case PM_PROFILE_HIGH:
  91. if (rdev->pm.active_crtc_count > 1)
  92. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  93. else
  94. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  95. break;
  96. }
  97. if (rdev->pm.active_crtc_count == 0) {
  98. rdev->pm.requested_power_state_index =
  99. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
  100. rdev->pm.requested_clock_mode_index =
  101. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
  102. } else {
  103. rdev->pm.requested_power_state_index =
  104. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
  105. rdev->pm.requested_clock_mode_index =
  106. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
  107. }
  108. }
  109. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  110. {
  111. struct radeon_bo *bo, *n;
  112. if (list_empty(&rdev->gem.objects))
  113. return;
  114. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  115. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  116. ttm_bo_unmap_virtual(&bo->tbo);
  117. }
  118. }
  119. static void radeon_sync_with_vblank(struct radeon_device *rdev)
  120. {
  121. if (rdev->pm.active_crtcs) {
  122. rdev->pm.vblank_sync = false;
  123. wait_event_timeout(
  124. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  125. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  126. }
  127. }
  128. static void radeon_set_power_state(struct radeon_device *rdev)
  129. {
  130. u32 sclk, mclk;
  131. bool misc_after = false;
  132. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  133. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  134. return;
  135. if (radeon_gui_idle(rdev)) {
  136. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  137. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  138. if (sclk > rdev->clock.default_sclk)
  139. sclk = rdev->clock.default_sclk;
  140. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  141. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  142. if (mclk > rdev->clock.default_mclk)
  143. mclk = rdev->clock.default_mclk;
  144. /* upvolt before raising clocks, downvolt after lowering clocks */
  145. if (sclk < rdev->pm.current_sclk)
  146. misc_after = true;
  147. radeon_sync_with_vblank(rdev);
  148. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  149. if (!radeon_pm_in_vbl(rdev))
  150. return;
  151. }
  152. radeon_pm_prepare(rdev);
  153. if (!misc_after)
  154. /* voltage, pcie lanes, etc.*/
  155. radeon_pm_misc(rdev);
  156. /* set engine clock */
  157. if (sclk != rdev->pm.current_sclk) {
  158. radeon_pm_debug_check_in_vbl(rdev, false);
  159. radeon_set_engine_clock(rdev, sclk);
  160. radeon_pm_debug_check_in_vbl(rdev, true);
  161. rdev->pm.current_sclk = sclk;
  162. DRM_DEBUG("Setting: e: %d\n", sclk);
  163. }
  164. /* set memory clock */
  165. if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  166. radeon_pm_debug_check_in_vbl(rdev, false);
  167. radeon_set_memory_clock(rdev, mclk);
  168. radeon_pm_debug_check_in_vbl(rdev, true);
  169. rdev->pm.current_mclk = mclk;
  170. DRM_DEBUG("Setting: m: %d\n", mclk);
  171. }
  172. if (misc_after)
  173. /* voltage, pcie lanes, etc.*/
  174. radeon_pm_misc(rdev);
  175. radeon_pm_finish(rdev);
  176. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  177. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  178. } else
  179. DRM_DEBUG("pm: GUI not idle!!!\n");
  180. }
  181. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  182. {
  183. int i;
  184. mutex_lock(&rdev->ddev->struct_mutex);
  185. mutex_lock(&rdev->vram_mutex);
  186. mutex_lock(&rdev->cp.mutex);
  187. /* gui idle int has issues on older chips it seems */
  188. if (rdev->family >= CHIP_R600) {
  189. if (rdev->irq.installed) {
  190. /* wait for GPU idle */
  191. rdev->pm.gui_idle = false;
  192. rdev->irq.gui_idle = true;
  193. radeon_irq_set(rdev);
  194. wait_event_interruptible_timeout(
  195. rdev->irq.idle_queue, rdev->pm.gui_idle,
  196. msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
  197. rdev->irq.gui_idle = false;
  198. radeon_irq_set(rdev);
  199. }
  200. } else {
  201. if (rdev->cp.ready) {
  202. struct radeon_fence *fence;
  203. radeon_ring_alloc(rdev, 64);
  204. radeon_fence_create(rdev, &fence);
  205. radeon_fence_emit(rdev, fence);
  206. radeon_ring_commit(rdev);
  207. radeon_fence_wait(fence, false);
  208. radeon_fence_unref(&fence);
  209. }
  210. }
  211. radeon_unmap_vram_bos(rdev);
  212. if (rdev->irq.installed) {
  213. for (i = 0; i < rdev->num_crtc; i++) {
  214. if (rdev->pm.active_crtcs & (1 << i)) {
  215. rdev->pm.req_vblank |= (1 << i);
  216. drm_vblank_get(rdev->ddev, i);
  217. }
  218. }
  219. }
  220. radeon_set_power_state(rdev);
  221. if (rdev->irq.installed) {
  222. for (i = 0; i < rdev->num_crtc; i++) {
  223. if (rdev->pm.req_vblank & (1 << i)) {
  224. rdev->pm.req_vblank &= ~(1 << i);
  225. drm_vblank_put(rdev->ddev, i);
  226. }
  227. }
  228. }
  229. /* update display watermarks based on new power state */
  230. radeon_update_bandwidth_info(rdev);
  231. if (rdev->pm.active_crtc_count)
  232. radeon_bandwidth_update(rdev);
  233. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  234. mutex_unlock(&rdev->cp.mutex);
  235. mutex_unlock(&rdev->vram_mutex);
  236. mutex_unlock(&rdev->ddev->struct_mutex);
  237. }
  238. static ssize_t radeon_get_pm_profile(struct device *dev,
  239. struct device_attribute *attr,
  240. char *buf)
  241. {
  242. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  243. struct radeon_device *rdev = ddev->dev_private;
  244. int cp = rdev->pm.profile;
  245. return snprintf(buf, PAGE_SIZE, "%s\n",
  246. (cp == PM_PROFILE_AUTO) ? "auto" :
  247. (cp == PM_PROFILE_LOW) ? "low" :
  248. (cp == PM_PROFILE_HIGH) ? "high" : "default");
  249. }
  250. static ssize_t radeon_set_pm_profile(struct device *dev,
  251. struct device_attribute *attr,
  252. const char *buf,
  253. size_t count)
  254. {
  255. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  256. struct radeon_device *rdev = ddev->dev_private;
  257. mutex_lock(&rdev->pm.mutex);
  258. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  259. if (strncmp("default", buf, strlen("default")) == 0)
  260. rdev->pm.profile = PM_PROFILE_DEFAULT;
  261. else if (strncmp("auto", buf, strlen("auto")) == 0)
  262. rdev->pm.profile = PM_PROFILE_AUTO;
  263. else if (strncmp("low", buf, strlen("low")) == 0)
  264. rdev->pm.profile = PM_PROFILE_LOW;
  265. else if (strncmp("high", buf, strlen("high")) == 0)
  266. rdev->pm.profile = PM_PROFILE_HIGH;
  267. else {
  268. DRM_ERROR("invalid power profile!\n");
  269. goto fail;
  270. }
  271. radeon_pm_update_profile(rdev);
  272. radeon_pm_set_clocks(rdev);
  273. }
  274. fail:
  275. mutex_unlock(&rdev->pm.mutex);
  276. return count;
  277. }
  278. static ssize_t radeon_get_pm_method(struct device *dev,
  279. struct device_attribute *attr,
  280. char *buf)
  281. {
  282. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  283. struct radeon_device *rdev = ddev->dev_private;
  284. int pm = rdev->pm.pm_method;
  285. return snprintf(buf, PAGE_SIZE, "%s\n",
  286. (pm == PM_METHOD_DYNPM) ? "dynpm" : "profile");
  287. }
  288. static ssize_t radeon_set_pm_method(struct device *dev,
  289. struct device_attribute *attr,
  290. const char *buf,
  291. size_t count)
  292. {
  293. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  294. struct radeon_device *rdev = ddev->dev_private;
  295. if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
  296. mutex_lock(&rdev->pm.mutex);
  297. rdev->pm.pm_method = PM_METHOD_DYNPM;
  298. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  299. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  300. mutex_unlock(&rdev->pm.mutex);
  301. } else if (strncmp("profile", buf, strlen("profile")) == 0) {
  302. mutex_lock(&rdev->pm.mutex);
  303. rdev->pm.pm_method = PM_METHOD_PROFILE;
  304. /* disable dynpm */
  305. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  306. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  307. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  308. mutex_unlock(&rdev->pm.mutex);
  309. } else {
  310. DRM_ERROR("invalid power method!\n");
  311. goto fail;
  312. }
  313. radeon_pm_compute_clocks(rdev);
  314. fail:
  315. return count;
  316. }
  317. static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
  318. static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
  319. void radeon_pm_suspend(struct radeon_device *rdev)
  320. {
  321. mutex_lock(&rdev->pm.mutex);
  322. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  323. rdev->pm.current_power_state_index = -1;
  324. rdev->pm.current_clock_mode_index = -1;
  325. rdev->pm.current_sclk = 0;
  326. rdev->pm.current_mclk = 0;
  327. mutex_unlock(&rdev->pm.mutex);
  328. }
  329. void radeon_pm_resume(struct radeon_device *rdev)
  330. {
  331. radeon_pm_compute_clocks(rdev);
  332. }
  333. int radeon_pm_init(struct radeon_device *rdev)
  334. {
  335. int ret;
  336. /* default to profile method */
  337. rdev->pm.pm_method = PM_METHOD_PROFILE;
  338. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  339. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  340. rdev->pm.dynpm_can_upclock = true;
  341. rdev->pm.dynpm_can_downclock = true;
  342. rdev->pm.current_sclk = 0;
  343. rdev->pm.current_mclk = 0;
  344. if (rdev->bios) {
  345. if (rdev->is_atom_bios)
  346. radeon_atombios_get_power_modes(rdev);
  347. else
  348. radeon_combios_get_power_modes(rdev);
  349. radeon_pm_init_profile(rdev);
  350. rdev->pm.current_power_state_index = -1;
  351. rdev->pm.current_clock_mode_index = -1;
  352. }
  353. if (rdev->pm.num_power_states > 1) {
  354. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  355. mutex_lock(&rdev->pm.mutex);
  356. rdev->pm.profile = PM_PROFILE_DEFAULT;
  357. radeon_pm_update_profile(rdev);
  358. radeon_pm_set_clocks(rdev);
  359. mutex_unlock(&rdev->pm.mutex);
  360. }
  361. /* where's the best place to put these? */
  362. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  363. if (ret)
  364. DRM_ERROR("failed to create device file for power profile\n");
  365. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  366. if (ret)
  367. DRM_ERROR("failed to create device file for power method\n");
  368. #ifdef CONFIG_ACPI
  369. rdev->acpi_nb.notifier_call = radeon_acpi_event;
  370. register_acpi_notifier(&rdev->acpi_nb);
  371. #endif
  372. INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
  373. if (radeon_debugfs_pm_init(rdev)) {
  374. DRM_ERROR("Failed to register debugfs file for PM!\n");
  375. }
  376. DRM_INFO("radeon: power management initialized\n");
  377. }
  378. return 0;
  379. }
  380. void radeon_pm_fini(struct radeon_device *rdev)
  381. {
  382. if (rdev->pm.num_power_states > 1) {
  383. mutex_lock(&rdev->pm.mutex);
  384. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  385. rdev->pm.profile = PM_PROFILE_DEFAULT;
  386. radeon_pm_update_profile(rdev);
  387. radeon_pm_set_clocks(rdev);
  388. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  389. /* cancel work */
  390. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  391. /* reset default clocks */
  392. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  393. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  394. radeon_pm_set_clocks(rdev);
  395. }
  396. mutex_unlock(&rdev->pm.mutex);
  397. device_remove_file(rdev->dev, &dev_attr_power_profile);
  398. device_remove_file(rdev->dev, &dev_attr_power_method);
  399. #ifdef CONFIG_ACPI
  400. unregister_acpi_notifier(&rdev->acpi_nb);
  401. #endif
  402. }
  403. if (rdev->pm.i2c_bus)
  404. radeon_i2c_destroy(rdev->pm.i2c_bus);
  405. }
  406. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  407. {
  408. struct drm_device *ddev = rdev->ddev;
  409. struct drm_crtc *crtc;
  410. struct radeon_crtc *radeon_crtc;
  411. if (rdev->pm.num_power_states < 2)
  412. return;
  413. mutex_lock(&rdev->pm.mutex);
  414. rdev->pm.active_crtcs = 0;
  415. rdev->pm.active_crtc_count = 0;
  416. list_for_each_entry(crtc,
  417. &ddev->mode_config.crtc_list, head) {
  418. radeon_crtc = to_radeon_crtc(crtc);
  419. if (radeon_crtc->enabled) {
  420. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  421. rdev->pm.active_crtc_count++;
  422. }
  423. }
  424. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  425. radeon_pm_update_profile(rdev);
  426. radeon_pm_set_clocks(rdev);
  427. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  428. if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
  429. if (rdev->pm.active_crtc_count > 1) {
  430. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  431. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  432. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  433. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  434. radeon_pm_get_dynpm_state(rdev);
  435. radeon_pm_set_clocks(rdev);
  436. DRM_DEBUG("radeon: dynamic power management deactivated\n");
  437. }
  438. } else if (rdev->pm.active_crtc_count == 1) {
  439. /* TODO: Increase clocks if needed for current mode */
  440. if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
  441. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  442. rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
  443. radeon_pm_get_dynpm_state(rdev);
  444. radeon_pm_set_clocks(rdev);
  445. queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
  446. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  447. } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
  448. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  449. queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
  450. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  451. DRM_DEBUG("radeon: dynamic power management activated\n");
  452. }
  453. } else { /* count == 0 */
  454. if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
  455. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  456. rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
  457. rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
  458. radeon_pm_get_dynpm_state(rdev);
  459. radeon_pm_set_clocks(rdev);
  460. }
  461. }
  462. }
  463. }
  464. mutex_unlock(&rdev->pm.mutex);
  465. }
  466. static bool radeon_pm_in_vbl(struct radeon_device *rdev)
  467. {
  468. u32 stat_crtc = 0, vbl = 0, position = 0;
  469. bool in_vbl = true;
  470. if (ASIC_IS_DCE4(rdev)) {
  471. if (rdev->pm.active_crtcs & (1 << 0)) {
  472. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  473. EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
  474. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  475. EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
  476. }
  477. if (rdev->pm.active_crtcs & (1 << 1)) {
  478. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  479. EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
  480. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  481. EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
  482. }
  483. if (rdev->pm.active_crtcs & (1 << 2)) {
  484. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  485. EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
  486. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  487. EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
  488. }
  489. if (rdev->pm.active_crtcs & (1 << 3)) {
  490. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  491. EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
  492. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  493. EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
  494. }
  495. if (rdev->pm.active_crtcs & (1 << 4)) {
  496. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  497. EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
  498. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  499. EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
  500. }
  501. if (rdev->pm.active_crtcs & (1 << 5)) {
  502. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  503. EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
  504. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  505. EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
  506. }
  507. } else if (ASIC_IS_AVIVO(rdev)) {
  508. if (rdev->pm.active_crtcs & (1 << 0)) {
  509. vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END) & 0xfff;
  510. position = RREG32(AVIVO_D1CRTC_STATUS_POSITION) & 0xfff;
  511. }
  512. if (rdev->pm.active_crtcs & (1 << 1)) {
  513. vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END) & 0xfff;
  514. position = RREG32(AVIVO_D2CRTC_STATUS_POSITION) & 0xfff;
  515. }
  516. if (position < vbl && position > 1)
  517. in_vbl = false;
  518. } else {
  519. if (rdev->pm.active_crtcs & (1 << 0)) {
  520. stat_crtc = RREG32(RADEON_CRTC_STATUS);
  521. if (!(stat_crtc & 1))
  522. in_vbl = false;
  523. }
  524. if (rdev->pm.active_crtcs & (1 << 1)) {
  525. stat_crtc = RREG32(RADEON_CRTC2_STATUS);
  526. if (!(stat_crtc & 1))
  527. in_vbl = false;
  528. }
  529. }
  530. if (position < vbl && position > 1)
  531. in_vbl = false;
  532. return in_vbl;
  533. }
  534. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  535. {
  536. u32 stat_crtc = 0;
  537. bool in_vbl = radeon_pm_in_vbl(rdev);
  538. if (in_vbl == false)
  539. DRM_DEBUG("not in vbl for pm change %08x at %s\n", stat_crtc,
  540. finish ? "exit" : "entry");
  541. return in_vbl;
  542. }
  543. static void radeon_dynpm_idle_work_handler(struct work_struct *work)
  544. {
  545. struct radeon_device *rdev;
  546. int resched;
  547. rdev = container_of(work, struct radeon_device,
  548. pm.dynpm_idle_work.work);
  549. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  550. mutex_lock(&rdev->pm.mutex);
  551. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  552. unsigned long irq_flags;
  553. int not_processed = 0;
  554. read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  555. if (!list_empty(&rdev->fence_drv.emited)) {
  556. struct list_head *ptr;
  557. list_for_each(ptr, &rdev->fence_drv.emited) {
  558. /* count up to 3, that's enought info */
  559. if (++not_processed >= 3)
  560. break;
  561. }
  562. }
  563. read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  564. if (not_processed >= 3) { /* should upclock */
  565. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
  566. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  567. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  568. rdev->pm.dynpm_can_upclock) {
  569. rdev->pm.dynpm_planned_action =
  570. DYNPM_ACTION_UPCLOCK;
  571. rdev->pm.dynpm_action_timeout = jiffies +
  572. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  573. }
  574. } else if (not_processed == 0) { /* should downclock */
  575. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
  576. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  577. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  578. rdev->pm.dynpm_can_downclock) {
  579. rdev->pm.dynpm_planned_action =
  580. DYNPM_ACTION_DOWNCLOCK;
  581. rdev->pm.dynpm_action_timeout = jiffies +
  582. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  583. }
  584. }
  585. /* Note, radeon_pm_set_clocks is called with static_switch set
  586. * to false since we want to wait for vbl to avoid flicker.
  587. */
  588. if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
  589. jiffies > rdev->pm.dynpm_action_timeout) {
  590. radeon_pm_get_dynpm_state(rdev);
  591. radeon_pm_set_clocks(rdev);
  592. }
  593. }
  594. mutex_unlock(&rdev->pm.mutex);
  595. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  596. queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
  597. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  598. }
  599. /*
  600. * Debugfs info
  601. */
  602. #if defined(CONFIG_DEBUG_FS)
  603. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  604. {
  605. struct drm_info_node *node = (struct drm_info_node *) m->private;
  606. struct drm_device *dev = node->minor->dev;
  607. struct radeon_device *rdev = dev->dev_private;
  608. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
  609. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  610. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
  611. if (rdev->asic->get_memory_clock)
  612. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  613. if (rdev->asic->get_pcie_lanes)
  614. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  615. return 0;
  616. }
  617. static struct drm_info_list radeon_pm_info_list[] = {
  618. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  619. };
  620. #endif
  621. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  622. {
  623. #if defined(CONFIG_DEBUG_FS)
  624. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  625. #else
  626. return 0;
  627. #endif
  628. }