clock_data.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848
  1. /*
  2. * linux/arch/arm/mach-omap1/clock_data.c
  3. *
  4. * Copyright (C) 2004 - 2005, 2009 Nokia corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. * Based on clocks.h by Tony Lindgren, Gordon McNutt and RidgeRun, Inc
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/clk.h>
  14. #include <linux/io.h>
  15. #include <asm/mach-types.h> /* for machine_is_* */
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/clkdev_omap.h>
  19. #include <plat/usb.h> /* for OTG_BASE */
  20. #include "clock.h"
  21. /*------------------------------------------------------------------------
  22. * Omap1 clocks
  23. *-------------------------------------------------------------------------*/
  24. /* XXX is this necessary? */
  25. static struct clk dummy_ck = {
  26. .name = "dummy",
  27. .ops = &clkops_dummy,
  28. .flags = RATE_FIXED,
  29. };
  30. static struct clk ck_ref = {
  31. .name = "ck_ref",
  32. .ops = &clkops_null,
  33. .rate = 12000000,
  34. };
  35. static struct clk ck_dpll1 = {
  36. .name = "ck_dpll1",
  37. .ops = &clkops_null,
  38. .parent = &ck_ref,
  39. };
  40. /*
  41. * FIXME: This clock seems to be necessary but no-one has asked for its
  42. * activation. [ FIX: SoSSI, SSR ]
  43. */
  44. static struct arm_idlect1_clk ck_dpll1out = {
  45. .clk = {
  46. .name = "ck_dpll1out",
  47. .ops = &clkops_generic,
  48. .parent = &ck_dpll1,
  49. .flags = CLOCK_IDLE_CONTROL | ENABLE_REG_32BIT |
  50. ENABLE_ON_INIT,
  51. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  52. .enable_bit = EN_CKOUT_ARM,
  53. .recalc = &followparent_recalc,
  54. },
  55. .idlect_shift = 12,
  56. };
  57. static struct clk sossi_ck = {
  58. .name = "ck_sossi",
  59. .ops = &clkops_generic,
  60. .parent = &ck_dpll1out.clk,
  61. .flags = CLOCK_NO_IDLE_PARENT | ENABLE_REG_32BIT,
  62. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_1),
  63. .enable_bit = 16,
  64. .recalc = &omap1_sossi_recalc,
  65. .set_rate = &omap1_set_sossi_rate,
  66. };
  67. static struct clk arm_ck = {
  68. .name = "arm_ck",
  69. .ops = &clkops_null,
  70. .parent = &ck_dpll1,
  71. .rate_offset = CKCTL_ARMDIV_OFFSET,
  72. .recalc = &omap1_ckctl_recalc,
  73. .round_rate = omap1_clk_round_rate_ckctl_arm,
  74. .set_rate = omap1_clk_set_rate_ckctl_arm,
  75. };
  76. static struct arm_idlect1_clk armper_ck = {
  77. .clk = {
  78. .name = "armper_ck",
  79. .ops = &clkops_generic,
  80. .parent = &ck_dpll1,
  81. .flags = CLOCK_IDLE_CONTROL,
  82. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  83. .enable_bit = EN_PERCK,
  84. .rate_offset = CKCTL_PERDIV_OFFSET,
  85. .recalc = &omap1_ckctl_recalc,
  86. .round_rate = omap1_clk_round_rate_ckctl_arm,
  87. .set_rate = omap1_clk_set_rate_ckctl_arm,
  88. },
  89. .idlect_shift = 2,
  90. };
  91. /*
  92. * FIXME: This clock seems to be necessary but no-one has asked for its
  93. * activation. [ GPIO code for 1510 ]
  94. */
  95. static struct clk arm_gpio_ck = {
  96. .name = "arm_gpio_ck",
  97. .ops = &clkops_generic,
  98. .parent = &ck_dpll1,
  99. .flags = ENABLE_ON_INIT,
  100. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  101. .enable_bit = EN_GPIOCK,
  102. .recalc = &followparent_recalc,
  103. };
  104. static struct arm_idlect1_clk armxor_ck = {
  105. .clk = {
  106. .name = "armxor_ck",
  107. .ops = &clkops_generic,
  108. .parent = &ck_ref,
  109. .flags = CLOCK_IDLE_CONTROL,
  110. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  111. .enable_bit = EN_XORPCK,
  112. .recalc = &followparent_recalc,
  113. },
  114. .idlect_shift = 1,
  115. };
  116. static struct arm_idlect1_clk armtim_ck = {
  117. .clk = {
  118. .name = "armtim_ck",
  119. .ops = &clkops_generic,
  120. .parent = &ck_ref,
  121. .flags = CLOCK_IDLE_CONTROL,
  122. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  123. .enable_bit = EN_TIMCK,
  124. .recalc = &followparent_recalc,
  125. },
  126. .idlect_shift = 9,
  127. };
  128. static struct arm_idlect1_clk armwdt_ck = {
  129. .clk = {
  130. .name = "armwdt_ck",
  131. .ops = &clkops_generic,
  132. .parent = &ck_ref,
  133. .flags = CLOCK_IDLE_CONTROL,
  134. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  135. .enable_bit = EN_WDTCK,
  136. .fixed_div = 14,
  137. .recalc = &omap_fixed_divisor_recalc,
  138. },
  139. .idlect_shift = 0,
  140. };
  141. static struct clk arminth_ck16xx = {
  142. .name = "arminth_ck",
  143. .ops = &clkops_null,
  144. .parent = &arm_ck,
  145. .recalc = &followparent_recalc,
  146. /* Note: On 16xx the frequency can be divided by 2 by programming
  147. * ARM_CKCTL:ARM_INTHCK_SEL(14) to 1
  148. *
  149. * 1510 version is in TC clocks.
  150. */
  151. };
  152. static struct clk dsp_ck = {
  153. .name = "dsp_ck",
  154. .ops = &clkops_generic,
  155. .parent = &ck_dpll1,
  156. .enable_reg = OMAP1_IO_ADDRESS(ARM_CKCTL),
  157. .enable_bit = EN_DSPCK,
  158. .rate_offset = CKCTL_DSPDIV_OFFSET,
  159. .recalc = &omap1_ckctl_recalc,
  160. .round_rate = omap1_clk_round_rate_ckctl_arm,
  161. .set_rate = omap1_clk_set_rate_ckctl_arm,
  162. };
  163. static struct clk dspmmu_ck = {
  164. .name = "dspmmu_ck",
  165. .ops = &clkops_null,
  166. .parent = &ck_dpll1,
  167. .rate_offset = CKCTL_DSPMMUDIV_OFFSET,
  168. .recalc = &omap1_ckctl_recalc,
  169. .round_rate = omap1_clk_round_rate_ckctl_arm,
  170. .set_rate = omap1_clk_set_rate_ckctl_arm,
  171. };
  172. static struct clk dspper_ck = {
  173. .name = "dspper_ck",
  174. .ops = &clkops_dspck,
  175. .parent = &ck_dpll1,
  176. .enable_reg = DSP_IDLECT2,
  177. .enable_bit = EN_PERCK,
  178. .rate_offset = CKCTL_PERDIV_OFFSET,
  179. .recalc = &omap1_ckctl_recalc_dsp_domain,
  180. .round_rate = omap1_clk_round_rate_ckctl_arm,
  181. .set_rate = &omap1_clk_set_rate_dsp_domain,
  182. };
  183. static struct clk dspxor_ck = {
  184. .name = "dspxor_ck",
  185. .ops = &clkops_dspck,
  186. .parent = &ck_ref,
  187. .enable_reg = DSP_IDLECT2,
  188. .enable_bit = EN_XORPCK,
  189. .recalc = &followparent_recalc,
  190. };
  191. static struct clk dsptim_ck = {
  192. .name = "dsptim_ck",
  193. .ops = &clkops_dspck,
  194. .parent = &ck_ref,
  195. .enable_reg = DSP_IDLECT2,
  196. .enable_bit = EN_DSPTIMCK,
  197. .recalc = &followparent_recalc,
  198. };
  199. /* Tie ARM_IDLECT1:IDLIF_ARM to this logical clock structure */
  200. static struct arm_idlect1_clk tc_ck = {
  201. .clk = {
  202. .name = "tc_ck",
  203. .ops = &clkops_null,
  204. .parent = &ck_dpll1,
  205. .flags = CLOCK_IDLE_CONTROL,
  206. .rate_offset = CKCTL_TCDIV_OFFSET,
  207. .recalc = &omap1_ckctl_recalc,
  208. .round_rate = omap1_clk_round_rate_ckctl_arm,
  209. .set_rate = omap1_clk_set_rate_ckctl_arm,
  210. },
  211. .idlect_shift = 6,
  212. };
  213. static struct clk arminth_ck1510 = {
  214. .name = "arminth_ck",
  215. .ops = &clkops_null,
  216. .parent = &tc_ck.clk,
  217. .recalc = &followparent_recalc,
  218. /* Note: On 1510 the frequency follows TC_CK
  219. *
  220. * 16xx version is in MPU clocks.
  221. */
  222. };
  223. static struct clk tipb_ck = {
  224. /* No-idle controlled by "tc_ck" */
  225. .name = "tipb_ck",
  226. .ops = &clkops_null,
  227. .parent = &tc_ck.clk,
  228. .recalc = &followparent_recalc,
  229. };
  230. static struct clk l3_ocpi_ck = {
  231. /* No-idle controlled by "tc_ck" */
  232. .name = "l3_ocpi_ck",
  233. .ops = &clkops_generic,
  234. .parent = &tc_ck.clk,
  235. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT3),
  236. .enable_bit = EN_OCPI_CK,
  237. .recalc = &followparent_recalc,
  238. };
  239. static struct clk tc1_ck = {
  240. .name = "tc1_ck",
  241. .ops = &clkops_generic,
  242. .parent = &tc_ck.clk,
  243. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT3),
  244. .enable_bit = EN_TC1_CK,
  245. .recalc = &followparent_recalc,
  246. };
  247. /*
  248. * FIXME: This clock seems to be necessary but no-one has asked for its
  249. * activation. [ pm.c (SRAM), CCP, Camera ]
  250. */
  251. static struct clk tc2_ck = {
  252. .name = "tc2_ck",
  253. .ops = &clkops_generic,
  254. .parent = &tc_ck.clk,
  255. .flags = ENABLE_ON_INIT,
  256. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT3),
  257. .enable_bit = EN_TC2_CK,
  258. .recalc = &followparent_recalc,
  259. };
  260. static struct clk dma_ck = {
  261. /* No-idle controlled by "tc_ck" */
  262. .name = "dma_ck",
  263. .ops = &clkops_null,
  264. .parent = &tc_ck.clk,
  265. .recalc = &followparent_recalc,
  266. };
  267. static struct clk dma_lcdfree_ck = {
  268. .name = "dma_lcdfree_ck",
  269. .ops = &clkops_null,
  270. .parent = &tc_ck.clk,
  271. .recalc = &followparent_recalc,
  272. };
  273. static struct arm_idlect1_clk api_ck = {
  274. .clk = {
  275. .name = "api_ck",
  276. .ops = &clkops_generic,
  277. .parent = &tc_ck.clk,
  278. .flags = CLOCK_IDLE_CONTROL,
  279. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  280. .enable_bit = EN_APICK,
  281. .recalc = &followparent_recalc,
  282. },
  283. .idlect_shift = 8,
  284. };
  285. static struct arm_idlect1_clk lb_ck = {
  286. .clk = {
  287. .name = "lb_ck",
  288. .ops = &clkops_generic,
  289. .parent = &tc_ck.clk,
  290. .flags = CLOCK_IDLE_CONTROL,
  291. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  292. .enable_bit = EN_LBCK,
  293. .recalc = &followparent_recalc,
  294. },
  295. .idlect_shift = 4,
  296. };
  297. static struct clk rhea1_ck = {
  298. .name = "rhea1_ck",
  299. .ops = &clkops_null,
  300. .parent = &tc_ck.clk,
  301. .recalc = &followparent_recalc,
  302. };
  303. static struct clk rhea2_ck = {
  304. .name = "rhea2_ck",
  305. .ops = &clkops_null,
  306. .parent = &tc_ck.clk,
  307. .recalc = &followparent_recalc,
  308. };
  309. static struct clk lcd_ck_16xx = {
  310. .name = "lcd_ck",
  311. .ops = &clkops_generic,
  312. .parent = &ck_dpll1,
  313. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  314. .enable_bit = EN_LCDCK,
  315. .rate_offset = CKCTL_LCDDIV_OFFSET,
  316. .recalc = &omap1_ckctl_recalc,
  317. .round_rate = omap1_clk_round_rate_ckctl_arm,
  318. .set_rate = omap1_clk_set_rate_ckctl_arm,
  319. };
  320. static struct arm_idlect1_clk lcd_ck_1510 = {
  321. .clk = {
  322. .name = "lcd_ck",
  323. .ops = &clkops_generic,
  324. .parent = &ck_dpll1,
  325. .flags = CLOCK_IDLE_CONTROL,
  326. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  327. .enable_bit = EN_LCDCK,
  328. .rate_offset = CKCTL_LCDDIV_OFFSET,
  329. .recalc = &omap1_ckctl_recalc,
  330. .round_rate = omap1_clk_round_rate_ckctl_arm,
  331. .set_rate = omap1_clk_set_rate_ckctl_arm,
  332. },
  333. .idlect_shift = 3,
  334. };
  335. static struct clk uart1_1510 = {
  336. .name = "uart1_ck",
  337. .ops = &clkops_null,
  338. /* Direct from ULPD, no real parent */
  339. .parent = &armper_ck.clk,
  340. .rate = 12000000,
  341. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  342. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  343. .enable_bit = 29, /* Chooses between 12MHz and 48MHz */
  344. .set_rate = &omap1_set_uart_rate,
  345. .recalc = &omap1_uart_recalc,
  346. };
  347. static struct uart_clk uart1_16xx = {
  348. .clk = {
  349. .name = "uart1_ck",
  350. .ops = &clkops_uart,
  351. /* Direct from ULPD, no real parent */
  352. .parent = &armper_ck.clk,
  353. .rate = 48000000,
  354. .flags = RATE_FIXED | ENABLE_REG_32BIT |
  355. CLOCK_NO_IDLE_PARENT,
  356. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  357. .enable_bit = 29,
  358. },
  359. .sysc_addr = 0xfffb0054,
  360. };
  361. static struct clk uart2_ck = {
  362. .name = "uart2_ck",
  363. .ops = &clkops_null,
  364. /* Direct from ULPD, no real parent */
  365. .parent = &armper_ck.clk,
  366. .rate = 12000000,
  367. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  368. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  369. .enable_bit = 30, /* Chooses between 12MHz and 48MHz */
  370. .set_rate = &omap1_set_uart_rate,
  371. .recalc = &omap1_uart_recalc,
  372. };
  373. static struct clk uart3_1510 = {
  374. .name = "uart3_ck",
  375. .ops = &clkops_null,
  376. /* Direct from ULPD, no real parent */
  377. .parent = &armper_ck.clk,
  378. .rate = 12000000,
  379. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  380. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  381. .enable_bit = 31, /* Chooses between 12MHz and 48MHz */
  382. .set_rate = &omap1_set_uart_rate,
  383. .recalc = &omap1_uart_recalc,
  384. };
  385. static struct uart_clk uart3_16xx = {
  386. .clk = {
  387. .name = "uart3_ck",
  388. .ops = &clkops_uart,
  389. /* Direct from ULPD, no real parent */
  390. .parent = &armper_ck.clk,
  391. .rate = 48000000,
  392. .flags = RATE_FIXED | ENABLE_REG_32BIT |
  393. CLOCK_NO_IDLE_PARENT,
  394. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  395. .enable_bit = 31,
  396. },
  397. .sysc_addr = 0xfffb9854,
  398. };
  399. static struct clk usb_clko = { /* 6 MHz output on W4_USB_CLKO */
  400. .name = "usb_clko",
  401. .ops = &clkops_generic,
  402. /* Direct from ULPD, no parent */
  403. .rate = 6000000,
  404. .flags = RATE_FIXED | ENABLE_REG_32BIT,
  405. .enable_reg = OMAP1_IO_ADDRESS(ULPD_CLOCK_CTRL),
  406. .enable_bit = USB_MCLK_EN_BIT,
  407. };
  408. static struct clk usb_hhc_ck1510 = {
  409. .name = "usb_hhc_ck",
  410. .ops = &clkops_generic,
  411. /* Direct from ULPD, no parent */
  412. .rate = 48000000, /* Actually 2 clocks, 12MHz and 48MHz */
  413. .flags = RATE_FIXED | ENABLE_REG_32BIT,
  414. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  415. .enable_bit = USB_HOST_HHC_UHOST_EN,
  416. };
  417. static struct clk usb_hhc_ck16xx = {
  418. .name = "usb_hhc_ck",
  419. .ops = &clkops_generic,
  420. /* Direct from ULPD, no parent */
  421. .rate = 48000000,
  422. /* OTG_SYSCON_2.OTG_PADEN == 0 (not 1510-compatible) */
  423. .flags = RATE_FIXED | ENABLE_REG_32BIT,
  424. .enable_reg = OMAP1_IO_ADDRESS(OTG_BASE + 0x08), /* OTG_SYSCON_2 */
  425. .enable_bit = 8 /* UHOST_EN */,
  426. };
  427. static struct clk usb_dc_ck = {
  428. .name = "usb_dc_ck",
  429. .ops = &clkops_generic,
  430. /* Direct from ULPD, no parent */
  431. .rate = 48000000,
  432. .flags = RATE_FIXED,
  433. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  434. .enable_bit = 4,
  435. };
  436. static struct clk usb_dc_ck7xx = {
  437. .name = "usb_dc_ck",
  438. .ops = &clkops_generic,
  439. /* Direct from ULPD, no parent */
  440. .rate = 48000000,
  441. .flags = RATE_FIXED,
  442. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  443. .enable_bit = 8,
  444. };
  445. static struct clk mclk_1510 = {
  446. .name = "mclk",
  447. .ops = &clkops_generic,
  448. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  449. .rate = 12000000,
  450. .flags = RATE_FIXED,
  451. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  452. .enable_bit = 6,
  453. };
  454. static struct clk mclk_16xx = {
  455. .name = "mclk",
  456. .ops = &clkops_generic,
  457. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  458. .enable_reg = OMAP1_IO_ADDRESS(COM_CLK_DIV_CTRL_SEL),
  459. .enable_bit = COM_ULPD_PLL_CLK_REQ,
  460. .set_rate = &omap1_set_ext_clk_rate,
  461. .round_rate = &omap1_round_ext_clk_rate,
  462. .init = &omap1_init_ext_clk,
  463. };
  464. static struct clk bclk_1510 = {
  465. .name = "bclk",
  466. .ops = &clkops_generic,
  467. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  468. .rate = 12000000,
  469. .flags = RATE_FIXED,
  470. };
  471. static struct clk bclk_16xx = {
  472. .name = "bclk",
  473. .ops = &clkops_generic,
  474. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  475. .enable_reg = OMAP1_IO_ADDRESS(SWD_CLK_DIV_CTRL_SEL),
  476. .enable_bit = SWD_ULPD_PLL_CLK_REQ,
  477. .set_rate = &omap1_set_ext_clk_rate,
  478. .round_rate = &omap1_round_ext_clk_rate,
  479. .init = &omap1_init_ext_clk,
  480. };
  481. static struct clk mmc1_ck = {
  482. .name = "mmc_ck",
  483. .ops = &clkops_generic,
  484. /* Functional clock is direct from ULPD, interface clock is ARMPER */
  485. .parent = &armper_ck.clk,
  486. .rate = 48000000,
  487. .flags = RATE_FIXED | ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  488. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  489. .enable_bit = 23,
  490. };
  491. static struct clk mmc2_ck = {
  492. .name = "mmc_ck",
  493. .id = 1,
  494. .ops = &clkops_generic,
  495. /* Functional clock is direct from ULPD, interface clock is ARMPER */
  496. .parent = &armper_ck.clk,
  497. .rate = 48000000,
  498. .flags = RATE_FIXED | ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  499. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  500. .enable_bit = 20,
  501. };
  502. static struct clk mmc3_ck = {
  503. .name = "mmc_ck",
  504. .id = 2,
  505. .ops = &clkops_generic,
  506. /* Functional clock is direct from ULPD, interface clock is ARMPER */
  507. .parent = &armper_ck.clk,
  508. .rate = 48000000,
  509. .flags = RATE_FIXED | ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  510. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  511. .enable_bit = 12,
  512. };
  513. static struct clk virtual_ck_mpu = {
  514. .name = "mpu",
  515. .ops = &clkops_null,
  516. .parent = &arm_ck, /* Is smarter alias for */
  517. .recalc = &followparent_recalc,
  518. .set_rate = &omap1_select_table_rate,
  519. .round_rate = &omap1_round_to_table_rate,
  520. };
  521. /* virtual functional clock domain for I2C. Just for making sure that ARMXOR_CK
  522. remains active during MPU idle whenever this is enabled */
  523. static struct clk i2c_fck = {
  524. .name = "i2c_fck",
  525. .id = 1,
  526. .ops = &clkops_null,
  527. .flags = CLOCK_NO_IDLE_PARENT,
  528. .parent = &armxor_ck.clk,
  529. .recalc = &followparent_recalc,
  530. };
  531. static struct clk i2c_ick = {
  532. .name = "i2c_ick",
  533. .id = 1,
  534. .ops = &clkops_null,
  535. .flags = CLOCK_NO_IDLE_PARENT,
  536. .parent = &armper_ck.clk,
  537. .recalc = &followparent_recalc,
  538. };
  539. /*
  540. * clkdev integration
  541. */
  542. static struct omap_clk omap_clks[] = {
  543. /* non-ULPD clocks */
  544. CLK(NULL, "ck_ref", &ck_ref, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  545. CLK(NULL, "ck_dpll1", &ck_dpll1, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  546. /* CK_GEN1 clocks */
  547. CLK(NULL, "ck_dpll1out", &ck_dpll1out.clk, CK_16XX),
  548. CLK(NULL, "ck_sossi", &sossi_ck, CK_16XX),
  549. CLK(NULL, "arm_ck", &arm_ck, CK_16XX | CK_1510 | CK_310),
  550. CLK(NULL, "armper_ck", &armper_ck.clk, CK_16XX | CK_1510 | CK_310),
  551. CLK(NULL, "arm_gpio_ck", &arm_gpio_ck, CK_1510 | CK_310),
  552. CLK(NULL, "armxor_ck", &armxor_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  553. CLK(NULL, "armtim_ck", &armtim_ck.clk, CK_16XX | CK_1510 | CK_310),
  554. CLK("omap_wdt", "fck", &armwdt_ck.clk, CK_16XX | CK_1510 | CK_310),
  555. CLK("omap_wdt", "ick", &armper_ck.clk, CK_16XX),
  556. CLK("omap_wdt", "ick", &dummy_ck, CK_1510 | CK_310),
  557. CLK(NULL, "arminth_ck", &arminth_ck1510, CK_1510 | CK_310),
  558. CLK(NULL, "arminth_ck", &arminth_ck16xx, CK_16XX),
  559. /* CK_GEN2 clocks */
  560. CLK(NULL, "dsp_ck", &dsp_ck, CK_16XX | CK_1510 | CK_310),
  561. CLK(NULL, "dspmmu_ck", &dspmmu_ck, CK_16XX | CK_1510 | CK_310),
  562. CLK(NULL, "dspper_ck", &dspper_ck, CK_16XX | CK_1510 | CK_310),
  563. CLK(NULL, "dspxor_ck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  564. CLK(NULL, "dsptim_ck", &dsptim_ck, CK_16XX | CK_1510 | CK_310),
  565. /* CK_GEN3 clocks */
  566. CLK(NULL, "tc_ck", &tc_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  567. CLK(NULL, "tipb_ck", &tipb_ck, CK_1510 | CK_310),
  568. CLK(NULL, "l3_ocpi_ck", &l3_ocpi_ck, CK_16XX | CK_7XX),
  569. CLK(NULL, "tc1_ck", &tc1_ck, CK_16XX),
  570. CLK(NULL, "tc2_ck", &tc2_ck, CK_16XX),
  571. CLK(NULL, "dma_ck", &dma_ck, CK_16XX | CK_1510 | CK_310),
  572. CLK(NULL, "dma_lcdfree_ck", &dma_lcdfree_ck, CK_16XX),
  573. CLK(NULL, "api_ck", &api_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  574. CLK(NULL, "lb_ck", &lb_ck.clk, CK_1510 | CK_310),
  575. CLK(NULL, "rhea1_ck", &rhea1_ck, CK_16XX),
  576. CLK(NULL, "rhea2_ck", &rhea2_ck, CK_16XX),
  577. CLK(NULL, "lcd_ck", &lcd_ck_16xx, CK_16XX | CK_7XX),
  578. CLK(NULL, "lcd_ck", &lcd_ck_1510.clk, CK_1510 | CK_310),
  579. /* ULPD clocks */
  580. CLK(NULL, "uart1_ck", &uart1_1510, CK_1510 | CK_310),
  581. CLK(NULL, "uart1_ck", &uart1_16xx.clk, CK_16XX),
  582. CLK(NULL, "uart2_ck", &uart2_ck, CK_16XX | CK_1510 | CK_310),
  583. CLK(NULL, "uart3_ck", &uart3_1510, CK_1510 | CK_310),
  584. CLK(NULL, "uart3_ck", &uart3_16xx.clk, CK_16XX),
  585. CLK(NULL, "usb_clko", &usb_clko, CK_16XX | CK_1510 | CK_310),
  586. CLK(NULL, "usb_hhc_ck", &usb_hhc_ck1510, CK_1510 | CK_310),
  587. CLK(NULL, "usb_hhc_ck", &usb_hhc_ck16xx, CK_16XX),
  588. CLK(NULL, "usb_dc_ck", &usb_dc_ck, CK_16XX),
  589. CLK(NULL, "usb_dc_ck", &usb_dc_ck7xx, CK_7XX),
  590. CLK(NULL, "mclk", &mclk_1510, CK_1510 | CK_310),
  591. CLK(NULL, "mclk", &mclk_16xx, CK_16XX),
  592. CLK(NULL, "bclk", &bclk_1510, CK_1510 | CK_310),
  593. CLK(NULL, "bclk", &bclk_16xx, CK_16XX),
  594. CLK("mmci-omap.0", "fck", &mmc1_ck, CK_16XX | CK_1510 | CK_310),
  595. CLK("mmci-omap.0", "fck", &mmc3_ck, CK_7XX),
  596. CLK("mmci-omap.0", "ick", &armper_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  597. CLK("mmci-omap.1", "fck", &mmc2_ck, CK_16XX),
  598. CLK("mmci-omap.1", "ick", &armper_ck.clk, CK_16XX),
  599. /* Virtual clocks */
  600. CLK(NULL, "mpu", &virtual_ck_mpu, CK_16XX | CK_1510 | CK_310),
  601. CLK("i2c_omap.1", "fck", &i2c_fck, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  602. CLK("i2c_omap.1", "ick", &i2c_ick, CK_16XX),
  603. CLK("i2c_omap.1", "ick", &dummy_ck, CK_1510 | CK_310 | CK_7XX),
  604. CLK("omap1_spi100k.1", "fck", &dummy_ck, CK_7XX),
  605. CLK("omap1_spi100k.1", "ick", &dummy_ck, CK_7XX),
  606. CLK("omap1_spi100k.2", "fck", &dummy_ck, CK_7XX),
  607. CLK("omap1_spi100k.2", "ick", &dummy_ck, CK_7XX),
  608. CLK("omap_uwire", "fck", &armxor_ck.clk, CK_16XX | CK_1510 | CK_310),
  609. CLK("omap-mcbsp.1", "ick", &dspper_ck, CK_16XX),
  610. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_1510 | CK_310),
  611. CLK("omap-mcbsp.2", "ick", &armper_ck.clk, CK_16XX),
  612. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_1510 | CK_310),
  613. CLK("omap-mcbsp.3", "ick", &dspper_ck, CK_16XX),
  614. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_1510 | CK_310),
  615. CLK("omap-mcbsp.1", "fck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  616. CLK("omap-mcbsp.2", "fck", &armper_ck.clk, CK_16XX | CK_1510 | CK_310),
  617. CLK("omap-mcbsp.3", "fck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  618. };
  619. /*
  620. * init
  621. */
  622. static struct clk_functions omap1_clk_functions = {
  623. .clk_enable = omap1_clk_enable,
  624. .clk_disable = omap1_clk_disable,
  625. .clk_round_rate = omap1_clk_round_rate,
  626. .clk_set_rate = omap1_clk_set_rate,
  627. .clk_disable_unused = omap1_clk_disable_unused,
  628. };
  629. int __init omap1_clk_init(void)
  630. {
  631. struct omap_clk *c;
  632. const struct omap_clock_config *info;
  633. int crystal_type = 0; /* Default 12 MHz */
  634. u32 reg, cpu_mask;
  635. #ifdef CONFIG_DEBUG_LL
  636. /*
  637. * Resets some clocks that may be left on from bootloader,
  638. * but leaves serial clocks on.
  639. */
  640. omap_writel(0x3 << 29, MOD_CONF_CTRL_0);
  641. #endif
  642. /* USB_REQ_EN will be disabled later if necessary (usb_dc_ck) */
  643. reg = omap_readw(SOFT_REQ_REG) & (1 << 4);
  644. omap_writew(reg, SOFT_REQ_REG);
  645. if (!cpu_is_omap15xx())
  646. omap_writew(0, SOFT_REQ_REG2);
  647. clk_init(&omap1_clk_functions);
  648. /* By default all idlect1 clocks are allowed to idle */
  649. arm_idlect1_mask = ~0;
  650. for (c = omap_clks; c < omap_clks + ARRAY_SIZE(omap_clks); c++)
  651. clk_preinit(c->lk.clk);
  652. cpu_mask = 0;
  653. if (cpu_is_omap16xx())
  654. cpu_mask |= CK_16XX;
  655. if (cpu_is_omap1510())
  656. cpu_mask |= CK_1510;
  657. if (cpu_is_omap7xx())
  658. cpu_mask |= CK_7XX;
  659. if (cpu_is_omap310())
  660. cpu_mask |= CK_310;
  661. for (c = omap_clks; c < omap_clks + ARRAY_SIZE(omap_clks); c++)
  662. if (c->cpu & cpu_mask) {
  663. clkdev_add(&c->lk);
  664. clk_register(c->lk.clk);
  665. }
  666. /* Pointers to these clocks are needed by code in clock.c */
  667. api_ck_p = clk_get(NULL, "api_ck");
  668. ck_dpll1_p = clk_get(NULL, "ck_dpll1");
  669. ck_ref_p = clk_get(NULL, "ck_ref");
  670. info = omap_get_config(OMAP_TAG_CLOCK, struct omap_clock_config);
  671. if (info != NULL) {
  672. if (!cpu_is_omap15xx())
  673. crystal_type = info->system_clock_type;
  674. }
  675. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  676. ck_ref.rate = 13000000;
  677. #elif defined(CONFIG_ARCH_OMAP16XX)
  678. if (crystal_type == 2)
  679. ck_ref.rate = 19200000;
  680. #endif
  681. pr_info("Clocks: ARM_SYSST: 0x%04x DPLL_CTL: 0x%04x ARM_CKCTL: "
  682. "0x%04x\n", omap_readw(ARM_SYSST), omap_readw(DPLL_CTL),
  683. omap_readw(ARM_CKCTL));
  684. /* We want to be in syncronous scalable mode */
  685. omap_writew(0x1000, ARM_SYSST);
  686. #ifdef CONFIG_OMAP_CLOCKS_SET_BY_BOOTLOADER
  687. /* Use values set by bootloader. Determine PLL rate and recalculate
  688. * dependent clocks as if kernel had changed PLL or divisors.
  689. */
  690. {
  691. unsigned pll_ctl_val = omap_readw(DPLL_CTL);
  692. ck_dpll1.rate = ck_ref.rate; /* Base xtal rate */
  693. if (pll_ctl_val & 0x10) {
  694. /* PLL enabled, apply multiplier and divisor */
  695. if (pll_ctl_val & 0xf80)
  696. ck_dpll1.rate *= (pll_ctl_val & 0xf80) >> 7;
  697. ck_dpll1.rate /= ((pll_ctl_val & 0x60) >> 5) + 1;
  698. } else {
  699. /* PLL disabled, apply bypass divisor */
  700. switch (pll_ctl_val & 0xc) {
  701. case 0:
  702. break;
  703. case 0x4:
  704. ck_dpll1.rate /= 2;
  705. break;
  706. default:
  707. ck_dpll1.rate /= 4;
  708. break;
  709. }
  710. }
  711. }
  712. #else
  713. /* Find the highest supported frequency and enable it */
  714. if (omap1_select_table_rate(&virtual_ck_mpu, ~0)) {
  715. printk(KERN_ERR "System frequencies not set. Check your config.\n");
  716. /* Guess sane values (60MHz) */
  717. omap_writew(0x2290, DPLL_CTL);
  718. omap_writew(cpu_is_omap7xx() ? 0x3005 : 0x1005, ARM_CKCTL);
  719. ck_dpll1.rate = 60000000;
  720. }
  721. #endif
  722. propagate_rate(&ck_dpll1);
  723. /* Cache rates for clocks connected to ck_ref (not dpll1) */
  724. propagate_rate(&ck_ref);
  725. printk(KERN_INFO "Clocking rate (xtal/DPLL1/MPU): "
  726. "%ld.%01ld/%ld.%01ld/%ld.%01ld MHz\n",
  727. ck_ref.rate / 1000000, (ck_ref.rate / 100000) % 10,
  728. ck_dpll1.rate / 1000000, (ck_dpll1.rate / 100000) % 10,
  729. arm_ck.rate / 1000000, (arm_ck.rate / 100000) % 10);
  730. #if defined(CONFIG_MACH_OMAP_PERSEUS2) || defined(CONFIG_MACH_OMAP_FSAMPLE)
  731. /* Select slicer output as OMAP input clock */
  732. omap_writew(omap_readw(OMAP7XX_PCC_UPLD_CTRL) & ~0x1, OMAP7XX_PCC_UPLD_CTRL);
  733. #endif
  734. /* Amstrad Delta wants BCLK high when inactive */
  735. if (machine_is_ams_delta())
  736. omap_writel(omap_readl(ULPD_CLOCK_CTRL) |
  737. (1 << SDW_MCLK_INV_BIT),
  738. ULPD_CLOCK_CTRL);
  739. /* Turn off DSP and ARM_TIMXO. Make sure ARM_INTHCK is not divided */
  740. /* (on 730, bit 13 must not be cleared) */
  741. if (cpu_is_omap7xx())
  742. omap_writew(omap_readw(ARM_CKCTL) & 0x2fff, ARM_CKCTL);
  743. else
  744. omap_writew(omap_readw(ARM_CKCTL) & 0x0fff, ARM_CKCTL);
  745. /* Put DSP/MPUI into reset until needed */
  746. omap_writew(0, ARM_RSTCT1);
  747. omap_writew(1, ARM_RSTCT2);
  748. omap_writew(0x400, ARM_IDLECT1);
  749. /*
  750. * According to OMAP5910 Erratum SYS_DMA_1, bit DMACK_REQ (bit 8)
  751. * of the ARM_IDLECT2 register must be set to zero. The power-on
  752. * default value of this bit is one.
  753. */
  754. omap_writew(0x0000, ARM_IDLECT2); /* Turn LCD clock off also */
  755. /*
  756. * Only enable those clocks we will need, let the drivers
  757. * enable other clocks as necessary
  758. */
  759. clk_enable(&armper_ck.clk);
  760. clk_enable(&armxor_ck.clk);
  761. clk_enable(&armtim_ck.clk); /* This should be done by timer code */
  762. if (cpu_is_omap15xx())
  763. clk_enable(&arm_gpio_ck);
  764. return 0;
  765. }