powerdomain2xxx_3xxx.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227
  1. /*
  2. * OMAP2 and OMAP3 powerdomain control
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2009 Nokia Corporation
  6. *
  7. * Derived from mach-omap2/powerdomain.c written by Paul Walmsley
  8. * Rajendra Nayak <rnayak@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/io.h>
  15. #include <linux/errno.h>
  16. #include <linux/delay.h>
  17. #include <plat/prcm.h>
  18. #include "prm.h"
  19. #include "prm-regbits-34xx.h"
  20. #include "powerdomains.h"
  21. /* Common functions across OMAP2 and OMAP3 */
  22. static int omap2_pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst)
  23. {
  24. prm_rmw_mod_reg_bits(OMAP_POWERSTATE_MASK,
  25. (pwrst << OMAP_POWERSTATE_SHIFT),
  26. pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
  27. return 0;
  28. }
  29. static int omap2_pwrdm_read_next_pwrst(struct powerdomain *pwrdm)
  30. {
  31. return prm_read_mod_bits_shift(pwrdm->prcm_offs,
  32. OMAP2_PM_PWSTCTRL, OMAP_POWERSTATE_MASK);
  33. }
  34. static int omap2_pwrdm_read_pwrst(struct powerdomain *pwrdm)
  35. {
  36. return prm_read_mod_bits_shift(pwrdm->prcm_offs,
  37. OMAP2_PM_PWSTST, OMAP_POWERSTATEST_MASK);
  38. }
  39. static int omap2_pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank,
  40. u8 pwrst)
  41. {
  42. u32 m;
  43. m = omap2_pwrdm_get_mem_bank_onstate_mask(bank);
  44. prm_rmw_mod_reg_bits(m, (pwrst << __ffs(m)), pwrdm->prcm_offs,
  45. OMAP2_PM_PWSTCTRL);
  46. return 0;
  47. }
  48. static int omap2_pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank,
  49. u8 pwrst)
  50. {
  51. u32 m;
  52. m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
  53. prm_rmw_mod_reg_bits(m, (pwrst << __ffs(m)), pwrdm->prcm_offs,
  54. OMAP2_PM_PWSTCTRL);
  55. return 0;
  56. }
  57. static int omap2_pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
  58. {
  59. u32 m;
  60. m = omap2_pwrdm_get_mem_bank_stst_mask(bank);
  61. return prm_read_mod_bits_shift(pwrdm->prcm_offs, OMAP2_PM_PWSTST, m);
  62. }
  63. static int omap2_pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank)
  64. {
  65. u32 m;
  66. m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
  67. return prm_read_mod_bits_shift(pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL, m);
  68. }
  69. static int omap2_pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst)
  70. {
  71. u32 v;
  72. v = pwrst << __ffs(OMAP3430_LOGICL1CACHERETSTATE_MASK);
  73. prm_rmw_mod_reg_bits(OMAP3430_LOGICL1CACHERETSTATE_MASK, v,
  74. pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
  75. return 0;
  76. }
  77. static int omap2_pwrdm_wait_transition(struct powerdomain *pwrdm)
  78. {
  79. u32 c = 0;
  80. /*
  81. * REVISIT: pwrdm_wait_transition() may be better implemented
  82. * via a callback and a periodic timer check -- how long do we expect
  83. * powerdomain transitions to take?
  84. */
  85. /* XXX Is this udelay() value meaningful? */
  86. while ((prm_read_mod_reg(pwrdm->prcm_offs, OMAP2_PM_PWSTST) &
  87. OMAP_INTRANSITION_MASK) &&
  88. (c++ < PWRDM_TRANSITION_BAILOUT))
  89. udelay(1);
  90. if (c > PWRDM_TRANSITION_BAILOUT) {
  91. printk(KERN_ERR "powerdomain: waited too long for "
  92. "powerdomain %s to complete transition\n", pwrdm->name);
  93. return -EAGAIN;
  94. }
  95. pr_debug("powerdomain: completed transition in %d loops\n", c);
  96. return 0;
  97. }
  98. /* Applicable only for OMAP3. Not supported on OMAP2 */
  99. static int omap3_pwrdm_read_prev_pwrst(struct powerdomain *pwrdm)
  100. {
  101. return prm_read_mod_bits_shift(pwrdm->prcm_offs, OMAP3430_PM_PREPWSTST,
  102. OMAP3430_LASTPOWERSTATEENTERED_MASK);
  103. }
  104. static int omap3_pwrdm_read_logic_pwrst(struct powerdomain *pwrdm)
  105. {
  106. return prm_read_mod_bits_shift(pwrdm->prcm_offs, OMAP2_PM_PWSTST,
  107. OMAP3430_LOGICSTATEST_MASK);
  108. }
  109. static int omap3_pwrdm_read_logic_retst(struct powerdomain *pwrdm)
  110. {
  111. return prm_read_mod_bits_shift(pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL,
  112. OMAP3430_LOGICSTATEST_MASK);
  113. }
  114. static int omap3_pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm)
  115. {
  116. return prm_read_mod_bits_shift(pwrdm->prcm_offs, OMAP3430_PM_PREPWSTST,
  117. OMAP3430_LASTLOGICSTATEENTERED_MASK);
  118. }
  119. static int omap3_get_mem_bank_lastmemst_mask(u8 bank)
  120. {
  121. switch (bank) {
  122. case 0:
  123. return OMAP3430_LASTMEM1STATEENTERED_MASK;
  124. case 1:
  125. return OMAP3430_LASTMEM2STATEENTERED_MASK;
  126. case 2:
  127. return OMAP3430_LASTSHAREDL2CACHEFLATSTATEENTERED_MASK;
  128. case 3:
  129. return OMAP3430_LASTL2FLATMEMSTATEENTERED_MASK;
  130. default:
  131. WARN_ON(1); /* should never happen */
  132. return -EEXIST;
  133. }
  134. return 0;
  135. }
  136. static int omap3_pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
  137. {
  138. u32 m;
  139. m = omap3_get_mem_bank_lastmemst_mask(bank);
  140. return prm_read_mod_bits_shift(pwrdm->prcm_offs,
  141. OMAP3430_PM_PREPWSTST, m);
  142. }
  143. static int omap3_pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm)
  144. {
  145. prm_write_mod_reg(0, pwrdm->prcm_offs, OMAP3430_PM_PREPWSTST);
  146. return 0;
  147. }
  148. static int omap3_pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm)
  149. {
  150. return prm_rmw_mod_reg_bits(0, 1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT,
  151. pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
  152. }
  153. static int omap3_pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm)
  154. {
  155. return prm_rmw_mod_reg_bits(1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT, 0,
  156. pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
  157. }
  158. struct pwrdm_ops omap2_pwrdm_operations = {
  159. .pwrdm_set_next_pwrst = omap2_pwrdm_set_next_pwrst,
  160. .pwrdm_read_next_pwrst = omap2_pwrdm_read_next_pwrst,
  161. .pwrdm_read_pwrst = omap2_pwrdm_read_pwrst,
  162. .pwrdm_set_logic_retst = omap2_pwrdm_set_logic_retst,
  163. .pwrdm_set_mem_onst = omap2_pwrdm_set_mem_onst,
  164. .pwrdm_set_mem_retst = omap2_pwrdm_set_mem_retst,
  165. .pwrdm_read_mem_pwrst = omap2_pwrdm_read_mem_pwrst,
  166. .pwrdm_read_mem_retst = omap2_pwrdm_read_mem_retst,
  167. .pwrdm_wait_transition = omap2_pwrdm_wait_transition,
  168. };
  169. struct pwrdm_ops omap3_pwrdm_operations = {
  170. .pwrdm_set_next_pwrst = omap2_pwrdm_set_next_pwrst,
  171. .pwrdm_read_next_pwrst = omap2_pwrdm_read_next_pwrst,
  172. .pwrdm_read_pwrst = omap2_pwrdm_read_pwrst,
  173. .pwrdm_read_prev_pwrst = omap3_pwrdm_read_prev_pwrst,
  174. .pwrdm_set_logic_retst = omap2_pwrdm_set_logic_retst,
  175. .pwrdm_read_logic_pwrst = omap3_pwrdm_read_logic_pwrst,
  176. .pwrdm_read_logic_retst = omap3_pwrdm_read_logic_retst,
  177. .pwrdm_read_prev_logic_pwrst = omap3_pwrdm_read_prev_logic_pwrst,
  178. .pwrdm_set_mem_onst = omap2_pwrdm_set_mem_onst,
  179. .pwrdm_set_mem_retst = omap2_pwrdm_set_mem_retst,
  180. .pwrdm_read_mem_pwrst = omap2_pwrdm_read_mem_pwrst,
  181. .pwrdm_read_mem_retst = omap2_pwrdm_read_mem_retst,
  182. .pwrdm_read_prev_mem_pwrst = omap3_pwrdm_read_prev_mem_pwrst,
  183. .pwrdm_clear_all_prev_pwrst = omap3_pwrdm_clear_all_prev_pwrst,
  184. .pwrdm_enable_hdwr_sar = omap3_pwrdm_enable_hdwr_sar,
  185. .pwrdm_disable_hdwr_sar = omap3_pwrdm_disable_hdwr_sar,
  186. .pwrdm_wait_transition = omap2_pwrdm_wait_transition,
  187. };