wm8994.c 94 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. struct fll_config {
  38. int src;
  39. int in;
  40. int out;
  41. };
  42. #define WM8994_NUM_DRC 3
  43. #define WM8994_NUM_EQ 3
  44. static int wm8994_drc_base[] = {
  45. WM8994_AIF1_DRC1_1,
  46. WM8994_AIF1_DRC2_1,
  47. WM8994_AIF2_DRC_1,
  48. };
  49. static int wm8994_retune_mobile_base[] = {
  50. WM8994_AIF1_DAC1_EQ_GAINS_1,
  51. WM8994_AIF1_DAC2_EQ_GAINS_1,
  52. WM8994_AIF2_EQ_GAINS_1,
  53. };
  54. struct wm8994_micdet {
  55. struct snd_soc_jack *jack;
  56. int det;
  57. int shrt;
  58. };
  59. /* codec private data */
  60. struct wm8994_priv {
  61. struct wm_hubs_data hubs;
  62. enum snd_soc_control_type control_type;
  63. void *control_data;
  64. struct snd_soc_codec *codec;
  65. int sysclk[2];
  66. int sysclk_rate[2];
  67. int mclk[2];
  68. int aifclk[2];
  69. struct fll_config fll[2], fll_suspend[2];
  70. int dac_rates[2];
  71. int lrclk_shared[2];
  72. int mbc_ena[3];
  73. /* Platform dependant DRC configuration */
  74. const char **drc_texts;
  75. int drc_cfg[WM8994_NUM_DRC];
  76. struct soc_enum drc_enum;
  77. /* Platform dependant ReTune mobile configuration */
  78. int num_retune_mobile_texts;
  79. const char **retune_mobile_texts;
  80. int retune_mobile_cfg[WM8994_NUM_EQ];
  81. struct soc_enum retune_mobile_enum;
  82. /* Platform dependant MBC configuration */
  83. int mbc_cfg;
  84. const char **mbc_texts;
  85. struct soc_enum mbc_enum;
  86. struct wm8994_micdet micdet[2];
  87. wm8958_micdet_cb jack_cb;
  88. void *jack_cb_data;
  89. bool jack_is_mic;
  90. bool jack_is_video;
  91. int micdet_irq;
  92. int revision;
  93. struct wm8994_pdata *pdata;
  94. unsigned int aif1clk_enable:1;
  95. unsigned int aif2clk_enable:1;
  96. };
  97. static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg)
  98. {
  99. switch (reg) {
  100. case WM8994_GPIO_1:
  101. case WM8994_GPIO_2:
  102. case WM8994_GPIO_3:
  103. case WM8994_GPIO_4:
  104. case WM8994_GPIO_5:
  105. case WM8994_GPIO_6:
  106. case WM8994_GPIO_7:
  107. case WM8994_GPIO_8:
  108. case WM8994_GPIO_9:
  109. case WM8994_GPIO_10:
  110. case WM8994_GPIO_11:
  111. case WM8994_INTERRUPT_STATUS_1:
  112. case WM8994_INTERRUPT_STATUS_2:
  113. case WM8994_INTERRUPT_RAW_STATUS_2:
  114. return 1;
  115. default:
  116. break;
  117. }
  118. if (reg >= WM8994_CACHE_SIZE)
  119. return 0;
  120. return wm8994_access_masks[reg].readable != 0;
  121. }
  122. static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg)
  123. {
  124. if (reg >= WM8994_CACHE_SIZE)
  125. return 1;
  126. switch (reg) {
  127. case WM8994_SOFTWARE_RESET:
  128. case WM8994_CHIP_REVISION:
  129. case WM8994_DC_SERVO_1:
  130. case WM8994_DC_SERVO_READBACK:
  131. case WM8994_RATE_STATUS:
  132. case WM8994_LDO_1:
  133. case WM8994_LDO_2:
  134. case WM8958_DSP2_EXECCONTROL:
  135. case WM8958_MIC_DETECT_3:
  136. return 1;
  137. default:
  138. return 0;
  139. }
  140. }
  141. static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
  142. unsigned int value)
  143. {
  144. int ret;
  145. BUG_ON(reg > WM8994_MAX_REGISTER);
  146. if (!wm8994_volatile(codec, reg)) {
  147. ret = snd_soc_cache_write(codec, reg, value);
  148. if (ret != 0)
  149. dev_err(codec->dev, "Cache write to %x failed: %d\n",
  150. reg, ret);
  151. }
  152. return wm8994_reg_write(codec->control_data, reg, value);
  153. }
  154. static unsigned int wm8994_read(struct snd_soc_codec *codec,
  155. unsigned int reg)
  156. {
  157. unsigned int val;
  158. int ret;
  159. BUG_ON(reg > WM8994_MAX_REGISTER);
  160. if (!wm8994_volatile(codec, reg) && wm8994_readable(codec, reg) &&
  161. reg < codec->driver->reg_cache_size) {
  162. ret = snd_soc_cache_read(codec, reg, &val);
  163. if (ret >= 0)
  164. return val;
  165. else
  166. dev_err(codec->dev, "Cache read from %x failed: %d\n",
  167. reg, ret);
  168. }
  169. return wm8994_reg_read(codec->control_data, reg);
  170. }
  171. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  172. {
  173. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  174. int rate;
  175. int reg1 = 0;
  176. int offset;
  177. if (aif)
  178. offset = 4;
  179. else
  180. offset = 0;
  181. switch (wm8994->sysclk[aif]) {
  182. case WM8994_SYSCLK_MCLK1:
  183. rate = wm8994->mclk[0];
  184. break;
  185. case WM8994_SYSCLK_MCLK2:
  186. reg1 |= 0x8;
  187. rate = wm8994->mclk[1];
  188. break;
  189. case WM8994_SYSCLK_FLL1:
  190. reg1 |= 0x10;
  191. rate = wm8994->fll[0].out;
  192. break;
  193. case WM8994_SYSCLK_FLL2:
  194. reg1 |= 0x18;
  195. rate = wm8994->fll[1].out;
  196. break;
  197. default:
  198. return -EINVAL;
  199. }
  200. if (rate >= 13500000) {
  201. rate /= 2;
  202. reg1 |= WM8994_AIF1CLK_DIV;
  203. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  204. aif + 1, rate);
  205. }
  206. if (rate && rate < 3000000)
  207. dev_warn(codec->dev, "AIF%dCLK is %dHz, should be >=3MHz for optimal performance\n",
  208. aif + 1, rate);
  209. wm8994->aifclk[aif] = rate;
  210. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  211. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  212. reg1);
  213. return 0;
  214. }
  215. static int configure_clock(struct snd_soc_codec *codec)
  216. {
  217. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  218. int old, new;
  219. /* Bring up the AIF clocks first */
  220. configure_aif_clock(codec, 0);
  221. configure_aif_clock(codec, 1);
  222. /* Then switch CLK_SYS over to the higher of them; a change
  223. * can only happen as a result of a clocking change which can
  224. * only be made outside of DAPM so we can safely redo the
  225. * clocking.
  226. */
  227. /* If they're equal it doesn't matter which is used */
  228. if (wm8994->aifclk[0] == wm8994->aifclk[1])
  229. return 0;
  230. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  231. new = WM8994_SYSCLK_SRC;
  232. else
  233. new = 0;
  234. old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
  235. /* If there's no change then we're done. */
  236. if (old == new)
  237. return 0;
  238. snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
  239. snd_soc_dapm_sync(&codec->dapm);
  240. return 0;
  241. }
  242. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  243. struct snd_soc_dapm_widget *sink)
  244. {
  245. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  246. const char *clk;
  247. /* Check what we're currently using for CLK_SYS */
  248. if (reg & WM8994_SYSCLK_SRC)
  249. clk = "AIF2CLK";
  250. else
  251. clk = "AIF1CLK";
  252. return strcmp(source->name, clk) == 0;
  253. }
  254. static const char *sidetone_hpf_text[] = {
  255. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  256. };
  257. static const struct soc_enum sidetone_hpf =
  258. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  259. static const char *adc_hpf_text[] = {
  260. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  261. };
  262. static const struct soc_enum aif1adc1_hpf =
  263. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  264. static const struct soc_enum aif1adc2_hpf =
  265. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  266. static const struct soc_enum aif2adc_hpf =
  267. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  268. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  269. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  270. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  271. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  272. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  273. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  274. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  275. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  276. .put = wm8994_put_drc_sw, \
  277. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  278. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  279. struct snd_ctl_elem_value *ucontrol)
  280. {
  281. struct soc_mixer_control *mc =
  282. (struct soc_mixer_control *)kcontrol->private_value;
  283. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  284. int mask, ret;
  285. /* Can't enable both ADC and DAC paths simultaneously */
  286. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  287. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  288. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  289. else
  290. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  291. ret = snd_soc_read(codec, mc->reg);
  292. if (ret < 0)
  293. return ret;
  294. if (ret & mask)
  295. return -EINVAL;
  296. return snd_soc_put_volsw(kcontrol, ucontrol);
  297. }
  298. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  299. {
  300. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  301. struct wm8994_pdata *pdata = wm8994->pdata;
  302. int base = wm8994_drc_base[drc];
  303. int cfg = wm8994->drc_cfg[drc];
  304. int save, i;
  305. /* Save any enables; the configuration should clear them. */
  306. save = snd_soc_read(codec, base);
  307. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  308. WM8994_AIF1ADC1R_DRC_ENA;
  309. for (i = 0; i < WM8994_DRC_REGS; i++)
  310. snd_soc_update_bits(codec, base + i, 0xffff,
  311. pdata->drc_cfgs[cfg].regs[i]);
  312. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  313. WM8994_AIF1ADC1L_DRC_ENA |
  314. WM8994_AIF1ADC1R_DRC_ENA, save);
  315. }
  316. /* Icky as hell but saves code duplication */
  317. static int wm8994_get_drc(const char *name)
  318. {
  319. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  320. return 0;
  321. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  322. return 1;
  323. if (strcmp(name, "AIF2DRC Mode") == 0)
  324. return 2;
  325. return -EINVAL;
  326. }
  327. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  328. struct snd_ctl_elem_value *ucontrol)
  329. {
  330. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  331. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  332. struct wm8994_pdata *pdata = wm8994->pdata;
  333. int drc = wm8994_get_drc(kcontrol->id.name);
  334. int value = ucontrol->value.integer.value[0];
  335. if (drc < 0)
  336. return drc;
  337. if (value >= pdata->num_drc_cfgs)
  338. return -EINVAL;
  339. wm8994->drc_cfg[drc] = value;
  340. wm8994_set_drc(codec, drc);
  341. return 0;
  342. }
  343. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  344. struct snd_ctl_elem_value *ucontrol)
  345. {
  346. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  347. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  348. int drc = wm8994_get_drc(kcontrol->id.name);
  349. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  350. return 0;
  351. }
  352. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  353. {
  354. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  355. struct wm8994_pdata *pdata = wm8994->pdata;
  356. int base = wm8994_retune_mobile_base[block];
  357. int iface, best, best_val, save, i, cfg;
  358. if (!pdata || !wm8994->num_retune_mobile_texts)
  359. return;
  360. switch (block) {
  361. case 0:
  362. case 1:
  363. iface = 0;
  364. break;
  365. case 2:
  366. iface = 1;
  367. break;
  368. default:
  369. return;
  370. }
  371. /* Find the version of the currently selected configuration
  372. * with the nearest sample rate. */
  373. cfg = wm8994->retune_mobile_cfg[block];
  374. best = 0;
  375. best_val = INT_MAX;
  376. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  377. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  378. wm8994->retune_mobile_texts[cfg]) == 0 &&
  379. abs(pdata->retune_mobile_cfgs[i].rate
  380. - wm8994->dac_rates[iface]) < best_val) {
  381. best = i;
  382. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  383. - wm8994->dac_rates[iface]);
  384. }
  385. }
  386. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  387. block,
  388. pdata->retune_mobile_cfgs[best].name,
  389. pdata->retune_mobile_cfgs[best].rate,
  390. wm8994->dac_rates[iface]);
  391. /* The EQ will be disabled while reconfiguring it, remember the
  392. * current configuration.
  393. */
  394. save = snd_soc_read(codec, base);
  395. save &= WM8994_AIF1DAC1_EQ_ENA;
  396. for (i = 0; i < WM8994_EQ_REGS; i++)
  397. snd_soc_update_bits(codec, base + i, 0xffff,
  398. pdata->retune_mobile_cfgs[best].regs[i]);
  399. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  400. }
  401. /* Icky as hell but saves code duplication */
  402. static int wm8994_get_retune_mobile_block(const char *name)
  403. {
  404. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  405. return 0;
  406. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  407. return 1;
  408. if (strcmp(name, "AIF2 EQ Mode") == 0)
  409. return 2;
  410. return -EINVAL;
  411. }
  412. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  413. struct snd_ctl_elem_value *ucontrol)
  414. {
  415. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  416. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  417. struct wm8994_pdata *pdata = wm8994->pdata;
  418. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  419. int value = ucontrol->value.integer.value[0];
  420. if (block < 0)
  421. return block;
  422. if (value >= pdata->num_retune_mobile_cfgs)
  423. return -EINVAL;
  424. wm8994->retune_mobile_cfg[block] = value;
  425. wm8994_set_retune_mobile(codec, block);
  426. return 0;
  427. }
  428. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  429. struct snd_ctl_elem_value *ucontrol)
  430. {
  431. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  432. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  433. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  434. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  435. return 0;
  436. }
  437. static const char *aif_chan_src_text[] = {
  438. "Left", "Right"
  439. };
  440. static const struct soc_enum aif1adcl_src =
  441. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  442. static const struct soc_enum aif1adcr_src =
  443. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  444. static const struct soc_enum aif2adcl_src =
  445. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  446. static const struct soc_enum aif2adcr_src =
  447. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  448. static const struct soc_enum aif1dacl_src =
  449. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  450. static const struct soc_enum aif1dacr_src =
  451. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  452. static const struct soc_enum aif2dacl_src =
  453. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  454. static const struct soc_enum aif2dacr_src =
  455. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  456. static const char *osr_text[] = {
  457. "Low Power", "High Performance",
  458. };
  459. static const struct soc_enum dac_osr =
  460. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  461. static const struct soc_enum adc_osr =
  462. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  463. static void wm8958_mbc_apply(struct snd_soc_codec *codec, int mbc, int start)
  464. {
  465. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  466. struct wm8994_pdata *pdata = wm8994->pdata;
  467. int pwr_reg = snd_soc_read(codec, WM8994_POWER_MANAGEMENT_5);
  468. int ena, reg, aif, i;
  469. switch (mbc) {
  470. case 0:
  471. pwr_reg &= (WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA);
  472. aif = 0;
  473. break;
  474. case 1:
  475. pwr_reg &= (WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA);
  476. aif = 0;
  477. break;
  478. case 2:
  479. pwr_reg &= (WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA);
  480. aif = 1;
  481. break;
  482. default:
  483. BUG();
  484. return;
  485. }
  486. /* We can only enable the MBC if the AIF is enabled and we
  487. * want it to be enabled. */
  488. ena = pwr_reg && wm8994->mbc_ena[mbc];
  489. reg = snd_soc_read(codec, WM8958_DSP2_PROGRAM);
  490. dev_dbg(codec->dev, "MBC %d startup: %d, power: %x, DSP: %x\n",
  491. mbc, start, pwr_reg, reg);
  492. if (start && ena) {
  493. /* If the DSP is already running then noop */
  494. if (reg & WM8958_DSP2_ENA)
  495. return;
  496. /* Switch the clock over to the appropriate AIF */
  497. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  498. WM8958_DSP2CLK_SRC | WM8958_DSP2CLK_ENA,
  499. aif << WM8958_DSP2CLK_SRC_SHIFT |
  500. WM8958_DSP2CLK_ENA);
  501. snd_soc_update_bits(codec, WM8958_DSP2_PROGRAM,
  502. WM8958_DSP2_ENA, WM8958_DSP2_ENA);
  503. /* If we've got user supplied MBC settings use them */
  504. if (pdata && pdata->num_mbc_cfgs) {
  505. struct wm8958_mbc_cfg *cfg
  506. = &pdata->mbc_cfgs[wm8994->mbc_cfg];
  507. for (i = 0; i < ARRAY_SIZE(cfg->coeff_regs); i++)
  508. snd_soc_write(codec, i + WM8958_MBC_BAND_1_K_1,
  509. cfg->coeff_regs[i]);
  510. for (i = 0; i < ARRAY_SIZE(cfg->cutoff_regs); i++)
  511. snd_soc_write(codec,
  512. i + WM8958_MBC_BAND_2_LOWER_CUTOFF_C1_1,
  513. cfg->cutoff_regs[i]);
  514. }
  515. /* Run the DSP */
  516. snd_soc_write(codec, WM8958_DSP2_EXECCONTROL,
  517. WM8958_DSP2_RUNR);
  518. /* And we're off! */
  519. snd_soc_update_bits(codec, WM8958_DSP2_CONFIG,
  520. WM8958_MBC_ENA | WM8958_MBC_SEL_MASK,
  521. mbc << WM8958_MBC_SEL_SHIFT |
  522. WM8958_MBC_ENA);
  523. } else {
  524. /* If the DSP is already stopped then noop */
  525. if (!(reg & WM8958_DSP2_ENA))
  526. return;
  527. snd_soc_update_bits(codec, WM8958_DSP2_CONFIG,
  528. WM8958_MBC_ENA, 0);
  529. snd_soc_update_bits(codec, WM8958_DSP2_PROGRAM,
  530. WM8958_DSP2_ENA, 0);
  531. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  532. WM8958_DSP2CLK_ENA, 0);
  533. }
  534. }
  535. static int wm8958_aif_ev(struct snd_soc_dapm_widget *w,
  536. struct snd_kcontrol *kcontrol, int event)
  537. {
  538. struct snd_soc_codec *codec = w->codec;
  539. int mbc;
  540. switch (w->shift) {
  541. case 13:
  542. case 12:
  543. mbc = 2;
  544. break;
  545. case 11:
  546. case 10:
  547. mbc = 1;
  548. break;
  549. case 9:
  550. case 8:
  551. mbc = 0;
  552. break;
  553. default:
  554. BUG();
  555. return -EINVAL;
  556. }
  557. switch (event) {
  558. case SND_SOC_DAPM_POST_PMU:
  559. wm8958_mbc_apply(codec, mbc, 1);
  560. break;
  561. case SND_SOC_DAPM_POST_PMD:
  562. wm8958_mbc_apply(codec, mbc, 0);
  563. break;
  564. }
  565. return 0;
  566. }
  567. static int wm8958_put_mbc_enum(struct snd_kcontrol *kcontrol,
  568. struct snd_ctl_elem_value *ucontrol)
  569. {
  570. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  571. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  572. struct wm8994_pdata *pdata = wm8994->pdata;
  573. int value = ucontrol->value.integer.value[0];
  574. int reg;
  575. /* Don't allow on the fly reconfiguration */
  576. reg = snd_soc_read(codec, WM8994_CLOCKING_1);
  577. if (reg < 0 || reg & WM8958_DSP2CLK_ENA)
  578. return -EBUSY;
  579. if (value >= pdata->num_mbc_cfgs)
  580. return -EINVAL;
  581. wm8994->mbc_cfg = value;
  582. return 0;
  583. }
  584. static int wm8958_get_mbc_enum(struct snd_kcontrol *kcontrol,
  585. struct snd_ctl_elem_value *ucontrol)
  586. {
  587. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  588. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  589. ucontrol->value.enumerated.item[0] = wm8994->mbc_cfg;
  590. return 0;
  591. }
  592. static int wm8958_mbc_info(struct snd_kcontrol *kcontrol,
  593. struct snd_ctl_elem_info *uinfo)
  594. {
  595. uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
  596. uinfo->count = 1;
  597. uinfo->value.integer.min = 0;
  598. uinfo->value.integer.max = 1;
  599. return 0;
  600. }
  601. static int wm8958_mbc_get(struct snd_kcontrol *kcontrol,
  602. struct snd_ctl_elem_value *ucontrol)
  603. {
  604. int mbc = kcontrol->private_value;
  605. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  606. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  607. ucontrol->value.integer.value[0] = wm8994->mbc_ena[mbc];
  608. return 0;
  609. }
  610. static int wm8958_mbc_put(struct snd_kcontrol *kcontrol,
  611. struct snd_ctl_elem_value *ucontrol)
  612. {
  613. int mbc = kcontrol->private_value;
  614. int i;
  615. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  616. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  617. if (ucontrol->value.integer.value[0] > 1)
  618. return -EINVAL;
  619. for (i = 0; i < ARRAY_SIZE(wm8994->mbc_ena); i++) {
  620. if (mbc != i && wm8994->mbc_ena[i]) {
  621. dev_dbg(codec->dev, "MBC %d active already\n", mbc);
  622. return -EBUSY;
  623. }
  624. }
  625. wm8994->mbc_ena[mbc] = ucontrol->value.integer.value[0];
  626. wm8958_mbc_apply(codec, mbc, wm8994->mbc_ena[mbc]);
  627. return 0;
  628. }
  629. #define WM8958_MBC_SWITCH(xname, xval) {\
  630. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  631. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  632. .info = wm8958_mbc_info, \
  633. .get = wm8958_mbc_get, .put = wm8958_mbc_put, \
  634. .private_value = xval }
  635. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  636. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  637. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  638. 1, 119, 0, digital_tlv),
  639. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  640. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  641. 1, 119, 0, digital_tlv),
  642. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  643. WM8994_AIF2_ADC_RIGHT_VOLUME,
  644. 1, 119, 0, digital_tlv),
  645. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  646. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  647. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  648. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  649. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  650. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  651. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  652. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  653. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  654. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  655. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  656. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  657. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  658. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  659. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  660. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  661. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  662. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  663. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  664. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  665. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  666. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  667. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  668. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  669. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  670. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  671. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  672. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  673. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  674. 5, 12, 0, st_tlv),
  675. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  676. 0, 12, 0, st_tlv),
  677. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  678. 5, 12, 0, st_tlv),
  679. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  680. 0, 12, 0, st_tlv),
  681. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  682. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  683. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  684. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  685. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  686. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  687. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  688. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  689. SOC_ENUM("ADC OSR", adc_osr),
  690. SOC_ENUM("DAC OSR", dac_osr),
  691. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  692. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  693. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  694. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  695. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  696. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  697. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  698. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  699. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  700. 6, 1, 1, wm_hubs_spkmix_tlv),
  701. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  702. 2, 1, 1, wm_hubs_spkmix_tlv),
  703. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  704. 6, 1, 1, wm_hubs_spkmix_tlv),
  705. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  706. 2, 1, 1, wm_hubs_spkmix_tlv),
  707. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  708. 10, 15, 0, wm8994_3d_tlv),
  709. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  710. 8, 1, 0),
  711. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  712. 10, 15, 0, wm8994_3d_tlv),
  713. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  714. 8, 1, 0),
  715. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  716. 10, 15, 0, wm8994_3d_tlv),
  717. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  718. 8, 1, 0),
  719. };
  720. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  721. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  722. eq_tlv),
  723. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  724. eq_tlv),
  725. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  726. eq_tlv),
  727. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  728. eq_tlv),
  729. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  730. eq_tlv),
  731. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  732. eq_tlv),
  733. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  734. eq_tlv),
  735. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  736. eq_tlv),
  737. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  738. eq_tlv),
  739. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  740. eq_tlv),
  741. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  742. eq_tlv),
  743. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  744. eq_tlv),
  745. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  746. eq_tlv),
  747. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  748. eq_tlv),
  749. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  750. eq_tlv),
  751. };
  752. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  753. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  754. WM8958_MBC_SWITCH("AIF1DAC1 MBC Switch", 0),
  755. WM8958_MBC_SWITCH("AIF1DAC2 MBC Switch", 1),
  756. WM8958_MBC_SWITCH("AIF2DAC MBC Switch", 2),
  757. };
  758. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  759. struct snd_kcontrol *kcontrol, int event)
  760. {
  761. struct snd_soc_codec *codec = w->codec;
  762. switch (event) {
  763. case SND_SOC_DAPM_PRE_PMU:
  764. return configure_clock(codec);
  765. case SND_SOC_DAPM_POST_PMD:
  766. configure_clock(codec);
  767. break;
  768. }
  769. return 0;
  770. }
  771. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  772. {
  773. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  774. int enable = 1;
  775. int source = 0; /* GCC flow analysis can't track enable */
  776. int reg, reg_r;
  777. /* Only support direct DAC->headphone paths */
  778. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  779. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  780. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  781. enable = 0;
  782. }
  783. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  784. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  785. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  786. enable = 0;
  787. }
  788. /* We also need the same setting for L/R and only one path */
  789. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  790. switch (reg) {
  791. case WM8994_AIF2DACL_TO_DAC1L:
  792. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  793. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  794. break;
  795. case WM8994_AIF1DAC2L_TO_DAC1L:
  796. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  797. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  798. break;
  799. case WM8994_AIF1DAC1L_TO_DAC1L:
  800. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  801. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  802. break;
  803. default:
  804. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  805. enable = 0;
  806. break;
  807. }
  808. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  809. if (reg_r != reg) {
  810. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  811. enable = 0;
  812. }
  813. if (enable) {
  814. dev_dbg(codec->dev, "Class W enabled\n");
  815. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  816. WM8994_CP_DYN_PWR |
  817. WM8994_CP_DYN_SRC_SEL_MASK,
  818. source | WM8994_CP_DYN_PWR);
  819. wm8994->hubs.class_w = true;
  820. } else {
  821. dev_dbg(codec->dev, "Class W disabled\n");
  822. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  823. WM8994_CP_DYN_PWR, 0);
  824. wm8994->hubs.class_w = false;
  825. }
  826. }
  827. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  828. struct snd_kcontrol *kcontrol, int event)
  829. {
  830. struct snd_soc_codec *codec = w->codec;
  831. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  832. switch (event) {
  833. case SND_SOC_DAPM_PRE_PMU:
  834. if (wm8994->aif1clk_enable)
  835. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  836. WM8994_AIF1CLK_ENA_MASK,
  837. WM8994_AIF1CLK_ENA);
  838. if (wm8994->aif2clk_enable)
  839. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  840. WM8994_AIF2CLK_ENA_MASK,
  841. WM8994_AIF2CLK_ENA);
  842. break;
  843. }
  844. return 0;
  845. }
  846. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  847. struct snd_kcontrol *kcontrol, int event)
  848. {
  849. struct snd_soc_codec *codec = w->codec;
  850. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  851. switch (event) {
  852. case SND_SOC_DAPM_POST_PMD:
  853. if (wm8994->aif1clk_enable) {
  854. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  855. WM8994_AIF1CLK_ENA_MASK, 0);
  856. wm8994->aif1clk_enable = 0;
  857. }
  858. if (wm8994->aif2clk_enable) {
  859. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  860. WM8994_AIF2CLK_ENA_MASK, 0);
  861. wm8994->aif2clk_enable = 0;
  862. }
  863. break;
  864. }
  865. return 0;
  866. }
  867. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  868. struct snd_kcontrol *kcontrol, int event)
  869. {
  870. struct snd_soc_codec *codec = w->codec;
  871. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  872. switch (event) {
  873. case SND_SOC_DAPM_PRE_PMU:
  874. wm8994->aif1clk_enable = 1;
  875. break;
  876. }
  877. return 0;
  878. }
  879. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  880. struct snd_kcontrol *kcontrol, int event)
  881. {
  882. struct snd_soc_codec *codec = w->codec;
  883. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  884. switch (event) {
  885. case SND_SOC_DAPM_PRE_PMU:
  886. wm8994->aif2clk_enable = 1;
  887. break;
  888. }
  889. return 0;
  890. }
  891. static int dac_ev(struct snd_soc_dapm_widget *w,
  892. struct snd_kcontrol *kcontrol, int event)
  893. {
  894. struct snd_soc_codec *codec = w->codec;
  895. unsigned int mask = 1 << w->shift;
  896. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  897. mask, mask);
  898. return 0;
  899. }
  900. static const char *hp_mux_text[] = {
  901. "Mixer",
  902. "DAC",
  903. };
  904. #define WM8994_HP_ENUM(xname, xenum) \
  905. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  906. .info = snd_soc_info_enum_double, \
  907. .get = snd_soc_dapm_get_enum_double, \
  908. .put = wm8994_put_hp_enum, \
  909. .private_value = (unsigned long)&xenum }
  910. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  911. struct snd_ctl_elem_value *ucontrol)
  912. {
  913. struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
  914. struct snd_soc_codec *codec = w->codec;
  915. int ret;
  916. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  917. wm8994_update_class_w(codec);
  918. return ret;
  919. }
  920. static const struct soc_enum hpl_enum =
  921. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  922. static const struct snd_kcontrol_new hpl_mux =
  923. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  924. static const struct soc_enum hpr_enum =
  925. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  926. static const struct snd_kcontrol_new hpr_mux =
  927. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  928. static const char *adc_mux_text[] = {
  929. "ADC",
  930. "DMIC",
  931. };
  932. static const struct soc_enum adc_enum =
  933. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  934. static const struct snd_kcontrol_new adcl_mux =
  935. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  936. static const struct snd_kcontrol_new adcr_mux =
  937. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  938. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  939. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  940. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  941. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  942. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  943. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  944. };
  945. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  946. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  947. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  948. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  949. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  950. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  951. };
  952. /* Debugging; dump chip status after DAPM transitions */
  953. static int post_ev(struct snd_soc_dapm_widget *w,
  954. struct snd_kcontrol *kcontrol, int event)
  955. {
  956. struct snd_soc_codec *codec = w->codec;
  957. dev_dbg(codec->dev, "SRC status: %x\n",
  958. snd_soc_read(codec,
  959. WM8994_RATE_STATUS));
  960. return 0;
  961. }
  962. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  963. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  964. 1, 1, 0),
  965. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  966. 0, 1, 0),
  967. };
  968. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  969. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  970. 1, 1, 0),
  971. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  972. 0, 1, 0),
  973. };
  974. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  975. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  976. 1, 1, 0),
  977. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  978. 0, 1, 0),
  979. };
  980. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  981. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  982. 1, 1, 0),
  983. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  984. 0, 1, 0),
  985. };
  986. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  987. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  988. 5, 1, 0),
  989. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  990. 4, 1, 0),
  991. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  992. 2, 1, 0),
  993. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  994. 1, 1, 0),
  995. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  996. 0, 1, 0),
  997. };
  998. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  999. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1000. 5, 1, 0),
  1001. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1002. 4, 1, 0),
  1003. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1004. 2, 1, 0),
  1005. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1006. 1, 1, 0),
  1007. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1008. 0, 1, 0),
  1009. };
  1010. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1011. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1012. .info = snd_soc_info_volsw, \
  1013. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  1014. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  1015. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1016. struct snd_ctl_elem_value *ucontrol)
  1017. {
  1018. struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
  1019. struct snd_soc_codec *codec = w->codec;
  1020. int ret;
  1021. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1022. wm8994_update_class_w(codec);
  1023. return ret;
  1024. }
  1025. static const struct snd_kcontrol_new dac1l_mix[] = {
  1026. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1027. 5, 1, 0),
  1028. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1029. 4, 1, 0),
  1030. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1031. 2, 1, 0),
  1032. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1033. 1, 1, 0),
  1034. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1035. 0, 1, 0),
  1036. };
  1037. static const struct snd_kcontrol_new dac1r_mix[] = {
  1038. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1039. 5, 1, 0),
  1040. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1041. 4, 1, 0),
  1042. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1043. 2, 1, 0),
  1044. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1045. 1, 1, 0),
  1046. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1047. 0, 1, 0),
  1048. };
  1049. static const char *sidetone_text[] = {
  1050. "ADC/DMIC1", "DMIC2",
  1051. };
  1052. static const struct soc_enum sidetone1_enum =
  1053. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1054. static const struct snd_kcontrol_new sidetone1_mux =
  1055. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1056. static const struct soc_enum sidetone2_enum =
  1057. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1058. static const struct snd_kcontrol_new sidetone2_mux =
  1059. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1060. static const char *aif1dac_text[] = {
  1061. "AIF1DACDAT", "AIF3DACDAT",
  1062. };
  1063. static const struct soc_enum aif1dac_enum =
  1064. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1065. static const struct snd_kcontrol_new aif1dac_mux =
  1066. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1067. static const char *aif2dac_text[] = {
  1068. "AIF2DACDAT", "AIF3DACDAT",
  1069. };
  1070. static const struct soc_enum aif2dac_enum =
  1071. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1072. static const struct snd_kcontrol_new aif2dac_mux =
  1073. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1074. static const char *aif2adc_text[] = {
  1075. "AIF2ADCDAT", "AIF3DACDAT",
  1076. };
  1077. static const struct soc_enum aif2adc_enum =
  1078. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1079. static const struct snd_kcontrol_new aif2adc_mux =
  1080. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1081. static const char *aif3adc_text[] = {
  1082. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1083. };
  1084. static const struct soc_enum wm8994_aif3adc_enum =
  1085. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1086. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1087. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1088. static const struct soc_enum wm8958_aif3adc_enum =
  1089. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1090. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1091. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1092. static const char *mono_pcm_out_text[] = {
  1093. "None", "AIF2ADCL", "AIF2ADCR",
  1094. };
  1095. static const struct soc_enum mono_pcm_out_enum =
  1096. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1097. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1098. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1099. static const char *aif2dac_src_text[] = {
  1100. "AIF2", "AIF3",
  1101. };
  1102. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1103. static const struct soc_enum aif2dacl_src_enum =
  1104. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1105. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1106. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1107. static const struct soc_enum aif2dacr_src_enum =
  1108. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1109. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1110. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1111. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1112. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  1113. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1114. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  1115. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1116. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1117. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1118. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1119. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1120. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1121. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1122. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1123. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1124. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1125. };
  1126. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1127. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  1128. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0)
  1129. };
  1130. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1131. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1132. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1133. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1134. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1135. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1136. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1137. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1138. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1139. };
  1140. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1141. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1142. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1143. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1144. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1145. };
  1146. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1147. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1148. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1149. SND_SOC_DAPM_INPUT("Clock"),
  1150. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1151. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1152. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  1153. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  1154. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  1155. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1156. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  1157. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1158. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1159. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1160. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1161. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1162. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1163. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1164. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1165. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1166. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1167. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1168. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1169. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1170. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1171. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1172. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1173. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1174. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1175. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1176. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1177. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1178. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1179. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1180. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1181. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1182. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1183. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1184. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1185. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1186. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1187. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1188. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1189. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1190. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1191. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1192. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1193. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1194. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1195. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1196. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1197. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1198. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1199. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1200. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1201. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1202. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1203. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1204. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1205. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1206. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1207. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1208. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1209. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1210. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1211. SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1212. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1213. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1214. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1215. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1216. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1217. /* Power is done with the muxes since the ADC power also controls the
  1218. * downsampling chain, the chip will automatically manage the analogue
  1219. * specific portions.
  1220. */
  1221. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1222. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1223. SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1224. SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1225. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1226. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1227. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1228. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1229. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1230. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1231. SND_SOC_DAPM_POST("Debug log", post_ev),
  1232. };
  1233. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1234. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1235. };
  1236. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1237. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1238. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1239. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1240. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1241. };
  1242. static const struct snd_soc_dapm_route intercon[] = {
  1243. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1244. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1245. { "DSP1CLK", NULL, "CLK_SYS" },
  1246. { "DSP2CLK", NULL, "CLK_SYS" },
  1247. { "DSPINTCLK", NULL, "CLK_SYS" },
  1248. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1249. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1250. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1251. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1252. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1253. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1254. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1255. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1256. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1257. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1258. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1259. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1260. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1261. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1262. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1263. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1264. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1265. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1266. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1267. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1268. { "AIF2ADCL", NULL, "AIF2CLK" },
  1269. { "AIF2ADCL", NULL, "DSP2CLK" },
  1270. { "AIF2ADCR", NULL, "AIF2CLK" },
  1271. { "AIF2ADCR", NULL, "DSP2CLK" },
  1272. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1273. { "AIF2DACL", NULL, "AIF2CLK" },
  1274. { "AIF2DACL", NULL, "DSP2CLK" },
  1275. { "AIF2DACR", NULL, "AIF2CLK" },
  1276. { "AIF2DACR", NULL, "DSP2CLK" },
  1277. { "AIF2DACR", NULL, "DSPINTCLK" },
  1278. { "DMIC1L", NULL, "DMIC1DAT" },
  1279. { "DMIC1L", NULL, "CLK_SYS" },
  1280. { "DMIC1R", NULL, "DMIC1DAT" },
  1281. { "DMIC1R", NULL, "CLK_SYS" },
  1282. { "DMIC2L", NULL, "DMIC2DAT" },
  1283. { "DMIC2L", NULL, "CLK_SYS" },
  1284. { "DMIC2R", NULL, "DMIC2DAT" },
  1285. { "DMIC2R", NULL, "CLK_SYS" },
  1286. { "ADCL", NULL, "AIF1CLK" },
  1287. { "ADCL", NULL, "DSP1CLK" },
  1288. { "ADCL", NULL, "DSPINTCLK" },
  1289. { "ADCR", NULL, "AIF1CLK" },
  1290. { "ADCR", NULL, "DSP1CLK" },
  1291. { "ADCR", NULL, "DSPINTCLK" },
  1292. { "ADCL Mux", "ADC", "ADCL" },
  1293. { "ADCL Mux", "DMIC", "DMIC1L" },
  1294. { "ADCR Mux", "ADC", "ADCR" },
  1295. { "ADCR Mux", "DMIC", "DMIC1R" },
  1296. { "DAC1L", NULL, "AIF1CLK" },
  1297. { "DAC1L", NULL, "DSP1CLK" },
  1298. { "DAC1L", NULL, "DSPINTCLK" },
  1299. { "DAC1R", NULL, "AIF1CLK" },
  1300. { "DAC1R", NULL, "DSP1CLK" },
  1301. { "DAC1R", NULL, "DSPINTCLK" },
  1302. { "DAC2L", NULL, "AIF2CLK" },
  1303. { "DAC2L", NULL, "DSP2CLK" },
  1304. { "DAC2L", NULL, "DSPINTCLK" },
  1305. { "DAC2R", NULL, "AIF2DACR" },
  1306. { "DAC2R", NULL, "AIF2CLK" },
  1307. { "DAC2R", NULL, "DSP2CLK" },
  1308. { "DAC2R", NULL, "DSPINTCLK" },
  1309. { "TOCLK", NULL, "CLK_SYS" },
  1310. /* AIF1 outputs */
  1311. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1312. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1313. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1314. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1315. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1316. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1317. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1318. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1319. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1320. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1321. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1322. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1323. /* Pin level routing for AIF3 */
  1324. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1325. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1326. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1327. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1328. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1329. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1330. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1331. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1332. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1333. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1334. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1335. /* DAC1 inputs */
  1336. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1337. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1338. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1339. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1340. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1341. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1342. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1343. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1344. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1345. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1346. /* DAC2/AIF2 outputs */
  1347. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1348. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1349. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1350. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1351. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1352. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1353. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1354. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1355. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1356. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1357. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1358. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1359. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1360. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1361. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1362. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1363. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1364. /* AIF3 output */
  1365. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1366. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1367. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1368. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1369. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1370. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1371. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1372. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1373. /* Sidetone */
  1374. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1375. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1376. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1377. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1378. /* Output stages */
  1379. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1380. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1381. { "SPKL", "DAC1 Switch", "DAC1L" },
  1382. { "SPKL", "DAC2 Switch", "DAC2L" },
  1383. { "SPKR", "DAC1 Switch", "DAC1R" },
  1384. { "SPKR", "DAC2 Switch", "DAC2R" },
  1385. { "Left Headphone Mux", "DAC", "DAC1L" },
  1386. { "Right Headphone Mux", "DAC", "DAC1R" },
  1387. };
  1388. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1389. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1390. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1391. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1392. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1393. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1394. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1395. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1396. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1397. };
  1398. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1399. { "DAC1L", NULL, "DAC1L Mixer" },
  1400. { "DAC1R", NULL, "DAC1R Mixer" },
  1401. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1402. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1403. };
  1404. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1405. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1406. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1407. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1408. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1409. };
  1410. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1411. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1412. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1413. };
  1414. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1415. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1416. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1417. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1418. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1419. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1420. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1421. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1422. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1423. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1424. };
  1425. /* The size in bits of the FLL divide multiplied by 10
  1426. * to allow rounding later */
  1427. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1428. struct fll_div {
  1429. u16 outdiv;
  1430. u16 n;
  1431. u16 k;
  1432. u16 clk_ref_div;
  1433. u16 fll_fratio;
  1434. };
  1435. static int wm8994_get_fll_config(struct fll_div *fll,
  1436. int freq_in, int freq_out)
  1437. {
  1438. u64 Kpart;
  1439. unsigned int K, Ndiv, Nmod;
  1440. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1441. /* Scale the input frequency down to <= 13.5MHz */
  1442. fll->clk_ref_div = 0;
  1443. while (freq_in > 13500000) {
  1444. fll->clk_ref_div++;
  1445. freq_in /= 2;
  1446. if (fll->clk_ref_div > 3)
  1447. return -EINVAL;
  1448. }
  1449. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1450. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1451. fll->outdiv = 3;
  1452. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1453. fll->outdiv++;
  1454. if (fll->outdiv > 63)
  1455. return -EINVAL;
  1456. }
  1457. freq_out *= fll->outdiv + 1;
  1458. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1459. if (freq_in > 1000000) {
  1460. fll->fll_fratio = 0;
  1461. } else if (freq_in > 256000) {
  1462. fll->fll_fratio = 1;
  1463. freq_in *= 2;
  1464. } else if (freq_in > 128000) {
  1465. fll->fll_fratio = 2;
  1466. freq_in *= 4;
  1467. } else if (freq_in > 64000) {
  1468. fll->fll_fratio = 3;
  1469. freq_in *= 8;
  1470. } else {
  1471. fll->fll_fratio = 4;
  1472. freq_in *= 16;
  1473. }
  1474. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1475. /* Now, calculate N.K */
  1476. Ndiv = freq_out / freq_in;
  1477. fll->n = Ndiv;
  1478. Nmod = freq_out % freq_in;
  1479. pr_debug("Nmod=%d\n", Nmod);
  1480. /* Calculate fractional part - scale up so we can round. */
  1481. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1482. do_div(Kpart, freq_in);
  1483. K = Kpart & 0xFFFFFFFF;
  1484. if ((K % 10) >= 5)
  1485. K += 5;
  1486. /* Move down to proper range now rounding is done */
  1487. fll->k = K / 10;
  1488. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1489. return 0;
  1490. }
  1491. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1492. unsigned int freq_in, unsigned int freq_out)
  1493. {
  1494. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1495. int reg_offset, ret;
  1496. struct fll_div fll;
  1497. u16 reg, aif1, aif2;
  1498. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1499. & WM8994_AIF1CLK_ENA;
  1500. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1501. & WM8994_AIF2CLK_ENA;
  1502. switch (id) {
  1503. case WM8994_FLL1:
  1504. reg_offset = 0;
  1505. id = 0;
  1506. break;
  1507. case WM8994_FLL2:
  1508. reg_offset = 0x20;
  1509. id = 1;
  1510. break;
  1511. default:
  1512. return -EINVAL;
  1513. }
  1514. switch (src) {
  1515. case 0:
  1516. /* Allow no source specification when stopping */
  1517. if (freq_out)
  1518. return -EINVAL;
  1519. src = wm8994->fll[id].src;
  1520. break;
  1521. case WM8994_FLL_SRC_MCLK1:
  1522. case WM8994_FLL_SRC_MCLK2:
  1523. case WM8994_FLL_SRC_LRCLK:
  1524. case WM8994_FLL_SRC_BCLK:
  1525. break;
  1526. default:
  1527. return -EINVAL;
  1528. }
  1529. /* Are we changing anything? */
  1530. if (wm8994->fll[id].src == src &&
  1531. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1532. return 0;
  1533. /* If we're stopping the FLL redo the old config - no
  1534. * registers will actually be written but we avoid GCC flow
  1535. * analysis bugs spewing warnings.
  1536. */
  1537. if (freq_out)
  1538. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1539. else
  1540. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1541. wm8994->fll[id].out);
  1542. if (ret < 0)
  1543. return ret;
  1544. /* Gate the AIF clocks while we reclock */
  1545. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1546. WM8994_AIF1CLK_ENA, 0);
  1547. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1548. WM8994_AIF2CLK_ENA, 0);
  1549. /* We always need to disable the FLL while reconfiguring */
  1550. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1551. WM8994_FLL1_ENA, 0);
  1552. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1553. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1554. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1555. WM8994_FLL1_OUTDIV_MASK |
  1556. WM8994_FLL1_FRATIO_MASK, reg);
  1557. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1558. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1559. WM8994_FLL1_N_MASK,
  1560. fll.n << WM8994_FLL1_N_SHIFT);
  1561. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1562. WM8994_FLL1_REFCLK_DIV_MASK |
  1563. WM8994_FLL1_REFCLK_SRC_MASK,
  1564. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1565. (src - 1));
  1566. /* Enable (with fractional mode if required) */
  1567. if (freq_out) {
  1568. if (fll.k)
  1569. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1570. else
  1571. reg = WM8994_FLL1_ENA;
  1572. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1573. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1574. reg);
  1575. }
  1576. wm8994->fll[id].in = freq_in;
  1577. wm8994->fll[id].out = freq_out;
  1578. wm8994->fll[id].src = src;
  1579. /* Enable any gated AIF clocks */
  1580. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1581. WM8994_AIF1CLK_ENA, aif1);
  1582. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1583. WM8994_AIF2CLK_ENA, aif2);
  1584. configure_clock(codec);
  1585. return 0;
  1586. }
  1587. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1588. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1589. unsigned int freq_in, unsigned int freq_out)
  1590. {
  1591. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1592. }
  1593. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1594. int clk_id, unsigned int freq, int dir)
  1595. {
  1596. struct snd_soc_codec *codec = dai->codec;
  1597. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1598. int i;
  1599. switch (dai->id) {
  1600. case 1:
  1601. case 2:
  1602. break;
  1603. default:
  1604. /* AIF3 shares clocking with AIF1/2 */
  1605. return -EINVAL;
  1606. }
  1607. switch (clk_id) {
  1608. case WM8994_SYSCLK_MCLK1:
  1609. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1610. wm8994->mclk[0] = freq;
  1611. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1612. dai->id, freq);
  1613. break;
  1614. case WM8994_SYSCLK_MCLK2:
  1615. /* TODO: Set GPIO AF */
  1616. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1617. wm8994->mclk[1] = freq;
  1618. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1619. dai->id, freq);
  1620. break;
  1621. case WM8994_SYSCLK_FLL1:
  1622. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1623. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1624. break;
  1625. case WM8994_SYSCLK_FLL2:
  1626. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1627. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1628. break;
  1629. case WM8994_SYSCLK_OPCLK:
  1630. /* Special case - a division (times 10) is given and
  1631. * no effect on main clocking.
  1632. */
  1633. if (freq) {
  1634. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1635. if (opclk_divs[i] == freq)
  1636. break;
  1637. if (i == ARRAY_SIZE(opclk_divs))
  1638. return -EINVAL;
  1639. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1640. WM8994_OPCLK_DIV_MASK, i);
  1641. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1642. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1643. } else {
  1644. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1645. WM8994_OPCLK_ENA, 0);
  1646. }
  1647. default:
  1648. return -EINVAL;
  1649. }
  1650. configure_clock(codec);
  1651. return 0;
  1652. }
  1653. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1654. enum snd_soc_bias_level level)
  1655. {
  1656. struct wm8994 *control = codec->control_data;
  1657. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1658. switch (level) {
  1659. case SND_SOC_BIAS_ON:
  1660. break;
  1661. case SND_SOC_BIAS_PREPARE:
  1662. /* VMID=2x40k */
  1663. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1664. WM8994_VMID_SEL_MASK, 0x2);
  1665. break;
  1666. case SND_SOC_BIAS_STANDBY:
  1667. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1668. pm_runtime_get_sync(codec->dev);
  1669. switch (control->type) {
  1670. case WM8994:
  1671. if (wm8994->revision < 4) {
  1672. /* Tweak DC servo and DSP
  1673. * configuration for improved
  1674. * performance. */
  1675. snd_soc_write(codec, 0x102, 0x3);
  1676. snd_soc_write(codec, 0x56, 0x3);
  1677. snd_soc_write(codec, 0x817, 0);
  1678. snd_soc_write(codec, 0x102, 0);
  1679. }
  1680. break;
  1681. case WM8958:
  1682. if (wm8994->revision == 0) {
  1683. /* Optimise performance for rev A */
  1684. snd_soc_write(codec, 0x102, 0x3);
  1685. snd_soc_write(codec, 0xcb, 0x81);
  1686. snd_soc_write(codec, 0x817, 0);
  1687. snd_soc_write(codec, 0x102, 0);
  1688. snd_soc_update_bits(codec,
  1689. WM8958_CHARGE_PUMP_2,
  1690. WM8958_CP_DISCH,
  1691. WM8958_CP_DISCH);
  1692. }
  1693. break;
  1694. }
  1695. /* Discharge LINEOUT1 & 2 */
  1696. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1697. WM8994_LINEOUT1_DISCH |
  1698. WM8994_LINEOUT2_DISCH,
  1699. WM8994_LINEOUT1_DISCH |
  1700. WM8994_LINEOUT2_DISCH);
  1701. /* Startup bias, VMID ramp & buffer */
  1702. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1703. WM8994_STARTUP_BIAS_ENA |
  1704. WM8994_VMID_BUF_ENA |
  1705. WM8994_VMID_RAMP_MASK,
  1706. WM8994_STARTUP_BIAS_ENA |
  1707. WM8994_VMID_BUF_ENA |
  1708. (0x11 << WM8994_VMID_RAMP_SHIFT));
  1709. /* Main bias enable, VMID=2x40k */
  1710. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1711. WM8994_BIAS_ENA |
  1712. WM8994_VMID_SEL_MASK,
  1713. WM8994_BIAS_ENA | 0x2);
  1714. msleep(20);
  1715. }
  1716. /* VMID=2x500k */
  1717. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1718. WM8994_VMID_SEL_MASK, 0x4);
  1719. break;
  1720. case SND_SOC_BIAS_OFF:
  1721. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1722. /* Switch over to startup biases */
  1723. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1724. WM8994_BIAS_SRC |
  1725. WM8994_STARTUP_BIAS_ENA |
  1726. WM8994_VMID_BUF_ENA |
  1727. WM8994_VMID_RAMP_MASK,
  1728. WM8994_BIAS_SRC |
  1729. WM8994_STARTUP_BIAS_ENA |
  1730. WM8994_VMID_BUF_ENA |
  1731. (1 << WM8994_VMID_RAMP_SHIFT));
  1732. /* Disable main biases */
  1733. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1734. WM8994_BIAS_ENA |
  1735. WM8994_VMID_SEL_MASK, 0);
  1736. /* Discharge line */
  1737. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1738. WM8994_LINEOUT1_DISCH |
  1739. WM8994_LINEOUT2_DISCH,
  1740. WM8994_LINEOUT1_DISCH |
  1741. WM8994_LINEOUT2_DISCH);
  1742. msleep(5);
  1743. /* Switch off startup biases */
  1744. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1745. WM8994_BIAS_SRC |
  1746. WM8994_STARTUP_BIAS_ENA |
  1747. WM8994_VMID_BUF_ENA |
  1748. WM8994_VMID_RAMP_MASK, 0);
  1749. pm_runtime_put(codec->dev);
  1750. }
  1751. break;
  1752. }
  1753. codec->dapm.bias_level = level;
  1754. return 0;
  1755. }
  1756. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1757. {
  1758. struct snd_soc_codec *codec = dai->codec;
  1759. struct wm8994 *control = codec->control_data;
  1760. int ms_reg;
  1761. int aif1_reg;
  1762. int ms = 0;
  1763. int aif1 = 0;
  1764. switch (dai->id) {
  1765. case 1:
  1766. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1767. aif1_reg = WM8994_AIF1_CONTROL_1;
  1768. break;
  1769. case 2:
  1770. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1771. aif1_reg = WM8994_AIF2_CONTROL_1;
  1772. break;
  1773. default:
  1774. return -EINVAL;
  1775. }
  1776. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1777. case SND_SOC_DAIFMT_CBS_CFS:
  1778. break;
  1779. case SND_SOC_DAIFMT_CBM_CFM:
  1780. ms = WM8994_AIF1_MSTR;
  1781. break;
  1782. default:
  1783. return -EINVAL;
  1784. }
  1785. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1786. case SND_SOC_DAIFMT_DSP_B:
  1787. aif1 |= WM8994_AIF1_LRCLK_INV;
  1788. case SND_SOC_DAIFMT_DSP_A:
  1789. aif1 |= 0x18;
  1790. break;
  1791. case SND_SOC_DAIFMT_I2S:
  1792. aif1 |= 0x10;
  1793. break;
  1794. case SND_SOC_DAIFMT_RIGHT_J:
  1795. break;
  1796. case SND_SOC_DAIFMT_LEFT_J:
  1797. aif1 |= 0x8;
  1798. break;
  1799. default:
  1800. return -EINVAL;
  1801. }
  1802. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1803. case SND_SOC_DAIFMT_DSP_A:
  1804. case SND_SOC_DAIFMT_DSP_B:
  1805. /* frame inversion not valid for DSP modes */
  1806. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1807. case SND_SOC_DAIFMT_NB_NF:
  1808. break;
  1809. case SND_SOC_DAIFMT_IB_NF:
  1810. aif1 |= WM8994_AIF1_BCLK_INV;
  1811. break;
  1812. default:
  1813. return -EINVAL;
  1814. }
  1815. break;
  1816. case SND_SOC_DAIFMT_I2S:
  1817. case SND_SOC_DAIFMT_RIGHT_J:
  1818. case SND_SOC_DAIFMT_LEFT_J:
  1819. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1820. case SND_SOC_DAIFMT_NB_NF:
  1821. break;
  1822. case SND_SOC_DAIFMT_IB_IF:
  1823. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1824. break;
  1825. case SND_SOC_DAIFMT_IB_NF:
  1826. aif1 |= WM8994_AIF1_BCLK_INV;
  1827. break;
  1828. case SND_SOC_DAIFMT_NB_IF:
  1829. aif1 |= WM8994_AIF1_LRCLK_INV;
  1830. break;
  1831. default:
  1832. return -EINVAL;
  1833. }
  1834. break;
  1835. default:
  1836. return -EINVAL;
  1837. }
  1838. /* The AIF2 format configuration needs to be mirrored to AIF3
  1839. * on WM8958 if it's in use so just do it all the time. */
  1840. if (control->type == WM8958 && dai->id == 2)
  1841. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1842. WM8994_AIF1_LRCLK_INV |
  1843. WM8958_AIF3_FMT_MASK, aif1);
  1844. snd_soc_update_bits(codec, aif1_reg,
  1845. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1846. WM8994_AIF1_FMT_MASK,
  1847. aif1);
  1848. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1849. ms);
  1850. return 0;
  1851. }
  1852. static struct {
  1853. int val, rate;
  1854. } srs[] = {
  1855. { 0, 8000 },
  1856. { 1, 11025 },
  1857. { 2, 12000 },
  1858. { 3, 16000 },
  1859. { 4, 22050 },
  1860. { 5, 24000 },
  1861. { 6, 32000 },
  1862. { 7, 44100 },
  1863. { 8, 48000 },
  1864. { 9, 88200 },
  1865. { 10, 96000 },
  1866. };
  1867. static int fs_ratios[] = {
  1868. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1869. };
  1870. static int bclk_divs[] = {
  1871. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1872. 640, 880, 960, 1280, 1760, 1920
  1873. };
  1874. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1875. struct snd_pcm_hw_params *params,
  1876. struct snd_soc_dai *dai)
  1877. {
  1878. struct snd_soc_codec *codec = dai->codec;
  1879. struct wm8994 *control = codec->control_data;
  1880. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1881. int aif1_reg;
  1882. int aif2_reg;
  1883. int bclk_reg;
  1884. int lrclk_reg;
  1885. int rate_reg;
  1886. int aif1 = 0;
  1887. int aif2 = 0;
  1888. int bclk = 0;
  1889. int lrclk = 0;
  1890. int rate_val = 0;
  1891. int id = dai->id - 1;
  1892. int i, cur_val, best_val, bclk_rate, best;
  1893. switch (dai->id) {
  1894. case 1:
  1895. aif1_reg = WM8994_AIF1_CONTROL_1;
  1896. aif2_reg = WM8994_AIF1_CONTROL_2;
  1897. bclk_reg = WM8994_AIF1_BCLK;
  1898. rate_reg = WM8994_AIF1_RATE;
  1899. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1900. wm8994->lrclk_shared[0]) {
  1901. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1902. } else {
  1903. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1904. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1905. }
  1906. break;
  1907. case 2:
  1908. aif1_reg = WM8994_AIF2_CONTROL_1;
  1909. aif2_reg = WM8994_AIF2_CONTROL_2;
  1910. bclk_reg = WM8994_AIF2_BCLK;
  1911. rate_reg = WM8994_AIF2_RATE;
  1912. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1913. wm8994->lrclk_shared[1]) {
  1914. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1915. } else {
  1916. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1917. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1918. }
  1919. break;
  1920. case 3:
  1921. switch (control->type) {
  1922. case WM8958:
  1923. aif1_reg = WM8958_AIF3_CONTROL_1;
  1924. break;
  1925. default:
  1926. return 0;
  1927. }
  1928. default:
  1929. return -EINVAL;
  1930. }
  1931. bclk_rate = params_rate(params) * 2;
  1932. switch (params_format(params)) {
  1933. case SNDRV_PCM_FORMAT_S16_LE:
  1934. bclk_rate *= 16;
  1935. break;
  1936. case SNDRV_PCM_FORMAT_S20_3LE:
  1937. bclk_rate *= 20;
  1938. aif1 |= 0x20;
  1939. break;
  1940. case SNDRV_PCM_FORMAT_S24_LE:
  1941. bclk_rate *= 24;
  1942. aif1 |= 0x40;
  1943. break;
  1944. case SNDRV_PCM_FORMAT_S32_LE:
  1945. bclk_rate *= 32;
  1946. aif1 |= 0x60;
  1947. break;
  1948. default:
  1949. return -EINVAL;
  1950. }
  1951. /* Try to find an appropriate sample rate; look for an exact match. */
  1952. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1953. if (srs[i].rate == params_rate(params))
  1954. break;
  1955. if (i == ARRAY_SIZE(srs))
  1956. return -EINVAL;
  1957. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  1958. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  1959. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  1960. dai->id, wm8994->aifclk[id], bclk_rate);
  1961. if (params_channels(params) == 1 &&
  1962. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  1963. aif2 |= WM8994_AIF1_MONO;
  1964. if (wm8994->aifclk[id] == 0) {
  1965. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  1966. return -EINVAL;
  1967. }
  1968. /* AIFCLK/fs ratio; look for a close match in either direction */
  1969. best = 0;
  1970. best_val = abs((fs_ratios[0] * params_rate(params))
  1971. - wm8994->aifclk[id]);
  1972. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  1973. cur_val = abs((fs_ratios[i] * params_rate(params))
  1974. - wm8994->aifclk[id]);
  1975. if (cur_val >= best_val)
  1976. continue;
  1977. best = i;
  1978. best_val = cur_val;
  1979. }
  1980. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  1981. dai->id, fs_ratios[best]);
  1982. rate_val |= best;
  1983. /* We may not get quite the right frequency if using
  1984. * approximate clocks so look for the closest match that is
  1985. * higher than the target (we need to ensure that there enough
  1986. * BCLKs to clock out the samples).
  1987. */
  1988. best = 0;
  1989. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1990. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  1991. if (cur_val < 0) /* BCLK table is sorted */
  1992. break;
  1993. best = i;
  1994. }
  1995. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  1996. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1997. bclk_divs[best], bclk_rate);
  1998. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  1999. lrclk = bclk_rate / params_rate(params);
  2000. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2001. lrclk, bclk_rate / lrclk);
  2002. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2003. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2004. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2005. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2006. lrclk);
  2007. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2008. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2009. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2010. switch (dai->id) {
  2011. case 1:
  2012. wm8994->dac_rates[0] = params_rate(params);
  2013. wm8994_set_retune_mobile(codec, 0);
  2014. wm8994_set_retune_mobile(codec, 1);
  2015. break;
  2016. case 2:
  2017. wm8994->dac_rates[1] = params_rate(params);
  2018. wm8994_set_retune_mobile(codec, 2);
  2019. break;
  2020. }
  2021. }
  2022. return 0;
  2023. }
  2024. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2025. struct snd_pcm_hw_params *params,
  2026. struct snd_soc_dai *dai)
  2027. {
  2028. struct snd_soc_codec *codec = dai->codec;
  2029. struct wm8994 *control = codec->control_data;
  2030. int aif1_reg;
  2031. int aif1 = 0;
  2032. switch (dai->id) {
  2033. case 3:
  2034. switch (control->type) {
  2035. case WM8958:
  2036. aif1_reg = WM8958_AIF3_CONTROL_1;
  2037. break;
  2038. default:
  2039. return 0;
  2040. }
  2041. default:
  2042. return 0;
  2043. }
  2044. switch (params_format(params)) {
  2045. case SNDRV_PCM_FORMAT_S16_LE:
  2046. break;
  2047. case SNDRV_PCM_FORMAT_S20_3LE:
  2048. aif1 |= 0x20;
  2049. break;
  2050. case SNDRV_PCM_FORMAT_S24_LE:
  2051. aif1 |= 0x40;
  2052. break;
  2053. case SNDRV_PCM_FORMAT_S32_LE:
  2054. aif1 |= 0x60;
  2055. break;
  2056. default:
  2057. return -EINVAL;
  2058. }
  2059. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2060. }
  2061. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2062. {
  2063. struct snd_soc_codec *codec = codec_dai->codec;
  2064. int mute_reg;
  2065. int reg;
  2066. switch (codec_dai->id) {
  2067. case 1:
  2068. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2069. break;
  2070. case 2:
  2071. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2072. break;
  2073. default:
  2074. return -EINVAL;
  2075. }
  2076. if (mute)
  2077. reg = WM8994_AIF1DAC1_MUTE;
  2078. else
  2079. reg = 0;
  2080. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2081. return 0;
  2082. }
  2083. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2084. {
  2085. struct snd_soc_codec *codec = codec_dai->codec;
  2086. int reg, val, mask;
  2087. switch (codec_dai->id) {
  2088. case 1:
  2089. reg = WM8994_AIF1_MASTER_SLAVE;
  2090. mask = WM8994_AIF1_TRI;
  2091. break;
  2092. case 2:
  2093. reg = WM8994_AIF2_MASTER_SLAVE;
  2094. mask = WM8994_AIF2_TRI;
  2095. break;
  2096. case 3:
  2097. reg = WM8994_POWER_MANAGEMENT_6;
  2098. mask = WM8994_AIF3_TRI;
  2099. break;
  2100. default:
  2101. return -EINVAL;
  2102. }
  2103. if (tristate)
  2104. val = mask;
  2105. else
  2106. val = 0;
  2107. return snd_soc_update_bits(codec, reg, mask, val);
  2108. }
  2109. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2110. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2111. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2112. static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2113. .set_sysclk = wm8994_set_dai_sysclk,
  2114. .set_fmt = wm8994_set_dai_fmt,
  2115. .hw_params = wm8994_hw_params,
  2116. .digital_mute = wm8994_aif_mute,
  2117. .set_pll = wm8994_set_fll,
  2118. .set_tristate = wm8994_set_tristate,
  2119. };
  2120. static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2121. .set_sysclk = wm8994_set_dai_sysclk,
  2122. .set_fmt = wm8994_set_dai_fmt,
  2123. .hw_params = wm8994_hw_params,
  2124. .digital_mute = wm8994_aif_mute,
  2125. .set_pll = wm8994_set_fll,
  2126. .set_tristate = wm8994_set_tristate,
  2127. };
  2128. static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2129. .hw_params = wm8994_aif3_hw_params,
  2130. .set_tristate = wm8994_set_tristate,
  2131. };
  2132. static struct snd_soc_dai_driver wm8994_dai[] = {
  2133. {
  2134. .name = "wm8994-aif1",
  2135. .id = 1,
  2136. .playback = {
  2137. .stream_name = "AIF1 Playback",
  2138. .channels_min = 1,
  2139. .channels_max = 2,
  2140. .rates = WM8994_RATES,
  2141. .formats = WM8994_FORMATS,
  2142. },
  2143. .capture = {
  2144. .stream_name = "AIF1 Capture",
  2145. .channels_min = 1,
  2146. .channels_max = 2,
  2147. .rates = WM8994_RATES,
  2148. .formats = WM8994_FORMATS,
  2149. },
  2150. .ops = &wm8994_aif1_dai_ops,
  2151. },
  2152. {
  2153. .name = "wm8994-aif2",
  2154. .id = 2,
  2155. .playback = {
  2156. .stream_name = "AIF2 Playback",
  2157. .channels_min = 1,
  2158. .channels_max = 2,
  2159. .rates = WM8994_RATES,
  2160. .formats = WM8994_FORMATS,
  2161. },
  2162. .capture = {
  2163. .stream_name = "AIF2 Capture",
  2164. .channels_min = 1,
  2165. .channels_max = 2,
  2166. .rates = WM8994_RATES,
  2167. .formats = WM8994_FORMATS,
  2168. },
  2169. .ops = &wm8994_aif2_dai_ops,
  2170. },
  2171. {
  2172. .name = "wm8994-aif3",
  2173. .id = 3,
  2174. .playback = {
  2175. .stream_name = "AIF3 Playback",
  2176. .channels_min = 1,
  2177. .channels_max = 2,
  2178. .rates = WM8994_RATES,
  2179. .formats = WM8994_FORMATS,
  2180. },
  2181. .capture = {
  2182. .stream_name = "AIF3 Capture",
  2183. .channels_min = 1,
  2184. .channels_max = 2,
  2185. .rates = WM8994_RATES,
  2186. .formats = WM8994_FORMATS,
  2187. },
  2188. .ops = &wm8994_aif3_dai_ops,
  2189. }
  2190. };
  2191. #ifdef CONFIG_PM
  2192. static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
  2193. {
  2194. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2195. int i, ret;
  2196. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2197. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2198. sizeof(struct fll_config));
  2199. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2200. if (ret < 0)
  2201. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2202. i + 1, ret);
  2203. }
  2204. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2205. return 0;
  2206. }
  2207. static int wm8994_resume(struct snd_soc_codec *codec)
  2208. {
  2209. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2210. int i, ret;
  2211. unsigned int val, mask;
  2212. if (wm8994->revision < 4) {
  2213. /* force a HW read */
  2214. val = wm8994_reg_read(codec->control_data,
  2215. WM8994_POWER_MANAGEMENT_5);
  2216. /* modify the cache only */
  2217. codec->cache_only = 1;
  2218. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2219. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2220. val &= mask;
  2221. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2222. mask, val);
  2223. codec->cache_only = 0;
  2224. }
  2225. /* Restore the registers */
  2226. ret = snd_soc_cache_sync(codec);
  2227. if (ret != 0)
  2228. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  2229. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2230. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2231. if (!wm8994->fll_suspend[i].out)
  2232. continue;
  2233. ret = _wm8994_set_fll(codec, i + 1,
  2234. wm8994->fll_suspend[i].src,
  2235. wm8994->fll_suspend[i].in,
  2236. wm8994->fll_suspend[i].out);
  2237. if (ret < 0)
  2238. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2239. i + 1, ret);
  2240. }
  2241. return 0;
  2242. }
  2243. #else
  2244. #define wm8994_suspend NULL
  2245. #define wm8994_resume NULL
  2246. #endif
  2247. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2248. {
  2249. struct snd_soc_codec *codec = wm8994->codec;
  2250. struct wm8994_pdata *pdata = wm8994->pdata;
  2251. struct snd_kcontrol_new controls[] = {
  2252. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2253. wm8994->retune_mobile_enum,
  2254. wm8994_get_retune_mobile_enum,
  2255. wm8994_put_retune_mobile_enum),
  2256. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2257. wm8994->retune_mobile_enum,
  2258. wm8994_get_retune_mobile_enum,
  2259. wm8994_put_retune_mobile_enum),
  2260. SOC_ENUM_EXT("AIF2 EQ Mode",
  2261. wm8994->retune_mobile_enum,
  2262. wm8994_get_retune_mobile_enum,
  2263. wm8994_put_retune_mobile_enum),
  2264. };
  2265. int ret, i, j;
  2266. const char **t;
  2267. /* We need an array of texts for the enum API but the number
  2268. * of texts is likely to be less than the number of
  2269. * configurations due to the sample rate dependency of the
  2270. * configurations. */
  2271. wm8994->num_retune_mobile_texts = 0;
  2272. wm8994->retune_mobile_texts = NULL;
  2273. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2274. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2275. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2276. wm8994->retune_mobile_texts[j]) == 0)
  2277. break;
  2278. }
  2279. if (j != wm8994->num_retune_mobile_texts)
  2280. continue;
  2281. /* Expand the array... */
  2282. t = krealloc(wm8994->retune_mobile_texts,
  2283. sizeof(char *) *
  2284. (wm8994->num_retune_mobile_texts + 1),
  2285. GFP_KERNEL);
  2286. if (t == NULL)
  2287. continue;
  2288. /* ...store the new entry... */
  2289. t[wm8994->num_retune_mobile_texts] =
  2290. pdata->retune_mobile_cfgs[i].name;
  2291. /* ...and remember the new version. */
  2292. wm8994->num_retune_mobile_texts++;
  2293. wm8994->retune_mobile_texts = t;
  2294. }
  2295. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2296. wm8994->num_retune_mobile_texts);
  2297. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2298. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2299. ret = snd_soc_add_controls(wm8994->codec, controls,
  2300. ARRAY_SIZE(controls));
  2301. if (ret != 0)
  2302. dev_err(wm8994->codec->dev,
  2303. "Failed to add ReTune Mobile controls: %d\n", ret);
  2304. }
  2305. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2306. {
  2307. struct snd_soc_codec *codec = wm8994->codec;
  2308. struct wm8994_pdata *pdata = wm8994->pdata;
  2309. int ret, i;
  2310. if (!pdata)
  2311. return;
  2312. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2313. pdata->lineout2_diff,
  2314. pdata->lineout1fb,
  2315. pdata->lineout2fb,
  2316. pdata->jd_scthr,
  2317. pdata->jd_thr,
  2318. pdata->micbias1_lvl,
  2319. pdata->micbias2_lvl);
  2320. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2321. if (pdata->num_drc_cfgs) {
  2322. struct snd_kcontrol_new controls[] = {
  2323. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2324. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2325. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2326. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2327. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2328. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2329. };
  2330. /* We need an array of texts for the enum API */
  2331. wm8994->drc_texts = kmalloc(sizeof(char *)
  2332. * pdata->num_drc_cfgs, GFP_KERNEL);
  2333. if (!wm8994->drc_texts) {
  2334. dev_err(wm8994->codec->dev,
  2335. "Failed to allocate %d DRC config texts\n",
  2336. pdata->num_drc_cfgs);
  2337. return;
  2338. }
  2339. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2340. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2341. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2342. wm8994->drc_enum.texts = wm8994->drc_texts;
  2343. ret = snd_soc_add_controls(wm8994->codec, controls,
  2344. ARRAY_SIZE(controls));
  2345. if (ret != 0)
  2346. dev_err(wm8994->codec->dev,
  2347. "Failed to add DRC mode controls: %d\n", ret);
  2348. for (i = 0; i < WM8994_NUM_DRC; i++)
  2349. wm8994_set_drc(codec, i);
  2350. }
  2351. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2352. pdata->num_retune_mobile_cfgs);
  2353. if (pdata->num_mbc_cfgs) {
  2354. struct snd_kcontrol_new control[] = {
  2355. SOC_ENUM_EXT("MBC Mode", wm8994->mbc_enum,
  2356. wm8958_get_mbc_enum, wm8958_put_mbc_enum),
  2357. };
  2358. /* We need an array of texts for the enum API */
  2359. wm8994->mbc_texts = kmalloc(sizeof(char *)
  2360. * pdata->num_mbc_cfgs, GFP_KERNEL);
  2361. if (!wm8994->mbc_texts) {
  2362. dev_err(wm8994->codec->dev,
  2363. "Failed to allocate %d MBC config texts\n",
  2364. pdata->num_mbc_cfgs);
  2365. return;
  2366. }
  2367. for (i = 0; i < pdata->num_mbc_cfgs; i++)
  2368. wm8994->mbc_texts[i] = pdata->mbc_cfgs[i].name;
  2369. wm8994->mbc_enum.max = pdata->num_mbc_cfgs;
  2370. wm8994->mbc_enum.texts = wm8994->mbc_texts;
  2371. ret = snd_soc_add_controls(wm8994->codec, control, 1);
  2372. if (ret != 0)
  2373. dev_err(wm8994->codec->dev,
  2374. "Failed to add MBC mode controls: %d\n", ret);
  2375. }
  2376. if (pdata->num_retune_mobile_cfgs)
  2377. wm8994_handle_retune_mobile_pdata(wm8994);
  2378. else
  2379. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2380. ARRAY_SIZE(wm8994_eq_controls));
  2381. }
  2382. /**
  2383. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2384. *
  2385. * @codec: WM8994 codec
  2386. * @jack: jack to report detection events on
  2387. * @micbias: microphone bias to detect on
  2388. * @det: value to report for presence detection
  2389. * @shrt: value to report for short detection
  2390. *
  2391. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2392. * being used to bring out signals to the processor then only platform
  2393. * data configuration is needed for WM8994 and processor GPIOs should
  2394. * be configured using snd_soc_jack_add_gpios() instead.
  2395. *
  2396. * Configuration of detection levels is available via the micbias1_lvl
  2397. * and micbias2_lvl platform data members.
  2398. */
  2399. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2400. int micbias, int det, int shrt)
  2401. {
  2402. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2403. struct wm8994_micdet *micdet;
  2404. struct wm8994 *control = codec->control_data;
  2405. int reg;
  2406. if (control->type != WM8994)
  2407. return -EINVAL;
  2408. switch (micbias) {
  2409. case 1:
  2410. micdet = &wm8994->micdet[0];
  2411. break;
  2412. case 2:
  2413. micdet = &wm8994->micdet[1];
  2414. break;
  2415. default:
  2416. return -EINVAL;
  2417. }
  2418. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2419. micbias, det, shrt);
  2420. /* Store the configuration */
  2421. micdet->jack = jack;
  2422. micdet->det = det;
  2423. micdet->shrt = shrt;
  2424. /* If either of the jacks is set up then enable detection */
  2425. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2426. reg = WM8994_MICD_ENA;
  2427. else
  2428. reg = 0;
  2429. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2430. return 0;
  2431. }
  2432. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2433. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2434. {
  2435. struct wm8994_priv *priv = data;
  2436. struct snd_soc_codec *codec = priv->codec;
  2437. int reg;
  2438. int report;
  2439. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2440. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2441. #endif
  2442. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2443. if (reg < 0) {
  2444. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2445. reg);
  2446. return IRQ_HANDLED;
  2447. }
  2448. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2449. report = 0;
  2450. if (reg & WM8994_MIC1_DET_STS)
  2451. report |= priv->micdet[0].det;
  2452. if (reg & WM8994_MIC1_SHRT_STS)
  2453. report |= priv->micdet[0].shrt;
  2454. snd_soc_jack_report(priv->micdet[0].jack, report,
  2455. priv->micdet[0].det | priv->micdet[0].shrt);
  2456. report = 0;
  2457. if (reg & WM8994_MIC2_DET_STS)
  2458. report |= priv->micdet[1].det;
  2459. if (reg & WM8994_MIC2_SHRT_STS)
  2460. report |= priv->micdet[1].shrt;
  2461. snd_soc_jack_report(priv->micdet[1].jack, report,
  2462. priv->micdet[1].det | priv->micdet[1].shrt);
  2463. return IRQ_HANDLED;
  2464. }
  2465. /* Default microphone detection handler for WM8958 - the user can
  2466. * override this if they wish.
  2467. */
  2468. static void wm8958_default_micdet(u16 status, void *data)
  2469. {
  2470. struct snd_soc_codec *codec = data;
  2471. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2472. int report = 0;
  2473. /* If nothing present then clear our statuses */
  2474. if (!(status & WM8958_MICD_STS)) {
  2475. wm8994->jack_is_video = false;
  2476. wm8994->jack_is_mic = false;
  2477. goto done;
  2478. }
  2479. /* Assume anything over 475 ohms is a microphone and remember
  2480. * that we've seen one (since buttons override it) */
  2481. if (status & 0x600)
  2482. wm8994->jack_is_mic = true;
  2483. if (wm8994->jack_is_mic)
  2484. report |= SND_JACK_MICROPHONE;
  2485. /* Video has an impedence of approximately 75 ohms; assume
  2486. * this isn't used as a button and remember it since buttons
  2487. * override it. */
  2488. if (status & 0x40)
  2489. wm8994->jack_is_video = true;
  2490. if (wm8994->jack_is_video)
  2491. report |= SND_JACK_VIDEOOUT;
  2492. /* Everything else is buttons; just assign slots */
  2493. if (status & 0x4)
  2494. report |= SND_JACK_BTN_0;
  2495. if (status & 0x8)
  2496. report |= SND_JACK_BTN_1;
  2497. if (status & 0x10)
  2498. report |= SND_JACK_BTN_2;
  2499. if (status & 0x20)
  2500. report |= SND_JACK_BTN_3;
  2501. if (status & 0x80)
  2502. report |= SND_JACK_BTN_4;
  2503. if (status & 0x100)
  2504. report |= SND_JACK_BTN_5;
  2505. done:
  2506. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2507. SND_JACK_BTN_0 | SND_JACK_BTN_1 | SND_JACK_BTN_2 |
  2508. SND_JACK_BTN_3 | SND_JACK_BTN_4 | SND_JACK_BTN_5 |
  2509. SND_JACK_MICROPHONE | SND_JACK_VIDEOOUT);
  2510. }
  2511. /**
  2512. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2513. *
  2514. * @codec: WM8958 codec
  2515. * @jack: jack to report detection events on
  2516. *
  2517. * Enable microphone detection functionality for the WM8958. By
  2518. * default simple detection which supports the detection of up to 6
  2519. * buttons plus video and microphone functionality is supported.
  2520. *
  2521. * The WM8958 has an advanced jack detection facility which is able to
  2522. * support complex accessory detection, especially when used in
  2523. * conjunction with external circuitry. In order to provide maximum
  2524. * flexiblity a callback is provided which allows a completely custom
  2525. * detection algorithm.
  2526. */
  2527. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2528. wm8958_micdet_cb cb, void *cb_data)
  2529. {
  2530. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2531. struct wm8994 *control = codec->control_data;
  2532. if (control->type != WM8958)
  2533. return -EINVAL;
  2534. if (jack) {
  2535. if (!cb) {
  2536. dev_dbg(codec->dev, "Using default micdet callback\n");
  2537. cb = wm8958_default_micdet;
  2538. cb_data = codec;
  2539. }
  2540. wm8994->micdet[0].jack = jack;
  2541. wm8994->jack_cb = cb;
  2542. wm8994->jack_cb_data = cb_data;
  2543. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2544. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2545. } else {
  2546. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2547. WM8958_MICD_ENA, 0);
  2548. }
  2549. return 0;
  2550. }
  2551. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2552. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2553. {
  2554. struct wm8994_priv *wm8994 = data;
  2555. struct snd_soc_codec *codec = wm8994->codec;
  2556. int reg;
  2557. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2558. if (reg < 0) {
  2559. dev_err(codec->dev, "Failed to read mic detect status: %d\n",
  2560. reg);
  2561. return IRQ_NONE;
  2562. }
  2563. if (!(reg & WM8958_MICD_VALID)) {
  2564. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2565. goto out;
  2566. }
  2567. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2568. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2569. #endif
  2570. if (wm8994->jack_cb)
  2571. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2572. else
  2573. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2574. out:
  2575. return IRQ_HANDLED;
  2576. }
  2577. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2578. {
  2579. struct wm8994 *control;
  2580. struct wm8994_priv *wm8994;
  2581. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2582. int ret, i;
  2583. codec->control_data = dev_get_drvdata(codec->dev->parent);
  2584. control = codec->control_data;
  2585. wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
  2586. if (wm8994 == NULL)
  2587. return -ENOMEM;
  2588. snd_soc_codec_set_drvdata(codec, wm8994);
  2589. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2590. wm8994->codec = codec;
  2591. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  2592. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  2593. else if (wm8994->pdata && wm8994->pdata->irq_base)
  2594. wm8994->micdet_irq = wm8994->pdata->irq_base +
  2595. WM8994_IRQ_MIC1_DET;
  2596. pm_runtime_enable(codec->dev);
  2597. pm_runtime_resume(codec->dev);
  2598. /* Read our current status back from the chip - we don't want to
  2599. * reset as this may interfere with the GPIO or LDO operation. */
  2600. for (i = 0; i < WM8994_CACHE_SIZE; i++) {
  2601. if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i))
  2602. continue;
  2603. ret = wm8994_reg_read(codec->control_data, i);
  2604. if (ret <= 0)
  2605. continue;
  2606. ret = snd_soc_cache_write(codec, i, ret);
  2607. if (ret != 0) {
  2608. dev_err(codec->dev,
  2609. "Failed to initialise cache for 0x%x: %d\n",
  2610. i, ret);
  2611. goto err;
  2612. }
  2613. }
  2614. /* Set revision-specific configuration */
  2615. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2616. switch (control->type) {
  2617. case WM8994:
  2618. switch (wm8994->revision) {
  2619. case 2:
  2620. case 3:
  2621. wm8994->hubs.dcs_codes = -5;
  2622. wm8994->hubs.hp_startup_mode = 1;
  2623. wm8994->hubs.dcs_readback_mode = 1;
  2624. break;
  2625. default:
  2626. wm8994->hubs.dcs_readback_mode = 1;
  2627. break;
  2628. }
  2629. case WM8958:
  2630. wm8994->hubs.dcs_readback_mode = 1;
  2631. break;
  2632. default:
  2633. break;
  2634. }
  2635. switch (control->type) {
  2636. case WM8994:
  2637. if (wm8994->micdet_irq) {
  2638. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2639. wm8994_mic_irq,
  2640. IRQF_TRIGGER_RISING,
  2641. "Mic1 detect",
  2642. wm8994);
  2643. if (ret != 0)
  2644. dev_warn(codec->dev,
  2645. "Failed to request Mic1 detect IRQ: %d\n",
  2646. ret);
  2647. }
  2648. ret = wm8994_request_irq(codec->control_data,
  2649. WM8994_IRQ_MIC1_SHRT,
  2650. wm8994_mic_irq, "Mic 1 short",
  2651. wm8994);
  2652. if (ret != 0)
  2653. dev_warn(codec->dev,
  2654. "Failed to request Mic1 short IRQ: %d\n",
  2655. ret);
  2656. ret = wm8994_request_irq(codec->control_data,
  2657. WM8994_IRQ_MIC2_DET,
  2658. wm8994_mic_irq, "Mic 2 detect",
  2659. wm8994);
  2660. if (ret != 0)
  2661. dev_warn(codec->dev,
  2662. "Failed to request Mic2 detect IRQ: %d\n",
  2663. ret);
  2664. ret = wm8994_request_irq(codec->control_data,
  2665. WM8994_IRQ_MIC2_SHRT,
  2666. wm8994_mic_irq, "Mic 2 short",
  2667. wm8994);
  2668. if (ret != 0)
  2669. dev_warn(codec->dev,
  2670. "Failed to request Mic2 short IRQ: %d\n",
  2671. ret);
  2672. break;
  2673. case WM8958:
  2674. if (wm8994->micdet_irq) {
  2675. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2676. wm8958_mic_irq,
  2677. IRQF_TRIGGER_RISING,
  2678. "Mic detect",
  2679. wm8994);
  2680. if (ret != 0)
  2681. dev_warn(codec->dev,
  2682. "Failed to request Mic detect IRQ: %d\n",
  2683. ret);
  2684. }
  2685. }
  2686. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  2687. * configured on init - if a system wants to do this dynamically
  2688. * at runtime we can deal with that then.
  2689. */
  2690. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
  2691. if (ret < 0) {
  2692. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  2693. goto err_irq;
  2694. }
  2695. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2696. wm8994->lrclk_shared[0] = 1;
  2697. wm8994_dai[0].symmetric_rates = 1;
  2698. } else {
  2699. wm8994->lrclk_shared[0] = 0;
  2700. }
  2701. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
  2702. if (ret < 0) {
  2703. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  2704. goto err_irq;
  2705. }
  2706. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2707. wm8994->lrclk_shared[1] = 1;
  2708. wm8994_dai[1].symmetric_rates = 1;
  2709. } else {
  2710. wm8994->lrclk_shared[1] = 0;
  2711. }
  2712. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2713. /* Latch volume updates (right only; we always do left then right). */
  2714. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  2715. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2716. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  2717. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2718. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  2719. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2720. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  2721. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2722. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  2723. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2724. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  2725. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2726. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  2727. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2728. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  2729. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2730. /* Set the low bit of the 3D stereo depth so TLV matches */
  2731. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  2732. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  2733. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  2734. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  2735. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  2736. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  2737. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  2738. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  2739. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  2740. /* Unconditionally enable AIF1 ADC TDM mode; it only affects
  2741. * behaviour on idle TDM clock cycles. */
  2742. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  2743. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  2744. wm8994_update_class_w(codec);
  2745. wm8994_handle_pdata(wm8994);
  2746. wm_hubs_add_analogue_controls(codec);
  2747. snd_soc_add_controls(codec, wm8994_snd_controls,
  2748. ARRAY_SIZE(wm8994_snd_controls));
  2749. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  2750. ARRAY_SIZE(wm8994_dapm_widgets));
  2751. switch (control->type) {
  2752. case WM8994:
  2753. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  2754. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  2755. if (wm8994->revision < 4) {
  2756. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  2757. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  2758. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  2759. ARRAY_SIZE(wm8994_dac_revd_widgets));
  2760. } else {
  2761. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2762. ARRAY_SIZE(wm8994_lateclk_widgets));
  2763. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2764. ARRAY_SIZE(wm8994_dac_widgets));
  2765. }
  2766. break;
  2767. case WM8958:
  2768. snd_soc_add_controls(codec, wm8958_snd_controls,
  2769. ARRAY_SIZE(wm8958_snd_controls));
  2770. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  2771. ARRAY_SIZE(wm8958_dapm_widgets));
  2772. break;
  2773. }
  2774. wm_hubs_add_analogue_routes(codec, 0, 0);
  2775. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  2776. switch (control->type) {
  2777. case WM8994:
  2778. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  2779. ARRAY_SIZE(wm8994_intercon));
  2780. if (wm8994->revision < 4) {
  2781. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  2782. ARRAY_SIZE(wm8994_revd_intercon));
  2783. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  2784. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  2785. } else {
  2786. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  2787. ARRAY_SIZE(wm8994_lateclk_intercon));
  2788. }
  2789. break;
  2790. case WM8958:
  2791. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  2792. ARRAY_SIZE(wm8958_intercon));
  2793. break;
  2794. }
  2795. return 0;
  2796. err_irq:
  2797. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
  2798. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
  2799. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
  2800. if (wm8994->micdet_irq)
  2801. free_irq(wm8994->micdet_irq, wm8994);
  2802. err:
  2803. kfree(wm8994);
  2804. return ret;
  2805. }
  2806. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  2807. {
  2808. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2809. struct wm8994 *control = codec->control_data;
  2810. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2811. pm_runtime_disable(codec->dev);
  2812. switch (control->type) {
  2813. case WM8994:
  2814. if (wm8994->micdet_irq)
  2815. free_irq(wm8994->micdet_irq, wm8994);
  2816. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
  2817. wm8994);
  2818. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
  2819. wm8994);
  2820. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2821. wm8994);
  2822. break;
  2823. case WM8958:
  2824. if (wm8994->micdet_irq)
  2825. free_irq(wm8994->micdet_irq, wm8994);
  2826. break;
  2827. }
  2828. kfree(wm8994->retune_mobile_texts);
  2829. kfree(wm8994->drc_texts);
  2830. kfree(wm8994);
  2831. return 0;
  2832. }
  2833. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  2834. .probe = wm8994_codec_probe,
  2835. .remove = wm8994_codec_remove,
  2836. .suspend = wm8994_suspend,
  2837. .resume = wm8994_resume,
  2838. .read = wm8994_read,
  2839. .write = wm8994_write,
  2840. .readable_register = wm8994_readable,
  2841. .volatile_register = wm8994_volatile,
  2842. .set_bias_level = wm8994_set_bias_level,
  2843. .reg_cache_size = WM8994_CACHE_SIZE,
  2844. .reg_cache_default = wm8994_reg_defaults,
  2845. .reg_word_size = 2,
  2846. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2847. };
  2848. static int __devinit wm8994_probe(struct platform_device *pdev)
  2849. {
  2850. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  2851. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  2852. }
  2853. static int __devexit wm8994_remove(struct platform_device *pdev)
  2854. {
  2855. snd_soc_unregister_codec(&pdev->dev);
  2856. return 0;
  2857. }
  2858. static struct platform_driver wm8994_codec_driver = {
  2859. .driver = {
  2860. .name = "wm8994-codec",
  2861. .owner = THIS_MODULE,
  2862. },
  2863. .probe = wm8994_probe,
  2864. .remove = __devexit_p(wm8994_remove),
  2865. };
  2866. static __init int wm8994_init(void)
  2867. {
  2868. return platform_driver_register(&wm8994_codec_driver);
  2869. }
  2870. module_init(wm8994_init);
  2871. static __exit void wm8994_exit(void)
  2872. {
  2873. platform_driver_unregister(&wm8994_codec_driver);
  2874. }
  2875. module_exit(wm8994_exit);
  2876. MODULE_DESCRIPTION("ASoC WM8994 driver");
  2877. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2878. MODULE_LICENSE("GPL");
  2879. MODULE_ALIAS("platform:wm8994-codec");