phy_n.c 130 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <m@bues.ch>
  5. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  6. This program is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 2 of the License, or
  9. (at your option) any later version.
  10. This program is distributed in the hope that it will be useful,
  11. but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. GNU General Public License for more details.
  14. You should have received a copy of the GNU General Public License
  15. along with this program; see the file COPYING. If not, write to
  16. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  17. Boston, MA 02110-1301, USA.
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/slab.h>
  21. #include <linux/types.h>
  22. #include "b43.h"
  23. #include "phy_n.h"
  24. #include "tables_nphy.h"
  25. #include "radio_2055.h"
  26. #include "radio_2056.h"
  27. #include "main.h"
  28. struct nphy_txgains {
  29. u16 txgm[2];
  30. u16 pga[2];
  31. u16 pad[2];
  32. u16 ipa[2];
  33. };
  34. struct nphy_iqcal_params {
  35. u16 txgm;
  36. u16 pga;
  37. u16 pad;
  38. u16 ipa;
  39. u16 cal_gain;
  40. u16 ncorr[5];
  41. };
  42. struct nphy_iq_est {
  43. s32 iq0_prod;
  44. u32 i0_pwr;
  45. u32 q0_pwr;
  46. s32 iq1_prod;
  47. u32 i1_pwr;
  48. u32 q1_pwr;
  49. };
  50. enum b43_nphy_rf_sequence {
  51. B43_RFSEQ_RX2TX,
  52. B43_RFSEQ_TX2RX,
  53. B43_RFSEQ_RESET2RX,
  54. B43_RFSEQ_UPDATE_GAINH,
  55. B43_RFSEQ_UPDATE_GAINL,
  56. B43_RFSEQ_UPDATE_GAINU,
  57. };
  58. enum b43_nphy_rssi_type {
  59. B43_NPHY_RSSI_X = 0,
  60. B43_NPHY_RSSI_Y,
  61. B43_NPHY_RSSI_Z,
  62. B43_NPHY_RSSI_PWRDET,
  63. B43_NPHY_RSSI_TSSI_I,
  64. B43_NPHY_RSSI_TSSI_Q,
  65. B43_NPHY_RSSI_TBD,
  66. };
  67. /* TODO: reorder functions */
  68. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev,
  69. bool enable);
  70. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  71. u8 *events, u8 *delays, u8 length);
  72. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  73. enum b43_nphy_rf_sequence seq);
  74. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  75. u16 value, u8 core, bool off);
  76. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  77. u16 value, u8 core);
  78. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev);
  79. static inline bool b43_nphy_ipa(struct b43_wldev *dev)
  80. {
  81. enum ieee80211_band band = b43_current_band(dev->wl);
  82. return ((dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  83. (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ));
  84. }
  85. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  86. {//TODO
  87. }
  88. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  89. {//TODO
  90. }
  91. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  92. bool ignore_tssi)
  93. {//TODO
  94. return B43_TXPWR_RES_DONE;
  95. }
  96. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  97. const struct b43_nphy_channeltab_entry_rev2 *e)
  98. {
  99. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  100. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  101. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  102. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  103. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  104. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  105. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  106. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  107. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  108. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  109. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  110. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  111. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  112. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  113. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  114. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  115. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  116. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  117. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  118. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  119. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  120. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  121. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  122. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  123. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  124. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  125. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  126. }
  127. static void b43_chantab_radio_2056_upload(struct b43_wldev *dev,
  128. const struct b43_nphy_channeltab_entry_rev3 *e)
  129. {
  130. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL1, e->radio_syn_pll_vcocal1);
  131. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL2, e->radio_syn_pll_vcocal2);
  132. b43_radio_write(dev, B2056_SYN_PLL_REFDIV, e->radio_syn_pll_refdiv);
  133. b43_radio_write(dev, B2056_SYN_PLL_MMD2, e->radio_syn_pll_mmd2);
  134. b43_radio_write(dev, B2056_SYN_PLL_MMD1, e->radio_syn_pll_mmd1);
  135. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1,
  136. e->radio_syn_pll_loopfilter1);
  137. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2,
  138. e->radio_syn_pll_loopfilter2);
  139. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER3,
  140. e->radio_syn_pll_loopfilter3);
  141. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4,
  142. e->radio_syn_pll_loopfilter4);
  143. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER5,
  144. e->radio_syn_pll_loopfilter5);
  145. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR27,
  146. e->radio_syn_reserved_addr27);
  147. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR28,
  148. e->radio_syn_reserved_addr28);
  149. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR29,
  150. e->radio_syn_reserved_addr29);
  151. b43_radio_write(dev, B2056_SYN_LOGEN_VCOBUF1,
  152. e->radio_syn_logen_vcobuf1);
  153. b43_radio_write(dev, B2056_SYN_LOGEN_MIXER2, e->radio_syn_logen_mixer2);
  154. b43_radio_write(dev, B2056_SYN_LOGEN_BUF3, e->radio_syn_logen_buf3);
  155. b43_radio_write(dev, B2056_SYN_LOGEN_BUF4, e->radio_syn_logen_buf4);
  156. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA_TUNE,
  157. e->radio_rx0_lnaa_tune);
  158. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG_TUNE,
  159. e->radio_rx0_lnag_tune);
  160. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAA_BOOST_TUNE,
  161. e->radio_tx0_intpaa_boost_tune);
  162. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAG_BOOST_TUNE,
  163. e->radio_tx0_intpag_boost_tune);
  164. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADA_BOOST_TUNE,
  165. e->radio_tx0_pada_boost_tune);
  166. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADG_BOOST_TUNE,
  167. e->radio_tx0_padg_boost_tune);
  168. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAA_BOOST_TUNE,
  169. e->radio_tx0_pgaa_boost_tune);
  170. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAG_BOOST_TUNE,
  171. e->radio_tx0_pgag_boost_tune);
  172. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXA_BOOST_TUNE,
  173. e->radio_tx0_mixa_boost_tune);
  174. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXG_BOOST_TUNE,
  175. e->radio_tx0_mixg_boost_tune);
  176. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA_TUNE,
  177. e->radio_rx1_lnaa_tune);
  178. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG_TUNE,
  179. e->radio_rx1_lnag_tune);
  180. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAA_BOOST_TUNE,
  181. e->radio_tx1_intpaa_boost_tune);
  182. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAG_BOOST_TUNE,
  183. e->radio_tx1_intpag_boost_tune);
  184. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADA_BOOST_TUNE,
  185. e->radio_tx1_pada_boost_tune);
  186. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADG_BOOST_TUNE,
  187. e->radio_tx1_padg_boost_tune);
  188. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAA_BOOST_TUNE,
  189. e->radio_tx1_pgaa_boost_tune);
  190. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAG_BOOST_TUNE,
  191. e->radio_tx1_pgag_boost_tune);
  192. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXA_BOOST_TUNE,
  193. e->radio_tx1_mixa_boost_tune);
  194. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXG_BOOST_TUNE,
  195. e->radio_tx1_mixg_boost_tune);
  196. }
  197. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2056Setup */
  198. static void b43_radio_2056_setup(struct b43_wldev *dev,
  199. const struct b43_nphy_channeltab_entry_rev3 *e)
  200. {
  201. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  202. enum ieee80211_band band = b43_current_band(dev->wl);
  203. u16 offset;
  204. u8 i;
  205. u16 bias, cbias, pag_boost, pgag_boost, mixg_boost, padg_boost;
  206. B43_WARN_ON(dev->phy.rev < 3);
  207. b43_chantab_radio_2056_upload(dev, e);
  208. b2056_upload_syn_pll_cp2(dev, band == IEEE80211_BAND_5GHZ);
  209. if (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  210. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  211. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  212. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  213. if (dev->dev->chip_id == 0x4716) {
  214. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x14);
  215. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0);
  216. } else {
  217. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x0B);
  218. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x14);
  219. }
  220. }
  221. if (sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  222. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  223. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  224. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  225. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x05);
  226. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x0C);
  227. }
  228. if (dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) {
  229. for (i = 0; i < 2; i++) {
  230. offset = i ? B2056_TX1 : B2056_TX0;
  231. if (dev->phy.rev >= 5) {
  232. b43_radio_write(dev,
  233. offset | B2056_TX_PADG_IDAC, 0xcc);
  234. if (dev->dev->chip_id == 0x4716) {
  235. bias = 0x40;
  236. cbias = 0x45;
  237. pag_boost = 0x5;
  238. pgag_boost = 0x33;
  239. mixg_boost = 0x55;
  240. } else {
  241. bias = 0x25;
  242. cbias = 0x20;
  243. pag_boost = 0x4;
  244. pgag_boost = 0x03;
  245. mixg_boost = 0x65;
  246. }
  247. padg_boost = 0x77;
  248. b43_radio_write(dev,
  249. offset | B2056_TX_INTPAG_IMAIN_STAT,
  250. bias);
  251. b43_radio_write(dev,
  252. offset | B2056_TX_INTPAG_IAUX_STAT,
  253. bias);
  254. b43_radio_write(dev,
  255. offset | B2056_TX_INTPAG_CASCBIAS,
  256. cbias);
  257. b43_radio_write(dev,
  258. offset | B2056_TX_INTPAG_BOOST_TUNE,
  259. pag_boost);
  260. b43_radio_write(dev,
  261. offset | B2056_TX_PGAG_BOOST_TUNE,
  262. pgag_boost);
  263. b43_radio_write(dev,
  264. offset | B2056_TX_PADG_BOOST_TUNE,
  265. padg_boost);
  266. b43_radio_write(dev,
  267. offset | B2056_TX_MIXG_BOOST_TUNE,
  268. mixg_boost);
  269. } else {
  270. bias = dev->phy.is_40mhz ? 0x40 : 0x20;
  271. b43_radio_write(dev,
  272. offset | B2056_TX_INTPAG_IMAIN_STAT,
  273. bias);
  274. b43_radio_write(dev,
  275. offset | B2056_TX_INTPAG_IAUX_STAT,
  276. bias);
  277. b43_radio_write(dev,
  278. offset | B2056_TX_INTPAG_CASCBIAS,
  279. 0x30);
  280. }
  281. b43_radio_write(dev, offset | B2056_TX_PA_SPARE1, 0xee);
  282. }
  283. } else if (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ) {
  284. /* TODO */
  285. }
  286. udelay(50);
  287. /* VCO calibration */
  288. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL12, 0x00);
  289. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  290. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x18);
  291. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  292. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x39);
  293. udelay(300);
  294. }
  295. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  296. const struct b43_phy_n_sfo_cfg *e)
  297. {
  298. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  299. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  300. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  301. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  302. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  303. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  304. }
  305. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  306. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  307. {
  308. struct b43_phy_n *nphy = dev->phy.n;
  309. u8 i;
  310. u16 bmask, val, tmp;
  311. enum ieee80211_band band = b43_current_band(dev->wl);
  312. if (nphy->hang_avoid)
  313. b43_nphy_stay_in_carrier_search(dev, 1);
  314. nphy->txpwrctrl = enable;
  315. if (!enable) {
  316. if (dev->phy.rev >= 3 &&
  317. (b43_phy_read(dev, B43_NPHY_TXPCTL_CMD) &
  318. (B43_NPHY_TXPCTL_CMD_COEFF |
  319. B43_NPHY_TXPCTL_CMD_HWPCTLEN |
  320. B43_NPHY_TXPCTL_CMD_PCTLEN))) {
  321. /* We disable enabled TX pwr ctl, save it's state */
  322. nphy->tx_pwr_idx[0] = b43_phy_read(dev,
  323. B43_NPHY_C1_TXPCTL_STAT) & 0x7f;
  324. nphy->tx_pwr_idx[1] = b43_phy_read(dev,
  325. B43_NPHY_C2_TXPCTL_STAT) & 0x7f;
  326. }
  327. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  328. for (i = 0; i < 84; i++)
  329. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  330. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  331. for (i = 0; i < 84; i++)
  332. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  333. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  334. if (dev->phy.rev >= 3)
  335. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  336. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  337. if (dev->phy.rev >= 3) {
  338. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  339. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  340. } else {
  341. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  342. }
  343. if (dev->phy.rev == 2)
  344. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  345. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  346. else if (dev->phy.rev < 2)
  347. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  348. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  349. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  350. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_TSSIRPSMW);
  351. } else {
  352. b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84,
  353. nphy->adj_pwr_tbl);
  354. b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84,
  355. nphy->adj_pwr_tbl);
  356. bmask = B43_NPHY_TXPCTL_CMD_COEFF |
  357. B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  358. /* wl does useless check for "enable" param here */
  359. val = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  360. if (dev->phy.rev >= 3) {
  361. bmask |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  362. if (val)
  363. val |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  364. }
  365. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD, ~(bmask), val);
  366. if (band == IEEE80211_BAND_5GHZ) {
  367. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  368. ~B43_NPHY_TXPCTL_CMD_INIT, 0x64);
  369. if (dev->phy.rev > 1)
  370. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  371. ~B43_NPHY_TXPCTL_INIT_PIDXI1,
  372. 0x64);
  373. }
  374. if (dev->phy.rev >= 3) {
  375. if (nphy->tx_pwr_idx[0] != 128 &&
  376. nphy->tx_pwr_idx[1] != 128) {
  377. /* Recover TX pwr ctl state */
  378. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  379. ~B43_NPHY_TXPCTL_CMD_INIT,
  380. nphy->tx_pwr_idx[0]);
  381. if (dev->phy.rev > 1)
  382. b43_phy_maskset(dev,
  383. B43_NPHY_TXPCTL_INIT,
  384. ~0xff, nphy->tx_pwr_idx[1]);
  385. }
  386. }
  387. if (dev->phy.rev >= 3) {
  388. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x100);
  389. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x100);
  390. } else {
  391. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4000);
  392. }
  393. if (dev->phy.rev == 2)
  394. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x3b);
  395. else if (dev->phy.rev < 2)
  396. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x40);
  397. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  398. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_TSSIRPSMW);
  399. if (b43_nphy_ipa(dev)) {
  400. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x4);
  401. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x4);
  402. }
  403. }
  404. if (nphy->hang_avoid)
  405. b43_nphy_stay_in_carrier_search(dev, 0);
  406. }
  407. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  408. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  409. {
  410. struct b43_phy_n *nphy = dev->phy.n;
  411. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  412. u8 txpi[2], bbmult, i;
  413. u16 tmp, radio_gain, dac_gain;
  414. u16 freq = dev->phy.channel_freq;
  415. u32 txgain;
  416. /* u32 gaintbl; rev3+ */
  417. if (nphy->hang_avoid)
  418. b43_nphy_stay_in_carrier_search(dev, 1);
  419. if (dev->phy.rev >= 7) {
  420. txpi[0] = txpi[1] = 30;
  421. } else if (dev->phy.rev >= 3) {
  422. txpi[0] = 40;
  423. txpi[1] = 40;
  424. } else if (sprom->revision < 4) {
  425. txpi[0] = 72;
  426. txpi[1] = 72;
  427. } else {
  428. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  429. txpi[0] = sprom->txpid2g[0];
  430. txpi[1] = sprom->txpid2g[1];
  431. } else if (freq >= 4900 && freq < 5100) {
  432. txpi[0] = sprom->txpid5gl[0];
  433. txpi[1] = sprom->txpid5gl[1];
  434. } else if (freq >= 5100 && freq < 5500) {
  435. txpi[0] = sprom->txpid5g[0];
  436. txpi[1] = sprom->txpid5g[1];
  437. } else if (freq >= 5500) {
  438. txpi[0] = sprom->txpid5gh[0];
  439. txpi[1] = sprom->txpid5gh[1];
  440. } else {
  441. txpi[0] = 91;
  442. txpi[1] = 91;
  443. }
  444. }
  445. if (dev->phy.rev < 7 &&
  446. (txpi[0] < 40 || txpi[0] > 100 || txpi[1] < 40 || txpi[1] > 10))
  447. txpi[0] = txpi[1] = 91;
  448. /*
  449. for (i = 0; i < 2; i++) {
  450. nphy->txpwrindex[i].index_internal = txpi[i];
  451. nphy->txpwrindex[i].index_internal_save = txpi[i];
  452. }
  453. */
  454. for (i = 0; i < 2; i++) {
  455. if (dev->phy.rev >= 3) {
  456. if (b43_nphy_ipa(dev)) {
  457. txgain = *(b43_nphy_get_ipa_gain_table(dev) +
  458. txpi[i]);
  459. } else if (b43_current_band(dev->wl) ==
  460. IEEE80211_BAND_5GHZ) {
  461. /* FIXME: use 5GHz tables */
  462. txgain =
  463. b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
  464. } else {
  465. if (dev->phy.rev >= 5 &&
  466. sprom->fem.ghz5.extpa_gain == 3)
  467. ; /* FIXME: 5GHz_txgain_HiPwrEPA */
  468. txgain =
  469. b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
  470. }
  471. radio_gain = (txgain >> 16) & 0x1FFFF;
  472. } else {
  473. txgain = b43_ntab_tx_gain_rev0_1_2[txpi[i]];
  474. radio_gain = (txgain >> 16) & 0x1FFF;
  475. }
  476. if (dev->phy.rev >= 7)
  477. dac_gain = (txgain >> 8) & 0x7;
  478. else
  479. dac_gain = (txgain >> 8) & 0x3F;
  480. bbmult = txgain & 0xFF;
  481. if (dev->phy.rev >= 3) {
  482. if (i == 0)
  483. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  484. else
  485. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  486. } else {
  487. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  488. }
  489. if (i == 0)
  490. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  491. else
  492. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  493. b43_ntab_write(dev, B43_NTAB16(0x7, 0x110 + i), radio_gain);
  494. tmp = b43_ntab_read(dev, B43_NTAB16(0xF, 0x57));
  495. if (i == 0)
  496. tmp = (tmp & 0x00FF) | (bbmult << 8);
  497. else
  498. tmp = (tmp & 0xFF00) | bbmult;
  499. b43_ntab_write(dev, B43_NTAB16(0xF, 0x57), tmp);
  500. if (b43_nphy_ipa(dev)) {
  501. u32 tmp32;
  502. u16 reg = (i == 0) ?
  503. B43_NPHY_PAPD_EN0 : B43_NPHY_PAPD_EN1;
  504. tmp32 = b43_ntab_read(dev, B43_NTAB32(26 + i,
  505. 576 + txpi[i]));
  506. b43_phy_maskset(dev, reg, 0xE00F, (u32) tmp32 << 4);
  507. b43_phy_set(dev, reg, 0x4);
  508. }
  509. }
  510. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  511. if (nphy->hang_avoid)
  512. b43_nphy_stay_in_carrier_search(dev, 0);
  513. }
  514. static void b43_nphy_tx_gain_table_upload(struct b43_wldev *dev)
  515. {
  516. struct b43_phy *phy = &dev->phy;
  517. const u32 *table = NULL;
  518. #if 0
  519. TODO: b43_ntab_papd_pga_gain_delta_ipa_2*
  520. u32 rfpwr_offset;
  521. u8 pga_gain;
  522. int i;
  523. #endif
  524. if (phy->rev >= 3) {
  525. if (b43_nphy_ipa(dev)) {
  526. table = b43_nphy_get_ipa_gain_table(dev);
  527. } else {
  528. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  529. if (phy->rev == 3)
  530. table = b43_ntab_tx_gain_rev3_5ghz;
  531. if (phy->rev == 4)
  532. table = b43_ntab_tx_gain_rev4_5ghz;
  533. else
  534. table = b43_ntab_tx_gain_rev5plus_5ghz;
  535. } else {
  536. table = b43_ntab_tx_gain_rev3plus_2ghz;
  537. }
  538. }
  539. } else {
  540. table = b43_ntab_tx_gain_rev0_1_2;
  541. }
  542. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128, table);
  543. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128, table);
  544. if (phy->rev >= 3) {
  545. #if 0
  546. nphy->gmval = (table[0] >> 16) & 0x7000;
  547. for (i = 0; i < 128; i++) {
  548. pga_gain = (table[i] >> 24) & 0xF;
  549. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  550. rfpwr_offset = b43_ntab_papd_pga_gain_delta_ipa_2g[pga_gain];
  551. else
  552. rfpwr_offset = b43_ntab_papd_pga_gain_delta_ipa_5g[pga_gain];
  553. b43_ntab_write(dev, B43_NTAB32(26, 576 + i),
  554. rfpwr_offset);
  555. b43_ntab_write(dev, B43_NTAB32(27, 576 + i),
  556. rfpwr_offset);
  557. }
  558. #endif
  559. }
  560. }
  561. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  562. static void b43_radio_2055_setup(struct b43_wldev *dev,
  563. const struct b43_nphy_channeltab_entry_rev2 *e)
  564. {
  565. B43_WARN_ON(dev->phy.rev >= 3);
  566. b43_chantab_radio_upload(dev, e);
  567. udelay(50);
  568. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  569. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  570. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  571. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  572. udelay(300);
  573. }
  574. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  575. {
  576. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  577. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  578. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  579. B43_NPHY_RFCTL_CMD_CHIP0PU |
  580. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  581. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  582. B43_NPHY_RFCTL_CMD_PORFORCE);
  583. }
  584. static void b43_radio_init2055_post(struct b43_wldev *dev)
  585. {
  586. struct b43_phy_n *nphy = dev->phy.n;
  587. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  588. int i;
  589. u16 val;
  590. bool workaround = false;
  591. if (sprom->revision < 4)
  592. workaround = (dev->dev->board_vendor != PCI_VENDOR_ID_BROADCOM
  593. && dev->dev->board_type == 0x46D
  594. && dev->dev->board_rev >= 0x41);
  595. else
  596. workaround =
  597. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  598. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  599. if (workaround) {
  600. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  601. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  602. }
  603. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  604. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  605. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  606. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  607. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  608. msleep(1);
  609. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  610. for (i = 0; i < 200; i++) {
  611. val = b43_radio_read(dev, B2055_CAL_COUT2);
  612. if (val & 0x80) {
  613. i = 0;
  614. break;
  615. }
  616. udelay(10);
  617. }
  618. if (i)
  619. b43err(dev->wl, "radio post init timeout\n");
  620. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  621. b43_switch_channel(dev, dev->phy.channel);
  622. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  623. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  624. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  625. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  626. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  627. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  628. if (!nphy->gain_boost) {
  629. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  630. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  631. } else {
  632. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  633. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  634. }
  635. udelay(2);
  636. }
  637. /*
  638. * Initialize a Broadcom 2055 N-radio
  639. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  640. */
  641. static void b43_radio_init2055(struct b43_wldev *dev)
  642. {
  643. b43_radio_init2055_pre(dev);
  644. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  645. /* Follow wl, not specs. Do not force uploading all regs */
  646. b2055_upload_inittab(dev, 0, 0);
  647. } else {
  648. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  649. b2055_upload_inittab(dev, ghz5, 0);
  650. }
  651. b43_radio_init2055_post(dev);
  652. }
  653. static void b43_radio_init2056_pre(struct b43_wldev *dev)
  654. {
  655. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  656. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  657. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  658. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  659. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  660. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  661. ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  662. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  663. B43_NPHY_RFCTL_CMD_CHIP0PU);
  664. }
  665. static void b43_radio_init2056_post(struct b43_wldev *dev)
  666. {
  667. b43_radio_set(dev, B2056_SYN_COM_CTRL, 0xB);
  668. b43_radio_set(dev, B2056_SYN_COM_PU, 0x2);
  669. b43_radio_set(dev, B2056_SYN_COM_RESET, 0x2);
  670. msleep(1);
  671. b43_radio_mask(dev, B2056_SYN_COM_RESET, ~0x2);
  672. b43_radio_mask(dev, B2056_SYN_PLL_MAST2, ~0xFC);
  673. b43_radio_mask(dev, B2056_SYN_RCCAL_CTRL0, ~0x1);
  674. /*
  675. if (nphy->init_por)
  676. Call Radio 2056 Recalibrate
  677. */
  678. }
  679. /*
  680. * Initialize a Broadcom 2056 N-radio
  681. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  682. */
  683. static void b43_radio_init2056(struct b43_wldev *dev)
  684. {
  685. b43_radio_init2056_pre(dev);
  686. b2056_upload_inittabs(dev, 0, 0);
  687. b43_radio_init2056_post(dev);
  688. }
  689. /*
  690. * Upload the N-PHY tables.
  691. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  692. */
  693. static void b43_nphy_tables_init(struct b43_wldev *dev)
  694. {
  695. if (dev->phy.rev < 3)
  696. b43_nphy_rev0_1_2_tables_init(dev);
  697. else
  698. b43_nphy_rev3plus_tables_init(dev);
  699. }
  700. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  701. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  702. {
  703. struct b43_phy_n *nphy = dev->phy.n;
  704. enum ieee80211_band band;
  705. u16 tmp;
  706. if (!enable) {
  707. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  708. B43_NPHY_RFCTL_INTC1);
  709. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  710. B43_NPHY_RFCTL_INTC2);
  711. band = b43_current_band(dev->wl);
  712. if (dev->phy.rev >= 3) {
  713. if (band == IEEE80211_BAND_5GHZ)
  714. tmp = 0x600;
  715. else
  716. tmp = 0x480;
  717. } else {
  718. if (band == IEEE80211_BAND_5GHZ)
  719. tmp = 0x180;
  720. else
  721. tmp = 0x120;
  722. }
  723. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  724. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  725. } else {
  726. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  727. nphy->rfctrl_intc1_save);
  728. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  729. nphy->rfctrl_intc2_save);
  730. }
  731. }
  732. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  733. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  734. {
  735. u16 tmp;
  736. if (dev->phy.rev >= 3) {
  737. if (b43_nphy_ipa(dev)) {
  738. tmp = 4;
  739. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  740. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  741. }
  742. tmp = 1;
  743. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  744. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  745. }
  746. }
  747. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  748. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  749. {
  750. u16 bbcfg;
  751. b43_phy_force_clock(dev, 1);
  752. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  753. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  754. udelay(1);
  755. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  756. b43_phy_force_clock(dev, 0);
  757. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  758. }
  759. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  760. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  761. {
  762. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  763. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  764. if (preamble == 1)
  765. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  766. else
  767. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  768. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  769. }
  770. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  771. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  772. {
  773. struct b43_phy_n *nphy = dev->phy.n;
  774. bool override = false;
  775. u16 chain = 0x33;
  776. if (nphy->txrx_chain == 0) {
  777. chain = 0x11;
  778. override = true;
  779. } else if (nphy->txrx_chain == 1) {
  780. chain = 0x22;
  781. override = true;
  782. }
  783. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  784. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  785. chain);
  786. if (override)
  787. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  788. B43_NPHY_RFSEQMODE_CAOVER);
  789. else
  790. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  791. ~B43_NPHY_RFSEQMODE_CAOVER);
  792. }
  793. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  794. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  795. u16 samps, u8 time, bool wait)
  796. {
  797. int i;
  798. u16 tmp;
  799. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  800. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  801. if (wait)
  802. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  803. else
  804. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  805. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  806. for (i = 1000; i; i--) {
  807. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  808. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  809. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  810. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  811. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  812. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  813. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  814. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  815. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  816. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  817. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  818. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  819. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  820. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  821. return;
  822. }
  823. udelay(10);
  824. }
  825. memset(est, 0, sizeof(*est));
  826. }
  827. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  828. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  829. struct b43_phy_n_iq_comp *pcomp)
  830. {
  831. if (write) {
  832. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  833. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  834. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  835. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  836. } else {
  837. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  838. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  839. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  840. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  841. }
  842. }
  843. #if 0
  844. /* Ready but not used anywhere */
  845. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  846. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  847. {
  848. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  849. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  850. if (core == 0) {
  851. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  852. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  853. } else {
  854. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  855. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  856. }
  857. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  858. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  859. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  860. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  861. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  862. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  863. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  864. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  865. }
  866. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  867. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  868. {
  869. u8 rxval, txval;
  870. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  871. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  872. if (core == 0) {
  873. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  874. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  875. } else {
  876. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  877. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  878. }
  879. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  880. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  881. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  882. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  883. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  884. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  885. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  886. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  887. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  888. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  889. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  890. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  891. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  892. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  893. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  894. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  895. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  896. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  897. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  898. if (core == 0) {
  899. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  900. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  901. } else {
  902. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  903. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  904. }
  905. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  906. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  907. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  908. if (core == 0) {
  909. rxval = 1;
  910. txval = 8;
  911. } else {
  912. rxval = 4;
  913. txval = 2;
  914. }
  915. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  916. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  917. }
  918. #endif
  919. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  920. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  921. {
  922. int i;
  923. s32 iq;
  924. u32 ii;
  925. u32 qq;
  926. int iq_nbits, qq_nbits;
  927. int arsh, brsh;
  928. u16 tmp, a, b;
  929. struct nphy_iq_est est;
  930. struct b43_phy_n_iq_comp old;
  931. struct b43_phy_n_iq_comp new = { };
  932. bool error = false;
  933. if (mask == 0)
  934. return;
  935. b43_nphy_rx_iq_coeffs(dev, false, &old);
  936. b43_nphy_rx_iq_coeffs(dev, true, &new);
  937. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  938. new = old;
  939. for (i = 0; i < 2; i++) {
  940. if (i == 0 && (mask & 1)) {
  941. iq = est.iq0_prod;
  942. ii = est.i0_pwr;
  943. qq = est.q0_pwr;
  944. } else if (i == 1 && (mask & 2)) {
  945. iq = est.iq1_prod;
  946. ii = est.i1_pwr;
  947. qq = est.q1_pwr;
  948. } else {
  949. continue;
  950. }
  951. if (ii + qq < 2) {
  952. error = true;
  953. break;
  954. }
  955. iq_nbits = fls(abs(iq));
  956. qq_nbits = fls(qq);
  957. arsh = iq_nbits - 20;
  958. if (arsh >= 0) {
  959. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  960. tmp = ii >> arsh;
  961. } else {
  962. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  963. tmp = ii << -arsh;
  964. }
  965. if (tmp == 0) {
  966. error = true;
  967. break;
  968. }
  969. a /= tmp;
  970. brsh = qq_nbits - 11;
  971. if (brsh >= 0) {
  972. b = (qq << (31 - qq_nbits));
  973. tmp = ii >> brsh;
  974. } else {
  975. b = (qq << (31 - qq_nbits));
  976. tmp = ii << -brsh;
  977. }
  978. if (tmp == 0) {
  979. error = true;
  980. break;
  981. }
  982. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  983. if (i == 0 && (mask & 0x1)) {
  984. if (dev->phy.rev >= 3) {
  985. new.a0 = a & 0x3FF;
  986. new.b0 = b & 0x3FF;
  987. } else {
  988. new.a0 = b & 0x3FF;
  989. new.b0 = a & 0x3FF;
  990. }
  991. } else if (i == 1 && (mask & 0x2)) {
  992. if (dev->phy.rev >= 3) {
  993. new.a1 = a & 0x3FF;
  994. new.b1 = b & 0x3FF;
  995. } else {
  996. new.a1 = b & 0x3FF;
  997. new.b1 = a & 0x3FF;
  998. }
  999. }
  1000. }
  1001. if (error)
  1002. new = old;
  1003. b43_nphy_rx_iq_coeffs(dev, true, &new);
  1004. }
  1005. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  1006. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  1007. {
  1008. u16 array[4];
  1009. b43_ntab_read_bulk(dev, B43_NTAB16(0xF, 0x50), 4, array);
  1010. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  1011. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  1012. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  1013. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  1014. }
  1015. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  1016. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  1017. const u16 *clip_st)
  1018. {
  1019. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  1020. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  1021. }
  1022. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  1023. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  1024. {
  1025. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  1026. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  1027. }
  1028. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  1029. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  1030. {
  1031. if (dev->phy.rev >= 3) {
  1032. if (!init)
  1033. return;
  1034. if (0 /* FIXME */) {
  1035. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  1036. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  1037. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  1038. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  1039. }
  1040. } else {
  1041. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  1042. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  1043. switch (dev->dev->bus_type) {
  1044. #ifdef CONFIG_B43_BCMA
  1045. case B43_BUS_BCMA:
  1046. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc,
  1047. 0xFC00, 0xFC00);
  1048. break;
  1049. #endif
  1050. #ifdef CONFIG_B43_SSB
  1051. case B43_BUS_SSB:
  1052. ssb_chipco_gpio_control(&dev->dev->sdev->bus->chipco,
  1053. 0xFC00, 0xFC00);
  1054. break;
  1055. #endif
  1056. }
  1057. b43_write32(dev, B43_MMIO_MACCTL,
  1058. b43_read32(dev, B43_MMIO_MACCTL) &
  1059. ~B43_MACCTL_GPOUTSMSK);
  1060. b43_write16(dev, B43_MMIO_GPIO_MASK,
  1061. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  1062. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  1063. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  1064. if (init) {
  1065. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1066. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1067. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1068. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1069. }
  1070. }
  1071. }
  1072. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  1073. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  1074. {
  1075. u16 tmp;
  1076. if (dev->dev->core_rev == 16)
  1077. b43_mac_suspend(dev);
  1078. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  1079. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  1080. B43_NPHY_CLASSCTL_WAITEDEN);
  1081. tmp &= ~mask;
  1082. tmp |= (val & mask);
  1083. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  1084. if (dev->dev->core_rev == 16)
  1085. b43_mac_enable(dev);
  1086. return tmp;
  1087. }
  1088. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  1089. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  1090. {
  1091. struct b43_phy *phy = &dev->phy;
  1092. struct b43_phy_n *nphy = phy->n;
  1093. if (enable) {
  1094. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  1095. if (nphy->deaf_count++ == 0) {
  1096. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  1097. b43_nphy_classifier(dev, 0x7, 0);
  1098. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  1099. b43_nphy_write_clip_detection(dev, clip);
  1100. }
  1101. b43_nphy_reset_cca(dev);
  1102. } else {
  1103. if (--nphy->deaf_count == 0) {
  1104. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  1105. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  1106. }
  1107. }
  1108. }
  1109. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  1110. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  1111. {
  1112. struct b43_phy_n *nphy = dev->phy.n;
  1113. u16 tmp;
  1114. if (nphy->hang_avoid)
  1115. b43_nphy_stay_in_carrier_search(dev, 1);
  1116. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  1117. if (tmp & 0x1)
  1118. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  1119. else if (tmp & 0x2)
  1120. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1121. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  1122. if (nphy->bb_mult_save & 0x80000000) {
  1123. tmp = nphy->bb_mult_save & 0xFFFF;
  1124. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1125. nphy->bb_mult_save = 0;
  1126. }
  1127. if (nphy->hang_avoid)
  1128. b43_nphy_stay_in_carrier_search(dev, 0);
  1129. }
  1130. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  1131. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  1132. {
  1133. struct b43_phy_n *nphy = dev->phy.n;
  1134. u8 channel = dev->phy.channel;
  1135. int tone[2] = { 57, 58 };
  1136. u32 noise[2] = { 0x3FF, 0x3FF };
  1137. B43_WARN_ON(dev->phy.rev < 3);
  1138. if (nphy->hang_avoid)
  1139. b43_nphy_stay_in_carrier_search(dev, 1);
  1140. if (nphy->gband_spurwar_en) {
  1141. /* TODO: N PHY Adjust Analog Pfbw (7) */
  1142. if (channel == 11 && dev->phy.is_40mhz)
  1143. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  1144. else
  1145. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  1146. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  1147. }
  1148. if (nphy->aband_spurwar_en) {
  1149. if (channel == 54) {
  1150. tone[0] = 0x20;
  1151. noise[0] = 0x25F;
  1152. } else if (channel == 38 || channel == 102 || channel == 118) {
  1153. if (0 /* FIXME */) {
  1154. tone[0] = 0x20;
  1155. noise[0] = 0x21F;
  1156. } else {
  1157. tone[0] = 0;
  1158. noise[0] = 0;
  1159. }
  1160. } else if (channel == 134) {
  1161. tone[0] = 0x20;
  1162. noise[0] = 0x21F;
  1163. } else if (channel == 151) {
  1164. tone[0] = 0x10;
  1165. noise[0] = 0x23F;
  1166. } else if (channel == 153 || channel == 161) {
  1167. tone[0] = 0x30;
  1168. noise[0] = 0x23F;
  1169. } else {
  1170. tone[0] = 0;
  1171. noise[0] = 0;
  1172. }
  1173. if (!tone[0] && !noise[0])
  1174. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  1175. else
  1176. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  1177. }
  1178. if (nphy->hang_avoid)
  1179. b43_nphy_stay_in_carrier_search(dev, 0);
  1180. }
  1181. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  1182. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  1183. {
  1184. struct b43_phy_n *nphy = dev->phy.n;
  1185. u8 i;
  1186. s16 tmp;
  1187. u16 data[4];
  1188. s16 gain[2];
  1189. u16 minmax[2];
  1190. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  1191. if (nphy->hang_avoid)
  1192. b43_nphy_stay_in_carrier_search(dev, 1);
  1193. if (nphy->gain_boost) {
  1194. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1195. gain[0] = 6;
  1196. gain[1] = 6;
  1197. } else {
  1198. tmp = 40370 - 315 * dev->phy.channel;
  1199. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  1200. tmp = 23242 - 224 * dev->phy.channel;
  1201. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  1202. }
  1203. } else {
  1204. gain[0] = 0;
  1205. gain[1] = 0;
  1206. }
  1207. for (i = 0; i < 2; i++) {
  1208. if (nphy->elna_gain_config) {
  1209. data[0] = 19 + gain[i];
  1210. data[1] = 25 + gain[i];
  1211. data[2] = 25 + gain[i];
  1212. data[3] = 25 + gain[i];
  1213. } else {
  1214. data[0] = lna_gain[0] + gain[i];
  1215. data[1] = lna_gain[1] + gain[i];
  1216. data[2] = lna_gain[2] + gain[i];
  1217. data[3] = lna_gain[3] + gain[i];
  1218. }
  1219. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  1220. minmax[i] = 23 + gain[i];
  1221. }
  1222. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  1223. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  1224. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  1225. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  1226. if (nphy->hang_avoid)
  1227. b43_nphy_stay_in_carrier_search(dev, 0);
  1228. }
  1229. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  1230. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  1231. {
  1232. struct b43_phy_n *nphy = dev->phy.n;
  1233. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1234. /* PHY rev 0, 1, 2 */
  1235. u8 i, j;
  1236. u8 code;
  1237. u16 tmp;
  1238. u8 rfseq_events[3] = { 6, 8, 7 };
  1239. u8 rfseq_delays[3] = { 10, 30, 1 };
  1240. /* PHY rev >= 3 */
  1241. bool ghz5;
  1242. bool ext_lna;
  1243. u16 rssi_gain;
  1244. struct nphy_gain_ctl_workaround_entry *e;
  1245. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  1246. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  1247. if (dev->phy.rev >= 3) {
  1248. /* Prepare values */
  1249. ghz5 = b43_phy_read(dev, B43_NPHY_BANDCTL)
  1250. & B43_NPHY_BANDCTL_5GHZ;
  1251. ext_lna = sprom->boardflags_lo & B43_BFL_EXTLNA;
  1252. e = b43_nphy_get_gain_ctl_workaround_ent(dev, ghz5, ext_lna);
  1253. if (ghz5 && dev->phy.rev >= 5)
  1254. rssi_gain = 0x90;
  1255. else
  1256. rssi_gain = 0x50;
  1257. b43_phy_set(dev, B43_NPHY_RXCTL, 0x0040);
  1258. /* Set Clip 2 detect */
  1259. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1260. B43_NPHY_C1_CGAINI_CL2DETECT);
  1261. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1262. B43_NPHY_C2_CGAINI_CL2DETECT);
  1263. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1264. 0x17);
  1265. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1266. 0x17);
  1267. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG2_IDAC, 0xF0);
  1268. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG2_IDAC, 0xF0);
  1269. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_POLE, 0x00);
  1270. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_POLE, 0x00);
  1271. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_GAIN,
  1272. rssi_gain);
  1273. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_GAIN,
  1274. rssi_gain);
  1275. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1276. 0x17);
  1277. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1278. 0x17);
  1279. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA2_IDAC, 0xFF);
  1280. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA2_IDAC, 0xFF);
  1281. b43_ntab_write_bulk(dev, B43_NTAB8(0, 8), 4, e->lna1_gain);
  1282. b43_ntab_write_bulk(dev, B43_NTAB8(1, 8), 4, e->lna1_gain);
  1283. b43_ntab_write_bulk(dev, B43_NTAB8(0, 16), 4, e->lna2_gain);
  1284. b43_ntab_write_bulk(dev, B43_NTAB8(1, 16), 4, e->lna2_gain);
  1285. b43_ntab_write_bulk(dev, B43_NTAB8(0, 32), 10, e->gain_db);
  1286. b43_ntab_write_bulk(dev, B43_NTAB8(1, 32), 10, e->gain_db);
  1287. b43_ntab_write_bulk(dev, B43_NTAB8(2, 32), 10, e->gain_bits);
  1288. b43_ntab_write_bulk(dev, B43_NTAB8(3, 32), 10, e->gain_bits);
  1289. b43_ntab_write_bulk(dev, B43_NTAB8(0, 0x40), 6, lpf_gain);
  1290. b43_ntab_write_bulk(dev, B43_NTAB8(1, 0x40), 6, lpf_gain);
  1291. b43_ntab_write_bulk(dev, B43_NTAB8(2, 0x40), 6, lpf_bits);
  1292. b43_ntab_write_bulk(dev, B43_NTAB8(3, 0x40), 6, lpf_bits);
  1293. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1294. b43_phy_write(dev, 0x2A7, e->init_gain);
  1295. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x106), 2,
  1296. e->rfseq_init);
  1297. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1298. /* TODO: check defines. Do not match variables names */
  1299. b43_phy_write(dev, B43_NPHY_C1_CLIP1_MEDGAIN, e->cliphi_gain);
  1300. b43_phy_write(dev, 0x2A9, e->cliphi_gain);
  1301. b43_phy_write(dev, B43_NPHY_C1_CLIP2_GAIN, e->clipmd_gain);
  1302. b43_phy_write(dev, 0x2AB, e->clipmd_gain);
  1303. b43_phy_write(dev, B43_NPHY_C2_CLIP1_HIGAIN, e->cliplo_gain);
  1304. b43_phy_write(dev, 0x2AD, e->cliplo_gain);
  1305. b43_phy_maskset(dev, 0x27D, 0xFF00, e->crsmin);
  1306. b43_phy_maskset(dev, 0x280, 0xFF00, e->crsminl);
  1307. b43_phy_maskset(dev, 0x283, 0xFF00, e->crsminu);
  1308. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, e->nbclip);
  1309. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, e->nbclip);
  1310. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1311. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, e->wlclip);
  1312. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1313. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, e->wlclip);
  1314. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1315. } else {
  1316. /* Set Clip 2 detect */
  1317. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1318. B43_NPHY_C1_CGAINI_CL2DETECT);
  1319. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1320. B43_NPHY_C2_CGAINI_CL2DETECT);
  1321. /* Set narrowband clip threshold */
  1322. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  1323. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  1324. if (!dev->phy.is_40mhz) {
  1325. /* Set dwell lengths */
  1326. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  1327. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  1328. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  1329. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  1330. }
  1331. /* Set wideband clip 2 threshold */
  1332. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1333. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  1334. 21);
  1335. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1336. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  1337. 21);
  1338. if (!dev->phy.is_40mhz) {
  1339. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  1340. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  1341. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  1342. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  1343. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  1344. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  1345. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  1346. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  1347. }
  1348. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1349. if (nphy->gain_boost) {
  1350. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  1351. dev->phy.is_40mhz)
  1352. code = 4;
  1353. else
  1354. code = 5;
  1355. } else {
  1356. code = dev->phy.is_40mhz ? 6 : 7;
  1357. }
  1358. /* Set HPVGA2 index */
  1359. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  1360. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  1361. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  1362. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  1363. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  1364. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  1365. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1366. /* specs say about 2 loops, but wl does 4 */
  1367. for (i = 0; i < 4; i++)
  1368. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1369. (code << 8 | 0x7C));
  1370. b43_nphy_adjust_lna_gain_table(dev);
  1371. if (nphy->elna_gain_config) {
  1372. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  1373. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1374. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1375. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1376. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1377. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  1378. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1379. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1380. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1381. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1382. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1383. /* specs say about 2 loops, but wl does 4 */
  1384. for (i = 0; i < 4; i++)
  1385. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1386. (code << 8 | 0x74));
  1387. }
  1388. if (dev->phy.rev == 2) {
  1389. for (i = 0; i < 4; i++) {
  1390. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1391. (0x0400 * i) + 0x0020);
  1392. for (j = 0; j < 21; j++) {
  1393. tmp = j * (i < 2 ? 3 : 1);
  1394. b43_phy_write(dev,
  1395. B43_NPHY_TABLE_DATALO, tmp);
  1396. }
  1397. }
  1398. }
  1399. b43_nphy_set_rf_sequence(dev, 5,
  1400. rfseq_events, rfseq_delays, 3);
  1401. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1402. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1403. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1404. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1405. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  1406. 0xFF80, 4);
  1407. }
  1408. }
  1409. static void b43_nphy_workarounds_rev3plus(struct b43_wldev *dev)
  1410. {
  1411. struct b43_phy_n *nphy = dev->phy.n;
  1412. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1413. /* TX to RX */
  1414. u8 tx2rx_events[8] = { 0x4, 0x3, 0x6, 0x5, 0x2, 0x1, 0x8, 0x1F };
  1415. u8 tx2rx_delays[8] = { 8, 4, 2, 2, 4, 4, 6, 1 };
  1416. /* RX to TX */
  1417. u8 rx2tx_events_ipa[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0xF, 0x3,
  1418. 0x1F };
  1419. u8 rx2tx_delays_ipa[9] = { 8, 6, 6, 4, 4, 16, 43, 1, 1 };
  1420. u8 rx2tx_events[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0x3, 0x4, 0x1F };
  1421. u8 rx2tx_delays[9] = { 8, 6, 6, 4, 4, 18, 42, 1, 1 };
  1422. u16 tmp16;
  1423. u32 tmp32;
  1424. b43_phy_write(dev, 0x23f, 0x1f8);
  1425. b43_phy_write(dev, 0x240, 0x1f8);
  1426. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  1427. tmp32 &= 0xffffff;
  1428. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  1429. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x0125);
  1430. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x01B3);
  1431. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x0105);
  1432. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x016E);
  1433. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0x00CD);
  1434. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x0020);
  1435. b43_phy_write(dev, B43_NPHY_C2_CLIP1_MEDGAIN, 0x000C);
  1436. b43_phy_write(dev, 0x2AE, 0x000C);
  1437. /* TX to RX */
  1438. b43_nphy_set_rf_sequence(dev, 1, tx2rx_events, tx2rx_delays,
  1439. ARRAY_SIZE(tx2rx_events));
  1440. /* RX to TX */
  1441. if (b43_nphy_ipa(dev))
  1442. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events_ipa,
  1443. rx2tx_delays_ipa, ARRAY_SIZE(rx2tx_events_ipa));
  1444. if (nphy->hw_phyrxchain != 3 &&
  1445. nphy->hw_phyrxchain != nphy->hw_phytxchain) {
  1446. if (b43_nphy_ipa(dev)) {
  1447. rx2tx_delays[5] = 59;
  1448. rx2tx_delays[6] = 1;
  1449. rx2tx_events[7] = 0x1F;
  1450. }
  1451. b43_nphy_set_rf_sequence(dev, 1, rx2tx_events, rx2tx_delays,
  1452. ARRAY_SIZE(rx2tx_events));
  1453. }
  1454. tmp16 = (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ?
  1455. 0x2 : 0x9C40;
  1456. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, tmp16);
  1457. b43_phy_maskset(dev, 0x294, 0xF0FF, 0x0700);
  1458. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x18D);
  1459. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x18D);
  1460. b43_nphy_gain_ctrl_workarounds(dev);
  1461. b43_ntab_write(dev, B43_NTAB16(8, 0), 2);
  1462. b43_ntab_write(dev, B43_NTAB16(8, 16), 2);
  1463. /* TODO */
  1464. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1465. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1466. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1467. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1468. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1469. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1470. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1471. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1472. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  1473. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  1474. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1475. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1476. /* N PHY WAR TX Chain Update with hw_phytxchain as argument */
  1477. if ((sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  1478. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ||
  1479. (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  1480. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ))
  1481. tmp32 = 0x00088888;
  1482. else
  1483. tmp32 = 0x88888888;
  1484. b43_ntab_write(dev, B43_NTAB32(30, 1), tmp32);
  1485. b43_ntab_write(dev, B43_NTAB32(30, 2), tmp32);
  1486. b43_ntab_write(dev, B43_NTAB32(30, 3), tmp32);
  1487. if (dev->phy.rev == 4 &&
  1488. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1489. b43_radio_write(dev, B2056_TX0 | B2056_TX_GMBB_IDAC,
  1490. 0x70);
  1491. b43_radio_write(dev, B2056_TX1 | B2056_TX_GMBB_IDAC,
  1492. 0x70);
  1493. }
  1494. b43_phy_write(dev, 0x224, 0x03eb);
  1495. b43_phy_write(dev, 0x225, 0x03eb);
  1496. b43_phy_write(dev, 0x226, 0x0341);
  1497. b43_phy_write(dev, 0x227, 0x0341);
  1498. b43_phy_write(dev, 0x228, 0x042b);
  1499. b43_phy_write(dev, 0x229, 0x042b);
  1500. b43_phy_write(dev, 0x22a, 0x0381);
  1501. b43_phy_write(dev, 0x22b, 0x0381);
  1502. b43_phy_write(dev, 0x22c, 0x042b);
  1503. b43_phy_write(dev, 0x22d, 0x042b);
  1504. b43_phy_write(dev, 0x22e, 0x0381);
  1505. b43_phy_write(dev, 0x22f, 0x0381);
  1506. }
  1507. static void b43_nphy_workarounds_rev1_2(struct b43_wldev *dev)
  1508. {
  1509. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1510. struct b43_phy *phy = &dev->phy;
  1511. struct b43_phy_n *nphy = phy->n;
  1512. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  1513. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  1514. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  1515. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  1516. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  1517. nphy->band5g_pwrgain) {
  1518. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  1519. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  1520. } else {
  1521. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  1522. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  1523. }
  1524. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
  1525. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
  1526. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  1527. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  1528. if (dev->phy.rev < 2) {
  1529. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
  1530. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
  1531. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  1532. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  1533. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
  1534. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
  1535. }
  1536. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1537. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1538. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1539. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1540. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD &&
  1541. dev->dev->board_type == 0x8B) {
  1542. delays1[0] = 0x1;
  1543. delays1[5] = 0x14;
  1544. }
  1545. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  1546. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  1547. b43_nphy_gain_ctrl_workarounds(dev);
  1548. if (dev->phy.rev < 2) {
  1549. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  1550. b43_hf_write(dev, b43_hf_read(dev) |
  1551. B43_HF_MLADVW);
  1552. } else if (dev->phy.rev == 2) {
  1553. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  1554. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  1555. }
  1556. if (dev->phy.rev < 2)
  1557. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  1558. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  1559. /* Set phase track alpha and beta */
  1560. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  1561. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  1562. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  1563. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  1564. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  1565. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  1566. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  1567. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  1568. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  1569. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  1570. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  1571. if (dev->phy.rev == 2)
  1572. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  1573. B43_NPHY_FINERX2_CGC_DECGC);
  1574. }
  1575. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  1576. static void b43_nphy_workarounds(struct b43_wldev *dev)
  1577. {
  1578. struct b43_phy *phy = &dev->phy;
  1579. struct b43_phy_n *nphy = phy->n;
  1580. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1581. b43_nphy_classifier(dev, 1, 0);
  1582. else
  1583. b43_nphy_classifier(dev, 1, 1);
  1584. if (nphy->hang_avoid)
  1585. b43_nphy_stay_in_carrier_search(dev, 1);
  1586. b43_phy_set(dev, B43_NPHY_IQFLIP,
  1587. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  1588. if (dev->phy.rev >= 3)
  1589. b43_nphy_workarounds_rev3plus(dev);
  1590. else
  1591. b43_nphy_workarounds_rev1_2(dev);
  1592. if (nphy->hang_avoid)
  1593. b43_nphy_stay_in_carrier_search(dev, 0);
  1594. }
  1595. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  1596. static int b43_nphy_load_samples(struct b43_wldev *dev,
  1597. struct b43_c32 *samples, u16 len) {
  1598. struct b43_phy_n *nphy = dev->phy.n;
  1599. u16 i;
  1600. u32 *data;
  1601. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  1602. if (!data) {
  1603. b43err(dev->wl, "allocation for samples loading failed\n");
  1604. return -ENOMEM;
  1605. }
  1606. if (nphy->hang_avoid)
  1607. b43_nphy_stay_in_carrier_search(dev, 1);
  1608. for (i = 0; i < len; i++) {
  1609. data[i] = (samples[i].i & 0x3FF << 10);
  1610. data[i] |= samples[i].q & 0x3FF;
  1611. }
  1612. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  1613. kfree(data);
  1614. if (nphy->hang_avoid)
  1615. b43_nphy_stay_in_carrier_search(dev, 0);
  1616. return 0;
  1617. }
  1618. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  1619. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  1620. bool test)
  1621. {
  1622. int i;
  1623. u16 bw, len, rot, angle;
  1624. struct b43_c32 *samples;
  1625. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1626. len = bw << 3;
  1627. if (test) {
  1628. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1629. bw = 82;
  1630. else
  1631. bw = 80;
  1632. if (dev->phy.is_40mhz)
  1633. bw <<= 1;
  1634. len = bw << 1;
  1635. }
  1636. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  1637. if (!samples) {
  1638. b43err(dev->wl, "allocation for samples generation failed\n");
  1639. return 0;
  1640. }
  1641. rot = (((freq * 36) / bw) << 16) / 100;
  1642. angle = 0;
  1643. for (i = 0; i < len; i++) {
  1644. samples[i] = b43_cordic(angle);
  1645. angle += rot;
  1646. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1647. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1648. }
  1649. i = b43_nphy_load_samples(dev, samples, len);
  1650. kfree(samples);
  1651. return (i < 0) ? 0 : len;
  1652. }
  1653. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1654. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1655. u16 wait, bool iqmode, bool dac_test)
  1656. {
  1657. struct b43_phy_n *nphy = dev->phy.n;
  1658. int i;
  1659. u16 seq_mode;
  1660. u32 tmp;
  1661. if (nphy->hang_avoid)
  1662. b43_nphy_stay_in_carrier_search(dev, true);
  1663. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1664. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1665. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1666. }
  1667. if (!dev->phy.is_40mhz)
  1668. tmp = 0x6464;
  1669. else
  1670. tmp = 0x4747;
  1671. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1672. if (nphy->hang_avoid)
  1673. b43_nphy_stay_in_carrier_search(dev, false);
  1674. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1675. if (loops != 0xFFFF)
  1676. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1677. else
  1678. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1679. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1680. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1681. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1682. if (iqmode) {
  1683. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1684. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1685. } else {
  1686. if (dac_test)
  1687. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1688. else
  1689. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1690. }
  1691. for (i = 0; i < 100; i++) {
  1692. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1693. i = 0;
  1694. break;
  1695. }
  1696. udelay(10);
  1697. }
  1698. if (i)
  1699. b43err(dev->wl, "run samples timeout\n");
  1700. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1701. }
  1702. /*
  1703. * Transmits a known value for LO calibration
  1704. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1705. */
  1706. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1707. bool iqmode, bool dac_test)
  1708. {
  1709. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1710. if (samp == 0)
  1711. return -1;
  1712. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1713. return 0;
  1714. }
  1715. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1716. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1717. {
  1718. struct b43_phy_n *nphy = dev->phy.n;
  1719. int i, j;
  1720. u32 tmp;
  1721. u32 cur_real, cur_imag, real_part, imag_part;
  1722. u16 buffer[7];
  1723. if (nphy->hang_avoid)
  1724. b43_nphy_stay_in_carrier_search(dev, true);
  1725. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1726. for (i = 0; i < 2; i++) {
  1727. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1728. (buffer[i * 2 + 1] & 0x3FF);
  1729. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1730. (((i + 26) << 10) | 320));
  1731. for (j = 0; j < 128; j++) {
  1732. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1733. ((tmp >> 16) & 0xFFFF));
  1734. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1735. (tmp & 0xFFFF));
  1736. }
  1737. }
  1738. for (i = 0; i < 2; i++) {
  1739. tmp = buffer[5 + i];
  1740. real_part = (tmp >> 8) & 0xFF;
  1741. imag_part = (tmp & 0xFF);
  1742. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1743. (((i + 26) << 10) | 448));
  1744. if (dev->phy.rev >= 3) {
  1745. cur_real = real_part;
  1746. cur_imag = imag_part;
  1747. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1748. }
  1749. for (j = 0; j < 128; j++) {
  1750. if (dev->phy.rev < 3) {
  1751. cur_real = (real_part * loscale[j] + 128) >> 8;
  1752. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1753. tmp = ((cur_real & 0xFF) << 8) |
  1754. (cur_imag & 0xFF);
  1755. }
  1756. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1757. ((tmp >> 16) & 0xFFFF));
  1758. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1759. (tmp & 0xFFFF));
  1760. }
  1761. }
  1762. if (dev->phy.rev >= 3) {
  1763. b43_shm_write16(dev, B43_SHM_SHARED,
  1764. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1765. b43_shm_write16(dev, B43_SHM_SHARED,
  1766. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1767. }
  1768. if (nphy->hang_avoid)
  1769. b43_nphy_stay_in_carrier_search(dev, false);
  1770. }
  1771. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1772. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1773. u8 *events, u8 *delays, u8 length)
  1774. {
  1775. struct b43_phy_n *nphy = dev->phy.n;
  1776. u8 i;
  1777. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1778. u16 offset1 = cmd << 4;
  1779. u16 offset2 = offset1 + 0x80;
  1780. if (nphy->hang_avoid)
  1781. b43_nphy_stay_in_carrier_search(dev, true);
  1782. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1783. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1784. for (i = length; i < 16; i++) {
  1785. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1786. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1787. }
  1788. if (nphy->hang_avoid)
  1789. b43_nphy_stay_in_carrier_search(dev, false);
  1790. }
  1791. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1792. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1793. enum b43_nphy_rf_sequence seq)
  1794. {
  1795. static const u16 trigger[] = {
  1796. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1797. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1798. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1799. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1800. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1801. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1802. };
  1803. int i;
  1804. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1805. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1806. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1807. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1808. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1809. for (i = 0; i < 200; i++) {
  1810. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1811. goto ok;
  1812. msleep(1);
  1813. }
  1814. b43err(dev->wl, "RF sequence status timeout\n");
  1815. ok:
  1816. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1817. }
  1818. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1819. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1820. u16 value, u8 core, bool off)
  1821. {
  1822. int i;
  1823. u8 index = fls(field);
  1824. u8 addr, en_addr, val_addr;
  1825. /* we expect only one bit set */
  1826. B43_WARN_ON(field & (~(1 << (index - 1))));
  1827. if (dev->phy.rev >= 3) {
  1828. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1829. for (i = 0; i < 2; i++) {
  1830. if (index == 0 || index == 16) {
  1831. b43err(dev->wl,
  1832. "Unsupported RF Ctrl Override call\n");
  1833. return;
  1834. }
  1835. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1836. en_addr = B43_PHY_N((i == 0) ?
  1837. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1838. val_addr = B43_PHY_N((i == 0) ?
  1839. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1840. if (off) {
  1841. b43_phy_mask(dev, en_addr, ~(field));
  1842. b43_phy_mask(dev, val_addr,
  1843. ~(rf_ctrl->val_mask));
  1844. } else {
  1845. if (core == 0 || ((1 << core) & i) != 0) {
  1846. b43_phy_set(dev, en_addr, field);
  1847. b43_phy_maskset(dev, val_addr,
  1848. ~(rf_ctrl->val_mask),
  1849. (value << rf_ctrl->val_shift));
  1850. }
  1851. }
  1852. }
  1853. } else {
  1854. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1855. if (off) {
  1856. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1857. value = 0;
  1858. } else {
  1859. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1860. }
  1861. for (i = 0; i < 2; i++) {
  1862. if (index <= 1 || index == 16) {
  1863. b43err(dev->wl,
  1864. "Unsupported RF Ctrl Override call\n");
  1865. return;
  1866. }
  1867. if (index == 2 || index == 10 ||
  1868. (index >= 13 && index <= 15)) {
  1869. core = 1;
  1870. }
  1871. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1872. addr = B43_PHY_N((i == 0) ?
  1873. rf_ctrl->addr0 : rf_ctrl->addr1);
  1874. if ((core & (1 << i)) != 0)
  1875. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1876. (value << rf_ctrl->shift));
  1877. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1878. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1879. B43_NPHY_RFCTL_CMD_START);
  1880. udelay(1);
  1881. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1882. }
  1883. }
  1884. }
  1885. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1886. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1887. u16 value, u8 core)
  1888. {
  1889. u8 i, j;
  1890. u16 reg, tmp, val;
  1891. B43_WARN_ON(dev->phy.rev < 3);
  1892. B43_WARN_ON(field > 4);
  1893. for (i = 0; i < 2; i++) {
  1894. if ((core == 1 && i == 1) || (core == 2 && !i))
  1895. continue;
  1896. reg = (i == 0) ?
  1897. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1898. b43_phy_mask(dev, reg, 0xFBFF);
  1899. switch (field) {
  1900. case 0:
  1901. b43_phy_write(dev, reg, 0);
  1902. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1903. break;
  1904. case 1:
  1905. if (!i) {
  1906. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1907. 0xFC3F, (value << 6));
  1908. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1909. 0xFFFE, 1);
  1910. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1911. B43_NPHY_RFCTL_CMD_START);
  1912. for (j = 0; j < 100; j++) {
  1913. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1914. j = 0;
  1915. break;
  1916. }
  1917. udelay(10);
  1918. }
  1919. if (j)
  1920. b43err(dev->wl,
  1921. "intc override timeout\n");
  1922. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1923. 0xFFFE);
  1924. } else {
  1925. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1926. 0xFC3F, (value << 6));
  1927. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1928. 0xFFFE, 1);
  1929. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1930. B43_NPHY_RFCTL_CMD_RXTX);
  1931. for (j = 0; j < 100; j++) {
  1932. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1933. j = 0;
  1934. break;
  1935. }
  1936. udelay(10);
  1937. }
  1938. if (j)
  1939. b43err(dev->wl,
  1940. "intc override timeout\n");
  1941. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1942. 0xFFFE);
  1943. }
  1944. break;
  1945. case 2:
  1946. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1947. tmp = 0x0020;
  1948. val = value << 5;
  1949. } else {
  1950. tmp = 0x0010;
  1951. val = value << 4;
  1952. }
  1953. b43_phy_maskset(dev, reg, ~tmp, val);
  1954. break;
  1955. case 3:
  1956. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1957. tmp = 0x0001;
  1958. val = value;
  1959. } else {
  1960. tmp = 0x0004;
  1961. val = value << 2;
  1962. }
  1963. b43_phy_maskset(dev, reg, ~tmp, val);
  1964. break;
  1965. case 4:
  1966. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1967. tmp = 0x0002;
  1968. val = value << 1;
  1969. } else {
  1970. tmp = 0x0008;
  1971. val = value << 3;
  1972. }
  1973. b43_phy_maskset(dev, reg, ~tmp, val);
  1974. break;
  1975. }
  1976. }
  1977. }
  1978. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  1979. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1980. {
  1981. unsigned int i;
  1982. u16 val;
  1983. val = 0x1E1F;
  1984. for (i = 0; i < 16; i++) {
  1985. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1986. val -= 0x202;
  1987. }
  1988. val = 0x3E3F;
  1989. for (i = 0; i < 16; i++) {
  1990. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  1991. val -= 0x202;
  1992. }
  1993. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1994. }
  1995. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1996. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1997. s8 offset, u8 core, u8 rail,
  1998. enum b43_nphy_rssi_type type)
  1999. {
  2000. u16 tmp;
  2001. bool core1or5 = (core == 1) || (core == 5);
  2002. bool core2or5 = (core == 2) || (core == 5);
  2003. offset = clamp_val(offset, -32, 31);
  2004. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  2005. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  2006. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  2007. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  2008. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  2009. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  2010. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  2011. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  2012. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  2013. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  2014. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  2015. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  2016. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  2017. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  2018. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  2019. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  2020. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  2021. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  2022. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  2023. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  2024. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  2025. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  2026. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  2027. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  2028. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  2029. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  2030. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  2031. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  2032. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  2033. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  2034. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  2035. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  2036. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  2037. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  2038. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  2039. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  2040. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  2041. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  2042. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  2043. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  2044. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  2045. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_I))
  2046. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  2047. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_I))
  2048. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  2049. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  2050. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  2051. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  2052. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  2053. }
  2054. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  2055. {
  2056. u16 val;
  2057. if (type < 3)
  2058. val = 0;
  2059. else if (type == 6)
  2060. val = 1;
  2061. else if (type == 3)
  2062. val = 2;
  2063. else
  2064. val = 3;
  2065. val = (val << 12) | (val << 14);
  2066. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  2067. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  2068. if (type < 3) {
  2069. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  2070. (type + 1) << 4);
  2071. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  2072. (type + 1) << 4);
  2073. }
  2074. if (code == 0) {
  2075. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  2076. if (type < 3) {
  2077. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  2078. ~(B43_NPHY_RFCTL_CMD_RXEN |
  2079. B43_NPHY_RFCTL_CMD_CORESEL));
  2080. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  2081. ~(0x1 << 12 |
  2082. 0x1 << 5 |
  2083. 0x1 << 1 |
  2084. 0x1));
  2085. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  2086. ~B43_NPHY_RFCTL_CMD_START);
  2087. udelay(20);
  2088. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  2089. }
  2090. } else {
  2091. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  2092. if (type < 3) {
  2093. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  2094. ~(B43_NPHY_RFCTL_CMD_RXEN |
  2095. B43_NPHY_RFCTL_CMD_CORESEL),
  2096. (B43_NPHY_RFCTL_CMD_RXEN |
  2097. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  2098. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  2099. (0x1 << 12 |
  2100. 0x1 << 5 |
  2101. 0x1 << 1 |
  2102. 0x1));
  2103. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  2104. B43_NPHY_RFCTL_CMD_START);
  2105. udelay(20);
  2106. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  2107. }
  2108. }
  2109. }
  2110. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  2111. {
  2112. u8 i;
  2113. u16 reg, val;
  2114. if (code == 0) {
  2115. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  2116. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  2117. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  2118. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  2119. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  2120. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  2121. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  2122. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  2123. } else {
  2124. for (i = 0; i < 2; i++) {
  2125. if ((code == 1 && i == 1) || (code == 2 && !i))
  2126. continue;
  2127. reg = (i == 0) ?
  2128. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  2129. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  2130. if (type < 3) {
  2131. reg = (i == 0) ?
  2132. B43_NPHY_AFECTL_C1 :
  2133. B43_NPHY_AFECTL_C2;
  2134. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  2135. reg = (i == 0) ?
  2136. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  2137. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  2138. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  2139. if (type == 0)
  2140. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  2141. else if (type == 1)
  2142. val = 16;
  2143. else
  2144. val = 32;
  2145. b43_phy_set(dev, reg, val);
  2146. reg = (i == 0) ?
  2147. B43_NPHY_TXF_40CO_B1S0 :
  2148. B43_NPHY_TXF_40CO_B32S1;
  2149. b43_phy_set(dev, reg, 0x0020);
  2150. } else {
  2151. if (type == 6)
  2152. val = 0x0100;
  2153. else if (type == 3)
  2154. val = 0x0200;
  2155. else
  2156. val = 0x0300;
  2157. reg = (i == 0) ?
  2158. B43_NPHY_AFECTL_C1 :
  2159. B43_NPHY_AFECTL_C2;
  2160. b43_phy_maskset(dev, reg, 0xFCFF, val);
  2161. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  2162. if (type != 3 && type != 6) {
  2163. enum ieee80211_band band =
  2164. b43_current_band(dev->wl);
  2165. if (b43_nphy_ipa(dev))
  2166. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  2167. else
  2168. val = 0x11;
  2169. reg = (i == 0) ? 0x2000 : 0x3000;
  2170. reg |= B2055_PADDRV;
  2171. b43_radio_write16(dev, reg, val);
  2172. reg = (i == 0) ?
  2173. B43_NPHY_AFECTL_OVER1 :
  2174. B43_NPHY_AFECTL_OVER;
  2175. b43_phy_set(dev, reg, 0x0200);
  2176. }
  2177. }
  2178. }
  2179. }
  2180. }
  2181. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  2182. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  2183. {
  2184. if (dev->phy.rev >= 3)
  2185. b43_nphy_rev3_rssi_select(dev, code, type);
  2186. else
  2187. b43_nphy_rev2_rssi_select(dev, code, type);
  2188. }
  2189. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  2190. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  2191. {
  2192. int i;
  2193. for (i = 0; i < 2; i++) {
  2194. if (type == 2) {
  2195. if (i == 0) {
  2196. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  2197. 0xFC, buf[0]);
  2198. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  2199. 0xFC, buf[1]);
  2200. } else {
  2201. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  2202. 0xFC, buf[2 * i]);
  2203. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  2204. 0xFC, buf[2 * i + 1]);
  2205. }
  2206. } else {
  2207. if (i == 0)
  2208. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  2209. 0xF3, buf[0] << 2);
  2210. else
  2211. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  2212. 0xF3, buf[2 * i + 1] << 2);
  2213. }
  2214. }
  2215. }
  2216. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  2217. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  2218. u8 nsamp)
  2219. {
  2220. int i;
  2221. int out;
  2222. u16 save_regs_phy[9];
  2223. u16 s[2];
  2224. if (dev->phy.rev >= 3) {
  2225. save_regs_phy[0] = b43_phy_read(dev,
  2226. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  2227. save_regs_phy[1] = b43_phy_read(dev,
  2228. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  2229. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2230. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2231. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2232. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2233. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  2234. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  2235. save_regs_phy[8] = 0;
  2236. } else {
  2237. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2238. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2239. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2240. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  2241. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  2242. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  2243. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  2244. save_regs_phy[7] = 0;
  2245. save_regs_phy[8] = 0;
  2246. }
  2247. b43_nphy_rssi_select(dev, 5, type);
  2248. if (dev->phy.rev < 2) {
  2249. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  2250. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  2251. }
  2252. for (i = 0; i < 4; i++)
  2253. buf[i] = 0;
  2254. for (i = 0; i < nsamp; i++) {
  2255. if (dev->phy.rev < 2) {
  2256. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  2257. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  2258. } else {
  2259. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  2260. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  2261. }
  2262. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  2263. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  2264. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  2265. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  2266. }
  2267. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  2268. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  2269. if (dev->phy.rev < 2)
  2270. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  2271. if (dev->phy.rev >= 3) {
  2272. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  2273. save_regs_phy[0]);
  2274. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  2275. save_regs_phy[1]);
  2276. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  2277. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  2278. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  2279. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  2280. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  2281. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  2282. } else {
  2283. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  2284. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  2285. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  2286. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  2287. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  2288. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  2289. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  2290. }
  2291. return out;
  2292. }
  2293. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  2294. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  2295. {
  2296. int i, j;
  2297. u8 state[4];
  2298. u8 code, val;
  2299. u16 class, override;
  2300. u8 regs_save_radio[2];
  2301. u16 regs_save_phy[2];
  2302. s8 offset[4];
  2303. u8 core;
  2304. u8 rail;
  2305. u16 clip_state[2];
  2306. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  2307. s32 results_min[4] = { };
  2308. u8 vcm_final[4] = { };
  2309. s32 results[4][4] = { };
  2310. s32 miniq[4][2] = { };
  2311. if (type == 2) {
  2312. code = 0;
  2313. val = 6;
  2314. } else if (type < 2) {
  2315. code = 25;
  2316. val = 4;
  2317. } else {
  2318. B43_WARN_ON(1);
  2319. return;
  2320. }
  2321. class = b43_nphy_classifier(dev, 0, 0);
  2322. b43_nphy_classifier(dev, 7, 4);
  2323. b43_nphy_read_clip_detection(dev, clip_state);
  2324. b43_nphy_write_clip_detection(dev, clip_off);
  2325. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2326. override = 0x140;
  2327. else
  2328. override = 0x110;
  2329. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2330. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  2331. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  2332. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  2333. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2334. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  2335. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  2336. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  2337. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  2338. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  2339. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  2340. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  2341. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  2342. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  2343. b43_nphy_rssi_select(dev, 5, type);
  2344. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  2345. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  2346. for (i = 0; i < 4; i++) {
  2347. u8 tmp[4];
  2348. for (j = 0; j < 4; j++)
  2349. tmp[j] = i;
  2350. if (type != 1)
  2351. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  2352. b43_nphy_poll_rssi(dev, type, results[i], 8);
  2353. if (type < 2)
  2354. for (j = 0; j < 2; j++)
  2355. miniq[i][j] = min(results[i][2 * j],
  2356. results[i][2 * j + 1]);
  2357. }
  2358. for (i = 0; i < 4; i++) {
  2359. s32 mind = 40;
  2360. u8 minvcm = 0;
  2361. s32 minpoll = 249;
  2362. s32 curr;
  2363. for (j = 0; j < 4; j++) {
  2364. if (type == 2)
  2365. curr = abs(results[j][i]);
  2366. else
  2367. curr = abs(miniq[j][i / 2] - code * 8);
  2368. if (curr < mind) {
  2369. mind = curr;
  2370. minvcm = j;
  2371. }
  2372. if (results[j][i] < minpoll)
  2373. minpoll = results[j][i];
  2374. }
  2375. results_min[i] = minpoll;
  2376. vcm_final[i] = minvcm;
  2377. }
  2378. if (type != 1)
  2379. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  2380. for (i = 0; i < 4; i++) {
  2381. offset[i] = (code * 8) - results[vcm_final[i]][i];
  2382. if (offset[i] < 0)
  2383. offset[i] = -((abs(offset[i]) + 4) / 8);
  2384. else
  2385. offset[i] = (offset[i] + 4) / 8;
  2386. if (results_min[i] == 248)
  2387. offset[i] = code - 32;
  2388. core = (i / 2) ? 2 : 1;
  2389. rail = (i % 2) ? 1 : 0;
  2390. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  2391. type);
  2392. }
  2393. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  2394. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  2395. switch (state[2]) {
  2396. case 1:
  2397. b43_nphy_rssi_select(dev, 1, 2);
  2398. break;
  2399. case 4:
  2400. b43_nphy_rssi_select(dev, 1, 0);
  2401. break;
  2402. case 2:
  2403. b43_nphy_rssi_select(dev, 1, 1);
  2404. break;
  2405. default:
  2406. b43_nphy_rssi_select(dev, 1, 1);
  2407. break;
  2408. }
  2409. switch (state[3]) {
  2410. case 1:
  2411. b43_nphy_rssi_select(dev, 2, 2);
  2412. break;
  2413. case 4:
  2414. b43_nphy_rssi_select(dev, 2, 0);
  2415. break;
  2416. default:
  2417. b43_nphy_rssi_select(dev, 2, 1);
  2418. break;
  2419. }
  2420. b43_nphy_rssi_select(dev, 0, type);
  2421. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  2422. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  2423. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  2424. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  2425. b43_nphy_classifier(dev, 7, class);
  2426. b43_nphy_write_clip_detection(dev, clip_state);
  2427. /* Specs don't say about reset here, but it makes wl and b43 dumps
  2428. identical, it really seems wl performs this */
  2429. b43_nphy_reset_cca(dev);
  2430. }
  2431. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  2432. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  2433. {
  2434. /* TODO */
  2435. }
  2436. /*
  2437. * RSSI Calibration
  2438. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  2439. */
  2440. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  2441. {
  2442. if (dev->phy.rev >= 3) {
  2443. b43_nphy_rev3_rssi_cal(dev);
  2444. } else {
  2445. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
  2446. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
  2447. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
  2448. }
  2449. }
  2450. /*
  2451. * Restore RSSI Calibration
  2452. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  2453. */
  2454. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  2455. {
  2456. struct b43_phy_n *nphy = dev->phy.n;
  2457. u16 *rssical_radio_regs = NULL;
  2458. u16 *rssical_phy_regs = NULL;
  2459. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2460. if (!nphy->rssical_chanspec_2G.center_freq)
  2461. return;
  2462. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  2463. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  2464. } else {
  2465. if (!nphy->rssical_chanspec_5G.center_freq)
  2466. return;
  2467. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  2468. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  2469. }
  2470. /* TODO use some definitions */
  2471. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  2472. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  2473. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  2474. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  2475. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  2476. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  2477. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  2478. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  2479. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  2480. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  2481. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  2482. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  2483. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  2484. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  2485. }
  2486. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  2487. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  2488. {
  2489. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2490. if (dev->phy.rev >= 6) {
  2491. if (dev->dev->chip_id == 47162)
  2492. return txpwrctrl_tx_gain_ipa_rev5;
  2493. return txpwrctrl_tx_gain_ipa_rev6;
  2494. } else if (dev->phy.rev >= 5) {
  2495. return txpwrctrl_tx_gain_ipa_rev5;
  2496. } else {
  2497. return txpwrctrl_tx_gain_ipa;
  2498. }
  2499. } else {
  2500. return txpwrctrl_tx_gain_ipa_5g;
  2501. }
  2502. }
  2503. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  2504. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  2505. {
  2506. struct b43_phy_n *nphy = dev->phy.n;
  2507. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  2508. u16 tmp;
  2509. u8 offset, i;
  2510. if (dev->phy.rev >= 3) {
  2511. for (i = 0; i < 2; i++) {
  2512. tmp = (i == 0) ? 0x2000 : 0x3000;
  2513. offset = i * 11;
  2514. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  2515. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  2516. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  2517. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  2518. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  2519. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  2520. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  2521. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  2522. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  2523. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  2524. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  2525. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2526. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  2527. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2528. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2529. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2530. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2531. if (nphy->ipa5g_on) {
  2532. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  2533. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  2534. } else {
  2535. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2536. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  2537. }
  2538. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2539. } else {
  2540. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  2541. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2542. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2543. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2544. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2545. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  2546. if (nphy->ipa2g_on) {
  2547. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  2548. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  2549. (dev->phy.rev < 5) ? 0x11 : 0x01);
  2550. } else {
  2551. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2552. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2553. }
  2554. }
  2555. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  2556. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  2557. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  2558. }
  2559. } else {
  2560. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  2561. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  2562. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  2563. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  2564. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  2565. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  2566. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  2567. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  2568. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  2569. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  2570. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  2571. B43_NPHY_BANDCTL_5GHZ)) {
  2572. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  2573. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  2574. } else {
  2575. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  2576. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  2577. }
  2578. if (dev->phy.rev < 2) {
  2579. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  2580. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  2581. } else {
  2582. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  2583. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  2584. }
  2585. }
  2586. }
  2587. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2588. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2589. struct nphy_txgains target,
  2590. struct nphy_iqcal_params *params)
  2591. {
  2592. int i, j, indx;
  2593. u16 gain;
  2594. if (dev->phy.rev >= 3) {
  2595. params->txgm = target.txgm[core];
  2596. params->pga = target.pga[core];
  2597. params->pad = target.pad[core];
  2598. params->ipa = target.ipa[core];
  2599. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2600. (params->pad << 4) | (params->ipa);
  2601. for (j = 0; j < 5; j++)
  2602. params->ncorr[j] = 0x79;
  2603. } else {
  2604. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2605. (target.txgm[core] << 8);
  2606. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2607. 1 : 0;
  2608. for (i = 0; i < 9; i++)
  2609. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2610. break;
  2611. i = min(i, 8);
  2612. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2613. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2614. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2615. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2616. (params->pad << 2);
  2617. for (j = 0; j < 4; j++)
  2618. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2619. }
  2620. }
  2621. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  2622. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  2623. {
  2624. struct b43_phy_n *nphy = dev->phy.n;
  2625. int i;
  2626. u16 scale, entry;
  2627. u16 tmp = nphy->txcal_bbmult;
  2628. if (core == 0)
  2629. tmp >>= 8;
  2630. tmp &= 0xff;
  2631. for (i = 0; i < 18; i++) {
  2632. scale = (ladder_lo[i].percent * tmp) / 100;
  2633. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  2634. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  2635. scale = (ladder_iq[i].percent * tmp) / 100;
  2636. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  2637. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  2638. }
  2639. }
  2640. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  2641. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2642. {
  2643. int i;
  2644. for (i = 0; i < 15; i++)
  2645. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  2646. tbl_tx_filter_coef_rev4[2][i]);
  2647. }
  2648. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2649. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2650. {
  2651. int i, j;
  2652. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2653. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2654. for (i = 0; i < 3; i++)
  2655. for (j = 0; j < 15; j++)
  2656. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2657. tbl_tx_filter_coef_rev4[i][j]);
  2658. if (dev->phy.is_40mhz) {
  2659. for (j = 0; j < 15; j++)
  2660. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2661. tbl_tx_filter_coef_rev4[3][j]);
  2662. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2663. for (j = 0; j < 15; j++)
  2664. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2665. tbl_tx_filter_coef_rev4[5][j]);
  2666. }
  2667. if (dev->phy.channel == 14)
  2668. for (j = 0; j < 15; j++)
  2669. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2670. tbl_tx_filter_coef_rev4[6][j]);
  2671. }
  2672. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2673. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2674. {
  2675. struct b43_phy_n *nphy = dev->phy.n;
  2676. u16 curr_gain[2];
  2677. struct nphy_txgains target;
  2678. const u32 *table = NULL;
  2679. if (!nphy->txpwrctrl) {
  2680. int i;
  2681. if (nphy->hang_avoid)
  2682. b43_nphy_stay_in_carrier_search(dev, true);
  2683. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2684. if (nphy->hang_avoid)
  2685. b43_nphy_stay_in_carrier_search(dev, false);
  2686. for (i = 0; i < 2; ++i) {
  2687. if (dev->phy.rev >= 3) {
  2688. target.ipa[i] = curr_gain[i] & 0x000F;
  2689. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2690. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2691. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2692. } else {
  2693. target.ipa[i] = curr_gain[i] & 0x0003;
  2694. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2695. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2696. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2697. }
  2698. }
  2699. } else {
  2700. int i;
  2701. u16 index[2];
  2702. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2703. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2704. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2705. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2706. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2707. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2708. for (i = 0; i < 2; ++i) {
  2709. if (dev->phy.rev >= 3) {
  2710. enum ieee80211_band band =
  2711. b43_current_band(dev->wl);
  2712. if (b43_nphy_ipa(dev)) {
  2713. table = b43_nphy_get_ipa_gain_table(dev);
  2714. } else {
  2715. if (band == IEEE80211_BAND_5GHZ) {
  2716. if (dev->phy.rev == 3)
  2717. table = b43_ntab_tx_gain_rev3_5ghz;
  2718. else if (dev->phy.rev == 4)
  2719. table = b43_ntab_tx_gain_rev4_5ghz;
  2720. else
  2721. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2722. } else {
  2723. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2724. }
  2725. }
  2726. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2727. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2728. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2729. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2730. } else {
  2731. table = b43_ntab_tx_gain_rev0_1_2;
  2732. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2733. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2734. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2735. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2736. }
  2737. }
  2738. }
  2739. return target;
  2740. }
  2741. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2742. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2743. {
  2744. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2745. if (dev->phy.rev >= 3) {
  2746. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2747. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2748. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2749. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2750. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2751. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2752. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2753. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2754. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2755. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2756. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2757. b43_nphy_reset_cca(dev);
  2758. } else {
  2759. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2760. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2761. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2762. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2763. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2764. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2765. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2766. }
  2767. }
  2768. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2769. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2770. {
  2771. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2772. u16 tmp;
  2773. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2774. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2775. if (dev->phy.rev >= 3) {
  2776. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2777. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2778. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2779. regs[2] = tmp;
  2780. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2781. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2782. regs[3] = tmp;
  2783. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2784. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2785. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2786. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2787. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2788. regs[5] = tmp;
  2789. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2790. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2791. regs[6] = tmp;
  2792. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2793. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2794. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2795. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2796. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2797. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2798. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2799. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2800. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2801. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2802. } else {
  2803. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2804. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2805. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2806. regs[2] = tmp;
  2807. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2808. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2809. regs[3] = tmp;
  2810. tmp |= 0x2000;
  2811. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2812. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2813. regs[4] = tmp;
  2814. tmp |= 0x2000;
  2815. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2816. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2817. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2818. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2819. tmp = 0x0180;
  2820. else
  2821. tmp = 0x0120;
  2822. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2823. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2824. }
  2825. }
  2826. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2827. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2828. {
  2829. struct b43_phy_n *nphy = dev->phy.n;
  2830. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2831. u16 *txcal_radio_regs = NULL;
  2832. struct b43_chanspec *iqcal_chanspec;
  2833. u16 *table = NULL;
  2834. if (nphy->hang_avoid)
  2835. b43_nphy_stay_in_carrier_search(dev, 1);
  2836. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2837. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2838. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2839. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2840. table = nphy->cal_cache.txcal_coeffs_2G;
  2841. } else {
  2842. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2843. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2844. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2845. table = nphy->cal_cache.txcal_coeffs_5G;
  2846. }
  2847. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2848. /* TODO use some definitions */
  2849. if (dev->phy.rev >= 3) {
  2850. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2851. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2852. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2853. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2854. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2855. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2856. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2857. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2858. } else {
  2859. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2860. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2861. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2862. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2863. }
  2864. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  2865. iqcal_chanspec->channel_type = dev->phy.channel_type;
  2866. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2867. if (nphy->hang_avoid)
  2868. b43_nphy_stay_in_carrier_search(dev, 0);
  2869. }
  2870. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2871. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2872. {
  2873. struct b43_phy_n *nphy = dev->phy.n;
  2874. u16 coef[4];
  2875. u16 *loft = NULL;
  2876. u16 *table = NULL;
  2877. int i;
  2878. u16 *txcal_radio_regs = NULL;
  2879. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2880. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2881. if (!nphy->iqcal_chanspec_2G.center_freq)
  2882. return;
  2883. table = nphy->cal_cache.txcal_coeffs_2G;
  2884. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2885. } else {
  2886. if (!nphy->iqcal_chanspec_5G.center_freq)
  2887. return;
  2888. table = nphy->cal_cache.txcal_coeffs_5G;
  2889. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2890. }
  2891. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2892. for (i = 0; i < 4; i++) {
  2893. if (dev->phy.rev >= 3)
  2894. table[i] = coef[i];
  2895. else
  2896. coef[i] = 0;
  2897. }
  2898. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2899. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2900. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2901. if (dev->phy.rev < 2)
  2902. b43_nphy_tx_iq_workaround(dev);
  2903. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2904. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2905. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2906. } else {
  2907. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2908. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2909. }
  2910. /* TODO use some definitions */
  2911. if (dev->phy.rev >= 3) {
  2912. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2913. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2914. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2915. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2916. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2917. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2918. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2919. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2920. } else {
  2921. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2922. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2923. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2924. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2925. }
  2926. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2927. }
  2928. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2929. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2930. struct nphy_txgains target,
  2931. bool full, bool mphase)
  2932. {
  2933. struct b43_phy_n *nphy = dev->phy.n;
  2934. int i;
  2935. int error = 0;
  2936. int freq;
  2937. bool avoid = false;
  2938. u8 length;
  2939. u16 tmp, core, type, count, max, numb, last = 0, cmd;
  2940. const u16 *table;
  2941. bool phy6or5x;
  2942. u16 buffer[11];
  2943. u16 diq_start = 0;
  2944. u16 save[2];
  2945. u16 gain[2];
  2946. struct nphy_iqcal_params params[2];
  2947. bool updated[2] = { };
  2948. b43_nphy_stay_in_carrier_search(dev, true);
  2949. if (dev->phy.rev >= 4) {
  2950. avoid = nphy->hang_avoid;
  2951. nphy->hang_avoid = 0;
  2952. }
  2953. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2954. for (i = 0; i < 2; i++) {
  2955. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2956. gain[i] = params[i].cal_gain;
  2957. }
  2958. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2959. b43_nphy_tx_cal_radio_setup(dev);
  2960. b43_nphy_tx_cal_phy_setup(dev);
  2961. phy6or5x = dev->phy.rev >= 6 ||
  2962. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2963. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2964. if (phy6or5x) {
  2965. if (dev->phy.is_40mhz) {
  2966. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2967. tbl_tx_iqlo_cal_loft_ladder_40);
  2968. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2969. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2970. } else {
  2971. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2972. tbl_tx_iqlo_cal_loft_ladder_20);
  2973. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2974. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2975. }
  2976. }
  2977. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2978. if (!dev->phy.is_40mhz)
  2979. freq = 2500;
  2980. else
  2981. freq = 5000;
  2982. if (nphy->mphase_cal_phase_id > 2)
  2983. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2984. 0xFFFF, 0, true, false);
  2985. else
  2986. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2987. if (error == 0) {
  2988. if (nphy->mphase_cal_phase_id > 2) {
  2989. table = nphy->mphase_txcal_bestcoeffs;
  2990. length = 11;
  2991. if (dev->phy.rev < 3)
  2992. length -= 2;
  2993. } else {
  2994. if (!full && nphy->txiqlocal_coeffsvalid) {
  2995. table = nphy->txiqlocal_bestc;
  2996. length = 11;
  2997. if (dev->phy.rev < 3)
  2998. length -= 2;
  2999. } else {
  3000. full = true;
  3001. if (dev->phy.rev >= 3) {
  3002. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  3003. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  3004. } else {
  3005. table = tbl_tx_iqlo_cal_startcoefs;
  3006. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  3007. }
  3008. }
  3009. }
  3010. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  3011. if (full) {
  3012. if (dev->phy.rev >= 3)
  3013. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  3014. else
  3015. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  3016. } else {
  3017. if (dev->phy.rev >= 3)
  3018. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  3019. else
  3020. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  3021. }
  3022. if (mphase) {
  3023. count = nphy->mphase_txcal_cmdidx;
  3024. numb = min(max,
  3025. (u16)(count + nphy->mphase_txcal_numcmds));
  3026. } else {
  3027. count = 0;
  3028. numb = max;
  3029. }
  3030. for (; count < numb; count++) {
  3031. if (full) {
  3032. if (dev->phy.rev >= 3)
  3033. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  3034. else
  3035. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  3036. } else {
  3037. if (dev->phy.rev >= 3)
  3038. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  3039. else
  3040. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  3041. }
  3042. core = (cmd & 0x3000) >> 12;
  3043. type = (cmd & 0x0F00) >> 8;
  3044. if (phy6or5x && updated[core] == 0) {
  3045. b43_nphy_update_tx_cal_ladder(dev, core);
  3046. updated[core] = 1;
  3047. }
  3048. tmp = (params[core].ncorr[type] << 8) | 0x66;
  3049. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  3050. if (type == 1 || type == 3 || type == 4) {
  3051. buffer[0] = b43_ntab_read(dev,
  3052. B43_NTAB16(15, 69 + core));
  3053. diq_start = buffer[0];
  3054. buffer[0] = 0;
  3055. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  3056. 0);
  3057. }
  3058. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  3059. for (i = 0; i < 2000; i++) {
  3060. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  3061. if (tmp & 0xC000)
  3062. break;
  3063. udelay(10);
  3064. }
  3065. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3066. buffer);
  3067. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  3068. buffer);
  3069. if (type == 1 || type == 3 || type == 4)
  3070. buffer[0] = diq_start;
  3071. }
  3072. if (mphase)
  3073. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  3074. last = (dev->phy.rev < 3) ? 6 : 7;
  3075. if (!mphase || nphy->mphase_cal_phase_id == last) {
  3076. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  3077. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  3078. if (dev->phy.rev < 3) {
  3079. buffer[0] = 0;
  3080. buffer[1] = 0;
  3081. buffer[2] = 0;
  3082. buffer[3] = 0;
  3083. }
  3084. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  3085. buffer);
  3086. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  3087. buffer);
  3088. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  3089. buffer);
  3090. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  3091. buffer);
  3092. length = 11;
  3093. if (dev->phy.rev < 3)
  3094. length -= 2;
  3095. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3096. nphy->txiqlocal_bestc);
  3097. nphy->txiqlocal_coeffsvalid = true;
  3098. nphy->txiqlocal_chanspec.center_freq =
  3099. dev->phy.channel_freq;
  3100. nphy->txiqlocal_chanspec.channel_type =
  3101. dev->phy.channel_type;
  3102. } else {
  3103. length = 11;
  3104. if (dev->phy.rev < 3)
  3105. length -= 2;
  3106. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3107. nphy->mphase_txcal_bestcoeffs);
  3108. }
  3109. b43_nphy_stop_playback(dev);
  3110. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  3111. }
  3112. b43_nphy_tx_cal_phy_cleanup(dev);
  3113. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  3114. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  3115. b43_nphy_tx_iq_workaround(dev);
  3116. if (dev->phy.rev >= 4)
  3117. nphy->hang_avoid = avoid;
  3118. b43_nphy_stay_in_carrier_search(dev, false);
  3119. return error;
  3120. }
  3121. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  3122. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  3123. {
  3124. struct b43_phy_n *nphy = dev->phy.n;
  3125. u8 i;
  3126. u16 buffer[7];
  3127. bool equal = true;
  3128. if (!nphy->txiqlocal_coeffsvalid ||
  3129. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  3130. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  3131. return;
  3132. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  3133. for (i = 0; i < 4; i++) {
  3134. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  3135. equal = false;
  3136. break;
  3137. }
  3138. }
  3139. if (!equal) {
  3140. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  3141. nphy->txiqlocal_bestc);
  3142. for (i = 0; i < 4; i++)
  3143. buffer[i] = 0;
  3144. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  3145. buffer);
  3146. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  3147. &nphy->txiqlocal_bestc[5]);
  3148. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  3149. &nphy->txiqlocal_bestc[5]);
  3150. }
  3151. }
  3152. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  3153. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  3154. struct nphy_txgains target, u8 type, bool debug)
  3155. {
  3156. struct b43_phy_n *nphy = dev->phy.n;
  3157. int i, j, index;
  3158. u8 rfctl[2];
  3159. u8 afectl_core;
  3160. u16 tmp[6];
  3161. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  3162. u32 real, imag;
  3163. enum ieee80211_band band;
  3164. u8 use;
  3165. u16 cur_hpf;
  3166. u16 lna[3] = { 3, 3, 1 };
  3167. u16 hpf1[3] = { 7, 2, 0 };
  3168. u16 hpf2[3] = { 2, 0, 0 };
  3169. u32 power[3] = { };
  3170. u16 gain_save[2];
  3171. u16 cal_gain[2];
  3172. struct nphy_iqcal_params cal_params[2];
  3173. struct nphy_iq_est est;
  3174. int ret = 0;
  3175. bool playtone = true;
  3176. int desired = 13;
  3177. b43_nphy_stay_in_carrier_search(dev, 1);
  3178. if (dev->phy.rev < 2)
  3179. b43_nphy_reapply_tx_cal_coeffs(dev);
  3180. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  3181. for (i = 0; i < 2; i++) {
  3182. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  3183. cal_gain[i] = cal_params[i].cal_gain;
  3184. }
  3185. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  3186. for (i = 0; i < 2; i++) {
  3187. if (i == 0) {
  3188. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  3189. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  3190. afectl_core = B43_NPHY_AFECTL_C1;
  3191. } else {
  3192. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  3193. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  3194. afectl_core = B43_NPHY_AFECTL_C2;
  3195. }
  3196. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  3197. tmp[2] = b43_phy_read(dev, afectl_core);
  3198. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3199. tmp[4] = b43_phy_read(dev, rfctl[0]);
  3200. tmp[5] = b43_phy_read(dev, rfctl[1]);
  3201. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  3202. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  3203. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  3204. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  3205. (1 - i));
  3206. b43_phy_set(dev, afectl_core, 0x0006);
  3207. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  3208. band = b43_current_band(dev->wl);
  3209. if (nphy->rxcalparams & 0xFF000000) {
  3210. if (band == IEEE80211_BAND_5GHZ)
  3211. b43_phy_write(dev, rfctl[0], 0x140);
  3212. else
  3213. b43_phy_write(dev, rfctl[0], 0x110);
  3214. } else {
  3215. if (band == IEEE80211_BAND_5GHZ)
  3216. b43_phy_write(dev, rfctl[0], 0x180);
  3217. else
  3218. b43_phy_write(dev, rfctl[0], 0x120);
  3219. }
  3220. if (band == IEEE80211_BAND_5GHZ)
  3221. b43_phy_write(dev, rfctl[1], 0x148);
  3222. else
  3223. b43_phy_write(dev, rfctl[1], 0x114);
  3224. if (nphy->rxcalparams & 0x10000) {
  3225. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  3226. (i + 1));
  3227. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  3228. (2 - i));
  3229. }
  3230. for (j = 0; j < 4; j++) {
  3231. if (j < 3) {
  3232. cur_lna = lna[j];
  3233. cur_hpf1 = hpf1[j];
  3234. cur_hpf2 = hpf2[j];
  3235. } else {
  3236. if (power[1] > 10000) {
  3237. use = 1;
  3238. cur_hpf = cur_hpf1;
  3239. index = 2;
  3240. } else {
  3241. if (power[0] > 10000) {
  3242. use = 1;
  3243. cur_hpf = cur_hpf1;
  3244. index = 1;
  3245. } else {
  3246. index = 0;
  3247. use = 2;
  3248. cur_hpf = cur_hpf2;
  3249. }
  3250. }
  3251. cur_lna = lna[index];
  3252. cur_hpf1 = hpf1[index];
  3253. cur_hpf2 = hpf2[index];
  3254. cur_hpf += desired - hweight32(power[index]);
  3255. cur_hpf = clamp_val(cur_hpf, 0, 10);
  3256. if (use == 1)
  3257. cur_hpf1 = cur_hpf;
  3258. else
  3259. cur_hpf2 = cur_hpf;
  3260. }
  3261. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  3262. (cur_lna << 2));
  3263. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  3264. false);
  3265. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3266. b43_nphy_stop_playback(dev);
  3267. if (playtone) {
  3268. ret = b43_nphy_tx_tone(dev, 4000,
  3269. (nphy->rxcalparams & 0xFFFF),
  3270. false, false);
  3271. playtone = false;
  3272. } else {
  3273. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  3274. false, false);
  3275. }
  3276. if (ret == 0) {
  3277. if (j < 3) {
  3278. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  3279. false);
  3280. if (i == 0) {
  3281. real = est.i0_pwr;
  3282. imag = est.q0_pwr;
  3283. } else {
  3284. real = est.i1_pwr;
  3285. imag = est.q1_pwr;
  3286. }
  3287. power[i] = ((real + imag) / 1024) + 1;
  3288. } else {
  3289. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  3290. }
  3291. b43_nphy_stop_playback(dev);
  3292. }
  3293. if (ret != 0)
  3294. break;
  3295. }
  3296. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  3297. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  3298. b43_phy_write(dev, rfctl[1], tmp[5]);
  3299. b43_phy_write(dev, rfctl[0], tmp[4]);
  3300. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  3301. b43_phy_write(dev, afectl_core, tmp[2]);
  3302. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  3303. if (ret != 0)
  3304. break;
  3305. }
  3306. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  3307. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3308. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  3309. b43_nphy_stay_in_carrier_search(dev, 0);
  3310. return ret;
  3311. }
  3312. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  3313. struct nphy_txgains target, u8 type, bool debug)
  3314. {
  3315. return -1;
  3316. }
  3317. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  3318. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  3319. struct nphy_txgains target, u8 type, bool debug)
  3320. {
  3321. if (dev->phy.rev >= 3)
  3322. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  3323. else
  3324. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  3325. }
  3326. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  3327. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  3328. {
  3329. struct b43_phy *phy = &dev->phy;
  3330. struct b43_phy_n *nphy = phy->n;
  3331. /* u16 buf[16]; it's rev3+ */
  3332. nphy->phyrxchain = mask;
  3333. if (0 /* FIXME clk */)
  3334. return;
  3335. b43_mac_suspend(dev);
  3336. if (nphy->hang_avoid)
  3337. b43_nphy_stay_in_carrier_search(dev, true);
  3338. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  3339. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  3340. if ((mask & 0x3) != 0x3) {
  3341. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  3342. if (dev->phy.rev >= 3) {
  3343. /* TODO */
  3344. }
  3345. } else {
  3346. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  3347. if (dev->phy.rev >= 3) {
  3348. /* TODO */
  3349. }
  3350. }
  3351. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3352. if (nphy->hang_avoid)
  3353. b43_nphy_stay_in_carrier_search(dev, false);
  3354. b43_mac_enable(dev);
  3355. }
  3356. /*
  3357. * Init N-PHY
  3358. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  3359. */
  3360. int b43_phy_initn(struct b43_wldev *dev)
  3361. {
  3362. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3363. struct b43_phy *phy = &dev->phy;
  3364. struct b43_phy_n *nphy = phy->n;
  3365. u8 tx_pwr_state;
  3366. struct nphy_txgains target;
  3367. u16 tmp;
  3368. enum ieee80211_band tmp2;
  3369. bool do_rssi_cal;
  3370. u16 clip[2];
  3371. bool do_cal = false;
  3372. if ((dev->phy.rev >= 3) &&
  3373. (sprom->boardflags_lo & B43_BFL_EXTLNA) &&
  3374. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  3375. switch (dev->dev->bus_type) {
  3376. #ifdef CONFIG_B43_BCMA
  3377. case B43_BUS_BCMA:
  3378. bcma_cc_set32(&dev->dev->bdev->bus->drv_cc,
  3379. BCMA_CC_CHIPCTL, 0x40);
  3380. break;
  3381. #endif
  3382. #ifdef CONFIG_B43_SSB
  3383. case B43_BUS_SSB:
  3384. chipco_set32(&dev->dev->sdev->bus->chipco,
  3385. SSB_CHIPCO_CHIPCTL, 0x40);
  3386. break;
  3387. #endif
  3388. }
  3389. }
  3390. nphy->deaf_count = 0;
  3391. b43_nphy_tables_init(dev);
  3392. nphy->crsminpwr_adjusted = false;
  3393. nphy->noisevars_adjusted = false;
  3394. /* Clear all overrides */
  3395. if (dev->phy.rev >= 3) {
  3396. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  3397. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3398. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  3399. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  3400. } else {
  3401. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3402. }
  3403. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  3404. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  3405. if (dev->phy.rev < 6) {
  3406. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  3407. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  3408. }
  3409. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  3410. ~(B43_NPHY_RFSEQMODE_CAOVER |
  3411. B43_NPHY_RFSEQMODE_TROVER));
  3412. if (dev->phy.rev >= 3)
  3413. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  3414. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  3415. if (dev->phy.rev <= 2) {
  3416. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  3417. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  3418. ~B43_NPHY_BPHY_CTL3_SCALE,
  3419. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  3420. }
  3421. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  3422. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  3423. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD ||
  3424. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  3425. dev->dev->board_type == 0x8B))
  3426. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  3427. else
  3428. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  3429. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  3430. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  3431. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  3432. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  3433. b43_nphy_update_txrx_chain(dev);
  3434. if (phy->rev < 2) {
  3435. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  3436. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  3437. }
  3438. tmp2 = b43_current_band(dev->wl);
  3439. if (b43_nphy_ipa(dev)) {
  3440. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  3441. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  3442. nphy->papd_epsilon_offset[0] << 7);
  3443. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  3444. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  3445. nphy->papd_epsilon_offset[1] << 7);
  3446. b43_nphy_int_pa_set_tx_dig_filters(dev);
  3447. } else if (phy->rev >= 5) {
  3448. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  3449. }
  3450. b43_nphy_workarounds(dev);
  3451. /* Reset CCA, in init code it differs a little from standard way */
  3452. b43_phy_force_clock(dev, 1);
  3453. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  3454. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  3455. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  3456. b43_phy_force_clock(dev, 0);
  3457. b43_mac_phy_clock_set(dev, true);
  3458. b43_nphy_pa_override(dev, false);
  3459. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  3460. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3461. b43_nphy_pa_override(dev, true);
  3462. b43_nphy_classifier(dev, 0, 0);
  3463. b43_nphy_read_clip_detection(dev, clip);
  3464. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3465. b43_nphy_bphy_init(dev);
  3466. tx_pwr_state = nphy->txpwrctrl;
  3467. b43_nphy_tx_power_ctrl(dev, false);
  3468. b43_nphy_tx_power_fix(dev);
  3469. /* TODO N PHY TX Power Control Idle TSSI */
  3470. /* TODO N PHY TX Power Control Setup */
  3471. b43_nphy_tx_gain_table_upload(dev);
  3472. if (nphy->phyrxchain != 3)
  3473. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  3474. if (nphy->mphase_cal_phase_id > 0)
  3475. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  3476. do_rssi_cal = false;
  3477. if (phy->rev >= 3) {
  3478. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3479. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  3480. else
  3481. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  3482. if (do_rssi_cal)
  3483. b43_nphy_rssi_cal(dev);
  3484. else
  3485. b43_nphy_restore_rssi_cal(dev);
  3486. } else {
  3487. b43_nphy_rssi_cal(dev);
  3488. }
  3489. if (!((nphy->measure_hold & 0x6) != 0)) {
  3490. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3491. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  3492. else
  3493. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  3494. if (nphy->mute)
  3495. do_cal = false;
  3496. if (do_cal) {
  3497. target = b43_nphy_get_tx_gains(dev);
  3498. if (nphy->antsel_type == 2)
  3499. b43_nphy_superswitch_init(dev, true);
  3500. if (nphy->perical != 2) {
  3501. b43_nphy_rssi_cal(dev);
  3502. if (phy->rev >= 3) {
  3503. nphy->cal_orig_pwr_idx[0] =
  3504. nphy->txpwrindex[0].index_internal;
  3505. nphy->cal_orig_pwr_idx[1] =
  3506. nphy->txpwrindex[1].index_internal;
  3507. /* TODO N PHY Pre Calibrate TX Gain */
  3508. target = b43_nphy_get_tx_gains(dev);
  3509. }
  3510. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  3511. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  3512. b43_nphy_save_cal(dev);
  3513. } else if (nphy->mphase_cal_phase_id == 0)
  3514. ;/* N PHY Periodic Calibration with arg 3 */
  3515. } else {
  3516. b43_nphy_restore_cal(dev);
  3517. }
  3518. }
  3519. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  3520. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  3521. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  3522. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  3523. if (phy->rev >= 3 && phy->rev <= 6)
  3524. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  3525. b43_nphy_tx_lp_fbw(dev);
  3526. if (phy->rev >= 3)
  3527. b43_nphy_spur_workaround(dev);
  3528. return 0;
  3529. }
  3530. /* http://bcm-v4.sipsolutions.net/802.11/PmuSpurAvoid */
  3531. static void b43_nphy_pmu_spur_avoid(struct b43_wldev *dev, bool avoid)
  3532. {
  3533. struct bcma_drv_cc __maybe_unused *cc;
  3534. u32 __maybe_unused pmu_ctl;
  3535. switch (dev->dev->bus_type) {
  3536. #ifdef CONFIG_B43_BCMA
  3537. case B43_BUS_BCMA:
  3538. cc = &dev->dev->bdev->bus->drv_cc;
  3539. if (dev->dev->chip_id == 43224 || dev->dev->chip_id == 43225) {
  3540. if (avoid) {
  3541. bcma_chipco_pll_write(cc, 0x0, 0x11500010);
  3542. bcma_chipco_pll_write(cc, 0x1, 0x000C0C06);
  3543. bcma_chipco_pll_write(cc, 0x2, 0x0F600a08);
  3544. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3545. bcma_chipco_pll_write(cc, 0x4, 0x2001E920);
  3546. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3547. } else {
  3548. bcma_chipco_pll_write(cc, 0x0, 0x11100010);
  3549. bcma_chipco_pll_write(cc, 0x1, 0x000c0c06);
  3550. bcma_chipco_pll_write(cc, 0x2, 0x03000a08);
  3551. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3552. bcma_chipco_pll_write(cc, 0x4, 0x200005c0);
  3553. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3554. }
  3555. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD;
  3556. } else if (dev->dev->chip_id == 0x4716) {
  3557. if (avoid) {
  3558. bcma_chipco_pll_write(cc, 0x0, 0x11500060);
  3559. bcma_chipco_pll_write(cc, 0x1, 0x080C0C06);
  3560. bcma_chipco_pll_write(cc, 0x2, 0x0F600000);
  3561. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3562. bcma_chipco_pll_write(cc, 0x4, 0x2001E924);
  3563. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3564. } else {
  3565. bcma_chipco_pll_write(cc, 0x0, 0x11100060);
  3566. bcma_chipco_pll_write(cc, 0x1, 0x080c0c06);
  3567. bcma_chipco_pll_write(cc, 0x2, 0x03000000);
  3568. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3569. bcma_chipco_pll_write(cc, 0x4, 0x200005c0);
  3570. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3571. }
  3572. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD |
  3573. BCMA_CC_PMU_CTL_NOILPONW;
  3574. } else if (dev->dev->chip_id == 0x4322 ||
  3575. dev->dev->chip_id == 0x4340 ||
  3576. dev->dev->chip_id == 0x4341) {
  3577. bcma_chipco_pll_write(cc, 0x0, 0x11100070);
  3578. bcma_chipco_pll_write(cc, 0x1, 0x1014140a);
  3579. bcma_chipco_pll_write(cc, 0x5, 0x88888854);
  3580. if (avoid)
  3581. bcma_chipco_pll_write(cc, 0x2, 0x05201828);
  3582. else
  3583. bcma_chipco_pll_write(cc, 0x2, 0x05001828);
  3584. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD;
  3585. } else {
  3586. return;
  3587. }
  3588. bcma_cc_set32(cc, BCMA_CC_PMU_CTL, pmu_ctl);
  3589. break;
  3590. #endif
  3591. #ifdef CONFIG_B43_SSB
  3592. case B43_BUS_SSB:
  3593. /* FIXME */
  3594. break;
  3595. #endif
  3596. }
  3597. }
  3598. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  3599. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  3600. const struct b43_phy_n_sfo_cfg *e,
  3601. struct ieee80211_channel *new_channel)
  3602. {
  3603. struct b43_phy *phy = &dev->phy;
  3604. struct b43_phy_n *nphy = dev->phy.n;
  3605. int ch = new_channel->hw_value;
  3606. u16 old_band_5ghz;
  3607. u32 tmp32;
  3608. old_band_5ghz =
  3609. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  3610. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  3611. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3612. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3613. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  3614. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3615. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  3616. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  3617. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  3618. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3619. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3620. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  3621. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3622. }
  3623. b43_chantab_phy_upload(dev, e);
  3624. if (new_channel->hw_value == 14) {
  3625. b43_nphy_classifier(dev, 2, 0);
  3626. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  3627. } else {
  3628. b43_nphy_classifier(dev, 2, 2);
  3629. if (new_channel->band == IEEE80211_BAND_2GHZ)
  3630. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  3631. }
  3632. if (!nphy->txpwrctrl)
  3633. b43_nphy_tx_power_fix(dev);
  3634. if (dev->phy.rev < 3)
  3635. b43_nphy_adjust_lna_gain_table(dev);
  3636. b43_nphy_tx_lp_fbw(dev);
  3637. if (dev->phy.rev >= 3 &&
  3638. dev->phy.n->spur_avoid != B43_SPUR_AVOID_DISABLE) {
  3639. bool avoid = false;
  3640. if (dev->phy.n->spur_avoid == B43_SPUR_AVOID_FORCE) {
  3641. avoid = true;
  3642. } else if (!b43_channel_type_is_40mhz(phy->channel_type)) {
  3643. if ((ch >= 5 && ch <= 8) || ch == 13 || ch == 14)
  3644. avoid = true;
  3645. } else { /* 40MHz */
  3646. if (nphy->aband_spurwar_en &&
  3647. (ch == 38 || ch == 102 || ch == 118))
  3648. avoid = dev->dev->chip_id == 0x4716;
  3649. }
  3650. b43_nphy_pmu_spur_avoid(dev, avoid);
  3651. if (dev->dev->chip_id == 43222 || dev->dev->chip_id == 43224 ||
  3652. dev->dev->chip_id == 43225) {
  3653. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW,
  3654. avoid ? 0x5341 : 0x8889);
  3655. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  3656. }
  3657. if (dev->phy.rev == 3 || dev->phy.rev == 4)
  3658. ; /* TODO: reset PLL */
  3659. if (avoid)
  3660. b43_phy_set(dev, B43_NPHY_BBCFG, B43_NPHY_BBCFG_RSTRX);
  3661. else
  3662. b43_phy_mask(dev, B43_NPHY_BBCFG,
  3663. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  3664. b43_nphy_reset_cca(dev);
  3665. /* wl sets useless phy_isspuravoid here */
  3666. }
  3667. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  3668. if (phy->rev >= 3)
  3669. b43_nphy_spur_workaround(dev);
  3670. }
  3671. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  3672. static int b43_nphy_set_channel(struct b43_wldev *dev,
  3673. struct ieee80211_channel *channel,
  3674. enum nl80211_channel_type channel_type)
  3675. {
  3676. struct b43_phy *phy = &dev->phy;
  3677. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2 = NULL;
  3678. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3 = NULL;
  3679. u8 tmp;
  3680. if (dev->phy.rev >= 3) {
  3681. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  3682. channel->center_freq);
  3683. if (!tabent_r3)
  3684. return -ESRCH;
  3685. } else {
  3686. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  3687. channel->hw_value);
  3688. if (!tabent_r2)
  3689. return -ESRCH;
  3690. }
  3691. /* Channel is set later in common code, but we need to set it on our
  3692. own to let this function's subcalls work properly. */
  3693. phy->channel = channel->hw_value;
  3694. phy->channel_freq = channel->center_freq;
  3695. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  3696. b43_channel_type_is_40mhz(channel_type))
  3697. ; /* TODO: BMAC BW Set (channel_type) */
  3698. if (channel_type == NL80211_CHAN_HT40PLUS)
  3699. b43_phy_set(dev, B43_NPHY_RXCTL,
  3700. B43_NPHY_RXCTL_BSELU20);
  3701. else if (channel_type == NL80211_CHAN_HT40MINUS)
  3702. b43_phy_mask(dev, B43_NPHY_RXCTL,
  3703. ~B43_NPHY_RXCTL_BSELU20);
  3704. if (dev->phy.rev >= 3) {
  3705. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  3706. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  3707. b43_radio_2056_setup(dev, tabent_r3);
  3708. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  3709. } else {
  3710. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  3711. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  3712. b43_radio_2055_setup(dev, tabent_r2);
  3713. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  3714. }
  3715. return 0;
  3716. }
  3717. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  3718. {
  3719. struct b43_phy_n *nphy;
  3720. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  3721. if (!nphy)
  3722. return -ENOMEM;
  3723. dev->phy.n = nphy;
  3724. return 0;
  3725. }
  3726. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  3727. {
  3728. struct b43_phy *phy = &dev->phy;
  3729. struct b43_phy_n *nphy = phy->n;
  3730. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3731. memset(nphy, 0, sizeof(*nphy));
  3732. nphy->hang_avoid = (phy->rev == 3 || phy->rev == 4);
  3733. nphy->spur_avoid = (phy->rev >= 3) ?
  3734. B43_SPUR_AVOID_AUTO : B43_SPUR_AVOID_DISABLE;
  3735. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  3736. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  3737. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  3738. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  3739. /* 128 can mean disabled-by-default state of TX pwr ctl. Max value is
  3740. * 0x7f == 127 and we check for 128 when restoring TX pwr ctl. */
  3741. nphy->tx_pwr_idx[0] = 128;
  3742. nphy->tx_pwr_idx[1] = 128;
  3743. /* Hardware TX power control and 5GHz power gain */
  3744. nphy->txpwrctrl = false;
  3745. nphy->pwg_gain_5ghz = false;
  3746. if (dev->phy.rev >= 3 ||
  3747. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  3748. (dev->dev->core_rev == 11 || dev->dev->core_rev == 12))) {
  3749. nphy->txpwrctrl = true;
  3750. nphy->pwg_gain_5ghz = true;
  3751. } else if (sprom->revision >= 4) {
  3752. if (dev->phy.rev >= 2 &&
  3753. (sprom->boardflags2_lo & B43_BFL2_TXPWRCTRL_EN)) {
  3754. nphy->txpwrctrl = true;
  3755. #ifdef CONFIG_B43_SSB
  3756. if (dev->dev->bus_type == B43_BUS_SSB &&
  3757. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI) {
  3758. struct pci_dev *pdev =
  3759. dev->dev->sdev->bus->host_pci;
  3760. if (pdev->device == 0x4328 ||
  3761. pdev->device == 0x432a)
  3762. nphy->pwg_gain_5ghz = true;
  3763. }
  3764. #endif
  3765. } else if (sprom->boardflags2_lo & B43_BFL2_5G_PWRGAIN) {
  3766. nphy->pwg_gain_5ghz = true;
  3767. }
  3768. }
  3769. if (dev->phy.rev >= 3) {
  3770. nphy->ipa2g_on = sprom->fem.ghz2.extpa_gain == 2;
  3771. nphy->ipa5g_on = sprom->fem.ghz5.extpa_gain == 2;
  3772. }
  3773. }
  3774. static void b43_nphy_op_free(struct b43_wldev *dev)
  3775. {
  3776. struct b43_phy *phy = &dev->phy;
  3777. struct b43_phy_n *nphy = phy->n;
  3778. kfree(nphy);
  3779. phy->n = NULL;
  3780. }
  3781. static int b43_nphy_op_init(struct b43_wldev *dev)
  3782. {
  3783. return b43_phy_initn(dev);
  3784. }
  3785. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3786. {
  3787. #if B43_DEBUG
  3788. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3789. /* OFDM registers are onnly available on A/G-PHYs */
  3790. b43err(dev->wl, "Invalid OFDM PHY access at "
  3791. "0x%04X on N-PHY\n", offset);
  3792. dump_stack();
  3793. }
  3794. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3795. /* Ext-G registers are only available on G-PHYs */
  3796. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3797. "0x%04X on N-PHY\n", offset);
  3798. dump_stack();
  3799. }
  3800. #endif /* B43_DEBUG */
  3801. }
  3802. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3803. {
  3804. check_phyreg(dev, reg);
  3805. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3806. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3807. }
  3808. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3809. {
  3810. check_phyreg(dev, reg);
  3811. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3812. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3813. }
  3814. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  3815. u16 set)
  3816. {
  3817. check_phyreg(dev, reg);
  3818. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3819. b43_write16(dev, B43_MMIO_PHY_DATA,
  3820. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  3821. }
  3822. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3823. {
  3824. /* Register 1 is a 32-bit register. */
  3825. B43_WARN_ON(reg == 1);
  3826. /* N-PHY needs 0x100 for read access */
  3827. reg |= 0x100;
  3828. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3829. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3830. }
  3831. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3832. {
  3833. /* Register 1 is a 32-bit register. */
  3834. B43_WARN_ON(reg == 1);
  3835. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3836. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3837. }
  3838. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3839. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3840. bool blocked)
  3841. {
  3842. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3843. b43err(dev->wl, "MAC not suspended\n");
  3844. if (blocked) {
  3845. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3846. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3847. if (dev->phy.rev >= 3) {
  3848. b43_radio_mask(dev, 0x09, ~0x2);
  3849. b43_radio_write(dev, 0x204D, 0);
  3850. b43_radio_write(dev, 0x2053, 0);
  3851. b43_radio_write(dev, 0x2058, 0);
  3852. b43_radio_write(dev, 0x205E, 0);
  3853. b43_radio_mask(dev, 0x2062, ~0xF0);
  3854. b43_radio_write(dev, 0x2064, 0);
  3855. b43_radio_write(dev, 0x304D, 0);
  3856. b43_radio_write(dev, 0x3053, 0);
  3857. b43_radio_write(dev, 0x3058, 0);
  3858. b43_radio_write(dev, 0x305E, 0);
  3859. b43_radio_mask(dev, 0x3062, ~0xF0);
  3860. b43_radio_write(dev, 0x3064, 0);
  3861. }
  3862. } else {
  3863. if (dev->phy.rev >= 3) {
  3864. b43_radio_init2056(dev);
  3865. b43_switch_channel(dev, dev->phy.channel);
  3866. } else {
  3867. b43_radio_init2055(dev);
  3868. }
  3869. }
  3870. }
  3871. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Anacore */
  3872. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3873. {
  3874. u16 override = on ? 0x0 : 0x7FFF;
  3875. u16 core = on ? 0xD : 0x00FD;
  3876. if (dev->phy.rev >= 3) {
  3877. if (on) {
  3878. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  3879. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  3880. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  3881. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3882. } else {
  3883. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  3884. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  3885. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3886. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  3887. }
  3888. } else {
  3889. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3890. }
  3891. }
  3892. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3893. unsigned int new_channel)
  3894. {
  3895. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  3896. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  3897. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3898. if ((new_channel < 1) || (new_channel > 14))
  3899. return -EINVAL;
  3900. } else {
  3901. if (new_channel > 200)
  3902. return -EINVAL;
  3903. }
  3904. return b43_nphy_set_channel(dev, channel, channel_type);
  3905. }
  3906. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3907. {
  3908. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3909. return 1;
  3910. return 36;
  3911. }
  3912. const struct b43_phy_operations b43_phyops_n = {
  3913. .allocate = b43_nphy_op_allocate,
  3914. .free = b43_nphy_op_free,
  3915. .prepare_structs = b43_nphy_op_prepare_structs,
  3916. .init = b43_nphy_op_init,
  3917. .phy_read = b43_nphy_op_read,
  3918. .phy_write = b43_nphy_op_write,
  3919. .phy_maskset = b43_nphy_op_maskset,
  3920. .radio_read = b43_nphy_op_radio_read,
  3921. .radio_write = b43_nphy_op_radio_write,
  3922. .software_rfkill = b43_nphy_op_software_rfkill,
  3923. .switch_analog = b43_nphy_op_switch_analog,
  3924. .switch_channel = b43_nphy_op_switch_channel,
  3925. .get_default_chan = b43_nphy_op_get_default_chan,
  3926. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3927. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3928. };