pci.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/nl80211.h>
  18. #include <linux/pci.h>
  19. #include <linux/pci-aspm.h>
  20. #include <linux/ath9k_platform.h>
  21. #include <linux/module.h>
  22. #include "ath9k.h"
  23. static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
  24. { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
  25. { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
  26. { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
  27. { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
  28. { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
  29. { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
  30. { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
  31. { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
  32. { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
  33. { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
  34. /* PCI-E CUS198 */
  35. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  36. 0x0032,
  37. PCI_VENDOR_ID_AZWAVE,
  38. 0x2086),
  39. .driver_data = ATH9K_PCI_CUS198 },
  40. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  41. 0x0032,
  42. PCI_VENDOR_ID_AZWAVE,
  43. 0x1237),
  44. .driver_data = ATH9K_PCI_CUS198 },
  45. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  46. 0x0032,
  47. PCI_VENDOR_ID_AZWAVE,
  48. 0x2126),
  49. .driver_data = ATH9K_PCI_CUS198 },
  50. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  51. 0x0032,
  52. PCI_VENDOR_ID_AZWAVE,
  53. 0x2152),
  54. .driver_data = ATH9K_PCI_CUS198 },
  55. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  56. 0x0032,
  57. PCI_VENDOR_ID_FOXCONN,
  58. 0xE075),
  59. .driver_data = ATH9K_PCI_CUS198 },
  60. { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
  61. { PCI_VDEVICE(ATHEROS, 0x0033) }, /* PCI-E AR9580 */
  62. { PCI_VDEVICE(ATHEROS, 0x0034) }, /* PCI-E AR9462 */
  63. { PCI_VDEVICE(ATHEROS, 0x0037) }, /* PCI-E AR1111/AR9485 */
  64. { PCI_VDEVICE(ATHEROS, 0x0036) }, /* PCI-E AR9565 */
  65. { 0 }
  66. };
  67. /* return bus cachesize in 4B word units */
  68. static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
  69. {
  70. struct ath_softc *sc = (struct ath_softc *) common->priv;
  71. u8 u8tmp;
  72. pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
  73. *csz = (int)u8tmp;
  74. /*
  75. * This check was put in to avoid "unpleasant" consequences if
  76. * the bootrom has not fully initialized all PCI devices.
  77. * Sometimes the cache line size register is not set
  78. */
  79. if (*csz == 0)
  80. *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
  81. }
  82. static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
  83. {
  84. struct ath_softc *sc = (struct ath_softc *) common->priv;
  85. struct ath9k_platform_data *pdata = sc->dev->platform_data;
  86. if (pdata) {
  87. if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
  88. ath_err(common,
  89. "%s: eeprom read failed, offset %08x is out of range\n",
  90. __func__, off);
  91. }
  92. *data = pdata->eeprom_data[off];
  93. } else {
  94. struct ath_hw *ah = (struct ath_hw *) common->ah;
  95. common->ops->read(ah, AR5416_EEPROM_OFFSET +
  96. (off << AR5416_EEPROM_S));
  97. if (!ath9k_hw_wait(ah,
  98. AR_EEPROM_STATUS_DATA,
  99. AR_EEPROM_STATUS_DATA_BUSY |
  100. AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
  101. AH_WAIT_TIMEOUT)) {
  102. return false;
  103. }
  104. *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
  105. AR_EEPROM_STATUS_DATA_VAL);
  106. }
  107. return true;
  108. }
  109. /* Need to be called after we discover btcoex capabilities */
  110. static void ath_pci_aspm_init(struct ath_common *common)
  111. {
  112. struct ath_softc *sc = (struct ath_softc *) common->priv;
  113. struct ath_hw *ah = sc->sc_ah;
  114. struct pci_dev *pdev = to_pci_dev(sc->dev);
  115. struct pci_dev *parent;
  116. u16 aspm;
  117. if (!ah->is_pciexpress)
  118. return;
  119. parent = pdev->bus->self;
  120. if (!parent)
  121. return;
  122. if ((ath9k_hw_get_btcoex_scheme(ah) != ATH_BTCOEX_CFG_NONE) &&
  123. (AR_SREV_9285(ah))) {
  124. /* Bluetooth coexistence requires disabling ASPM. */
  125. pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL,
  126. PCI_EXP_LNKCTL_ASPM_L0S | PCI_EXP_LNKCTL_ASPM_L1);
  127. /*
  128. * Both upstream and downstream PCIe components should
  129. * have the same ASPM settings.
  130. */
  131. pcie_capability_clear_word(parent, PCI_EXP_LNKCTL,
  132. PCI_EXP_LNKCTL_ASPM_L0S | PCI_EXP_LNKCTL_ASPM_L1);
  133. ath_info(common, "Disabling ASPM since BTCOEX is enabled\n");
  134. return;
  135. }
  136. pcie_capability_read_word(parent, PCI_EXP_LNKCTL, &aspm);
  137. if (aspm & (PCI_EXP_LNKCTL_ASPM_L0S | PCI_EXP_LNKCTL_ASPM_L1)) {
  138. ah->aspm_enabled = true;
  139. /* Initialize PCIe PM and SERDES registers. */
  140. ath9k_hw_configpcipowersave(ah, false);
  141. ath_info(common, "ASPM enabled: 0x%x\n", aspm);
  142. }
  143. }
  144. static const struct ath_bus_ops ath_pci_bus_ops = {
  145. .ath_bus_type = ATH_PCI,
  146. .read_cachesize = ath_pci_read_cachesize,
  147. .eeprom_read = ath_pci_eeprom_read,
  148. .aspm_init = ath_pci_aspm_init,
  149. };
  150. static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  151. {
  152. struct ath_softc *sc;
  153. struct ieee80211_hw *hw;
  154. u8 csz;
  155. u32 val;
  156. int ret = 0;
  157. char hw_name[64];
  158. if (pcim_enable_device(pdev))
  159. return -EIO;
  160. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  161. if (ret) {
  162. pr_err("32-bit DMA not available\n");
  163. return ret;
  164. }
  165. ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  166. if (ret) {
  167. pr_err("32-bit DMA consistent DMA enable failed\n");
  168. return ret;
  169. }
  170. /*
  171. * Cache line size is used to size and align various
  172. * structures used to communicate with the hardware.
  173. */
  174. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  175. if (csz == 0) {
  176. /*
  177. * Linux 2.4.18 (at least) writes the cache line size
  178. * register as a 16-bit wide register which is wrong.
  179. * We must have this setup properly for rx buffer
  180. * DMA to work so force a reasonable value here if it
  181. * comes up zero.
  182. */
  183. csz = L1_CACHE_BYTES / sizeof(u32);
  184. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  185. }
  186. /*
  187. * The default setting of latency timer yields poor results,
  188. * set it to the value used by other systems. It may be worth
  189. * tweaking this setting more.
  190. */
  191. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  192. pci_set_master(pdev);
  193. /*
  194. * Disable the RETRY_TIMEOUT register (0x41) to keep
  195. * PCI Tx retries from interfering with C3 CPU state.
  196. */
  197. pci_read_config_dword(pdev, 0x40, &val);
  198. if ((val & 0x0000ff00) != 0)
  199. pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
  200. ret = pcim_iomap_regions(pdev, BIT(0), "ath9k");
  201. if (ret) {
  202. dev_err(&pdev->dev, "PCI memory region reserve error\n");
  203. return -ENODEV;
  204. }
  205. hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
  206. if (!hw) {
  207. dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
  208. return -ENOMEM;
  209. }
  210. SET_IEEE80211_DEV(hw, &pdev->dev);
  211. pci_set_drvdata(pdev, hw);
  212. sc = hw->priv;
  213. sc->hw = hw;
  214. sc->dev = &pdev->dev;
  215. sc->mem = pcim_iomap_table(pdev)[0];
  216. sc->driver_data = id->driver_data;
  217. /* Will be cleared in ath9k_start() */
  218. set_bit(SC_OP_INVALID, &sc->sc_flags);
  219. ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
  220. if (ret) {
  221. dev_err(&pdev->dev, "request_irq failed\n");
  222. goto err_irq;
  223. }
  224. sc->irq = pdev->irq;
  225. ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
  226. if (ret) {
  227. dev_err(&pdev->dev, "Failed to initialize device\n");
  228. goto err_init;
  229. }
  230. ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
  231. wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
  232. hw_name, (unsigned long)sc->mem, pdev->irq);
  233. return 0;
  234. err_init:
  235. free_irq(sc->irq, sc);
  236. err_irq:
  237. ieee80211_free_hw(hw);
  238. return ret;
  239. }
  240. static void ath_pci_remove(struct pci_dev *pdev)
  241. {
  242. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  243. struct ath_softc *sc = hw->priv;
  244. if (!is_ath9k_unloaded)
  245. sc->sc_ah->ah_flags |= AH_UNPLUGGED;
  246. ath9k_deinit_device(sc);
  247. free_irq(sc->irq, sc);
  248. ieee80211_free_hw(sc->hw);
  249. }
  250. #ifdef CONFIG_PM_SLEEP
  251. static int ath_pci_suspend(struct device *device)
  252. {
  253. struct pci_dev *pdev = to_pci_dev(device);
  254. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  255. struct ath_softc *sc = hw->priv;
  256. if (sc->wow_enabled)
  257. return 0;
  258. /* The device has to be moved to FULLSLEEP forcibly.
  259. * Otherwise the chip never moved to full sleep,
  260. * when no interface is up.
  261. */
  262. ath9k_stop_btcoex(sc);
  263. ath9k_hw_disable(sc->sc_ah);
  264. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
  265. return 0;
  266. }
  267. static int ath_pci_resume(struct device *device)
  268. {
  269. struct pci_dev *pdev = to_pci_dev(device);
  270. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  271. struct ath_softc *sc = hw->priv;
  272. struct ath_hw *ah = sc->sc_ah;
  273. struct ath_common *common = ath9k_hw_common(ah);
  274. u32 val;
  275. /*
  276. * Suspend/Resume resets the PCI configuration space, so we have to
  277. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  278. * PCI Tx retries from interfering with C3 CPU state
  279. */
  280. pci_read_config_dword(pdev, 0x40, &val);
  281. if ((val & 0x0000ff00) != 0)
  282. pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
  283. ath_pci_aspm_init(common);
  284. ah->reset_power_on = false;
  285. return 0;
  286. }
  287. static SIMPLE_DEV_PM_OPS(ath9k_pm_ops, ath_pci_suspend, ath_pci_resume);
  288. #define ATH9K_PM_OPS (&ath9k_pm_ops)
  289. #else /* !CONFIG_PM_SLEEP */
  290. #define ATH9K_PM_OPS NULL
  291. #endif /* !CONFIG_PM_SLEEP */
  292. MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
  293. static struct pci_driver ath_pci_driver = {
  294. .name = "ath9k",
  295. .id_table = ath_pci_id_table,
  296. .probe = ath_pci_probe,
  297. .remove = ath_pci_remove,
  298. .driver.pm = ATH9K_PM_OPS,
  299. };
  300. int ath_pci_init(void)
  301. {
  302. return pci_register_driver(&ath_pci_driver);
  303. }
  304. void ath_pci_exit(void)
  305. {
  306. pci_unregister_driver(&ath_pci_driver);
  307. }