netxen_nic_hw.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. *
  29. *
  30. * Source file for NIC routines to access the Phantom hardware
  31. *
  32. */
  33. #include "netxen_nic.h"
  34. #include "netxen_nic_hw.h"
  35. #include "netxen_nic_phan_reg.h"
  36. /* PCI Windowing for DDR regions. */
  37. #define ADDR_IN_RANGE(addr, low, high) \
  38. (((addr) <= (high)) && ((addr) >= (low)))
  39. #define NETXEN_FLASH_BASE (BOOTLD_START)
  40. #define NETXEN_PHANTOM_MEM_BASE (NETXEN_FLASH_BASE)
  41. #define NETXEN_MAX_MTU 8000 + NETXEN_ENET_HEADER_SIZE + NETXEN_ETH_FCS_SIZE
  42. #define NETXEN_MIN_MTU 64
  43. #define NETXEN_ETH_FCS_SIZE 4
  44. #define NETXEN_ENET_HEADER_SIZE 14
  45. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  46. #define NETXEN_FIRMWARE_LEN ((16 * 1024) / 4)
  47. #define NETXEN_NIU_HDRSIZE (0x1 << 6)
  48. #define NETXEN_NIU_TLRSIZE (0x1 << 5)
  49. #define lower32(x) ((u32)((x) & 0xffffffff))
  50. #define upper32(x) \
  51. ((u32)(((unsigned long long)(x) >> 32) & 0xffffffff))
  52. #define NETXEN_NIC_ZERO_PAUSE_ADDR 0ULL
  53. #define NETXEN_NIC_UNIT_PAUSE_ADDR 0x200ULL
  54. #define NETXEN_NIC_EPG_PAUSE_ADDR1 0x2200010000c28001ULL
  55. #define NETXEN_NIC_EPG_PAUSE_ADDR2 0x0100088866554433ULL
  56. #define NETXEN_NIC_WINDOW_MARGIN 0x100000
  57. unsigned long netxen_nic_pci_set_window(struct netxen_adapter *adapter,
  58. unsigned long long addr);
  59. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  60. int netxen_nic_set_mac(struct net_device *netdev, void *p)
  61. {
  62. struct netxen_port *port = netdev_priv(netdev);
  63. struct netxen_adapter *adapter = port->adapter;
  64. struct sockaddr *addr = p;
  65. if (netif_running(netdev))
  66. return -EBUSY;
  67. if (!is_valid_ether_addr(addr->sa_data))
  68. return -EADDRNOTAVAIL;
  69. DPRINTK(INFO, "valid ether addr\n");
  70. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  71. if (adapter->macaddr_set)
  72. adapter->macaddr_set(port, addr->sa_data);
  73. return 0;
  74. }
  75. /*
  76. * netxen_nic_set_multi - Multicast
  77. */
  78. void netxen_nic_set_multi(struct net_device *netdev)
  79. {
  80. struct netxen_port *port = netdev_priv(netdev);
  81. struct netxen_adapter *adapter = port->adapter;
  82. struct dev_mc_list *mc_ptr;
  83. __u32 netxen_mac_addr_cntl_data = 0;
  84. mc_ptr = netdev->mc_list;
  85. if (netdev->flags & IFF_PROMISC) {
  86. if (adapter->set_promisc)
  87. adapter->set_promisc(adapter,
  88. port->portnum,
  89. NETXEN_NIU_PROMISC_MODE);
  90. } else {
  91. if (adapter->unset_promisc &&
  92. adapter->ahw.boardcfg.board_type
  93. != NETXEN_BRDTYPE_P2_SB31_10G_IMEZ)
  94. adapter->unset_promisc(adapter,
  95. port->portnum,
  96. NETXEN_NIU_NON_PROMISC_MODE);
  97. }
  98. if (adapter->ahw.board_type == NETXEN_NIC_XGBE) {
  99. netxen_nic_mcr_set_mode_select(netxen_mac_addr_cntl_data, 0x03);
  100. netxen_nic_mcr_set_id_pool0(netxen_mac_addr_cntl_data, 0x00);
  101. netxen_nic_mcr_set_id_pool1(netxen_mac_addr_cntl_data, 0x00);
  102. netxen_nic_mcr_set_id_pool2(netxen_mac_addr_cntl_data, 0x00);
  103. netxen_nic_mcr_set_id_pool3(netxen_mac_addr_cntl_data, 0x00);
  104. netxen_nic_mcr_set_enable_xtnd0(netxen_mac_addr_cntl_data);
  105. netxen_nic_mcr_set_enable_xtnd1(netxen_mac_addr_cntl_data);
  106. netxen_nic_mcr_set_enable_xtnd2(netxen_mac_addr_cntl_data);
  107. netxen_nic_mcr_set_enable_xtnd3(netxen_mac_addr_cntl_data);
  108. } else {
  109. netxen_nic_mcr_set_mode_select(netxen_mac_addr_cntl_data, 0x00);
  110. netxen_nic_mcr_set_id_pool0(netxen_mac_addr_cntl_data, 0x00);
  111. netxen_nic_mcr_set_id_pool1(netxen_mac_addr_cntl_data, 0x01);
  112. netxen_nic_mcr_set_id_pool2(netxen_mac_addr_cntl_data, 0x02);
  113. netxen_nic_mcr_set_id_pool3(netxen_mac_addr_cntl_data, 0x03);
  114. }
  115. writel(netxen_mac_addr_cntl_data,
  116. NETXEN_CRB_NORMALIZE(adapter, NETXEN_MAC_ADDR_CNTL_REG));
  117. if (adapter->ahw.board_type == NETXEN_NIC_XGBE) {
  118. writel(netxen_mac_addr_cntl_data,
  119. NETXEN_CRB_NORMALIZE(adapter,
  120. NETXEN_MULTICAST_ADDR_HI_0));
  121. } else {
  122. writel(netxen_mac_addr_cntl_data,
  123. NETXEN_CRB_NORMALIZE(adapter,
  124. NETXEN_MULTICAST_ADDR_HI_1));
  125. }
  126. netxen_mac_addr_cntl_data = 0;
  127. writel(netxen_mac_addr_cntl_data,
  128. NETXEN_CRB_NORMALIZE(adapter, NETXEN_NIU_GB_DROP_WRONGADDR));
  129. }
  130. /*
  131. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  132. * @returns 0 on success, negative on failure
  133. */
  134. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  135. {
  136. struct netxen_port *port = netdev_priv(netdev);
  137. struct netxen_adapter *adapter = port->adapter;
  138. int eff_mtu = mtu + NETXEN_ENET_HEADER_SIZE + NETXEN_ETH_FCS_SIZE;
  139. if ((eff_mtu > NETXEN_MAX_MTU) || (eff_mtu < NETXEN_MIN_MTU)) {
  140. printk(KERN_ERR "%s: %s %d is not supported.\n",
  141. netxen_nic_driver_name, netdev->name, mtu);
  142. return -EINVAL;
  143. }
  144. if (adapter->set_mtu)
  145. adapter->set_mtu(port, mtu);
  146. netdev->mtu = mtu;
  147. return 0;
  148. }
  149. /*
  150. * check if the firmware has been downloaded and ready to run and
  151. * setup the address for the descriptors in the adapter
  152. */
  153. int netxen_nic_hw_resources(struct netxen_adapter *adapter)
  154. {
  155. struct netxen_hardware_context *hw = &adapter->ahw;
  156. u32 state = 0;
  157. void *addr;
  158. int loops = 0, err = 0;
  159. int ctx, ring;
  160. u32 card_cmdring = 0;
  161. struct netxen_recv_context *recv_ctx;
  162. struct netxen_rcv_desc_ctx *rcv_desc;
  163. DPRINTK(INFO, "crb_base: %lx %x", NETXEN_PCI_CRBSPACE,
  164. PCI_OFFSET_SECOND_RANGE(adapter, NETXEN_PCI_CRBSPACE));
  165. DPRINTK(INFO, "cam base: %lx %x", NETXEN_CRB_CAM,
  166. pci_base_offset(adapter, NETXEN_CRB_CAM));
  167. DPRINTK(INFO, "cam RAM: %lx %x", NETXEN_CAM_RAM_BASE,
  168. pci_base_offset(adapter, NETXEN_CAM_RAM_BASE));
  169. /* Window 1 call */
  170. card_cmdring = readl(NETXEN_CRB_NORMALIZE(adapter, CRB_CMDPEG_CMDRING));
  171. DPRINTK(INFO, "Command Peg sends 0x%x for cmdring base\n",
  172. card_cmdring);
  173. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  174. DPRINTK(INFO, "Command Peg ready..waiting for rcv peg\n");
  175. loops = 0;
  176. state = 0;
  177. /* Window 1 call */
  178. state = readl(NETXEN_CRB_NORMALIZE(adapter,
  179. recv_crb_registers[ctx].
  180. crb_rcvpeg_state));
  181. while (state != PHAN_PEG_RCV_INITIALIZED && loops < 20) {
  182. udelay(100);
  183. /* Window 1 call */
  184. state = readl(NETXEN_CRB_NORMALIZE(adapter,
  185. recv_crb_registers
  186. [ctx].
  187. crb_rcvpeg_state));
  188. loops++;
  189. }
  190. if (loops >= 20) {
  191. printk(KERN_ERR "Rcv Peg initialization not complete:"
  192. "%x.\n", state);
  193. err = -EIO;
  194. return err;
  195. }
  196. }
  197. DPRINTK(INFO, "Recieve Peg ready too. starting stuff\n");
  198. addr = netxen_alloc(adapter->ahw.pdev,
  199. sizeof(struct netxen_ring_ctx) +
  200. sizeof(uint32_t),
  201. (dma_addr_t *) & adapter->ctx_desc_phys_addr,
  202. &adapter->ctx_desc_pdev);
  203. printk("ctx_desc_phys_addr: 0x%llx\n",
  204. (u64) adapter->ctx_desc_phys_addr);
  205. if (addr == NULL) {
  206. DPRINTK(ERR, "bad return from pci_alloc_consistent\n");
  207. err = -ENOMEM;
  208. return err;
  209. }
  210. memset(addr, 0, sizeof(struct netxen_ring_ctx));
  211. adapter->ctx_desc = (struct netxen_ring_ctx *)addr;
  212. adapter->ctx_desc->cmd_consumer_offset =
  213. cpu_to_le64(adapter->ctx_desc_phys_addr +
  214. sizeof(struct netxen_ring_ctx));
  215. adapter->cmd_consumer = (uint32_t *) (((char *)addr) +
  216. sizeof(struct netxen_ring_ctx));
  217. addr = pci_alloc_consistent(adapter->ahw.pdev,
  218. sizeof(struct cmd_desc_type0) *
  219. adapter->max_tx_desc_count,
  220. (dma_addr_t *) & hw->cmd_desc_phys_addr);
  221. printk("cmd_desc_phys_addr: 0x%llx\n", (u64) hw->cmd_desc_phys_addr);
  222. if (addr == NULL) {
  223. DPRINTK(ERR, "bad return from pci_alloc_consistent\n");
  224. netxen_free_hw_resources(adapter);
  225. return -ENOMEM;
  226. }
  227. adapter->ctx_desc->cmd_ring_addr =
  228. cpu_to_le64(hw->cmd_desc_phys_addr);
  229. adapter->ctx_desc->cmd_ring_size =
  230. cpu_to_le32(adapter->max_tx_desc_count);
  231. hw->cmd_desc_head = (struct cmd_desc_type0 *)addr;
  232. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  233. recv_ctx = &adapter->recv_ctx[ctx];
  234. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  235. rcv_desc = &recv_ctx->rcv_desc[ring];
  236. addr = netxen_alloc(adapter->ahw.pdev,
  237. RCV_DESC_RINGSIZE,
  238. &rcv_desc->phys_addr,
  239. &rcv_desc->phys_pdev);
  240. if (addr == NULL) {
  241. DPRINTK(ERR, "bad return from "
  242. "pci_alloc_consistent\n");
  243. netxen_free_hw_resources(adapter);
  244. err = -ENOMEM;
  245. return err;
  246. }
  247. rcv_desc->desc_head = (struct rcv_desc *)addr;
  248. adapter->ctx_desc->rcv_ctx[ring].rcv_ring_addr =
  249. cpu_to_le64(rcv_desc->phys_addr);
  250. adapter->ctx_desc->rcv_ctx[ring].rcv_ring_size =
  251. cpu_to_le32(rcv_desc->max_rx_desc_count);
  252. }
  253. addr = netxen_alloc(adapter->ahw.pdev, STATUS_DESC_RINGSIZE,
  254. &recv_ctx->rcv_status_desc_phys_addr,
  255. &recv_ctx->rcv_status_desc_pdev);
  256. if (addr == NULL) {
  257. DPRINTK(ERR, "bad return from"
  258. " pci_alloc_consistent\n");
  259. netxen_free_hw_resources(adapter);
  260. err = -ENOMEM;
  261. return err;
  262. }
  263. recv_ctx->rcv_status_desc_head = (struct status_desc *)addr;
  264. adapter->ctx_desc->sts_ring_addr =
  265. cpu_to_le64(recv_ctx->rcv_status_desc_phys_addr);
  266. adapter->ctx_desc->sts_ring_size =
  267. cpu_to_le32(adapter->max_rx_desc_count);
  268. }
  269. /* Window = 1 */
  270. writel(lower32(adapter->ctx_desc_phys_addr),
  271. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_ADDR_REG_LO));
  272. writel(upper32(adapter->ctx_desc_phys_addr),
  273. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_ADDR_REG_HI));
  274. writel(NETXEN_CTX_SIGNATURE,
  275. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_SIGNATURE_REG));
  276. return err;
  277. }
  278. void netxen_free_hw_resources(struct netxen_adapter *adapter)
  279. {
  280. struct netxen_recv_context *recv_ctx;
  281. struct netxen_rcv_desc_ctx *rcv_desc;
  282. int ctx, ring;
  283. if (adapter->ctx_desc != NULL) {
  284. pci_free_consistent(adapter->ctx_desc_pdev,
  285. sizeof(struct netxen_ring_ctx) +
  286. sizeof(uint32_t),
  287. adapter->ctx_desc,
  288. adapter->ctx_desc_phys_addr);
  289. adapter->ctx_desc = NULL;
  290. }
  291. if (adapter->ahw.cmd_desc_head != NULL) {
  292. pci_free_consistent(adapter->ahw.cmd_desc_pdev,
  293. sizeof(struct cmd_desc_type0) *
  294. adapter->max_tx_desc_count,
  295. adapter->ahw.cmd_desc_head,
  296. adapter->ahw.cmd_desc_phys_addr);
  297. adapter->ahw.cmd_desc_head = NULL;
  298. }
  299. /* Special handling: there are 2 ports on this board */
  300. if (adapter->ahw.boardcfg.board_type == NETXEN_BRDTYPE_P2_SB31_10G_IMEZ) {
  301. adapter->ahw.max_ports = 2;
  302. }
  303. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  304. recv_ctx = &adapter->recv_ctx[ctx];
  305. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  306. rcv_desc = &recv_ctx->rcv_desc[ring];
  307. if (rcv_desc->desc_head != NULL) {
  308. pci_free_consistent(rcv_desc->phys_pdev,
  309. RCV_DESC_RINGSIZE,
  310. rcv_desc->desc_head,
  311. rcv_desc->phys_addr);
  312. rcv_desc->desc_head = NULL;
  313. }
  314. }
  315. if (recv_ctx->rcv_status_desc_head != NULL) {
  316. pci_free_consistent(recv_ctx->rcv_status_desc_pdev,
  317. STATUS_DESC_RINGSIZE,
  318. recv_ctx->rcv_status_desc_head,
  319. recv_ctx->
  320. rcv_status_desc_phys_addr);
  321. recv_ctx->rcv_status_desc_head = NULL;
  322. }
  323. }
  324. }
  325. void netxen_tso_check(struct netxen_adapter *adapter,
  326. struct cmd_desc_type0 *desc, struct sk_buff *skb)
  327. {
  328. if (desc->mss) {
  329. desc->total_hdr_length = sizeof(struct ethhdr) +
  330. ((skb->nh.iph)->ihl * sizeof(u32)) +
  331. ((skb->h.th)->doff * sizeof(u32));
  332. netxen_set_cmd_desc_opcode(desc, TX_TCP_LSO);
  333. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  334. if (skb->nh.iph->protocol == IPPROTO_TCP) {
  335. netxen_set_cmd_desc_opcode(desc, TX_TCP_PKT);
  336. } else if (skb->nh.iph->protocol == IPPROTO_UDP) {
  337. netxen_set_cmd_desc_opcode(desc, TX_UDP_PKT);
  338. } else {
  339. return;
  340. }
  341. }
  342. adapter->stats.xmitcsummed++;
  343. desc->tcp_hdr_offset = skb->h.raw - skb->data;
  344. desc->ip_hdr_offset = skb->nh.raw - skb->data;
  345. }
  346. int netxen_is_flash_supported(struct netxen_adapter *adapter)
  347. {
  348. const int locs[] = { 0, 0x4, 0x100, 0x4000, 0x4128 };
  349. int addr, val01, val02, i, j;
  350. /* if the flash size less than 4Mb, make huge war cry and die */
  351. for (j = 1; j < 4; j++) {
  352. addr = j * NETXEN_NIC_WINDOW_MARGIN;
  353. for (i = 0; i < (sizeof(locs) / sizeof(locs[0])); i++) {
  354. if (netxen_rom_fast_read(adapter, locs[i], &val01) == 0
  355. && netxen_rom_fast_read(adapter, (addr + locs[i]),
  356. &val02) == 0) {
  357. if (val01 == val02)
  358. return -1;
  359. } else
  360. return -1;
  361. }
  362. }
  363. return 0;
  364. }
  365. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  366. int size, u32 * buf)
  367. {
  368. int i, addr;
  369. u32 *ptr32;
  370. addr = base;
  371. ptr32 = buf;
  372. for (i = 0; i < size / sizeof(u32); i++) {
  373. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1)
  374. return -1;
  375. *ptr32 = cpu_to_le32(*ptr32);
  376. ptr32++;
  377. addr += sizeof(u32);
  378. }
  379. if ((char *)buf + size > (char *)ptr32) {
  380. u32 local;
  381. if (netxen_rom_fast_read(adapter, addr, &local) == -1)
  382. return -1;
  383. local = cpu_to_le32(local);
  384. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  385. }
  386. return 0;
  387. }
  388. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 mac[])
  389. {
  390. u32 *pmac = (u32 *) & mac[0];
  391. if (netxen_get_flash_block(adapter,
  392. USER_START +
  393. offsetof(struct netxen_new_user_info,
  394. mac_addr),
  395. FLASH_NUM_PORTS * sizeof(u64), pmac) == -1) {
  396. return -1;
  397. }
  398. if (*mac == ~0ULL) {
  399. if (netxen_get_flash_block(adapter,
  400. USER_START_OLD +
  401. offsetof(struct netxen_user_old_info,
  402. mac_addr),
  403. FLASH_NUM_PORTS * sizeof(u64),
  404. pmac) == -1)
  405. return -1;
  406. if (*mac == ~0ULL)
  407. return -1;
  408. }
  409. return 0;
  410. }
  411. /*
  412. * Changes the CRB window to the specified window.
  413. */
  414. void netxen_nic_pci_change_crbwindow(struct netxen_adapter *adapter, u32 wndw)
  415. {
  416. void __iomem *offset;
  417. u32 tmp;
  418. int count = 0;
  419. if (adapter->curr_window == wndw)
  420. return;
  421. /*
  422. * Move the CRB window.
  423. * We need to write to the "direct access" region of PCI
  424. * to avoid a race condition where the window register has
  425. * not been successfully written across CRB before the target
  426. * register address is received by PCI. The direct region bypasses
  427. * the CRB bus.
  428. */
  429. offset =
  430. PCI_OFFSET_SECOND_RANGE(adapter,
  431. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW));
  432. if (wndw & 0x1)
  433. wndw = NETXEN_WINDOW_ONE;
  434. writel(wndw, offset);
  435. /* MUST make sure window is set before we forge on... */
  436. while ((tmp = readl(offset)) != wndw) {
  437. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  438. "registered properly: 0x%08x.\n",
  439. netxen_nic_driver_name, __FUNCTION__, tmp);
  440. mdelay(1);
  441. if (count >= 10)
  442. break;
  443. count++;
  444. }
  445. adapter->curr_window = wndw;
  446. }
  447. void netxen_load_firmware(struct netxen_adapter *adapter)
  448. {
  449. int i;
  450. long data, size = 0;
  451. long flashaddr = NETXEN_FLASH_BASE, memaddr = NETXEN_PHANTOM_MEM_BASE;
  452. u64 off;
  453. void __iomem *addr;
  454. size = NETXEN_FIRMWARE_LEN;
  455. writel(1, NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CAS_RST));
  456. for (i = 0; i < size; i++) {
  457. if (netxen_rom_fast_read(adapter, flashaddr, (int *)&data) != 0) {
  458. DPRINTK(ERR,
  459. "Error in netxen_rom_fast_read(). Will skip"
  460. "loading flash image\n");
  461. return;
  462. }
  463. off = netxen_nic_pci_set_window(adapter, memaddr);
  464. addr = pci_base_offset(adapter, off);
  465. writel(data, addr);
  466. flashaddr += 4;
  467. memaddr += 4;
  468. }
  469. udelay(100);
  470. /* make sure Casper is powered on */
  471. writel(0x3fff,
  472. NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL));
  473. writel(0, NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CAS_RST));
  474. udelay(100);
  475. }
  476. int
  477. netxen_nic_hw_write_wx(struct netxen_adapter *adapter, u64 off, void *data,
  478. int len)
  479. {
  480. void __iomem *addr;
  481. if (ADDR_IN_WINDOW1(off)) {
  482. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  483. } else { /* Window 0 */
  484. addr = pci_base_offset(adapter, off);
  485. netxen_nic_pci_change_crbwindow(adapter, 0);
  486. }
  487. DPRINTK(INFO, "writing to base %lx offset %llx addr %p"
  488. " data %llx len %d\n",
  489. pci_base(adapter, off), off, addr,
  490. *(unsigned long long *)data, len);
  491. if (!addr) {
  492. netxen_nic_pci_change_crbwindow(adapter, 1);
  493. return 1;
  494. }
  495. switch (len) {
  496. case 1:
  497. writeb(*(u8 *) data, addr);
  498. break;
  499. case 2:
  500. writew(*(u16 *) data, addr);
  501. break;
  502. case 4:
  503. writel(*(u32 *) data, addr);
  504. break;
  505. case 8:
  506. writeq(*(u64 *) data, addr);
  507. break;
  508. default:
  509. DPRINTK(INFO,
  510. "writing data %lx to offset %llx, num words=%d\n",
  511. *(unsigned long *)data, off, (len >> 3));
  512. netxen_nic_hw_block_write64((u64 __iomem *) data, addr,
  513. (len >> 3));
  514. break;
  515. }
  516. if (!ADDR_IN_WINDOW1(off))
  517. netxen_nic_pci_change_crbwindow(adapter, 1);
  518. return 0;
  519. }
  520. int
  521. netxen_nic_hw_read_wx(struct netxen_adapter *adapter, u64 off, void *data,
  522. int len)
  523. {
  524. void __iomem *addr;
  525. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  526. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  527. } else { /* Window 0 */
  528. addr = pci_base_offset(adapter, off);
  529. netxen_nic_pci_change_crbwindow(adapter, 0);
  530. }
  531. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  532. pci_base(adapter, off), off, addr);
  533. if (!addr) {
  534. netxen_nic_pci_change_crbwindow(adapter, 1);
  535. return 1;
  536. }
  537. switch (len) {
  538. case 1:
  539. *(u8 *) data = readb(addr);
  540. break;
  541. case 2:
  542. *(u16 *) data = readw(addr);
  543. break;
  544. case 4:
  545. *(u32 *) data = readl(addr);
  546. break;
  547. case 8:
  548. *(u64 *) data = readq(addr);
  549. break;
  550. default:
  551. netxen_nic_hw_block_read64((u64 __iomem *) data, addr,
  552. (len >> 3));
  553. break;
  554. }
  555. DPRINTK(INFO, "read %lx\n", *(unsigned long *)data);
  556. if (!ADDR_IN_WINDOW1(off))
  557. netxen_nic_pci_change_crbwindow(adapter, 1);
  558. return 0;
  559. }
  560. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
  561. { /* Only for window 1 */
  562. void __iomem *addr;
  563. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  564. DPRINTK(INFO, "writing to base %lx offset %llx addr %p data %x\n",
  565. pci_base(adapter, off), off, addr, val);
  566. writel(val, addr);
  567. }
  568. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
  569. { /* Only for window 1 */
  570. void __iomem *addr;
  571. int val;
  572. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  573. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  574. pci_base(adapter, off), off, addr);
  575. val = readl(addr);
  576. writel(val, addr);
  577. return val;
  578. }
  579. /* Change the window to 0, write and change back to window 1. */
  580. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
  581. {
  582. void __iomem *addr;
  583. netxen_nic_pci_change_crbwindow(adapter, 0);
  584. addr = pci_base_offset(adapter, index);
  585. writel(value, addr);
  586. netxen_nic_pci_change_crbwindow(adapter, 1);
  587. }
  588. /* Change the window to 0, read and change back to window 1. */
  589. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 * value)
  590. {
  591. void __iomem *addr;
  592. addr = pci_base_offset(adapter, index);
  593. netxen_nic_pci_change_crbwindow(adapter, 0);
  594. *value = readl(addr);
  595. netxen_nic_pci_change_crbwindow(adapter, 1);
  596. }
  597. int netxen_pci_set_window_warning_count = 0;
  598. unsigned long
  599. netxen_nic_pci_set_window(struct netxen_adapter *adapter,
  600. unsigned long long addr)
  601. {
  602. static int ddr_mn_window = -1;
  603. static int qdr_sn_window = -1;
  604. int window;
  605. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  606. /* DDR network side */
  607. addr -= NETXEN_ADDR_DDR_NET;
  608. window = (addr >> 25) & 0x3ff;
  609. if (ddr_mn_window != window) {
  610. ddr_mn_window = window;
  611. writel(window, PCI_OFFSET_SECOND_RANGE(adapter,
  612. NETXEN_PCIX_PH_REG
  613. (PCIX_MN_WINDOW)));
  614. /* MUST make sure window is set before we forge on... */
  615. readl(PCI_OFFSET_SECOND_RANGE(adapter,
  616. NETXEN_PCIX_PH_REG
  617. (PCIX_MN_WINDOW)));
  618. }
  619. addr -= (window * NETXEN_WINDOW_ONE);
  620. addr += NETXEN_PCI_DDR_NET;
  621. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  622. addr -= NETXEN_ADDR_OCM0;
  623. addr += NETXEN_PCI_OCM0;
  624. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  625. addr -= NETXEN_ADDR_OCM1;
  626. addr += NETXEN_PCI_OCM1;
  627. } else
  628. if (ADDR_IN_RANGE
  629. (addr, NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX)) {
  630. /* QDR network side */
  631. addr -= NETXEN_ADDR_QDR_NET;
  632. window = (addr >> 22) & 0x3f;
  633. if (qdr_sn_window != window) {
  634. qdr_sn_window = window;
  635. writel((window << 22),
  636. PCI_OFFSET_SECOND_RANGE(adapter,
  637. NETXEN_PCIX_PH_REG
  638. (PCIX_SN_WINDOW)));
  639. /* MUST make sure window is set before we forge on... */
  640. readl(PCI_OFFSET_SECOND_RANGE(adapter,
  641. NETXEN_PCIX_PH_REG
  642. (PCIX_SN_WINDOW)));
  643. }
  644. addr -= (window * 0x400000);
  645. addr += NETXEN_PCI_QDR_NET;
  646. } else {
  647. /*
  648. * peg gdb frequently accesses memory that doesn't exist,
  649. * this limits the chit chat so debugging isn't slowed down.
  650. */
  651. if ((netxen_pci_set_window_warning_count++ < 8)
  652. || (netxen_pci_set_window_warning_count % 64 == 0))
  653. printk("%s: Warning:netxen_nic_pci_set_window()"
  654. " Unknown address range!\n",
  655. netxen_nic_driver_name);
  656. }
  657. return addr;
  658. }
  659. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  660. {
  661. int rv = 0;
  662. int addr = BRDCFG_START;
  663. struct netxen_board_info *boardinfo;
  664. int index;
  665. u32 *ptr32;
  666. boardinfo = &adapter->ahw.boardcfg;
  667. ptr32 = (u32 *) boardinfo;
  668. for (index = 0; index < sizeof(struct netxen_board_info) / sizeof(u32);
  669. index++) {
  670. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  671. return -EIO;
  672. }
  673. ptr32++;
  674. addr += sizeof(u32);
  675. }
  676. if (boardinfo->magic != NETXEN_BDINFO_MAGIC) {
  677. printk("%s: ERROR reading %s board config."
  678. " Read %x, expected %x\n", netxen_nic_driver_name,
  679. netxen_nic_driver_name,
  680. boardinfo->magic, NETXEN_BDINFO_MAGIC);
  681. rv = -1;
  682. }
  683. if (boardinfo->header_version != NETXEN_BDINFO_VERSION) {
  684. printk("%s: Unknown board config version."
  685. " Read %x, expected %x\n", netxen_nic_driver_name,
  686. boardinfo->header_version, NETXEN_BDINFO_VERSION);
  687. rv = -1;
  688. }
  689. DPRINTK(INFO, "Discovered board type:0x%x ", boardinfo->board_type);
  690. switch ((netxen_brdtype_t) boardinfo->board_type) {
  691. case NETXEN_BRDTYPE_P2_SB35_4G:
  692. adapter->ahw.board_type = NETXEN_NIC_GBE;
  693. break;
  694. case NETXEN_BRDTYPE_P2_SB31_10G:
  695. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  696. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  697. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  698. adapter->ahw.board_type = NETXEN_NIC_XGBE;
  699. break;
  700. case NETXEN_BRDTYPE_P1_BD:
  701. case NETXEN_BRDTYPE_P1_SB:
  702. case NETXEN_BRDTYPE_P1_SMAX:
  703. case NETXEN_BRDTYPE_P1_SOCK:
  704. adapter->ahw.board_type = NETXEN_NIC_GBE;
  705. break;
  706. default:
  707. printk("%s: Unknown(%x)\n", netxen_nic_driver_name,
  708. boardinfo->board_type);
  709. break;
  710. }
  711. return rv;
  712. }
  713. /* NIU access sections */
  714. int netxen_nic_set_mtu_gb(struct netxen_port *port, int new_mtu)
  715. {
  716. struct netxen_adapter *adapter = port->adapter;
  717. netxen_nic_write_w0(adapter,
  718. NETXEN_NIU_GB_MAX_FRAME_SIZE(port->portnum),
  719. new_mtu);
  720. return 0;
  721. }
  722. int netxen_nic_set_mtu_xgb(struct netxen_port *port, int new_mtu)
  723. {
  724. struct netxen_adapter *adapter = port->adapter;
  725. new_mtu += NETXEN_NIU_HDRSIZE + NETXEN_NIU_TLRSIZE;
  726. netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
  727. return 0;
  728. }
  729. void netxen_nic_init_niu_gb(struct netxen_adapter *adapter)
  730. {
  731. int portno;
  732. for (portno = 0; portno < NETXEN_NIU_MAX_GBE_PORTS; portno++)
  733. netxen_niu_gbe_init_port(adapter, portno);
  734. }
  735. void netxen_nic_stop_all_ports(struct netxen_adapter *adapter)
  736. {
  737. int port_nr;
  738. struct netxen_port *port;
  739. for (port_nr = 0; port_nr < adapter->ahw.max_ports; port_nr++) {
  740. port = adapter->port[port_nr];
  741. if (adapter->stop_port)
  742. adapter->stop_port(adapter, port->portnum);
  743. }
  744. }
  745. void
  746. netxen_crb_writelit_adapter(struct netxen_adapter *adapter, unsigned long off,
  747. int data)
  748. {
  749. void __iomem *addr;
  750. if (ADDR_IN_WINDOW1(off)) {
  751. writel(data, NETXEN_CRB_NORMALIZE(adapter, off));
  752. } else {
  753. netxen_nic_pci_change_crbwindow(adapter, 0);
  754. addr = pci_base_offset(adapter, off);
  755. writel(data, addr);
  756. netxen_nic_pci_change_crbwindow(adapter, 1);
  757. }
  758. }
  759. void netxen_nic_set_link_parameters(struct netxen_port *port)
  760. {
  761. struct netxen_adapter *adapter = port->adapter;
  762. __u32 status;
  763. __u32 autoneg;
  764. __u32 mode;
  765. netxen_nic_read_w0(adapter, NETXEN_NIU_MODE, &mode);
  766. if (netxen_get_niu_enable_ge(mode)) { /* Gb 10/100/1000 Mbps mode */
  767. if (adapter->phy_read
  768. && adapter->
  769. phy_read(adapter, port->portnum,
  770. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  771. &status) == 0) {
  772. if (netxen_get_phy_link(status)) {
  773. switch (netxen_get_phy_speed(status)) {
  774. case 0:
  775. port->link_speed = SPEED_10;
  776. break;
  777. case 1:
  778. port->link_speed = SPEED_100;
  779. break;
  780. case 2:
  781. port->link_speed = SPEED_1000;
  782. break;
  783. default:
  784. port->link_speed = -1;
  785. break;
  786. }
  787. switch (netxen_get_phy_duplex(status)) {
  788. case 0:
  789. port->link_duplex = DUPLEX_HALF;
  790. break;
  791. case 1:
  792. port->link_duplex = DUPLEX_FULL;
  793. break;
  794. default:
  795. port->link_duplex = -1;
  796. break;
  797. }
  798. if (adapter->phy_read
  799. && adapter->
  800. phy_read(adapter, port->portnum,
  801. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  802. &autoneg) != 0)
  803. port->link_autoneg = autoneg;
  804. } else
  805. goto link_down;
  806. } else {
  807. link_down:
  808. port->link_speed = -1;
  809. port->link_duplex = -1;
  810. }
  811. }
  812. }
  813. void netxen_nic_flash_print(struct netxen_adapter *adapter)
  814. {
  815. int valid = 1;
  816. u32 fw_major = 0;
  817. u32 fw_minor = 0;
  818. u32 fw_build = 0;
  819. char brd_name[NETXEN_MAX_SHORT_NAME];
  820. struct netxen_new_user_info user_info;
  821. int i, addr = USER_START;
  822. u32 *ptr32;
  823. struct netxen_board_info *board_info = &(adapter->ahw.boardcfg);
  824. if (board_info->magic != NETXEN_BDINFO_MAGIC) {
  825. printk
  826. ("NetXen Unknown board config, Read 0x%x expected as 0x%x\n",
  827. board_info->magic, NETXEN_BDINFO_MAGIC);
  828. valid = 0;
  829. }
  830. if (board_info->header_version != NETXEN_BDINFO_VERSION) {
  831. printk("NetXen Unknown board config version."
  832. " Read %x, expected %x\n",
  833. board_info->header_version, NETXEN_BDINFO_VERSION);
  834. valid = 0;
  835. }
  836. if (valid) {
  837. ptr32 = (u32 *) & user_info;
  838. for (i = 0;
  839. i < sizeof(struct netxen_new_user_info) / sizeof(u32);
  840. i++) {
  841. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  842. printk("%s: ERROR reading %s board userarea.\n",
  843. netxen_nic_driver_name,
  844. netxen_nic_driver_name);
  845. return;
  846. }
  847. ptr32++;
  848. addr += sizeof(u32);
  849. }
  850. get_brd_name_by_type(board_info->board_type, brd_name);
  851. printk("NetXen %s Board S/N %s Chip id 0x%x\n",
  852. brd_name, user_info.serial_num, board_info->chip_id);
  853. printk("NetXen %s Board #%d, Chip id 0x%x\n",
  854. board_info->board_type == 0x0b ? "XGB" : "GBE",
  855. board_info->board_num, board_info->chip_id);
  856. fw_major = readl(NETXEN_CRB_NORMALIZE(adapter,
  857. NETXEN_FW_VERSION_MAJOR));
  858. fw_minor = readl(NETXEN_CRB_NORMALIZE(adapter,
  859. NETXEN_FW_VERSION_MINOR));
  860. fw_build =
  861. readl(NETXEN_CRB_NORMALIZE(adapter, NETXEN_FW_VERSION_SUB));
  862. printk("NetXen Firmware version %d.%d.%d\n", fw_major, fw_minor,
  863. fw_build);
  864. }
  865. if (fw_major != _NETXEN_NIC_LINUX_MAJOR) {
  866. printk(KERN_ERR "The mismatch in driver version and firmware "
  867. "version major number\n"
  868. "Driver version major number = %d \t"
  869. "Firmware version major number = %d \n",
  870. _NETXEN_NIC_LINUX_MAJOR, fw_major);
  871. adapter->driver_mismatch = 1;
  872. }
  873. if (fw_minor != _NETXEN_NIC_LINUX_MINOR &&
  874. fw_minor != (_NETXEN_NIC_LINUX_MINOR + 1)) {
  875. printk(KERN_ERR "The mismatch in driver version and firmware "
  876. "version minor number\n"
  877. "Driver version minor number = %d \t"
  878. "Firmware version minor number = %d \n",
  879. _NETXEN_NIC_LINUX_MINOR, fw_minor);
  880. adapter->driver_mismatch = 1;
  881. }
  882. if (adapter->driver_mismatch)
  883. printk(KERN_INFO "Use the driver with version no %d.%d.xxx\n",
  884. fw_major, fw_minor);
  885. }