mcbsp.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398
  1. /*
  2. * linux/arch/arm/plat-omap/mcbsp.c
  3. *
  4. * Copyright (C) 2004 Nokia Corporation
  5. * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Multichannel mode not supported.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/device.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/wait.h>
  19. #include <linux/completion.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/err.h>
  22. #include <linux/clk.h>
  23. #include <linux/delay.h>
  24. #include <linux/io.h>
  25. #include <mach/dma.h>
  26. #include <mach/mcbsp.h>
  27. struct omap_mcbsp **mcbsp_ptr;
  28. int omap_mcbsp_count;
  29. void omap_mcbsp_write(void __iomem *io_base, u16 reg, u32 val)
  30. {
  31. if (cpu_class_is_omap1() || cpu_is_omap2420())
  32. __raw_writew((u16)val, io_base + reg);
  33. else
  34. __raw_writel(val, io_base + reg);
  35. }
  36. int omap_mcbsp_read(void __iomem *io_base, u16 reg)
  37. {
  38. if (cpu_class_is_omap1() || cpu_is_omap2420())
  39. return __raw_readw(io_base + reg);
  40. else
  41. return __raw_readl(io_base + reg);
  42. }
  43. #define OMAP_MCBSP_READ(base, reg) \
  44. omap_mcbsp_read(base, OMAP_MCBSP_REG_##reg)
  45. #define OMAP_MCBSP_WRITE(base, reg, val) \
  46. omap_mcbsp_write(base, OMAP_MCBSP_REG_##reg, val)
  47. #define omap_mcbsp_check_valid_id(id) (id < omap_mcbsp_count)
  48. #define id_to_mcbsp_ptr(id) mcbsp_ptr[id];
  49. static void omap_mcbsp_dump_reg(u8 id)
  50. {
  51. struct omap_mcbsp *mcbsp = id_to_mcbsp_ptr(id);
  52. dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
  53. dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
  54. OMAP_MCBSP_READ(mcbsp->io_base, DRR2));
  55. dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
  56. OMAP_MCBSP_READ(mcbsp->io_base, DRR1));
  57. dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
  58. OMAP_MCBSP_READ(mcbsp->io_base, DXR2));
  59. dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
  60. OMAP_MCBSP_READ(mcbsp->io_base, DXR1));
  61. dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
  62. OMAP_MCBSP_READ(mcbsp->io_base, SPCR2));
  63. dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
  64. OMAP_MCBSP_READ(mcbsp->io_base, SPCR1));
  65. dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
  66. OMAP_MCBSP_READ(mcbsp->io_base, RCR2));
  67. dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
  68. OMAP_MCBSP_READ(mcbsp->io_base, RCR1));
  69. dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
  70. OMAP_MCBSP_READ(mcbsp->io_base, XCR2));
  71. dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
  72. OMAP_MCBSP_READ(mcbsp->io_base, XCR1));
  73. dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
  74. OMAP_MCBSP_READ(mcbsp->io_base, SRGR2));
  75. dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
  76. OMAP_MCBSP_READ(mcbsp->io_base, SRGR1));
  77. dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
  78. OMAP_MCBSP_READ(mcbsp->io_base, PCR0));
  79. dev_dbg(mcbsp->dev, "***********************\n");
  80. }
  81. static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
  82. {
  83. struct omap_mcbsp *mcbsp_tx = dev_id;
  84. u16 irqst_spcr2;
  85. irqst_spcr2 = OMAP_MCBSP_READ(mcbsp_tx->io_base, SPCR2);
  86. dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
  87. if (irqst_spcr2 & XSYNC_ERR) {
  88. dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
  89. irqst_spcr2);
  90. /* Writing zero to XSYNC_ERR clears the IRQ */
  91. OMAP_MCBSP_WRITE(mcbsp_tx->io_base, SPCR2,
  92. irqst_spcr2 & ~(XSYNC_ERR));
  93. } else {
  94. complete(&mcbsp_tx->tx_irq_completion);
  95. }
  96. return IRQ_HANDLED;
  97. }
  98. static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
  99. {
  100. struct omap_mcbsp *mcbsp_rx = dev_id;
  101. u16 irqst_spcr1;
  102. irqst_spcr1 = OMAP_MCBSP_READ(mcbsp_rx->io_base, SPCR1);
  103. dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
  104. if (irqst_spcr1 & RSYNC_ERR) {
  105. dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
  106. irqst_spcr1);
  107. /* Writing zero to RSYNC_ERR clears the IRQ */
  108. OMAP_MCBSP_WRITE(mcbsp_rx->io_base, SPCR1,
  109. irqst_spcr1 & ~(RSYNC_ERR));
  110. } else {
  111. complete(&mcbsp_rx->tx_irq_completion);
  112. }
  113. return IRQ_HANDLED;
  114. }
  115. static void omap_mcbsp_tx_dma_callback(int lch, u16 ch_status, void *data)
  116. {
  117. struct omap_mcbsp *mcbsp_dma_tx = data;
  118. dev_dbg(mcbsp_dma_tx->dev, "TX DMA callback : 0x%x\n",
  119. OMAP_MCBSP_READ(mcbsp_dma_tx->io_base, SPCR2));
  120. /* We can free the channels */
  121. omap_free_dma(mcbsp_dma_tx->dma_tx_lch);
  122. mcbsp_dma_tx->dma_tx_lch = -1;
  123. complete(&mcbsp_dma_tx->tx_dma_completion);
  124. }
  125. static void omap_mcbsp_rx_dma_callback(int lch, u16 ch_status, void *data)
  126. {
  127. struct omap_mcbsp *mcbsp_dma_rx = data;
  128. dev_dbg(mcbsp_dma_rx->dev, "RX DMA callback : 0x%x\n",
  129. OMAP_MCBSP_READ(mcbsp_dma_rx->io_base, SPCR2));
  130. /* We can free the channels */
  131. omap_free_dma(mcbsp_dma_rx->dma_rx_lch);
  132. mcbsp_dma_rx->dma_rx_lch = -1;
  133. complete(&mcbsp_dma_rx->rx_dma_completion);
  134. }
  135. /*
  136. * omap_mcbsp_config simply write a config to the
  137. * appropriate McBSP.
  138. * You either call this function or set the McBSP registers
  139. * by yourself before calling omap_mcbsp_start().
  140. */
  141. void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg *config)
  142. {
  143. struct omap_mcbsp *mcbsp;
  144. void __iomem *io_base;
  145. if (!omap_mcbsp_check_valid_id(id)) {
  146. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  147. return;
  148. }
  149. mcbsp = id_to_mcbsp_ptr(id);
  150. io_base = mcbsp->io_base;
  151. dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
  152. mcbsp->id, mcbsp->phys_base);
  153. /* We write the given config */
  154. OMAP_MCBSP_WRITE(io_base, SPCR2, config->spcr2);
  155. OMAP_MCBSP_WRITE(io_base, SPCR1, config->spcr1);
  156. OMAP_MCBSP_WRITE(io_base, RCR2, config->rcr2);
  157. OMAP_MCBSP_WRITE(io_base, RCR1, config->rcr1);
  158. OMAP_MCBSP_WRITE(io_base, XCR2, config->xcr2);
  159. OMAP_MCBSP_WRITE(io_base, XCR1, config->xcr1);
  160. OMAP_MCBSP_WRITE(io_base, SRGR2, config->srgr2);
  161. OMAP_MCBSP_WRITE(io_base, SRGR1, config->srgr1);
  162. OMAP_MCBSP_WRITE(io_base, MCR2, config->mcr2);
  163. OMAP_MCBSP_WRITE(io_base, MCR1, config->mcr1);
  164. OMAP_MCBSP_WRITE(io_base, PCR0, config->pcr0);
  165. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  166. OMAP_MCBSP_WRITE(io_base, XCCR, config->xccr);
  167. OMAP_MCBSP_WRITE(io_base, RCCR, config->rccr);
  168. }
  169. }
  170. EXPORT_SYMBOL(omap_mcbsp_config);
  171. #ifdef CONFIG_ARCH_OMAP34XX
  172. /*
  173. * omap_mcbsp_set_tx_threshold configures how to deal
  174. * with transmit threshold. the threshold value and handler can be
  175. * configure in here.
  176. */
  177. void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
  178. {
  179. struct omap_mcbsp *mcbsp;
  180. void __iomem *io_base;
  181. if (!cpu_is_omap34xx())
  182. return;
  183. if (!omap_mcbsp_check_valid_id(id)) {
  184. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  185. return;
  186. }
  187. mcbsp = id_to_mcbsp_ptr(id);
  188. io_base = mcbsp->io_base;
  189. OMAP_MCBSP_WRITE(io_base, THRSH2, threshold);
  190. }
  191. EXPORT_SYMBOL(omap_mcbsp_set_tx_threshold);
  192. /*
  193. * omap_mcbsp_set_rx_threshold configures how to deal
  194. * with receive threshold. the threshold value and handler can be
  195. * configure in here.
  196. */
  197. void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
  198. {
  199. struct omap_mcbsp *mcbsp;
  200. void __iomem *io_base;
  201. if (!cpu_is_omap34xx())
  202. return;
  203. if (!omap_mcbsp_check_valid_id(id)) {
  204. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  205. return;
  206. }
  207. mcbsp = id_to_mcbsp_ptr(id);
  208. io_base = mcbsp->io_base;
  209. OMAP_MCBSP_WRITE(io_base, THRSH1, threshold);
  210. }
  211. EXPORT_SYMBOL(omap_mcbsp_set_rx_threshold);
  212. /*
  213. * omap_mcbsp_get_max_tx_thres just return the current configured
  214. * maximum threshold for transmission
  215. */
  216. u16 omap_mcbsp_get_max_tx_threshold(unsigned int id)
  217. {
  218. struct omap_mcbsp *mcbsp;
  219. if (!omap_mcbsp_check_valid_id(id)) {
  220. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  221. return -ENODEV;
  222. }
  223. mcbsp = id_to_mcbsp_ptr(id);
  224. return mcbsp->max_tx_thres;
  225. }
  226. EXPORT_SYMBOL(omap_mcbsp_get_max_tx_threshold);
  227. /*
  228. * omap_mcbsp_get_max_rx_thres just return the current configured
  229. * maximum threshold for reception
  230. */
  231. u16 omap_mcbsp_get_max_rx_threshold(unsigned int id)
  232. {
  233. struct omap_mcbsp *mcbsp;
  234. if (!omap_mcbsp_check_valid_id(id)) {
  235. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  236. return -ENODEV;
  237. }
  238. mcbsp = id_to_mcbsp_ptr(id);
  239. return mcbsp->max_rx_thres;
  240. }
  241. EXPORT_SYMBOL(omap_mcbsp_get_max_rx_threshold);
  242. /*
  243. * omap_mcbsp_get_dma_op_mode just return the current configured
  244. * operating mode for the mcbsp channel
  245. */
  246. int omap_mcbsp_get_dma_op_mode(unsigned int id)
  247. {
  248. struct omap_mcbsp *mcbsp;
  249. int dma_op_mode;
  250. if (!omap_mcbsp_check_valid_id(id)) {
  251. printk(KERN_ERR "%s: Invalid id (%u)\n", __func__, id + 1);
  252. return -ENODEV;
  253. }
  254. mcbsp = id_to_mcbsp_ptr(id);
  255. spin_lock_irq(&mcbsp->lock);
  256. dma_op_mode = mcbsp->dma_op_mode;
  257. spin_unlock_irq(&mcbsp->lock);
  258. return dma_op_mode;
  259. }
  260. EXPORT_SYMBOL(omap_mcbsp_get_dma_op_mode);
  261. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp)
  262. {
  263. /*
  264. * Enable wakup behavior, smart idle and all wakeups
  265. * REVISIT: some wakeups may be unnecessary
  266. */
  267. if (cpu_is_omap34xx()) {
  268. u16 syscon;
  269. syscon = OMAP_MCBSP_READ(mcbsp->io_base, SYSCON);
  270. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  271. spin_lock_irq(&mcbsp->lock);
  272. if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
  273. syscon |= (ENAWAKEUP | SIDLEMODE(0x02) |
  274. CLOCKACTIVITY(0x02));
  275. OMAP_MCBSP_WRITE(mcbsp->io_base, WAKEUPEN,
  276. XRDYEN | RRDYEN);
  277. } else {
  278. syscon |= SIDLEMODE(0x01);
  279. }
  280. spin_unlock_irq(&mcbsp->lock);
  281. OMAP_MCBSP_WRITE(mcbsp->io_base, SYSCON, syscon);
  282. }
  283. }
  284. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp)
  285. {
  286. /*
  287. * Disable wakup behavior, smart idle and all wakeups
  288. */
  289. if (cpu_is_omap34xx()) {
  290. u16 syscon;
  291. syscon = OMAP_MCBSP_READ(mcbsp->io_base, SYSCON);
  292. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  293. /*
  294. * HW bug workaround - If no_idle mode is taken, we need to
  295. * go to smart_idle before going to always_idle, or the
  296. * device will not hit retention anymore.
  297. */
  298. syscon |= SIDLEMODE(0x02);
  299. OMAP_MCBSP_WRITE(mcbsp->io_base, SYSCON, syscon);
  300. syscon &= ~(SIDLEMODE(0x03));
  301. OMAP_MCBSP_WRITE(mcbsp->io_base, SYSCON, syscon);
  302. OMAP_MCBSP_WRITE(mcbsp->io_base, WAKEUPEN, 0);
  303. }
  304. }
  305. #else
  306. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp) {}
  307. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp) {}
  308. #endif
  309. /*
  310. * We can choose between IRQ based or polled IO.
  311. * This needs to be called before omap_mcbsp_request().
  312. */
  313. int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type)
  314. {
  315. struct omap_mcbsp *mcbsp;
  316. if (!omap_mcbsp_check_valid_id(id)) {
  317. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  318. return -ENODEV;
  319. }
  320. mcbsp = id_to_mcbsp_ptr(id);
  321. spin_lock(&mcbsp->lock);
  322. if (!mcbsp->free) {
  323. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  324. mcbsp->id);
  325. spin_unlock(&mcbsp->lock);
  326. return -EINVAL;
  327. }
  328. mcbsp->io_type = io_type;
  329. spin_unlock(&mcbsp->lock);
  330. return 0;
  331. }
  332. EXPORT_SYMBOL(omap_mcbsp_set_io_type);
  333. int omap_mcbsp_request(unsigned int id)
  334. {
  335. struct omap_mcbsp *mcbsp;
  336. int err;
  337. if (!omap_mcbsp_check_valid_id(id)) {
  338. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  339. return -ENODEV;
  340. }
  341. mcbsp = id_to_mcbsp_ptr(id);
  342. spin_lock(&mcbsp->lock);
  343. if (!mcbsp->free) {
  344. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  345. mcbsp->id);
  346. spin_unlock(&mcbsp->lock);
  347. return -EBUSY;
  348. }
  349. mcbsp->free = 0;
  350. spin_unlock(&mcbsp->lock);
  351. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
  352. mcbsp->pdata->ops->request(id);
  353. clk_enable(mcbsp->iclk);
  354. clk_enable(mcbsp->fclk);
  355. /* Do procedure specific to omap34xx arch, if applicable */
  356. omap34xx_mcbsp_request(mcbsp);
  357. /*
  358. * Make sure that transmitter, receiver and sample-rate generator are
  359. * not running before activating IRQs.
  360. */
  361. OMAP_MCBSP_WRITE(mcbsp->io_base, SPCR1, 0);
  362. OMAP_MCBSP_WRITE(mcbsp->io_base, SPCR2, 0);
  363. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  364. /* We need to get IRQs here */
  365. init_completion(&mcbsp->tx_irq_completion);
  366. err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
  367. 0, "McBSP", (void *)mcbsp);
  368. if (err != 0) {
  369. dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
  370. "for McBSP%d\n", mcbsp->tx_irq,
  371. mcbsp->id);
  372. return err;
  373. }
  374. init_completion(&mcbsp->rx_irq_completion);
  375. err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler,
  376. 0, "McBSP", (void *)mcbsp);
  377. if (err != 0) {
  378. dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
  379. "for McBSP%d\n", mcbsp->rx_irq,
  380. mcbsp->id);
  381. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  382. return err;
  383. }
  384. }
  385. return 0;
  386. }
  387. EXPORT_SYMBOL(omap_mcbsp_request);
  388. void omap_mcbsp_free(unsigned int id)
  389. {
  390. struct omap_mcbsp *mcbsp;
  391. if (!omap_mcbsp_check_valid_id(id)) {
  392. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  393. return;
  394. }
  395. mcbsp = id_to_mcbsp_ptr(id);
  396. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  397. mcbsp->pdata->ops->free(id);
  398. /* Do procedure specific to omap34xx arch, if applicable */
  399. omap34xx_mcbsp_free(mcbsp);
  400. clk_disable(mcbsp->fclk);
  401. clk_disable(mcbsp->iclk);
  402. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  403. /* Free IRQs */
  404. free_irq(mcbsp->rx_irq, (void *)mcbsp);
  405. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  406. }
  407. spin_lock(&mcbsp->lock);
  408. if (mcbsp->free) {
  409. dev_err(mcbsp->dev, "McBSP%d was not reserved\n",
  410. mcbsp->id);
  411. spin_unlock(&mcbsp->lock);
  412. return;
  413. }
  414. mcbsp->free = 1;
  415. spin_unlock(&mcbsp->lock);
  416. }
  417. EXPORT_SYMBOL(omap_mcbsp_free);
  418. /*
  419. * Here we start the McBSP, by enabling transmitter, receiver or both.
  420. * If no transmitter or receiver is active prior calling, then sample-rate
  421. * generator and frame sync are started.
  422. */
  423. void omap_mcbsp_start(unsigned int id, int tx, int rx)
  424. {
  425. struct omap_mcbsp *mcbsp;
  426. void __iomem *io_base;
  427. int idle;
  428. u16 w;
  429. if (!omap_mcbsp_check_valid_id(id)) {
  430. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  431. return;
  432. }
  433. mcbsp = id_to_mcbsp_ptr(id);
  434. io_base = mcbsp->io_base;
  435. mcbsp->rx_word_length = (OMAP_MCBSP_READ(io_base, RCR1) >> 5) & 0x7;
  436. mcbsp->tx_word_length = (OMAP_MCBSP_READ(io_base, XCR1) >> 5) & 0x7;
  437. idle = !((OMAP_MCBSP_READ(io_base, SPCR2) |
  438. OMAP_MCBSP_READ(io_base, SPCR1)) & 1);
  439. if (idle) {
  440. /* Start the sample generator */
  441. w = OMAP_MCBSP_READ(io_base, SPCR2);
  442. OMAP_MCBSP_WRITE(io_base, SPCR2, w | (1 << 6));
  443. }
  444. /* Enable transmitter and receiver */
  445. w = OMAP_MCBSP_READ(io_base, SPCR2);
  446. OMAP_MCBSP_WRITE(io_base, SPCR2, w | (tx & 1));
  447. w = OMAP_MCBSP_READ(io_base, SPCR1);
  448. OMAP_MCBSP_WRITE(io_base, SPCR1, w | (rx & 1));
  449. /*
  450. * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
  451. * REVISIT: 100us may give enough time for two CLKSRG, however
  452. * due to some unknown PM related, clock gating etc. reason it
  453. * is now at 500us.
  454. */
  455. udelay(500);
  456. if (idle) {
  457. /* Start frame sync */
  458. w = OMAP_MCBSP_READ(io_base, SPCR2);
  459. OMAP_MCBSP_WRITE(io_base, SPCR2, w | (1 << 7));
  460. }
  461. /* Dump McBSP Regs */
  462. omap_mcbsp_dump_reg(id);
  463. }
  464. EXPORT_SYMBOL(omap_mcbsp_start);
  465. void omap_mcbsp_stop(unsigned int id, int tx, int rx)
  466. {
  467. struct omap_mcbsp *mcbsp;
  468. void __iomem *io_base;
  469. int idle;
  470. u16 w;
  471. if (!omap_mcbsp_check_valid_id(id)) {
  472. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  473. return;
  474. }
  475. mcbsp = id_to_mcbsp_ptr(id);
  476. io_base = mcbsp->io_base;
  477. /* Reset transmitter */
  478. w = OMAP_MCBSP_READ(io_base, SPCR2);
  479. OMAP_MCBSP_WRITE(io_base, SPCR2, w & ~(tx & 1));
  480. /* Reset receiver */
  481. w = OMAP_MCBSP_READ(io_base, SPCR1);
  482. OMAP_MCBSP_WRITE(io_base, SPCR1, w & ~(rx & 1));
  483. idle = !((OMAP_MCBSP_READ(io_base, SPCR2) |
  484. OMAP_MCBSP_READ(io_base, SPCR1)) & 1);
  485. if (idle) {
  486. /* Reset the sample rate generator */
  487. w = OMAP_MCBSP_READ(io_base, SPCR2);
  488. OMAP_MCBSP_WRITE(io_base, SPCR2, w & ~(1 << 6));
  489. }
  490. }
  491. EXPORT_SYMBOL(omap_mcbsp_stop);
  492. void omap_mcbsp_xmit_enable(unsigned int id, u8 enable)
  493. {
  494. struct omap_mcbsp *mcbsp;
  495. void __iomem *io_base;
  496. u16 w;
  497. if (!(cpu_is_omap2430() || cpu_is_omap34xx()))
  498. return;
  499. if (!omap_mcbsp_check_valid_id(id)) {
  500. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  501. return;
  502. }
  503. mcbsp = id_to_mcbsp_ptr(id);
  504. io_base = mcbsp->io_base;
  505. w = OMAP_MCBSP_READ(io_base, XCCR);
  506. if (enable)
  507. OMAP_MCBSP_WRITE(io_base, XCCR, w & ~(XDISABLE));
  508. else
  509. OMAP_MCBSP_WRITE(io_base, XCCR, w | XDISABLE);
  510. }
  511. EXPORT_SYMBOL(omap_mcbsp_xmit_enable);
  512. void omap_mcbsp_recv_enable(unsigned int id, u8 enable)
  513. {
  514. struct omap_mcbsp *mcbsp;
  515. void __iomem *io_base;
  516. u16 w;
  517. if (!(cpu_is_omap2430() || cpu_is_omap34xx()))
  518. return;
  519. if (!omap_mcbsp_check_valid_id(id)) {
  520. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  521. return;
  522. }
  523. mcbsp = id_to_mcbsp_ptr(id);
  524. io_base = mcbsp->io_base;
  525. w = OMAP_MCBSP_READ(io_base, RCCR);
  526. if (enable)
  527. OMAP_MCBSP_WRITE(io_base, RCCR, w & ~(RDISABLE));
  528. else
  529. OMAP_MCBSP_WRITE(io_base, RCCR, w | RDISABLE);
  530. }
  531. EXPORT_SYMBOL(omap_mcbsp_recv_enable);
  532. /* polled mcbsp i/o operations */
  533. int omap_mcbsp_pollwrite(unsigned int id, u16 buf)
  534. {
  535. struct omap_mcbsp *mcbsp;
  536. void __iomem *base;
  537. if (!omap_mcbsp_check_valid_id(id)) {
  538. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  539. return -ENODEV;
  540. }
  541. mcbsp = id_to_mcbsp_ptr(id);
  542. base = mcbsp->io_base;
  543. writew(buf, base + OMAP_MCBSP_REG_DXR1);
  544. /* if frame sync error - clear the error */
  545. if (readw(base + OMAP_MCBSP_REG_SPCR2) & XSYNC_ERR) {
  546. /* clear error */
  547. writew(readw(base + OMAP_MCBSP_REG_SPCR2) & (~XSYNC_ERR),
  548. base + OMAP_MCBSP_REG_SPCR2);
  549. /* resend */
  550. return -1;
  551. } else {
  552. /* wait for transmit confirmation */
  553. int attemps = 0;
  554. while (!(readw(base + OMAP_MCBSP_REG_SPCR2) & XRDY)) {
  555. if (attemps++ > 1000) {
  556. writew(readw(base + OMAP_MCBSP_REG_SPCR2) &
  557. (~XRST),
  558. base + OMAP_MCBSP_REG_SPCR2);
  559. udelay(10);
  560. writew(readw(base + OMAP_MCBSP_REG_SPCR2) |
  561. (XRST),
  562. base + OMAP_MCBSP_REG_SPCR2);
  563. udelay(10);
  564. dev_err(mcbsp->dev, "Could not write to"
  565. " McBSP%d Register\n", mcbsp->id);
  566. return -2;
  567. }
  568. }
  569. }
  570. return 0;
  571. }
  572. EXPORT_SYMBOL(omap_mcbsp_pollwrite);
  573. int omap_mcbsp_pollread(unsigned int id, u16 *buf)
  574. {
  575. struct omap_mcbsp *mcbsp;
  576. void __iomem *base;
  577. if (!omap_mcbsp_check_valid_id(id)) {
  578. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  579. return -ENODEV;
  580. }
  581. mcbsp = id_to_mcbsp_ptr(id);
  582. base = mcbsp->io_base;
  583. /* if frame sync error - clear the error */
  584. if (readw(base + OMAP_MCBSP_REG_SPCR1) & RSYNC_ERR) {
  585. /* clear error */
  586. writew(readw(base + OMAP_MCBSP_REG_SPCR1) & (~RSYNC_ERR),
  587. base + OMAP_MCBSP_REG_SPCR1);
  588. /* resend */
  589. return -1;
  590. } else {
  591. /* wait for recieve confirmation */
  592. int attemps = 0;
  593. while (!(readw(base + OMAP_MCBSP_REG_SPCR1) & RRDY)) {
  594. if (attemps++ > 1000) {
  595. writew(readw(base + OMAP_MCBSP_REG_SPCR1) &
  596. (~RRST),
  597. base + OMAP_MCBSP_REG_SPCR1);
  598. udelay(10);
  599. writew(readw(base + OMAP_MCBSP_REG_SPCR1) |
  600. (RRST),
  601. base + OMAP_MCBSP_REG_SPCR1);
  602. udelay(10);
  603. dev_err(mcbsp->dev, "Could not read from"
  604. " McBSP%d Register\n", mcbsp->id);
  605. return -2;
  606. }
  607. }
  608. }
  609. *buf = readw(base + OMAP_MCBSP_REG_DRR1);
  610. return 0;
  611. }
  612. EXPORT_SYMBOL(omap_mcbsp_pollread);
  613. /*
  614. * IRQ based word transmission.
  615. */
  616. void omap_mcbsp_xmit_word(unsigned int id, u32 word)
  617. {
  618. struct omap_mcbsp *mcbsp;
  619. void __iomem *io_base;
  620. omap_mcbsp_word_length word_length;
  621. if (!omap_mcbsp_check_valid_id(id)) {
  622. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  623. return;
  624. }
  625. mcbsp = id_to_mcbsp_ptr(id);
  626. io_base = mcbsp->io_base;
  627. word_length = mcbsp->tx_word_length;
  628. wait_for_completion(&mcbsp->tx_irq_completion);
  629. if (word_length > OMAP_MCBSP_WORD_16)
  630. OMAP_MCBSP_WRITE(io_base, DXR2, word >> 16);
  631. OMAP_MCBSP_WRITE(io_base, DXR1, word & 0xffff);
  632. }
  633. EXPORT_SYMBOL(omap_mcbsp_xmit_word);
  634. u32 omap_mcbsp_recv_word(unsigned int id)
  635. {
  636. struct omap_mcbsp *mcbsp;
  637. void __iomem *io_base;
  638. u16 word_lsb, word_msb = 0;
  639. omap_mcbsp_word_length word_length;
  640. if (!omap_mcbsp_check_valid_id(id)) {
  641. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  642. return -ENODEV;
  643. }
  644. mcbsp = id_to_mcbsp_ptr(id);
  645. word_length = mcbsp->rx_word_length;
  646. io_base = mcbsp->io_base;
  647. wait_for_completion(&mcbsp->rx_irq_completion);
  648. if (word_length > OMAP_MCBSP_WORD_16)
  649. word_msb = OMAP_MCBSP_READ(io_base, DRR2);
  650. word_lsb = OMAP_MCBSP_READ(io_base, DRR1);
  651. return (word_lsb | (word_msb << 16));
  652. }
  653. EXPORT_SYMBOL(omap_mcbsp_recv_word);
  654. int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word)
  655. {
  656. struct omap_mcbsp *mcbsp;
  657. void __iomem *io_base;
  658. omap_mcbsp_word_length tx_word_length;
  659. omap_mcbsp_word_length rx_word_length;
  660. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  661. if (!omap_mcbsp_check_valid_id(id)) {
  662. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  663. return -ENODEV;
  664. }
  665. mcbsp = id_to_mcbsp_ptr(id);
  666. io_base = mcbsp->io_base;
  667. tx_word_length = mcbsp->tx_word_length;
  668. rx_word_length = mcbsp->rx_word_length;
  669. if (tx_word_length != rx_word_length)
  670. return -EINVAL;
  671. /* First we wait for the transmitter to be ready */
  672. spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
  673. while (!(spcr2 & XRDY)) {
  674. spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
  675. if (attempts++ > 1000) {
  676. /* We must reset the transmitter */
  677. OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 & (~XRST));
  678. udelay(10);
  679. OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 | XRST);
  680. udelay(10);
  681. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  682. "ready\n", mcbsp->id);
  683. return -EAGAIN;
  684. }
  685. }
  686. /* Now we can push the data */
  687. if (tx_word_length > OMAP_MCBSP_WORD_16)
  688. OMAP_MCBSP_WRITE(io_base, DXR2, word >> 16);
  689. OMAP_MCBSP_WRITE(io_base, DXR1, word & 0xffff);
  690. /* We wait for the receiver to be ready */
  691. spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
  692. while (!(spcr1 & RRDY)) {
  693. spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
  694. if (attempts++ > 1000) {
  695. /* We must reset the receiver */
  696. OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 & (~RRST));
  697. udelay(10);
  698. OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 | RRST);
  699. udelay(10);
  700. dev_err(mcbsp->dev, "McBSP%d receiver not "
  701. "ready\n", mcbsp->id);
  702. return -EAGAIN;
  703. }
  704. }
  705. /* Receiver is ready, let's read the dummy data */
  706. if (rx_word_length > OMAP_MCBSP_WORD_16)
  707. word_msb = OMAP_MCBSP_READ(io_base, DRR2);
  708. word_lsb = OMAP_MCBSP_READ(io_base, DRR1);
  709. return 0;
  710. }
  711. EXPORT_SYMBOL(omap_mcbsp_spi_master_xmit_word_poll);
  712. int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 *word)
  713. {
  714. struct omap_mcbsp *mcbsp;
  715. u32 clock_word = 0;
  716. void __iomem *io_base;
  717. omap_mcbsp_word_length tx_word_length;
  718. omap_mcbsp_word_length rx_word_length;
  719. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  720. if (!omap_mcbsp_check_valid_id(id)) {
  721. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  722. return -ENODEV;
  723. }
  724. mcbsp = id_to_mcbsp_ptr(id);
  725. io_base = mcbsp->io_base;
  726. tx_word_length = mcbsp->tx_word_length;
  727. rx_word_length = mcbsp->rx_word_length;
  728. if (tx_word_length != rx_word_length)
  729. return -EINVAL;
  730. /* First we wait for the transmitter to be ready */
  731. spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
  732. while (!(spcr2 & XRDY)) {
  733. spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
  734. if (attempts++ > 1000) {
  735. /* We must reset the transmitter */
  736. OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 & (~XRST));
  737. udelay(10);
  738. OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 | XRST);
  739. udelay(10);
  740. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  741. "ready\n", mcbsp->id);
  742. return -EAGAIN;
  743. }
  744. }
  745. /* We first need to enable the bus clock */
  746. if (tx_word_length > OMAP_MCBSP_WORD_16)
  747. OMAP_MCBSP_WRITE(io_base, DXR2, clock_word >> 16);
  748. OMAP_MCBSP_WRITE(io_base, DXR1, clock_word & 0xffff);
  749. /* We wait for the receiver to be ready */
  750. spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
  751. while (!(spcr1 & RRDY)) {
  752. spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
  753. if (attempts++ > 1000) {
  754. /* We must reset the receiver */
  755. OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 & (~RRST));
  756. udelay(10);
  757. OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 | RRST);
  758. udelay(10);
  759. dev_err(mcbsp->dev, "McBSP%d receiver not "
  760. "ready\n", mcbsp->id);
  761. return -EAGAIN;
  762. }
  763. }
  764. /* Receiver is ready, there is something for us */
  765. if (rx_word_length > OMAP_MCBSP_WORD_16)
  766. word_msb = OMAP_MCBSP_READ(io_base, DRR2);
  767. word_lsb = OMAP_MCBSP_READ(io_base, DRR1);
  768. word[0] = (word_lsb | (word_msb << 16));
  769. return 0;
  770. }
  771. EXPORT_SYMBOL(omap_mcbsp_spi_master_recv_word_poll);
  772. /*
  773. * Simple DMA based buffer rx/tx routines.
  774. * Nothing fancy, just a single buffer tx/rx through DMA.
  775. * The DMA resources are released once the transfer is done.
  776. * For anything fancier, you should use your own customized DMA
  777. * routines and callbacks.
  778. */
  779. int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer,
  780. unsigned int length)
  781. {
  782. struct omap_mcbsp *mcbsp;
  783. int dma_tx_ch;
  784. int src_port = 0;
  785. int dest_port = 0;
  786. int sync_dev = 0;
  787. if (!omap_mcbsp_check_valid_id(id)) {
  788. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  789. return -ENODEV;
  790. }
  791. mcbsp = id_to_mcbsp_ptr(id);
  792. if (omap_request_dma(mcbsp->dma_tx_sync, "McBSP TX",
  793. omap_mcbsp_tx_dma_callback,
  794. mcbsp,
  795. &dma_tx_ch)) {
  796. dev_err(mcbsp->dev, " Unable to request DMA channel for "
  797. "McBSP%d TX. Trying IRQ based TX\n",
  798. mcbsp->id);
  799. return -EAGAIN;
  800. }
  801. mcbsp->dma_tx_lch = dma_tx_ch;
  802. dev_err(mcbsp->dev, "McBSP%d TX DMA on channel %d\n", mcbsp->id,
  803. dma_tx_ch);
  804. init_completion(&mcbsp->tx_dma_completion);
  805. if (cpu_class_is_omap1()) {
  806. src_port = OMAP_DMA_PORT_TIPB;
  807. dest_port = OMAP_DMA_PORT_EMIFF;
  808. }
  809. if (cpu_class_is_omap2())
  810. sync_dev = mcbsp->dma_tx_sync;
  811. omap_set_dma_transfer_params(mcbsp->dma_tx_lch,
  812. OMAP_DMA_DATA_TYPE_S16,
  813. length >> 1, 1,
  814. OMAP_DMA_SYNC_ELEMENT,
  815. sync_dev, 0);
  816. omap_set_dma_dest_params(mcbsp->dma_tx_lch,
  817. src_port,
  818. OMAP_DMA_AMODE_CONSTANT,
  819. mcbsp->phys_base + OMAP_MCBSP_REG_DXR1,
  820. 0, 0);
  821. omap_set_dma_src_params(mcbsp->dma_tx_lch,
  822. dest_port,
  823. OMAP_DMA_AMODE_POST_INC,
  824. buffer,
  825. 0, 0);
  826. omap_start_dma(mcbsp->dma_tx_lch);
  827. wait_for_completion(&mcbsp->tx_dma_completion);
  828. return 0;
  829. }
  830. EXPORT_SYMBOL(omap_mcbsp_xmit_buffer);
  831. int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer,
  832. unsigned int length)
  833. {
  834. struct omap_mcbsp *mcbsp;
  835. int dma_rx_ch;
  836. int src_port = 0;
  837. int dest_port = 0;
  838. int sync_dev = 0;
  839. if (!omap_mcbsp_check_valid_id(id)) {
  840. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  841. return -ENODEV;
  842. }
  843. mcbsp = id_to_mcbsp_ptr(id);
  844. if (omap_request_dma(mcbsp->dma_rx_sync, "McBSP RX",
  845. omap_mcbsp_rx_dma_callback,
  846. mcbsp,
  847. &dma_rx_ch)) {
  848. dev_err(mcbsp->dev, "Unable to request DMA channel for "
  849. "McBSP%d RX. Trying IRQ based RX\n",
  850. mcbsp->id);
  851. return -EAGAIN;
  852. }
  853. mcbsp->dma_rx_lch = dma_rx_ch;
  854. dev_err(mcbsp->dev, "McBSP%d RX DMA on channel %d\n", mcbsp->id,
  855. dma_rx_ch);
  856. init_completion(&mcbsp->rx_dma_completion);
  857. if (cpu_class_is_omap1()) {
  858. src_port = OMAP_DMA_PORT_TIPB;
  859. dest_port = OMAP_DMA_PORT_EMIFF;
  860. }
  861. if (cpu_class_is_omap2())
  862. sync_dev = mcbsp->dma_rx_sync;
  863. omap_set_dma_transfer_params(mcbsp->dma_rx_lch,
  864. OMAP_DMA_DATA_TYPE_S16,
  865. length >> 1, 1,
  866. OMAP_DMA_SYNC_ELEMENT,
  867. sync_dev, 0);
  868. omap_set_dma_src_params(mcbsp->dma_rx_lch,
  869. src_port,
  870. OMAP_DMA_AMODE_CONSTANT,
  871. mcbsp->phys_base + OMAP_MCBSP_REG_DRR1,
  872. 0, 0);
  873. omap_set_dma_dest_params(mcbsp->dma_rx_lch,
  874. dest_port,
  875. OMAP_DMA_AMODE_POST_INC,
  876. buffer,
  877. 0, 0);
  878. omap_start_dma(mcbsp->dma_rx_lch);
  879. wait_for_completion(&mcbsp->rx_dma_completion);
  880. return 0;
  881. }
  882. EXPORT_SYMBOL(omap_mcbsp_recv_buffer);
  883. /*
  884. * SPI wrapper.
  885. * Since SPI setup is much simpler than the generic McBSP one,
  886. * this wrapper just need an omap_mcbsp_spi_cfg structure as an input.
  887. * Once this is done, you can call omap_mcbsp_start().
  888. */
  889. void omap_mcbsp_set_spi_mode(unsigned int id,
  890. const struct omap_mcbsp_spi_cfg *spi_cfg)
  891. {
  892. struct omap_mcbsp *mcbsp;
  893. struct omap_mcbsp_reg_cfg mcbsp_cfg;
  894. if (!omap_mcbsp_check_valid_id(id)) {
  895. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  896. return;
  897. }
  898. mcbsp = id_to_mcbsp_ptr(id);
  899. memset(&mcbsp_cfg, 0, sizeof(struct omap_mcbsp_reg_cfg));
  900. /* SPI has only one frame */
  901. mcbsp_cfg.rcr1 |= (RWDLEN1(spi_cfg->word_length) | RFRLEN1(0));
  902. mcbsp_cfg.xcr1 |= (XWDLEN1(spi_cfg->word_length) | XFRLEN1(0));
  903. /* Clock stop mode */
  904. if (spi_cfg->clk_stp_mode == OMAP_MCBSP_CLK_STP_MODE_NO_DELAY)
  905. mcbsp_cfg.spcr1 |= (1 << 12);
  906. else
  907. mcbsp_cfg.spcr1 |= (3 << 11);
  908. /* Set clock parities */
  909. if (spi_cfg->rx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  910. mcbsp_cfg.pcr0 |= CLKRP;
  911. else
  912. mcbsp_cfg.pcr0 &= ~CLKRP;
  913. if (spi_cfg->tx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  914. mcbsp_cfg.pcr0 &= ~CLKXP;
  915. else
  916. mcbsp_cfg.pcr0 |= CLKXP;
  917. /* Set SCLKME to 0 and CLKSM to 1 */
  918. mcbsp_cfg.pcr0 &= ~SCLKME;
  919. mcbsp_cfg.srgr2 |= CLKSM;
  920. /* Set FSXP */
  921. if (spi_cfg->fsx_polarity == OMAP_MCBSP_FS_ACTIVE_HIGH)
  922. mcbsp_cfg.pcr0 &= ~FSXP;
  923. else
  924. mcbsp_cfg.pcr0 |= FSXP;
  925. if (spi_cfg->spi_mode == OMAP_MCBSP_SPI_MASTER) {
  926. mcbsp_cfg.pcr0 |= CLKXM;
  927. mcbsp_cfg.srgr1 |= CLKGDV(spi_cfg->clk_div - 1);
  928. mcbsp_cfg.pcr0 |= FSXM;
  929. mcbsp_cfg.srgr2 &= ~FSGM;
  930. mcbsp_cfg.xcr2 |= XDATDLY(1);
  931. mcbsp_cfg.rcr2 |= RDATDLY(1);
  932. } else {
  933. mcbsp_cfg.pcr0 &= ~CLKXM;
  934. mcbsp_cfg.srgr1 |= CLKGDV(1);
  935. mcbsp_cfg.pcr0 &= ~FSXM;
  936. mcbsp_cfg.xcr2 &= ~XDATDLY(3);
  937. mcbsp_cfg.rcr2 &= ~RDATDLY(3);
  938. }
  939. mcbsp_cfg.xcr2 &= ~XPHASE;
  940. mcbsp_cfg.rcr2 &= ~RPHASE;
  941. omap_mcbsp_config(id, &mcbsp_cfg);
  942. }
  943. EXPORT_SYMBOL(omap_mcbsp_set_spi_mode);
  944. #ifdef CONFIG_ARCH_OMAP34XX
  945. #define max_thres(m) (mcbsp->pdata->buffer_size)
  946. #define valid_threshold(m, val) ((val) <= max_thres(m))
  947. #define THRESHOLD_PROP_BUILDER(prop) \
  948. static ssize_t prop##_show(struct device *dev, \
  949. struct device_attribute *attr, char *buf) \
  950. { \
  951. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  952. \
  953. return sprintf(buf, "%u\n", mcbsp->prop); \
  954. } \
  955. \
  956. static ssize_t prop##_store(struct device *dev, \
  957. struct device_attribute *attr, \
  958. const char *buf, size_t size) \
  959. { \
  960. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  961. unsigned long val; \
  962. int status; \
  963. \
  964. status = strict_strtoul(buf, 0, &val); \
  965. if (status) \
  966. return status; \
  967. \
  968. if (!valid_threshold(mcbsp, val)) \
  969. return -EDOM; \
  970. \
  971. mcbsp->prop = val; \
  972. return size; \
  973. } \
  974. \
  975. static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
  976. THRESHOLD_PROP_BUILDER(max_tx_thres);
  977. THRESHOLD_PROP_BUILDER(max_rx_thres);
  978. static const char *dma_op_modes[] = {
  979. "element", "threshold", "frame",
  980. };
  981. static ssize_t dma_op_mode_show(struct device *dev,
  982. struct device_attribute *attr, char *buf)
  983. {
  984. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  985. int dma_op_mode, i = 0;
  986. ssize_t len = 0;
  987. const char * const *s;
  988. spin_lock_irq(&mcbsp->lock);
  989. dma_op_mode = mcbsp->dma_op_mode;
  990. spin_unlock_irq(&mcbsp->lock);
  991. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
  992. if (dma_op_mode == i)
  993. len += sprintf(buf + len, "[%s] ", *s);
  994. else
  995. len += sprintf(buf + len, "%s ", *s);
  996. }
  997. len += sprintf(buf + len, "\n");
  998. return len;
  999. }
  1000. static ssize_t dma_op_mode_store(struct device *dev,
  1001. struct device_attribute *attr,
  1002. const char *buf, size_t size)
  1003. {
  1004. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1005. const char * const *s;
  1006. int i = 0;
  1007. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
  1008. if (sysfs_streq(buf, *s))
  1009. break;
  1010. if (i == ARRAY_SIZE(dma_op_modes))
  1011. return -EINVAL;
  1012. spin_lock_irq(&mcbsp->lock);
  1013. if (!mcbsp->free) {
  1014. size = -EBUSY;
  1015. goto unlock;
  1016. }
  1017. mcbsp->dma_op_mode = i;
  1018. unlock:
  1019. spin_unlock_irq(&mcbsp->lock);
  1020. return size;
  1021. }
  1022. static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
  1023. static const struct attribute *additional_attrs[] = {
  1024. &dev_attr_max_tx_thres.attr,
  1025. &dev_attr_max_rx_thres.attr,
  1026. &dev_attr_dma_op_mode.attr,
  1027. NULL,
  1028. };
  1029. static const struct attribute_group additional_attr_group = {
  1030. .attrs = (struct attribute **)additional_attrs,
  1031. };
  1032. static inline int __devinit omap_additional_add(struct device *dev)
  1033. {
  1034. return sysfs_create_group(&dev->kobj, &additional_attr_group);
  1035. }
  1036. static inline void __devexit omap_additional_remove(struct device *dev)
  1037. {
  1038. sysfs_remove_group(&dev->kobj, &additional_attr_group);
  1039. }
  1040. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp)
  1041. {
  1042. mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
  1043. if (cpu_is_omap34xx()) {
  1044. mcbsp->max_tx_thres = max_thres(mcbsp);
  1045. mcbsp->max_rx_thres = max_thres(mcbsp);
  1046. /*
  1047. * REVISIT: Set dmap_op_mode to THRESHOLD as default
  1048. * for mcbsp2 instances.
  1049. */
  1050. if (omap_additional_add(mcbsp->dev))
  1051. dev_warn(mcbsp->dev,
  1052. "Unable to create additional controls\n");
  1053. } else {
  1054. mcbsp->max_tx_thres = -EINVAL;
  1055. mcbsp->max_rx_thres = -EINVAL;
  1056. }
  1057. }
  1058. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp)
  1059. {
  1060. if (cpu_is_omap34xx())
  1061. omap_additional_remove(mcbsp->dev);
  1062. }
  1063. #else
  1064. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp) {}
  1065. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp) {}
  1066. #endif /* CONFIG_ARCH_OMAP34XX */
  1067. /*
  1068. * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
  1069. * 730 has only 2 McBSP, and both of them are MPU peripherals.
  1070. */
  1071. static int __devinit omap_mcbsp_probe(struct platform_device *pdev)
  1072. {
  1073. struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
  1074. struct omap_mcbsp *mcbsp;
  1075. int id = pdev->id - 1;
  1076. int ret = 0;
  1077. if (!pdata) {
  1078. dev_err(&pdev->dev, "McBSP device initialized without"
  1079. "platform data\n");
  1080. ret = -EINVAL;
  1081. goto exit;
  1082. }
  1083. dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);
  1084. if (id >= omap_mcbsp_count) {
  1085. dev_err(&pdev->dev, "Invalid McBSP device id (%d)\n", id);
  1086. ret = -EINVAL;
  1087. goto exit;
  1088. }
  1089. mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
  1090. if (!mcbsp) {
  1091. ret = -ENOMEM;
  1092. goto exit;
  1093. }
  1094. spin_lock_init(&mcbsp->lock);
  1095. mcbsp->id = id + 1;
  1096. mcbsp->free = 1;
  1097. mcbsp->dma_tx_lch = -1;
  1098. mcbsp->dma_rx_lch = -1;
  1099. mcbsp->phys_base = pdata->phys_base;
  1100. mcbsp->io_base = ioremap(pdata->phys_base, SZ_4K);
  1101. if (!mcbsp->io_base) {
  1102. ret = -ENOMEM;
  1103. goto err_ioremap;
  1104. }
  1105. /* Default I/O is IRQ based */
  1106. mcbsp->io_type = OMAP_MCBSP_IRQ_IO;
  1107. mcbsp->tx_irq = pdata->tx_irq;
  1108. mcbsp->rx_irq = pdata->rx_irq;
  1109. mcbsp->dma_rx_sync = pdata->dma_rx_sync;
  1110. mcbsp->dma_tx_sync = pdata->dma_tx_sync;
  1111. mcbsp->iclk = clk_get(&pdev->dev, "ick");
  1112. if (IS_ERR(mcbsp->iclk)) {
  1113. ret = PTR_ERR(mcbsp->iclk);
  1114. dev_err(&pdev->dev, "unable to get ick: %d\n", ret);
  1115. goto err_iclk;
  1116. }
  1117. mcbsp->fclk = clk_get(&pdev->dev, "fck");
  1118. if (IS_ERR(mcbsp->fclk)) {
  1119. ret = PTR_ERR(mcbsp->fclk);
  1120. dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
  1121. goto err_fclk;
  1122. }
  1123. mcbsp->pdata = pdata;
  1124. mcbsp->dev = &pdev->dev;
  1125. mcbsp_ptr[id] = mcbsp;
  1126. platform_set_drvdata(pdev, mcbsp);
  1127. /* Initialize mcbsp properties for OMAP34XX if needed / applicable */
  1128. omap34xx_device_init(mcbsp);
  1129. return 0;
  1130. err_fclk:
  1131. clk_put(mcbsp->iclk);
  1132. err_iclk:
  1133. iounmap(mcbsp->io_base);
  1134. err_ioremap:
  1135. kfree(mcbsp);
  1136. exit:
  1137. return ret;
  1138. }
  1139. static int __devexit omap_mcbsp_remove(struct platform_device *pdev)
  1140. {
  1141. struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
  1142. platform_set_drvdata(pdev, NULL);
  1143. if (mcbsp) {
  1144. if (mcbsp->pdata && mcbsp->pdata->ops &&
  1145. mcbsp->pdata->ops->free)
  1146. mcbsp->pdata->ops->free(mcbsp->id);
  1147. omap34xx_device_exit(mcbsp);
  1148. clk_disable(mcbsp->fclk);
  1149. clk_disable(mcbsp->iclk);
  1150. clk_put(mcbsp->fclk);
  1151. clk_put(mcbsp->iclk);
  1152. iounmap(mcbsp->io_base);
  1153. mcbsp->fclk = NULL;
  1154. mcbsp->iclk = NULL;
  1155. mcbsp->free = 0;
  1156. mcbsp->dev = NULL;
  1157. }
  1158. return 0;
  1159. }
  1160. static struct platform_driver omap_mcbsp_driver = {
  1161. .probe = omap_mcbsp_probe,
  1162. .remove = __devexit_p(omap_mcbsp_remove),
  1163. .driver = {
  1164. .name = "omap-mcbsp",
  1165. },
  1166. };
  1167. int __init omap_mcbsp_init(void)
  1168. {
  1169. /* Register the McBSP driver */
  1170. return platform_driver_register(&omap_mcbsp_driver);
  1171. }