setup-sh7724.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146
  1. /*
  2. * SH7724 Setup
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. *
  6. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  7. *
  8. * Based on SH7723 Setup
  9. * Copyright (C) 2008 Paul Mundt
  10. *
  11. * This file is subject to the terms and conditions of the GNU General Public
  12. * License. See the file "COPYING" in the main directory of this archive
  13. * for more details.
  14. */
  15. #include <linux/platform_device.h>
  16. #include <linux/init.h>
  17. #include <linux/serial.h>
  18. #include <linux/mm.h>
  19. #include <linux/serial_sci.h>
  20. #include <linux/uio_driver.h>
  21. #include <linux/sh_timer.h>
  22. #include <linux/io.h>
  23. #include <linux/notifier.h>
  24. #include <asm/suspend.h>
  25. #include <asm/clock.h>
  26. #include <asm/mmzone.h>
  27. #include <cpu/sh7724.h>
  28. /* Serial */
  29. static struct plat_sci_port scif0_platform_data = {
  30. .mapbase = 0xffe00000,
  31. .flags = UPF_BOOT_AUTOCONF,
  32. .type = PORT_SCIF,
  33. .irqs = { 80, 80, 80, 80 },
  34. .clk = "scif0",
  35. };
  36. static struct platform_device scif0_device = {
  37. .name = "sh-sci",
  38. .id = 0,
  39. .dev = {
  40. .platform_data = &scif0_platform_data,
  41. },
  42. };
  43. static struct plat_sci_port scif1_platform_data = {
  44. .mapbase = 0xffe10000,
  45. .flags = UPF_BOOT_AUTOCONF,
  46. .type = PORT_SCIF,
  47. .irqs = { 81, 81, 81, 81 },
  48. .clk = "scif1",
  49. };
  50. static struct platform_device scif1_device = {
  51. .name = "sh-sci",
  52. .id = 1,
  53. .dev = {
  54. .platform_data = &scif1_platform_data,
  55. },
  56. };
  57. static struct plat_sci_port scif2_platform_data = {
  58. .mapbase = 0xffe20000,
  59. .flags = UPF_BOOT_AUTOCONF,
  60. .type = PORT_SCIF,
  61. .irqs = { 82, 82, 82, 82 },
  62. .clk = "scif2",
  63. };
  64. static struct platform_device scif2_device = {
  65. .name = "sh-sci",
  66. .id = 2,
  67. .dev = {
  68. .platform_data = &scif2_platform_data,
  69. },
  70. };
  71. static struct plat_sci_port scif3_platform_data = {
  72. .mapbase = 0xa4e30000,
  73. .flags = UPF_BOOT_AUTOCONF,
  74. .type = PORT_SCIFA,
  75. .irqs = { 56, 56, 56, 56 },
  76. .clk = "scif3",
  77. };
  78. static struct platform_device scif3_device = {
  79. .name = "sh-sci",
  80. .id = 3,
  81. .dev = {
  82. .platform_data = &scif3_platform_data,
  83. },
  84. };
  85. static struct plat_sci_port scif4_platform_data = {
  86. .mapbase = 0xa4e40000,
  87. .flags = UPF_BOOT_AUTOCONF,
  88. .type = PORT_SCIFA,
  89. .irqs = { 88, 88, 88, 88 },
  90. .clk = "scif4",
  91. };
  92. static struct platform_device scif4_device = {
  93. .name = "sh-sci",
  94. .id = 4,
  95. .dev = {
  96. .platform_data = &scif4_platform_data,
  97. },
  98. };
  99. static struct plat_sci_port scif5_platform_data = {
  100. .mapbase = 0xa4e50000,
  101. .flags = UPF_BOOT_AUTOCONF,
  102. .type = PORT_SCIFA,
  103. .irqs = { 109, 109, 109, 109 },
  104. .clk = "scif5",
  105. };
  106. static struct platform_device scif5_device = {
  107. .name = "sh-sci",
  108. .id = 5,
  109. .dev = {
  110. .platform_data = &scif5_platform_data,
  111. },
  112. };
  113. /* RTC */
  114. static struct resource rtc_resources[] = {
  115. [0] = {
  116. .start = 0xa465fec0,
  117. .end = 0xa465fec0 + 0x58 - 1,
  118. .flags = IORESOURCE_IO,
  119. },
  120. [1] = {
  121. /* Period IRQ */
  122. .start = 69,
  123. .flags = IORESOURCE_IRQ,
  124. },
  125. [2] = {
  126. /* Carry IRQ */
  127. .start = 70,
  128. .flags = IORESOURCE_IRQ,
  129. },
  130. [3] = {
  131. /* Alarm IRQ */
  132. .start = 68,
  133. .flags = IORESOURCE_IRQ,
  134. },
  135. };
  136. static struct platform_device rtc_device = {
  137. .name = "sh-rtc",
  138. .id = -1,
  139. .num_resources = ARRAY_SIZE(rtc_resources),
  140. .resource = rtc_resources,
  141. .archdata = {
  142. .hwblk_id = HWBLK_RTC,
  143. },
  144. };
  145. /* I2C0 */
  146. static struct resource iic0_resources[] = {
  147. [0] = {
  148. .name = "IIC0",
  149. .start = 0x04470000,
  150. .end = 0x04470018 - 1,
  151. .flags = IORESOURCE_MEM,
  152. },
  153. [1] = {
  154. .start = 96,
  155. .end = 99,
  156. .flags = IORESOURCE_IRQ,
  157. },
  158. };
  159. static struct platform_device iic0_device = {
  160. .name = "i2c-sh_mobile",
  161. .id = 0, /* "i2c0" clock */
  162. .num_resources = ARRAY_SIZE(iic0_resources),
  163. .resource = iic0_resources,
  164. .archdata = {
  165. .hwblk_id = HWBLK_IIC0,
  166. },
  167. };
  168. /* I2C1 */
  169. static struct resource iic1_resources[] = {
  170. [0] = {
  171. .name = "IIC1",
  172. .start = 0x04750000,
  173. .end = 0x04750018 - 1,
  174. .flags = IORESOURCE_MEM,
  175. },
  176. [1] = {
  177. .start = 92,
  178. .end = 95,
  179. .flags = IORESOURCE_IRQ,
  180. },
  181. };
  182. static struct platform_device iic1_device = {
  183. .name = "i2c-sh_mobile",
  184. .id = 1, /* "i2c1" clock */
  185. .num_resources = ARRAY_SIZE(iic1_resources),
  186. .resource = iic1_resources,
  187. .archdata = {
  188. .hwblk_id = HWBLK_IIC1,
  189. },
  190. };
  191. /* VPU */
  192. static struct uio_info vpu_platform_data = {
  193. .name = "VPU5F",
  194. .version = "0",
  195. .irq = 60,
  196. };
  197. static struct resource vpu_resources[] = {
  198. [0] = {
  199. .name = "VPU",
  200. .start = 0xfe900000,
  201. .end = 0xfe902807,
  202. .flags = IORESOURCE_MEM,
  203. },
  204. [1] = {
  205. /* place holder for contiguous memory */
  206. },
  207. };
  208. static struct platform_device vpu_device = {
  209. .name = "uio_pdrv_genirq",
  210. .id = 0,
  211. .dev = {
  212. .platform_data = &vpu_platform_data,
  213. },
  214. .resource = vpu_resources,
  215. .num_resources = ARRAY_SIZE(vpu_resources),
  216. .archdata = {
  217. .hwblk_id = HWBLK_VPU,
  218. },
  219. };
  220. /* VEU0 */
  221. static struct uio_info veu0_platform_data = {
  222. .name = "VEU3F0",
  223. .version = "0",
  224. .irq = 83,
  225. };
  226. static struct resource veu0_resources[] = {
  227. [0] = {
  228. .name = "VEU3F0",
  229. .start = 0xfe920000,
  230. .end = 0xfe9200cb,
  231. .flags = IORESOURCE_MEM,
  232. },
  233. [1] = {
  234. /* place holder for contiguous memory */
  235. },
  236. };
  237. static struct platform_device veu0_device = {
  238. .name = "uio_pdrv_genirq",
  239. .id = 1,
  240. .dev = {
  241. .platform_data = &veu0_platform_data,
  242. },
  243. .resource = veu0_resources,
  244. .num_resources = ARRAY_SIZE(veu0_resources),
  245. .archdata = {
  246. .hwblk_id = HWBLK_VEU0,
  247. },
  248. };
  249. /* VEU1 */
  250. static struct uio_info veu1_platform_data = {
  251. .name = "VEU3F1",
  252. .version = "0",
  253. .irq = 54,
  254. };
  255. static struct resource veu1_resources[] = {
  256. [0] = {
  257. .name = "VEU3F1",
  258. .start = 0xfe924000,
  259. .end = 0xfe9240cb,
  260. .flags = IORESOURCE_MEM,
  261. },
  262. [1] = {
  263. /* place holder for contiguous memory */
  264. },
  265. };
  266. static struct platform_device veu1_device = {
  267. .name = "uio_pdrv_genirq",
  268. .id = 2,
  269. .dev = {
  270. .platform_data = &veu1_platform_data,
  271. },
  272. .resource = veu1_resources,
  273. .num_resources = ARRAY_SIZE(veu1_resources),
  274. .archdata = {
  275. .hwblk_id = HWBLK_VEU1,
  276. },
  277. };
  278. static struct sh_timer_config cmt_platform_data = {
  279. .name = "CMT",
  280. .channel_offset = 0x60,
  281. .timer_bit = 5,
  282. .clk = "cmt0",
  283. .clockevent_rating = 125,
  284. .clocksource_rating = 200,
  285. };
  286. static struct resource cmt_resources[] = {
  287. [0] = {
  288. .name = "CMT",
  289. .start = 0x044a0060,
  290. .end = 0x044a006b,
  291. .flags = IORESOURCE_MEM,
  292. },
  293. [1] = {
  294. .start = 104,
  295. .flags = IORESOURCE_IRQ,
  296. },
  297. };
  298. static struct platform_device cmt_device = {
  299. .name = "sh_cmt",
  300. .id = 0,
  301. .dev = {
  302. .platform_data = &cmt_platform_data,
  303. },
  304. .resource = cmt_resources,
  305. .num_resources = ARRAY_SIZE(cmt_resources),
  306. .archdata = {
  307. .hwblk_id = HWBLK_CMT,
  308. },
  309. };
  310. static struct sh_timer_config tmu0_platform_data = {
  311. .name = "TMU0",
  312. .channel_offset = 0x04,
  313. .timer_bit = 0,
  314. .clk = "tmu0",
  315. .clockevent_rating = 200,
  316. };
  317. static struct resource tmu0_resources[] = {
  318. [0] = {
  319. .name = "TMU0",
  320. .start = 0xffd80008,
  321. .end = 0xffd80013,
  322. .flags = IORESOURCE_MEM,
  323. },
  324. [1] = {
  325. .start = 16,
  326. .flags = IORESOURCE_IRQ,
  327. },
  328. };
  329. static struct platform_device tmu0_device = {
  330. .name = "sh_tmu",
  331. .id = 0,
  332. .dev = {
  333. .platform_data = &tmu0_platform_data,
  334. },
  335. .resource = tmu0_resources,
  336. .num_resources = ARRAY_SIZE(tmu0_resources),
  337. .archdata = {
  338. .hwblk_id = HWBLK_TMU0,
  339. },
  340. };
  341. static struct sh_timer_config tmu1_platform_data = {
  342. .name = "TMU1",
  343. .channel_offset = 0x10,
  344. .timer_bit = 1,
  345. .clk = "tmu0",
  346. .clocksource_rating = 200,
  347. };
  348. static struct resource tmu1_resources[] = {
  349. [0] = {
  350. .name = "TMU1",
  351. .start = 0xffd80014,
  352. .end = 0xffd8001f,
  353. .flags = IORESOURCE_MEM,
  354. },
  355. [1] = {
  356. .start = 17,
  357. .flags = IORESOURCE_IRQ,
  358. },
  359. };
  360. static struct platform_device tmu1_device = {
  361. .name = "sh_tmu",
  362. .id = 1,
  363. .dev = {
  364. .platform_data = &tmu1_platform_data,
  365. },
  366. .resource = tmu1_resources,
  367. .num_resources = ARRAY_SIZE(tmu1_resources),
  368. .archdata = {
  369. .hwblk_id = HWBLK_TMU0,
  370. },
  371. };
  372. static struct sh_timer_config tmu2_platform_data = {
  373. .name = "TMU2",
  374. .channel_offset = 0x1c,
  375. .timer_bit = 2,
  376. .clk = "tmu0",
  377. };
  378. static struct resource tmu2_resources[] = {
  379. [0] = {
  380. .name = "TMU2",
  381. .start = 0xffd80020,
  382. .end = 0xffd8002b,
  383. .flags = IORESOURCE_MEM,
  384. },
  385. [1] = {
  386. .start = 18,
  387. .flags = IORESOURCE_IRQ,
  388. },
  389. };
  390. static struct platform_device tmu2_device = {
  391. .name = "sh_tmu",
  392. .id = 2,
  393. .dev = {
  394. .platform_data = &tmu2_platform_data,
  395. },
  396. .resource = tmu2_resources,
  397. .num_resources = ARRAY_SIZE(tmu2_resources),
  398. .archdata = {
  399. .hwblk_id = HWBLK_TMU0,
  400. },
  401. };
  402. static struct sh_timer_config tmu3_platform_data = {
  403. .name = "TMU3",
  404. .channel_offset = 0x04,
  405. .timer_bit = 0,
  406. .clk = "tmu1",
  407. };
  408. static struct resource tmu3_resources[] = {
  409. [0] = {
  410. .name = "TMU3",
  411. .start = 0xffd90008,
  412. .end = 0xffd90013,
  413. .flags = IORESOURCE_MEM,
  414. },
  415. [1] = {
  416. .start = 57,
  417. .flags = IORESOURCE_IRQ,
  418. },
  419. };
  420. static struct platform_device tmu3_device = {
  421. .name = "sh_tmu",
  422. .id = 3,
  423. .dev = {
  424. .platform_data = &tmu3_platform_data,
  425. },
  426. .resource = tmu3_resources,
  427. .num_resources = ARRAY_SIZE(tmu3_resources),
  428. .archdata = {
  429. .hwblk_id = HWBLK_TMU1,
  430. },
  431. };
  432. static struct sh_timer_config tmu4_platform_data = {
  433. .name = "TMU4",
  434. .channel_offset = 0x10,
  435. .timer_bit = 1,
  436. .clk = "tmu1",
  437. };
  438. static struct resource tmu4_resources[] = {
  439. [0] = {
  440. .name = "TMU4",
  441. .start = 0xffd90014,
  442. .end = 0xffd9001f,
  443. .flags = IORESOURCE_MEM,
  444. },
  445. [1] = {
  446. .start = 58,
  447. .flags = IORESOURCE_IRQ,
  448. },
  449. };
  450. static struct platform_device tmu4_device = {
  451. .name = "sh_tmu",
  452. .id = 4,
  453. .dev = {
  454. .platform_data = &tmu4_platform_data,
  455. },
  456. .resource = tmu4_resources,
  457. .num_resources = ARRAY_SIZE(tmu4_resources),
  458. .archdata = {
  459. .hwblk_id = HWBLK_TMU1,
  460. },
  461. };
  462. static struct sh_timer_config tmu5_platform_data = {
  463. .name = "TMU5",
  464. .channel_offset = 0x1c,
  465. .timer_bit = 2,
  466. .clk = "tmu1",
  467. };
  468. static struct resource tmu5_resources[] = {
  469. [0] = {
  470. .name = "TMU5",
  471. .start = 0xffd90020,
  472. .end = 0xffd9002b,
  473. .flags = IORESOURCE_MEM,
  474. },
  475. [1] = {
  476. .start = 57,
  477. .flags = IORESOURCE_IRQ,
  478. },
  479. };
  480. static struct platform_device tmu5_device = {
  481. .name = "sh_tmu",
  482. .id = 5,
  483. .dev = {
  484. .platform_data = &tmu5_platform_data,
  485. },
  486. .resource = tmu5_resources,
  487. .num_resources = ARRAY_SIZE(tmu5_resources),
  488. .archdata = {
  489. .hwblk_id = HWBLK_TMU1,
  490. },
  491. };
  492. /* JPU */
  493. static struct uio_info jpu_platform_data = {
  494. .name = "JPU",
  495. .version = "0",
  496. .irq = 27,
  497. };
  498. static struct resource jpu_resources[] = {
  499. [0] = {
  500. .name = "JPU",
  501. .start = 0xfe980000,
  502. .end = 0xfe9902d3,
  503. .flags = IORESOURCE_MEM,
  504. },
  505. [1] = {
  506. /* place holder for contiguous memory */
  507. },
  508. };
  509. static struct platform_device jpu_device = {
  510. .name = "uio_pdrv_genirq",
  511. .id = 3,
  512. .dev = {
  513. .platform_data = &jpu_platform_data,
  514. },
  515. .resource = jpu_resources,
  516. .num_resources = ARRAY_SIZE(jpu_resources),
  517. .archdata = {
  518. .hwblk_id = HWBLK_JPU,
  519. },
  520. };
  521. /* SPU2DSP0 */
  522. static struct uio_info spu0_platform_data = {
  523. .name = "SPU2DSP0",
  524. .version = "0",
  525. .irq = 86,
  526. };
  527. static struct resource spu0_resources[] = {
  528. [0] = {
  529. .name = "SPU2DSP0",
  530. .start = 0xFE200000,
  531. .end = 0xFE2FFFFF,
  532. .flags = IORESOURCE_MEM,
  533. },
  534. [1] = {
  535. /* place holder for contiguous memory */
  536. },
  537. };
  538. static struct platform_device spu0_device = {
  539. .name = "uio_pdrv_genirq",
  540. .id = 4,
  541. .dev = {
  542. .platform_data = &spu0_platform_data,
  543. },
  544. .resource = spu0_resources,
  545. .num_resources = ARRAY_SIZE(spu0_resources),
  546. .archdata = {
  547. .hwblk_id = HWBLK_SPU,
  548. },
  549. };
  550. /* SPU2DSP1 */
  551. static struct uio_info spu1_platform_data = {
  552. .name = "SPU2DSP1",
  553. .version = "0",
  554. .irq = 87,
  555. };
  556. static struct resource spu1_resources[] = {
  557. [0] = {
  558. .name = "SPU2DSP1",
  559. .start = 0xFE300000,
  560. .end = 0xFE3FFFFF,
  561. .flags = IORESOURCE_MEM,
  562. },
  563. [1] = {
  564. /* place holder for contiguous memory */
  565. },
  566. };
  567. static struct platform_device spu1_device = {
  568. .name = "uio_pdrv_genirq",
  569. .id = 5,
  570. .dev = {
  571. .platform_data = &spu1_platform_data,
  572. },
  573. .resource = spu1_resources,
  574. .num_resources = ARRAY_SIZE(spu1_resources),
  575. .archdata = {
  576. .hwblk_id = HWBLK_SPU,
  577. },
  578. };
  579. static struct platform_device *sh7724_devices[] __initdata = {
  580. &scif0_device,
  581. &scif1_device,
  582. &scif2_device,
  583. &scif3_device,
  584. &scif4_device,
  585. &scif5_device,
  586. &cmt_device,
  587. &tmu0_device,
  588. &tmu1_device,
  589. &tmu2_device,
  590. &tmu3_device,
  591. &tmu4_device,
  592. &tmu5_device,
  593. &rtc_device,
  594. &iic0_device,
  595. &iic1_device,
  596. &vpu_device,
  597. &veu0_device,
  598. &veu1_device,
  599. &jpu_device,
  600. &spu0_device,
  601. &spu1_device,
  602. };
  603. static int __init sh7724_devices_setup(void)
  604. {
  605. platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);
  606. platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);
  607. platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);
  608. platform_resource_setup_memory(&jpu_device, "jpu", 2 << 20);
  609. platform_resource_setup_memory(&spu0_device, "spu0", 2 << 20);
  610. platform_resource_setup_memory(&spu1_device, "spu1", 2 << 20);
  611. return platform_add_devices(sh7724_devices,
  612. ARRAY_SIZE(sh7724_devices));
  613. }
  614. arch_initcall(sh7724_devices_setup);
  615. static struct platform_device *sh7724_early_devices[] __initdata = {
  616. &scif0_device,
  617. &scif1_device,
  618. &scif2_device,
  619. &scif3_device,
  620. &scif4_device,
  621. &scif5_device,
  622. &cmt_device,
  623. &tmu0_device,
  624. &tmu1_device,
  625. &tmu2_device,
  626. &tmu3_device,
  627. &tmu4_device,
  628. &tmu5_device,
  629. };
  630. void __init plat_early_device_setup(void)
  631. {
  632. early_platform_add_devices(sh7724_early_devices,
  633. ARRAY_SIZE(sh7724_early_devices));
  634. }
  635. #define RAMCR_CACHE_L2FC 0x0002
  636. #define RAMCR_CACHE_L2E 0x0001
  637. #define L2_CACHE_ENABLE (RAMCR_CACHE_L2E|RAMCR_CACHE_L2FC)
  638. void __uses_jump_to_uncached l2_cache_init(void)
  639. {
  640. /* Enable L2 cache */
  641. ctrl_outl(L2_CACHE_ENABLE, RAMCR);
  642. }
  643. enum {
  644. UNUSED = 0,
  645. /* interrupt sources */
  646. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  647. HUDI,
  648. DMAC1A_DEI0, DMAC1A_DEI1, DMAC1A_DEI2, DMAC1A_DEI3,
  649. _2DG_TRI, _2DG_INI, _2DG_CEI,
  650. DMAC0A_DEI0, DMAC0A_DEI1, DMAC0A_DEI2, DMAC0A_DEI3,
  651. VIO_CEU0, VIO_BEU0, VIO_VEU1, VIO_VOU,
  652. SCIFA3,
  653. VPU,
  654. TPU,
  655. CEU1,
  656. BEU1,
  657. USB0, USB1,
  658. ATAPI,
  659. RTC_ATI, RTC_PRI, RTC_CUI,
  660. DMAC1B_DEI4, DMAC1B_DEI5, DMAC1B_DADERR,
  661. DMAC0B_DEI4, DMAC0B_DEI5, DMAC0B_DADERR,
  662. KEYSC,
  663. SCIF_SCIF0, SCIF_SCIF1, SCIF_SCIF2,
  664. VEU0,
  665. MSIOF_MSIOFI0, MSIOF_MSIOFI1,
  666. SPU_SPUI0, SPU_SPUI1,
  667. SCIFA4,
  668. ICB,
  669. ETHI,
  670. I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI,
  671. I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI,
  672. SDHI0_SDHII0, SDHI0_SDHII1, SDHI0_SDHII2, SDHI0_SDHII3,
  673. CMT,
  674. TSIF,
  675. FSI,
  676. SCIFA5,
  677. TMU0_TUNI0, TMU0_TUNI1, TMU0_TUNI2,
  678. IRDA,
  679. SDHI1_SDHII0, SDHI1_SDHII1, SDHI1_SDHII2,
  680. JPU,
  681. _2DDMAC,
  682. MMC_MMC2I, MMC_MMC3I,
  683. LCDC,
  684. TMU1_TUNI0, TMU1_TUNI1, TMU1_TUNI2,
  685. /* interrupt groups */
  686. DMAC1A, _2DG, DMAC0A, VIO, USB, RTC,
  687. DMAC1B, DMAC0B, I2C0, I2C1, SDHI0, SDHI1, SPU, MMCIF,
  688. };
  689. static struct intc_vect vectors[] __initdata = {
  690. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  691. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  692. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  693. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  694. INTC_VECT(DMAC1A_DEI0, 0x700),
  695. INTC_VECT(DMAC1A_DEI1, 0x720),
  696. INTC_VECT(DMAC1A_DEI2, 0x740),
  697. INTC_VECT(DMAC1A_DEI3, 0x760),
  698. INTC_VECT(_2DG_TRI, 0x780),
  699. INTC_VECT(_2DG_INI, 0x7A0),
  700. INTC_VECT(_2DG_CEI, 0x7C0),
  701. INTC_VECT(DMAC0A_DEI0, 0x800),
  702. INTC_VECT(DMAC0A_DEI1, 0x820),
  703. INTC_VECT(DMAC0A_DEI2, 0x840),
  704. INTC_VECT(DMAC0A_DEI3, 0x860),
  705. INTC_VECT(VIO_CEU0, 0x880),
  706. INTC_VECT(VIO_BEU0, 0x8A0),
  707. INTC_VECT(VIO_VEU1, 0x8C0),
  708. INTC_VECT(VIO_VOU, 0x8E0),
  709. INTC_VECT(SCIFA3, 0x900),
  710. INTC_VECT(VPU, 0x980),
  711. INTC_VECT(TPU, 0x9A0),
  712. INTC_VECT(CEU1, 0x9E0),
  713. INTC_VECT(BEU1, 0xA00),
  714. INTC_VECT(USB0, 0xA20),
  715. INTC_VECT(USB1, 0xA40),
  716. INTC_VECT(ATAPI, 0xA60),
  717. INTC_VECT(RTC_ATI, 0xA80),
  718. INTC_VECT(RTC_PRI, 0xAA0),
  719. INTC_VECT(RTC_CUI, 0xAC0),
  720. INTC_VECT(DMAC1B_DEI4, 0xB00),
  721. INTC_VECT(DMAC1B_DEI5, 0xB20),
  722. INTC_VECT(DMAC1B_DADERR, 0xB40),
  723. INTC_VECT(DMAC0B_DEI4, 0xB80),
  724. INTC_VECT(DMAC0B_DEI5, 0xBA0),
  725. INTC_VECT(DMAC0B_DADERR, 0xBC0),
  726. INTC_VECT(KEYSC, 0xBE0),
  727. INTC_VECT(SCIF_SCIF0, 0xC00),
  728. INTC_VECT(SCIF_SCIF1, 0xC20),
  729. INTC_VECT(SCIF_SCIF2, 0xC40),
  730. INTC_VECT(VEU0, 0xC60),
  731. INTC_VECT(MSIOF_MSIOFI0, 0xC80),
  732. INTC_VECT(MSIOF_MSIOFI1, 0xCA0),
  733. INTC_VECT(SPU_SPUI0, 0xCC0),
  734. INTC_VECT(SPU_SPUI1, 0xCE0),
  735. INTC_VECT(SCIFA4, 0xD00),
  736. INTC_VECT(ICB, 0xD20),
  737. INTC_VECT(ETHI, 0xD60),
  738. INTC_VECT(I2C1_ALI, 0xD80),
  739. INTC_VECT(I2C1_TACKI, 0xDA0),
  740. INTC_VECT(I2C1_WAITI, 0xDC0),
  741. INTC_VECT(I2C1_DTEI, 0xDE0),
  742. INTC_VECT(I2C0_ALI, 0xE00),
  743. INTC_VECT(I2C0_TACKI, 0xE20),
  744. INTC_VECT(I2C0_WAITI, 0xE40),
  745. INTC_VECT(I2C0_DTEI, 0xE60),
  746. INTC_VECT(SDHI0_SDHII0, 0xE80),
  747. INTC_VECT(SDHI0_SDHII1, 0xEA0),
  748. INTC_VECT(SDHI0_SDHII2, 0xEC0),
  749. INTC_VECT(SDHI0_SDHII3, 0xEE0),
  750. INTC_VECT(CMT, 0xF00),
  751. INTC_VECT(TSIF, 0xF20),
  752. INTC_VECT(FSI, 0xF80),
  753. INTC_VECT(SCIFA5, 0xFA0),
  754. INTC_VECT(TMU0_TUNI0, 0x400),
  755. INTC_VECT(TMU0_TUNI1, 0x420),
  756. INTC_VECT(TMU0_TUNI2, 0x440),
  757. INTC_VECT(IRDA, 0x480),
  758. INTC_VECT(SDHI1_SDHII0, 0x4E0),
  759. INTC_VECT(SDHI1_SDHII1, 0x500),
  760. INTC_VECT(SDHI1_SDHII2, 0x520),
  761. INTC_VECT(JPU, 0x560),
  762. INTC_VECT(_2DDMAC, 0x4A0),
  763. INTC_VECT(MMC_MMC2I, 0x5A0),
  764. INTC_VECT(MMC_MMC3I, 0x5C0),
  765. INTC_VECT(LCDC, 0xF40),
  766. INTC_VECT(TMU1_TUNI0, 0x920),
  767. INTC_VECT(TMU1_TUNI1, 0x940),
  768. INTC_VECT(TMU1_TUNI2, 0x960),
  769. };
  770. static struct intc_group groups[] __initdata = {
  771. INTC_GROUP(DMAC1A, DMAC1A_DEI0, DMAC1A_DEI1, DMAC1A_DEI2, DMAC1A_DEI3),
  772. INTC_GROUP(_2DG, _2DG_TRI, _2DG_INI, _2DG_CEI),
  773. INTC_GROUP(DMAC0A, DMAC0A_DEI0, DMAC0A_DEI1, DMAC0A_DEI2, DMAC0A_DEI3),
  774. INTC_GROUP(VIO, VIO_CEU0, VIO_BEU0, VIO_VEU1, VIO_VOU),
  775. INTC_GROUP(USB, USB0, USB1),
  776. INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI),
  777. INTC_GROUP(DMAC1B, DMAC1B_DEI4, DMAC1B_DEI5, DMAC1B_DADERR),
  778. INTC_GROUP(DMAC0B, DMAC0B_DEI4, DMAC0B_DEI5, DMAC0B_DADERR),
  779. INTC_GROUP(I2C0, I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI),
  780. INTC_GROUP(I2C1, I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI),
  781. INTC_GROUP(SDHI0, SDHI0_SDHII0, SDHI0_SDHII1, SDHI0_SDHII2, SDHI0_SDHII3),
  782. INTC_GROUP(SDHI1, SDHI1_SDHII0, SDHI1_SDHII1, SDHI1_SDHII2),
  783. INTC_GROUP(SPU, SPU_SPUI0, SPU_SPUI1),
  784. INTC_GROUP(MMCIF, MMC_MMC2I, MMC_MMC3I),
  785. };
  786. static struct intc_mask_reg mask_registers[] __initdata = {
  787. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  788. { 0, TMU1_TUNI2, TMU1_TUNI1, TMU1_TUNI0,
  789. 0, SDHI1_SDHII2, SDHI1_SDHII1, SDHI1_SDHII0 } },
  790. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  791. { VIO_VOU, VIO_VEU1, VIO_BEU0, VIO_CEU0,
  792. DMAC0A_DEI3, DMAC0A_DEI2, DMAC0A_DEI1, DMAC0A_DEI0 } },
  793. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  794. { 0, 0, 0, VPU, ATAPI, ETHI, 0, SCIFA3 } },
  795. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  796. { DMAC1A_DEI3, DMAC1A_DEI2, DMAC1A_DEI1, DMAC1A_DEI0,
  797. SPU_SPUI1, SPU_SPUI0, BEU1, IRDA } },
  798. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  799. { 0, TMU0_TUNI2, TMU0_TUNI1, TMU0_TUNI0,
  800. JPU, 0, 0, LCDC } },
  801. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  802. { KEYSC, DMAC0B_DADERR, DMAC0B_DEI5, DMAC0B_DEI4,
  803. VEU0, SCIF_SCIF2, SCIF_SCIF1, SCIF_SCIF0 } },
  804. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  805. { 0, 0, ICB, SCIFA4,
  806. CEU1, 0, MSIOF_MSIOFI1, MSIOF_MSIOFI0 } },
  807. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  808. { I2C0_DTEI, I2C0_WAITI, I2C0_TACKI, I2C0_ALI,
  809. I2C1_DTEI, I2C1_WAITI, I2C1_TACKI, I2C1_ALI } },
  810. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  811. { SDHI0_SDHII3, SDHI0_SDHII2, SDHI0_SDHII1, SDHI0_SDHII0,
  812. 0, 0, SCIFA5, FSI } },
  813. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  814. { 0, 0, 0, CMT, 0, USB1, USB0, 0 } },
  815. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  816. { 0, DMAC1B_DADERR, DMAC1B_DEI5, DMAC1B_DEI4,
  817. 0, RTC_CUI, RTC_PRI, RTC_ATI } },
  818. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  819. { 0, _2DG_CEI, _2DG_INI, _2DG_TRI,
  820. 0, TPU, 0, TSIF } },
  821. { 0xa40800b0, 0xa40800f0, 8, /* IMR12 / IMCR12 */
  822. { 0, 0, MMC_MMC3I, MMC_MMC2I, 0, 0, 0, _2DDMAC } },
  823. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  824. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  825. };
  826. static struct intc_prio_reg prio_registers[] __initdata = {
  827. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0_TUNI0, TMU0_TUNI1,
  828. TMU0_TUNI2, IRDA } },
  829. { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU, LCDC, DMAC1A, BEU1 } },
  830. { 0xa4080008, 0, 16, 4, /* IPRC */ { TMU1_TUNI0, TMU1_TUNI1,
  831. TMU1_TUNI2, SPU } },
  832. { 0xa408000c, 0, 16, 4, /* IPRD */ { 0, MMCIF, 0, ATAPI } },
  833. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0A, VIO, SCIFA3, VPU } },
  834. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC, DMAC0B, USB, CMT } },
  835. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF_SCIF0, SCIF_SCIF1,
  836. SCIF_SCIF2, VEU0 } },
  837. { 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF_MSIOFI0, MSIOF_MSIOFI1,
  838. I2C1, I2C0 } },
  839. { 0xa4080020, 0, 16, 4, /* IPRI */ { SCIFA4, ICB, TSIF, _2DG } },
  840. { 0xa4080024, 0, 16, 4, /* IPRJ */ { CEU1, ETHI, FSI, SDHI1 } },
  841. { 0xa4080028, 0, 16, 4, /* IPRK */ { RTC, DMAC1B, 0, SDHI0 } },
  842. { 0xa408002c, 0, 16, 4, /* IPRL */ { SCIFA5, 0, TPU, _2DDMAC } },
  843. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  844. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  845. };
  846. static struct intc_sense_reg sense_registers[] __initdata = {
  847. { 0xa414001c, 16, 2, /* ICR1 */
  848. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  849. };
  850. static struct intc_mask_reg ack_registers[] __initdata = {
  851. { 0xa4140024, 0, 8, /* INTREQ00 */
  852. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  853. };
  854. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7724", vectors, groups,
  855. mask_registers, prio_registers, sense_registers,
  856. ack_registers);
  857. void __init plat_irq_setup(void)
  858. {
  859. register_intc_controller(&intc_desc);
  860. }
  861. static struct {
  862. /* BSC */
  863. unsigned long mmselr;
  864. unsigned long cs0bcr;
  865. unsigned long cs4bcr;
  866. unsigned long cs5abcr;
  867. unsigned long cs5bbcr;
  868. unsigned long cs6abcr;
  869. unsigned long cs6bbcr;
  870. unsigned long cs4wcr;
  871. unsigned long cs5awcr;
  872. unsigned long cs5bwcr;
  873. unsigned long cs6awcr;
  874. unsigned long cs6bwcr;
  875. /* INTC */
  876. unsigned short ipra;
  877. unsigned short iprb;
  878. unsigned short iprc;
  879. unsigned short iprd;
  880. unsigned short ipre;
  881. unsigned short iprf;
  882. unsigned short iprg;
  883. unsigned short iprh;
  884. unsigned short ipri;
  885. unsigned short iprj;
  886. unsigned short iprk;
  887. unsigned short iprl;
  888. unsigned char imr0;
  889. unsigned char imr1;
  890. unsigned char imr2;
  891. unsigned char imr3;
  892. unsigned char imr4;
  893. unsigned char imr5;
  894. unsigned char imr6;
  895. unsigned char imr7;
  896. unsigned char imr8;
  897. unsigned char imr9;
  898. unsigned char imr10;
  899. unsigned char imr11;
  900. unsigned char imr12;
  901. /* RWDT */
  902. unsigned short rwtcnt;
  903. unsigned short rwtcsr;
  904. /* CPG */
  905. unsigned long irdaclk;
  906. unsigned long spuclk;
  907. } sh7724_rstandby_state;
  908. static int sh7724_pre_sleep_notifier_call(struct notifier_block *nb,
  909. unsigned long flags, void *unused)
  910. {
  911. if (!(flags & SUSP_SH_RSTANDBY))
  912. return NOTIFY_DONE;
  913. /* BCR */
  914. sh7724_rstandby_state.mmselr = __raw_readl(0xff800020); /* MMSELR */
  915. sh7724_rstandby_state.mmselr |= 0xa5a50000;
  916. sh7724_rstandby_state.cs0bcr = __raw_readl(0xfec10004); /* CS0BCR */
  917. sh7724_rstandby_state.cs4bcr = __raw_readl(0xfec10010); /* CS4BCR */
  918. sh7724_rstandby_state.cs5abcr = __raw_readl(0xfec10014); /* CS5ABCR */
  919. sh7724_rstandby_state.cs5bbcr = __raw_readl(0xfec10018); /* CS5BBCR */
  920. sh7724_rstandby_state.cs6abcr = __raw_readl(0xfec1001c); /* CS6ABCR */
  921. sh7724_rstandby_state.cs6bbcr = __raw_readl(0xfec10020); /* CS6BBCR */
  922. sh7724_rstandby_state.cs4wcr = __raw_readl(0xfec10030); /* CS4WCR */
  923. sh7724_rstandby_state.cs5awcr = __raw_readl(0xfec10034); /* CS5AWCR */
  924. sh7724_rstandby_state.cs5bwcr = __raw_readl(0xfec10038); /* CS5BWCR */
  925. sh7724_rstandby_state.cs6awcr = __raw_readl(0xfec1003c); /* CS6AWCR */
  926. sh7724_rstandby_state.cs6bwcr = __raw_readl(0xfec10040); /* CS6BWCR */
  927. /* INTC */
  928. sh7724_rstandby_state.ipra = __raw_readw(0xa4080000); /* IPRA */
  929. sh7724_rstandby_state.iprb = __raw_readw(0xa4080004); /* IPRB */
  930. sh7724_rstandby_state.iprc = __raw_readw(0xa4080008); /* IPRC */
  931. sh7724_rstandby_state.iprd = __raw_readw(0xa408000c); /* IPRD */
  932. sh7724_rstandby_state.ipre = __raw_readw(0xa4080010); /* IPRE */
  933. sh7724_rstandby_state.iprf = __raw_readw(0xa4080014); /* IPRF */
  934. sh7724_rstandby_state.iprg = __raw_readw(0xa4080018); /* IPRG */
  935. sh7724_rstandby_state.iprh = __raw_readw(0xa408001c); /* IPRH */
  936. sh7724_rstandby_state.ipri = __raw_readw(0xa4080020); /* IPRI */
  937. sh7724_rstandby_state.iprj = __raw_readw(0xa4080024); /* IPRJ */
  938. sh7724_rstandby_state.iprk = __raw_readw(0xa4080028); /* IPRK */
  939. sh7724_rstandby_state.iprl = __raw_readw(0xa408002c); /* IPRL */
  940. sh7724_rstandby_state.imr0 = __raw_readb(0xa4080080); /* IMR0 */
  941. sh7724_rstandby_state.imr1 = __raw_readb(0xa4080084); /* IMR1 */
  942. sh7724_rstandby_state.imr2 = __raw_readb(0xa4080088); /* IMR2 */
  943. sh7724_rstandby_state.imr3 = __raw_readb(0xa408008c); /* IMR3 */
  944. sh7724_rstandby_state.imr4 = __raw_readb(0xa4080090); /* IMR4 */
  945. sh7724_rstandby_state.imr5 = __raw_readb(0xa4080094); /* IMR5 */
  946. sh7724_rstandby_state.imr6 = __raw_readb(0xa4080098); /* IMR6 */
  947. sh7724_rstandby_state.imr7 = __raw_readb(0xa408009c); /* IMR7 */
  948. sh7724_rstandby_state.imr8 = __raw_readb(0xa40800a0); /* IMR8 */
  949. sh7724_rstandby_state.imr9 = __raw_readb(0xa40800a4); /* IMR9 */
  950. sh7724_rstandby_state.imr10 = __raw_readb(0xa40800a8); /* IMR10 */
  951. sh7724_rstandby_state.imr11 = __raw_readb(0xa40800ac); /* IMR11 */
  952. sh7724_rstandby_state.imr12 = __raw_readb(0xa40800b0); /* IMR12 */
  953. /* RWDT */
  954. sh7724_rstandby_state.rwtcnt = __raw_readb(0xa4520000); /* RWTCNT */
  955. sh7724_rstandby_state.rwtcnt |= 0x5a00;
  956. sh7724_rstandby_state.rwtcsr = __raw_readb(0xa4520004); /* RWTCSR */
  957. sh7724_rstandby_state.rwtcsr |= 0xa500;
  958. __raw_writew(sh7724_rstandby_state.rwtcsr & 0x07, 0xa4520004);
  959. /* CPG */
  960. sh7724_rstandby_state.irdaclk = __raw_readl(0xa4150018); /* IRDACLKCR */
  961. sh7724_rstandby_state.spuclk = __raw_readl(0xa415003c); /* SPUCLKCR */
  962. return NOTIFY_DONE;
  963. }
  964. static int sh7724_post_sleep_notifier_call(struct notifier_block *nb,
  965. unsigned long flags, void *unused)
  966. {
  967. if (!(flags & SUSP_SH_RSTANDBY))
  968. return NOTIFY_DONE;
  969. /* BCR */
  970. __raw_writel(sh7724_rstandby_state.mmselr, 0xff800020); /* MMSELR */
  971. __raw_writel(sh7724_rstandby_state.cs0bcr, 0xfec10004); /* CS0BCR */
  972. __raw_writel(sh7724_rstandby_state.cs4bcr, 0xfec10010); /* CS4BCR */
  973. __raw_writel(sh7724_rstandby_state.cs5abcr, 0xfec10014); /* CS5ABCR */
  974. __raw_writel(sh7724_rstandby_state.cs5bbcr, 0xfec10018); /* CS5BBCR */
  975. __raw_writel(sh7724_rstandby_state.cs6abcr, 0xfec1001c); /* CS6ABCR */
  976. __raw_writel(sh7724_rstandby_state.cs6bbcr, 0xfec10020); /* CS6BBCR */
  977. __raw_writel(sh7724_rstandby_state.cs4wcr, 0xfec10030); /* CS4WCR */
  978. __raw_writel(sh7724_rstandby_state.cs5awcr, 0xfec10034); /* CS5AWCR */
  979. __raw_writel(sh7724_rstandby_state.cs5bwcr, 0xfec10038); /* CS5BWCR */
  980. __raw_writel(sh7724_rstandby_state.cs6awcr, 0xfec1003c); /* CS6AWCR */
  981. __raw_writel(sh7724_rstandby_state.cs6bwcr, 0xfec10040); /* CS6BWCR */
  982. /* INTC */
  983. __raw_writew(sh7724_rstandby_state.ipra, 0xa4080000); /* IPRA */
  984. __raw_writew(sh7724_rstandby_state.iprb, 0xa4080004); /* IPRB */
  985. __raw_writew(sh7724_rstandby_state.iprc, 0xa4080008); /* IPRC */
  986. __raw_writew(sh7724_rstandby_state.iprd, 0xa408000c); /* IPRD */
  987. __raw_writew(sh7724_rstandby_state.ipre, 0xa4080010); /* IPRE */
  988. __raw_writew(sh7724_rstandby_state.iprf, 0xa4080014); /* IPRF */
  989. __raw_writew(sh7724_rstandby_state.iprg, 0xa4080018); /* IPRG */
  990. __raw_writew(sh7724_rstandby_state.iprh, 0xa408001c); /* IPRH */
  991. __raw_writew(sh7724_rstandby_state.ipri, 0xa4080020); /* IPRI */
  992. __raw_writew(sh7724_rstandby_state.iprj, 0xa4080024); /* IPRJ */
  993. __raw_writew(sh7724_rstandby_state.iprk, 0xa4080028); /* IPRK */
  994. __raw_writew(sh7724_rstandby_state.iprl, 0xa408002c); /* IPRL */
  995. __raw_writeb(sh7724_rstandby_state.imr0, 0xa4080080); /* IMR0 */
  996. __raw_writeb(sh7724_rstandby_state.imr1, 0xa4080084); /* IMR1 */
  997. __raw_writeb(sh7724_rstandby_state.imr2, 0xa4080088); /* IMR2 */
  998. __raw_writeb(sh7724_rstandby_state.imr3, 0xa408008c); /* IMR3 */
  999. __raw_writeb(sh7724_rstandby_state.imr4, 0xa4080090); /* IMR4 */
  1000. __raw_writeb(sh7724_rstandby_state.imr5, 0xa4080094); /* IMR5 */
  1001. __raw_writeb(sh7724_rstandby_state.imr6, 0xa4080098); /* IMR6 */
  1002. __raw_writeb(sh7724_rstandby_state.imr7, 0xa408009c); /* IMR7 */
  1003. __raw_writeb(sh7724_rstandby_state.imr8, 0xa40800a0); /* IMR8 */
  1004. __raw_writeb(sh7724_rstandby_state.imr9, 0xa40800a4); /* IMR9 */
  1005. __raw_writeb(sh7724_rstandby_state.imr10, 0xa40800a8); /* IMR10 */
  1006. __raw_writeb(sh7724_rstandby_state.imr11, 0xa40800ac); /* IMR11 */
  1007. __raw_writeb(sh7724_rstandby_state.imr12, 0xa40800b0); /* IMR12 */
  1008. /* RWDT */
  1009. __raw_writew(sh7724_rstandby_state.rwtcnt, 0xa4520000); /* RWTCNT */
  1010. __raw_writew(sh7724_rstandby_state.rwtcsr, 0xa4520004); /* RWTCSR */
  1011. /* CPG */
  1012. __raw_writel(sh7724_rstandby_state.irdaclk, 0xa4150018); /* IRDACLKCR */
  1013. __raw_writel(sh7724_rstandby_state.spuclk, 0xa415003c); /* SPUCLKCR */
  1014. return NOTIFY_DONE;
  1015. }
  1016. static struct notifier_block sh7724_pre_sleep_notifier = {
  1017. .notifier_call = sh7724_pre_sleep_notifier_call,
  1018. .priority = SH_MOBILE_PRE(SH_MOBILE_SLEEP_CPU),
  1019. };
  1020. static struct notifier_block sh7724_post_sleep_notifier = {
  1021. .notifier_call = sh7724_post_sleep_notifier_call,
  1022. .priority = SH_MOBILE_POST(SH_MOBILE_SLEEP_CPU),
  1023. };
  1024. static int __init sh7724_sleep_setup(void)
  1025. {
  1026. atomic_notifier_chain_register(&sh_mobile_pre_sleep_notifier_list,
  1027. &sh7724_pre_sleep_notifier);
  1028. atomic_notifier_chain_register(&sh_mobile_post_sleep_notifier_list,
  1029. &sh7724_post_sleep_notifier);
  1030. return 0;
  1031. }
  1032. arch_initcall(sh7724_sleep_setup);