dme1737.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472
  1. /*
  2. * dme1737.c - Driver for the SMSC DME1737, Asus A8000, and SMSC SCH311x
  3. * Super-I/O chips integrated hardware monitoring features.
  4. * Copyright (c) 2007 Juerg Haefliger <juergh@gmail.com>
  5. *
  6. * This driver is an I2C/ISA hybrid, meaning that it uses the I2C bus to access
  7. * the chip registers if a DME1737 (or A8000) is found and the ISA bus if a
  8. * SCH311x chip is found. Both types of chips have very similar hardware
  9. * monitoring capabilities but differ in the way they can be accessed.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/slab.h>
  28. #include <linux/jiffies.h>
  29. #include <linux/i2c.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/hwmon.h>
  32. #include <linux/hwmon-sysfs.h>
  33. #include <linux/hwmon-vid.h>
  34. #include <linux/err.h>
  35. #include <linux/mutex.h>
  36. #include <asm/io.h>
  37. /* ISA device, if found */
  38. static struct platform_device *pdev;
  39. /* Module load parameters */
  40. static int force_start;
  41. module_param(force_start, bool, 0);
  42. MODULE_PARM_DESC(force_start, "Force the chip to start monitoring inputs");
  43. static unsigned short force_id;
  44. module_param(force_id, ushort, 0);
  45. MODULE_PARM_DESC(force_id, "Override the detected device ID");
  46. /* Addresses to scan */
  47. static const unsigned short normal_i2c[] = {0x2c, 0x2d, 0x2e, I2C_CLIENT_END};
  48. /* Insmod parameters */
  49. I2C_CLIENT_INSMOD_1(dme1737);
  50. /* ---------------------------------------------------------------------
  51. * Registers
  52. *
  53. * The sensors are defined as follows:
  54. *
  55. * Voltages Temperatures
  56. * -------- ------------
  57. * in0 +5VTR (+5V stdby) temp1 Remote diode 1
  58. * in1 Vccp (proc core) temp2 Internal temp
  59. * in2 VCC (internal +3.3V) temp3 Remote diode 2
  60. * in3 +5V
  61. * in4 +12V
  62. * in5 VTR (+3.3V stby)
  63. * in6 Vbat
  64. *
  65. * --------------------------------------------------------------------- */
  66. /* Voltages (in) numbered 0-6 (ix) */
  67. #define DME1737_REG_IN(ix) ((ix) < 5 ? 0x20 + (ix) \
  68. : 0x94 + (ix))
  69. #define DME1737_REG_IN_MIN(ix) ((ix) < 5 ? 0x44 + (ix) * 2 \
  70. : 0x91 + (ix) * 2)
  71. #define DME1737_REG_IN_MAX(ix) ((ix) < 5 ? 0x45 + (ix) * 2 \
  72. : 0x92 + (ix) * 2)
  73. /* Temperatures (temp) numbered 0-2 (ix) */
  74. #define DME1737_REG_TEMP(ix) (0x25 + (ix))
  75. #define DME1737_REG_TEMP_MIN(ix) (0x4e + (ix) * 2)
  76. #define DME1737_REG_TEMP_MAX(ix) (0x4f + (ix) * 2)
  77. #define DME1737_REG_TEMP_OFFSET(ix) ((ix) == 0 ? 0x1f \
  78. : 0x1c + (ix))
  79. /* Voltage and temperature LSBs
  80. * The LSBs (4 bits each) are stored in 5 registers with the following layouts:
  81. * IN_TEMP_LSB(0) = [in5, in6]
  82. * IN_TEMP_LSB(1) = [temp3, temp1]
  83. * IN_TEMP_LSB(2) = [in4, temp2]
  84. * IN_TEMP_LSB(3) = [in3, in0]
  85. * IN_TEMP_LSB(4) = [in2, in1] */
  86. #define DME1737_REG_IN_TEMP_LSB(ix) (0x84 + (ix))
  87. static const u8 DME1737_REG_IN_LSB[] = {3, 4, 4, 3, 2, 0, 0};
  88. static const u8 DME1737_REG_IN_LSB_SHL[] = {4, 4, 0, 0, 0, 0, 4};
  89. static const u8 DME1737_REG_TEMP_LSB[] = {1, 2, 1};
  90. static const u8 DME1737_REG_TEMP_LSB_SHL[] = {4, 4, 0};
  91. /* Fans numbered 0-5 (ix) */
  92. #define DME1737_REG_FAN(ix) ((ix) < 4 ? 0x28 + (ix) * 2 \
  93. : 0xa1 + (ix) * 2)
  94. #define DME1737_REG_FAN_MIN(ix) ((ix) < 4 ? 0x54 + (ix) * 2 \
  95. : 0xa5 + (ix) * 2)
  96. #define DME1737_REG_FAN_OPT(ix) ((ix) < 4 ? 0x90 + (ix) \
  97. : 0xb2 + (ix))
  98. #define DME1737_REG_FAN_MAX(ix) (0xb4 + (ix)) /* only for fan[4-5] */
  99. /* PWMs numbered 0-2, 4-5 (ix) */
  100. #define DME1737_REG_PWM(ix) ((ix) < 3 ? 0x30 + (ix) \
  101. : 0xa1 + (ix))
  102. #define DME1737_REG_PWM_CONFIG(ix) (0x5c + (ix)) /* only for pwm[0-2] */
  103. #define DME1737_REG_PWM_MIN(ix) (0x64 + (ix)) /* only for pwm[0-2] */
  104. #define DME1737_REG_PWM_FREQ(ix) ((ix) < 3 ? 0x5f + (ix) \
  105. : 0xa3 + (ix))
  106. /* The layout of the ramp rate registers is different from the other pwm
  107. * registers. The bits for the 3 PWMs are stored in 2 registers:
  108. * PWM_RR(0) = [OFF3, OFF2, OFF1, RES, RR1E, RR1-2, RR1-1, RR1-0]
  109. * PWM_RR(1) = [RR2E, RR2-2, RR2-1, RR2-0, RR3E, RR3-2, RR3-1, RR3-0] */
  110. #define DME1737_REG_PWM_RR(ix) (0x62 + (ix)) /* only for pwm[0-2] */
  111. /* Thermal zones 0-2 */
  112. #define DME1737_REG_ZONE_LOW(ix) (0x67 + (ix))
  113. #define DME1737_REG_ZONE_ABS(ix) (0x6a + (ix))
  114. /* The layout of the hysteresis registers is different from the other zone
  115. * registers. The bits for the 3 zones are stored in 2 registers:
  116. * ZONE_HYST(0) = [H1-3, H1-2, H1-1, H1-0, H2-3, H2-2, H2-1, H2-0]
  117. * ZONE_HYST(1) = [H3-3, H3-2, H3-1, H3-0, RES, RES, RES, RES] */
  118. #define DME1737_REG_ZONE_HYST(ix) (0x6d + (ix))
  119. /* Alarm registers and bit mapping
  120. * The 3 8-bit alarm registers will be concatenated to a single 32-bit
  121. * alarm value [0, ALARM3, ALARM2, ALARM1]. */
  122. #define DME1737_REG_ALARM1 0x41
  123. #define DME1737_REG_ALARM2 0x42
  124. #define DME1737_REG_ALARM3 0x83
  125. static const u8 DME1737_BIT_ALARM_IN[] = {0, 1, 2, 3, 8, 16, 17};
  126. static const u8 DME1737_BIT_ALARM_TEMP[] = {4, 5, 6};
  127. static const u8 DME1737_BIT_ALARM_FAN[] = {10, 11, 12, 13, 22, 23};
  128. /* Miscellaneous registers */
  129. #define DME1737_REG_DEVICE 0x3d
  130. #define DME1737_REG_COMPANY 0x3e
  131. #define DME1737_REG_VERSTEP 0x3f
  132. #define DME1737_REG_CONFIG 0x40
  133. #define DME1737_REG_CONFIG2 0x7f
  134. #define DME1737_REG_VID 0x43
  135. #define DME1737_REG_TACH_PWM 0x81
  136. /* ---------------------------------------------------------------------
  137. * Misc defines
  138. * --------------------------------------------------------------------- */
  139. /* Chip identification */
  140. #define DME1737_COMPANY_SMSC 0x5c
  141. #define DME1737_VERSTEP 0x88
  142. #define DME1737_VERSTEP_MASK 0xf8
  143. #define SCH311X_DEVICE 0x8c
  144. /* Length of ISA address segment */
  145. #define DME1737_EXTENT 2
  146. /* ---------------------------------------------------------------------
  147. * Data structures and manipulation thereof
  148. * --------------------------------------------------------------------- */
  149. /* For ISA chips, we abuse the i2c_client addr and name fields. We also use
  150. the driver field to differentiate between I2C and ISA chips. */
  151. struct dme1737_data {
  152. struct i2c_client client;
  153. struct device *hwmon_dev;
  154. struct mutex update_lock;
  155. int valid; /* !=0 if following fields are valid */
  156. unsigned long last_update; /* in jiffies */
  157. unsigned long last_vbat; /* in jiffies */
  158. u8 vid;
  159. u8 pwm_rr_en;
  160. u8 has_pwm;
  161. u8 has_fan;
  162. /* Register values */
  163. u16 in[7];
  164. u8 in_min[7];
  165. u8 in_max[7];
  166. s16 temp[3];
  167. s8 temp_min[3];
  168. s8 temp_max[3];
  169. s8 temp_offset[3];
  170. u8 config;
  171. u8 config2;
  172. u8 vrm;
  173. u16 fan[6];
  174. u16 fan_min[6];
  175. u8 fan_max[2];
  176. u8 fan_opt[6];
  177. u8 pwm[6];
  178. u8 pwm_min[3];
  179. u8 pwm_config[3];
  180. u8 pwm_acz[3];
  181. u8 pwm_freq[6];
  182. u8 pwm_rr[2];
  183. u8 zone_low[3];
  184. u8 zone_abs[3];
  185. u8 zone_hyst[2];
  186. u32 alarms;
  187. };
  188. /* Nominal voltage values */
  189. static const int IN_NOMINAL[] = {5000, 2250, 3300, 5000, 12000, 3300, 3300};
  190. /* Voltage input
  191. * Voltage inputs have 16 bits resolution, limit values have 8 bits
  192. * resolution. */
  193. static inline int IN_FROM_REG(int reg, int ix, int res)
  194. {
  195. return (reg * IN_NOMINAL[ix] + (3 << (res - 3))) / (3 << (res - 2));
  196. }
  197. static inline int IN_TO_REG(int val, int ix)
  198. {
  199. return SENSORS_LIMIT((val * 192 + IN_NOMINAL[ix] / 2) /
  200. IN_NOMINAL[ix], 0, 255);
  201. }
  202. /* Temperature input
  203. * The register values represent temperatures in 2's complement notation from
  204. * -127 degrees C to +127 degrees C. Temp inputs have 16 bits resolution, limit
  205. * values have 8 bits resolution. */
  206. static inline int TEMP_FROM_REG(int reg, int res)
  207. {
  208. return (reg * 1000) >> (res - 8);
  209. }
  210. static inline int TEMP_TO_REG(int val)
  211. {
  212. return SENSORS_LIMIT((val < 0 ? val - 500 : val + 500) / 1000,
  213. -128, 127);
  214. }
  215. /* Temperature range */
  216. static const int TEMP_RANGE[] = {2000, 2500, 3333, 4000, 5000, 6666, 8000,
  217. 10000, 13333, 16000, 20000, 26666, 32000,
  218. 40000, 53333, 80000};
  219. static inline int TEMP_RANGE_FROM_REG(int reg)
  220. {
  221. return TEMP_RANGE[(reg >> 4) & 0x0f];
  222. }
  223. static int TEMP_RANGE_TO_REG(int val, int reg)
  224. {
  225. int i;
  226. for (i = 15; i > 0; i--) {
  227. if (val > (TEMP_RANGE[i] + TEMP_RANGE[i - 1] + 1) / 2) {
  228. break;
  229. }
  230. }
  231. return (reg & 0x0f) | (i << 4);
  232. }
  233. /* Temperature hysteresis
  234. * Register layout:
  235. * reg[0] = [H1-3, H1-2, H1-1, H1-0, H2-3, H2-2, H2-1, H2-0]
  236. * reg[1] = [H3-3, H3-2, H3-1, H3-0, xxxx, xxxx, xxxx, xxxx] */
  237. static inline int TEMP_HYST_FROM_REG(int reg, int ix)
  238. {
  239. return (((ix == 1) ? reg : reg >> 4) & 0x0f) * 1000;
  240. }
  241. static inline int TEMP_HYST_TO_REG(int val, int ix, int reg)
  242. {
  243. int hyst = SENSORS_LIMIT((val + 500) / 1000, 0, 15);
  244. return (ix == 1) ? (reg & 0xf0) | hyst : (reg & 0x0f) | (hyst << 4);
  245. }
  246. /* Fan input RPM */
  247. static inline int FAN_FROM_REG(int reg, int tpc)
  248. {
  249. if (tpc) {
  250. return tpc * reg;
  251. } else {
  252. return (reg == 0 || reg == 0xffff) ? 0 : 90000 * 60 / reg;
  253. }
  254. }
  255. static inline int FAN_TO_REG(int val, int tpc)
  256. {
  257. if (tpc) {
  258. return SENSORS_LIMIT(val / tpc, 0, 0xffff);
  259. } else {
  260. return (val <= 0) ? 0xffff :
  261. SENSORS_LIMIT(90000 * 60 / val, 0, 0xfffe);
  262. }
  263. }
  264. /* Fan TPC (tach pulse count)
  265. * Converts a register value to a TPC multiplier or returns 0 if the tachometer
  266. * is configured in legacy (non-tpc) mode */
  267. static inline int FAN_TPC_FROM_REG(int reg)
  268. {
  269. return (reg & 0x20) ? 0 : 60 >> (reg & 0x03);
  270. }
  271. /* Fan type
  272. * The type of a fan is expressed in number of pulses-per-revolution that it
  273. * emits */
  274. static inline int FAN_TYPE_FROM_REG(int reg)
  275. {
  276. int edge = (reg >> 1) & 0x03;
  277. return (edge > 0) ? 1 << (edge - 1) : 0;
  278. }
  279. static inline int FAN_TYPE_TO_REG(int val, int reg)
  280. {
  281. int edge = (val == 4) ? 3 : val;
  282. return (reg & 0xf9) | (edge << 1);
  283. }
  284. /* Fan max RPM */
  285. static const int FAN_MAX[] = {0x54, 0x38, 0x2a, 0x21, 0x1c, 0x18, 0x15, 0x12,
  286. 0x11, 0x0f, 0x0e};
  287. static int FAN_MAX_FROM_REG(int reg)
  288. {
  289. int i;
  290. for (i = 10; i > 0; i--) {
  291. if (reg == FAN_MAX[i]) {
  292. break;
  293. }
  294. }
  295. return 1000 + i * 500;
  296. }
  297. static int FAN_MAX_TO_REG(int val)
  298. {
  299. int i;
  300. for (i = 10; i > 0; i--) {
  301. if (val > (1000 + (i - 1) * 500)) {
  302. break;
  303. }
  304. }
  305. return FAN_MAX[i];
  306. }
  307. /* PWM enable
  308. * Register to enable mapping:
  309. * 000: 2 fan on zone 1 auto
  310. * 001: 2 fan on zone 2 auto
  311. * 010: 2 fan on zone 3 auto
  312. * 011: 0 fan full on
  313. * 100: -1 fan disabled
  314. * 101: 2 fan on hottest of zones 2,3 auto
  315. * 110: 2 fan on hottest of zones 1,2,3 auto
  316. * 111: 1 fan in manual mode */
  317. static inline int PWM_EN_FROM_REG(int reg)
  318. {
  319. static const int en[] = {2, 2, 2, 0, -1, 2, 2, 1};
  320. return en[(reg >> 5) & 0x07];
  321. }
  322. static inline int PWM_EN_TO_REG(int val, int reg)
  323. {
  324. int en = (val == 1) ? 7 : 3;
  325. return (reg & 0x1f) | ((en & 0x07) << 5);
  326. }
  327. /* PWM auto channels zone
  328. * Register to auto channels zone mapping (ACZ is a bitfield with bit x
  329. * corresponding to zone x+1):
  330. * 000: 001 fan on zone 1 auto
  331. * 001: 010 fan on zone 2 auto
  332. * 010: 100 fan on zone 3 auto
  333. * 011: 000 fan full on
  334. * 100: 000 fan disabled
  335. * 101: 110 fan on hottest of zones 2,3 auto
  336. * 110: 111 fan on hottest of zones 1,2,3 auto
  337. * 111: 000 fan in manual mode */
  338. static inline int PWM_ACZ_FROM_REG(int reg)
  339. {
  340. static const int acz[] = {1, 2, 4, 0, 0, 6, 7, 0};
  341. return acz[(reg >> 5) & 0x07];
  342. }
  343. static inline int PWM_ACZ_TO_REG(int val, int reg)
  344. {
  345. int acz = (val == 4) ? 2 : val - 1;
  346. return (reg & 0x1f) | ((acz & 0x07) << 5);
  347. }
  348. /* PWM frequency */
  349. static const int PWM_FREQ[] = {11, 15, 22, 29, 35, 44, 59, 88,
  350. 15000, 20000, 30000, 25000, 0, 0, 0, 0};
  351. static inline int PWM_FREQ_FROM_REG(int reg)
  352. {
  353. return PWM_FREQ[reg & 0x0f];
  354. }
  355. static int PWM_FREQ_TO_REG(int val, int reg)
  356. {
  357. int i;
  358. /* the first two cases are special - stupid chip design! */
  359. if (val > 27500) {
  360. i = 10;
  361. } else if (val > 22500) {
  362. i = 11;
  363. } else {
  364. for (i = 9; i > 0; i--) {
  365. if (val > (PWM_FREQ[i] + PWM_FREQ[i - 1] + 1) / 2) {
  366. break;
  367. }
  368. }
  369. }
  370. return (reg & 0xf0) | i;
  371. }
  372. /* PWM ramp rate
  373. * Register layout:
  374. * reg[0] = [OFF3, OFF2, OFF1, RES, RR1-E, RR1-2, RR1-1, RR1-0]
  375. * reg[1] = [RR2-E, RR2-2, RR2-1, RR2-0, RR3-E, RR3-2, RR3-1, RR3-0] */
  376. static const u8 PWM_RR[] = {206, 104, 69, 41, 26, 18, 10, 5};
  377. static inline int PWM_RR_FROM_REG(int reg, int ix)
  378. {
  379. int rr = (ix == 1) ? reg >> 4 : reg;
  380. return (rr & 0x08) ? PWM_RR[rr & 0x07] : 0;
  381. }
  382. static int PWM_RR_TO_REG(int val, int ix, int reg)
  383. {
  384. int i;
  385. for (i = 0; i < 7; i++) {
  386. if (val > (PWM_RR[i] + PWM_RR[i + 1] + 1) / 2) {
  387. break;
  388. }
  389. }
  390. return (ix == 1) ? (reg & 0x8f) | (i << 4) : (reg & 0xf8) | i;
  391. }
  392. /* PWM ramp rate enable */
  393. static inline int PWM_RR_EN_FROM_REG(int reg, int ix)
  394. {
  395. return PWM_RR_FROM_REG(reg, ix) ? 1 : 0;
  396. }
  397. static inline int PWM_RR_EN_TO_REG(int val, int ix, int reg)
  398. {
  399. int en = (ix == 1) ? 0x80 : 0x08;
  400. return val ? reg | en : reg & ~en;
  401. }
  402. /* PWM min/off
  403. * The PWM min/off bits are part of the PMW ramp rate register 0 (see above for
  404. * the register layout). */
  405. static inline int PWM_OFF_FROM_REG(int reg, int ix)
  406. {
  407. return (reg >> (ix + 5)) & 0x01;
  408. }
  409. static inline int PWM_OFF_TO_REG(int val, int ix, int reg)
  410. {
  411. return (reg & ~(1 << (ix + 5))) | ((val & 0x01) << (ix + 5));
  412. }
  413. /* ---------------------------------------------------------------------
  414. * Device I/O access
  415. *
  416. * ISA access is performed through an index/data register pair and needs to
  417. * be protected by a mutex during runtime (not required for initialization).
  418. * We use data->update_lock for this and need to ensure that we acquire it
  419. * before calling dme1737_read or dme1737_write.
  420. * --------------------------------------------------------------------- */
  421. static u8 dme1737_read(struct i2c_client *client, u8 reg)
  422. {
  423. s32 val;
  424. if (client->driver) { /* I2C device */
  425. val = i2c_smbus_read_byte_data(client, reg);
  426. if (val < 0) {
  427. dev_warn(&client->dev, "Read from register "
  428. "0x%02x failed! Please report to the driver "
  429. "maintainer.\n", reg);
  430. }
  431. } else { /* ISA device */
  432. outb(reg, client->addr);
  433. val = inb(client->addr + 1);
  434. }
  435. return val;
  436. }
  437. static s32 dme1737_write(struct i2c_client *client, u8 reg, u8 val)
  438. {
  439. s32 res = 0;
  440. if (client->driver) { /* I2C device */
  441. res = i2c_smbus_write_byte_data(client, reg, val);
  442. if (res < 0) {
  443. dev_warn(&client->dev, "Write to register "
  444. "0x%02x failed! Please report to the driver "
  445. "maintainer.\n", reg);
  446. }
  447. } else { /* ISA device */
  448. outb(reg, client->addr);
  449. outb(val, client->addr + 1);
  450. }
  451. return res;
  452. }
  453. static struct dme1737_data *dme1737_update_device(struct device *dev)
  454. {
  455. struct dme1737_data *data = dev_get_drvdata(dev);
  456. struct i2c_client *client = &data->client;
  457. int ix;
  458. u8 lsb[5];
  459. mutex_lock(&data->update_lock);
  460. /* Enable a Vbat monitoring cycle every 10 mins */
  461. if (time_after(jiffies, data->last_vbat + 600 * HZ) || !data->valid) {
  462. dme1737_write(client, DME1737_REG_CONFIG, dme1737_read(client,
  463. DME1737_REG_CONFIG) | 0x10);
  464. data->last_vbat = jiffies;
  465. }
  466. /* Sample register contents every 1 sec */
  467. if (time_after(jiffies, data->last_update + HZ) || !data->valid) {
  468. data->vid = dme1737_read(client, DME1737_REG_VID) & 0x3f;
  469. /* In (voltage) registers */
  470. for (ix = 0; ix < ARRAY_SIZE(data->in); ix++) {
  471. /* Voltage inputs are stored as 16 bit values even
  472. * though they have only 12 bits resolution. This is
  473. * to make it consistent with the temp inputs. */
  474. data->in[ix] = dme1737_read(client,
  475. DME1737_REG_IN(ix)) << 8;
  476. data->in_min[ix] = dme1737_read(client,
  477. DME1737_REG_IN_MIN(ix));
  478. data->in_max[ix] = dme1737_read(client,
  479. DME1737_REG_IN_MAX(ix));
  480. }
  481. /* Temp registers */
  482. for (ix = 0; ix < ARRAY_SIZE(data->temp); ix++) {
  483. /* Temp inputs are stored as 16 bit values even
  484. * though they have only 12 bits resolution. This is
  485. * to take advantage of implicit conversions between
  486. * register values (2's complement) and temp values
  487. * (signed decimal). */
  488. data->temp[ix] = dme1737_read(client,
  489. DME1737_REG_TEMP(ix)) << 8;
  490. data->temp_min[ix] = dme1737_read(client,
  491. DME1737_REG_TEMP_MIN(ix));
  492. data->temp_max[ix] = dme1737_read(client,
  493. DME1737_REG_TEMP_MAX(ix));
  494. data->temp_offset[ix] = dme1737_read(client,
  495. DME1737_REG_TEMP_OFFSET(ix));
  496. }
  497. /* In and temp LSB registers
  498. * The LSBs are latched when the MSBs are read, so the order in
  499. * which the registers are read (MSB first, then LSB) is
  500. * important! */
  501. for (ix = 0; ix < ARRAY_SIZE(lsb); ix++) {
  502. lsb[ix] = dme1737_read(client,
  503. DME1737_REG_IN_TEMP_LSB(ix));
  504. }
  505. for (ix = 0; ix < ARRAY_SIZE(data->in); ix++) {
  506. data->in[ix] |= (lsb[DME1737_REG_IN_LSB[ix]] <<
  507. DME1737_REG_IN_LSB_SHL[ix]) & 0xf0;
  508. }
  509. for (ix = 0; ix < ARRAY_SIZE(data->temp); ix++) {
  510. data->temp[ix] |= (lsb[DME1737_REG_TEMP_LSB[ix]] <<
  511. DME1737_REG_TEMP_LSB_SHL[ix]) & 0xf0;
  512. }
  513. /* Fan registers */
  514. for (ix = 0; ix < ARRAY_SIZE(data->fan); ix++) {
  515. /* Skip reading registers if optional fans are not
  516. * present */
  517. if (!(data->has_fan & (1 << ix))) {
  518. continue;
  519. }
  520. data->fan[ix] = dme1737_read(client,
  521. DME1737_REG_FAN(ix));
  522. data->fan[ix] |= dme1737_read(client,
  523. DME1737_REG_FAN(ix) + 1) << 8;
  524. data->fan_min[ix] = dme1737_read(client,
  525. DME1737_REG_FAN_MIN(ix));
  526. data->fan_min[ix] |= dme1737_read(client,
  527. DME1737_REG_FAN_MIN(ix) + 1) << 8;
  528. data->fan_opt[ix] = dme1737_read(client,
  529. DME1737_REG_FAN_OPT(ix));
  530. /* fan_max exists only for fan[5-6] */
  531. if (ix > 3) {
  532. data->fan_max[ix - 4] = dme1737_read(client,
  533. DME1737_REG_FAN_MAX(ix));
  534. }
  535. }
  536. /* PWM registers */
  537. for (ix = 0; ix < ARRAY_SIZE(data->pwm); ix++) {
  538. /* Skip reading registers if optional PWMs are not
  539. * present */
  540. if (!(data->has_pwm & (1 << ix))) {
  541. continue;
  542. }
  543. data->pwm[ix] = dme1737_read(client,
  544. DME1737_REG_PWM(ix));
  545. data->pwm_freq[ix] = dme1737_read(client,
  546. DME1737_REG_PWM_FREQ(ix));
  547. /* pwm_config and pwm_min exist only for pwm[1-3] */
  548. if (ix < 3) {
  549. data->pwm_config[ix] = dme1737_read(client,
  550. DME1737_REG_PWM_CONFIG(ix));
  551. data->pwm_min[ix] = dme1737_read(client,
  552. DME1737_REG_PWM_MIN(ix));
  553. }
  554. }
  555. for (ix = 0; ix < ARRAY_SIZE(data->pwm_rr); ix++) {
  556. data->pwm_rr[ix] = dme1737_read(client,
  557. DME1737_REG_PWM_RR(ix));
  558. }
  559. /* Thermal zone registers */
  560. for (ix = 0; ix < ARRAY_SIZE(data->zone_low); ix++) {
  561. data->zone_low[ix] = dme1737_read(client,
  562. DME1737_REG_ZONE_LOW(ix));
  563. data->zone_abs[ix] = dme1737_read(client,
  564. DME1737_REG_ZONE_ABS(ix));
  565. }
  566. for (ix = 0; ix < ARRAY_SIZE(data->zone_hyst); ix++) {
  567. data->zone_hyst[ix] = dme1737_read(client,
  568. DME1737_REG_ZONE_HYST(ix));
  569. }
  570. /* Alarm registers */
  571. data->alarms = dme1737_read(client,
  572. DME1737_REG_ALARM1);
  573. /* Bit 7 tells us if the other alarm registers are non-zero and
  574. * therefore also need to be read */
  575. if (data->alarms & 0x80) {
  576. data->alarms |= dme1737_read(client,
  577. DME1737_REG_ALARM2) << 8;
  578. data->alarms |= dme1737_read(client,
  579. DME1737_REG_ALARM3) << 16;
  580. }
  581. /* The ISA chips require explicit clearing of alarm bits.
  582. * Don't worry, an alarm will come back if the condition
  583. * that causes it still exists */
  584. if (!client->driver) {
  585. if (data->alarms & 0xff0000) {
  586. dme1737_write(client, DME1737_REG_ALARM3,
  587. 0xff);
  588. }
  589. if (data->alarms & 0xff00) {
  590. dme1737_write(client, DME1737_REG_ALARM2,
  591. 0xff);
  592. }
  593. if (data->alarms & 0xff) {
  594. dme1737_write(client, DME1737_REG_ALARM1,
  595. 0xff);
  596. }
  597. }
  598. data->last_update = jiffies;
  599. data->valid = 1;
  600. }
  601. mutex_unlock(&data->update_lock);
  602. return data;
  603. }
  604. /* ---------------------------------------------------------------------
  605. * Voltage sysfs attributes
  606. * ix = [0-5]
  607. * --------------------------------------------------------------------- */
  608. #define SYS_IN_INPUT 0
  609. #define SYS_IN_MIN 1
  610. #define SYS_IN_MAX 2
  611. #define SYS_IN_ALARM 3
  612. static ssize_t show_in(struct device *dev, struct device_attribute *attr,
  613. char *buf)
  614. {
  615. struct dme1737_data *data = dme1737_update_device(dev);
  616. struct sensor_device_attribute_2
  617. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  618. int ix = sensor_attr_2->index;
  619. int fn = sensor_attr_2->nr;
  620. int res;
  621. switch (fn) {
  622. case SYS_IN_INPUT:
  623. res = IN_FROM_REG(data->in[ix], ix, 16);
  624. break;
  625. case SYS_IN_MIN:
  626. res = IN_FROM_REG(data->in_min[ix], ix, 8);
  627. break;
  628. case SYS_IN_MAX:
  629. res = IN_FROM_REG(data->in_max[ix], ix, 8);
  630. break;
  631. case SYS_IN_ALARM:
  632. res = (data->alarms >> DME1737_BIT_ALARM_IN[ix]) & 0x01;
  633. break;
  634. default:
  635. res = 0;
  636. dev_dbg(dev, "Unknown function %d.\n", fn);
  637. }
  638. return sprintf(buf, "%d\n", res);
  639. }
  640. static ssize_t set_in(struct device *dev, struct device_attribute *attr,
  641. const char *buf, size_t count)
  642. {
  643. struct dme1737_data *data = dev_get_drvdata(dev);
  644. struct i2c_client *client = &data->client;
  645. struct sensor_device_attribute_2
  646. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  647. int ix = sensor_attr_2->index;
  648. int fn = sensor_attr_2->nr;
  649. long val = simple_strtol(buf, NULL, 10);
  650. mutex_lock(&data->update_lock);
  651. switch (fn) {
  652. case SYS_IN_MIN:
  653. data->in_min[ix] = IN_TO_REG(val, ix);
  654. dme1737_write(client, DME1737_REG_IN_MIN(ix),
  655. data->in_min[ix]);
  656. break;
  657. case SYS_IN_MAX:
  658. data->in_max[ix] = IN_TO_REG(val, ix);
  659. dme1737_write(client, DME1737_REG_IN_MAX(ix),
  660. data->in_max[ix]);
  661. break;
  662. default:
  663. dev_dbg(dev, "Unknown function %d.\n", fn);
  664. }
  665. mutex_unlock(&data->update_lock);
  666. return count;
  667. }
  668. /* ---------------------------------------------------------------------
  669. * Temperature sysfs attributes
  670. * ix = [0-2]
  671. * --------------------------------------------------------------------- */
  672. #define SYS_TEMP_INPUT 0
  673. #define SYS_TEMP_MIN 1
  674. #define SYS_TEMP_MAX 2
  675. #define SYS_TEMP_OFFSET 3
  676. #define SYS_TEMP_ALARM 4
  677. #define SYS_TEMP_FAULT 5
  678. static ssize_t show_temp(struct device *dev, struct device_attribute *attr,
  679. char *buf)
  680. {
  681. struct dme1737_data *data = dme1737_update_device(dev);
  682. struct sensor_device_attribute_2
  683. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  684. int ix = sensor_attr_2->index;
  685. int fn = sensor_attr_2->nr;
  686. int res;
  687. switch (fn) {
  688. case SYS_TEMP_INPUT:
  689. res = TEMP_FROM_REG(data->temp[ix], 16);
  690. break;
  691. case SYS_TEMP_MIN:
  692. res = TEMP_FROM_REG(data->temp_min[ix], 8);
  693. break;
  694. case SYS_TEMP_MAX:
  695. res = TEMP_FROM_REG(data->temp_max[ix], 8);
  696. break;
  697. case SYS_TEMP_OFFSET:
  698. res = TEMP_FROM_REG(data->temp_offset[ix], 8);
  699. break;
  700. case SYS_TEMP_ALARM:
  701. res = (data->alarms >> DME1737_BIT_ALARM_TEMP[ix]) & 0x01;
  702. break;
  703. case SYS_TEMP_FAULT:
  704. res = (((u16)data->temp[ix] & 0xff00) == 0x8000);
  705. break;
  706. default:
  707. res = 0;
  708. dev_dbg(dev, "Unknown function %d.\n", fn);
  709. }
  710. return sprintf(buf, "%d\n", res);
  711. }
  712. static ssize_t set_temp(struct device *dev, struct device_attribute *attr,
  713. const char *buf, size_t count)
  714. {
  715. struct dme1737_data *data = dev_get_drvdata(dev);
  716. struct i2c_client *client = &data->client;
  717. struct sensor_device_attribute_2
  718. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  719. int ix = sensor_attr_2->index;
  720. int fn = sensor_attr_2->nr;
  721. long val = simple_strtol(buf, NULL, 10);
  722. mutex_lock(&data->update_lock);
  723. switch (fn) {
  724. case SYS_TEMP_MIN:
  725. data->temp_min[ix] = TEMP_TO_REG(val);
  726. dme1737_write(client, DME1737_REG_TEMP_MIN(ix),
  727. data->temp_min[ix]);
  728. break;
  729. case SYS_TEMP_MAX:
  730. data->temp_max[ix] = TEMP_TO_REG(val);
  731. dme1737_write(client, DME1737_REG_TEMP_MAX(ix),
  732. data->temp_max[ix]);
  733. break;
  734. case SYS_TEMP_OFFSET:
  735. data->temp_offset[ix] = TEMP_TO_REG(val);
  736. dme1737_write(client, DME1737_REG_TEMP_OFFSET(ix),
  737. data->temp_offset[ix]);
  738. break;
  739. default:
  740. dev_dbg(dev, "Unknown function %d.\n", fn);
  741. }
  742. mutex_unlock(&data->update_lock);
  743. return count;
  744. }
  745. /* ---------------------------------------------------------------------
  746. * Zone sysfs attributes
  747. * ix = [0-2]
  748. * --------------------------------------------------------------------- */
  749. #define SYS_ZONE_AUTO_CHANNELS_TEMP 0
  750. #define SYS_ZONE_AUTO_POINT1_TEMP_HYST 1
  751. #define SYS_ZONE_AUTO_POINT1_TEMP 2
  752. #define SYS_ZONE_AUTO_POINT2_TEMP 3
  753. #define SYS_ZONE_AUTO_POINT3_TEMP 4
  754. static ssize_t show_zone(struct device *dev, struct device_attribute *attr,
  755. char *buf)
  756. {
  757. struct dme1737_data *data = dme1737_update_device(dev);
  758. struct sensor_device_attribute_2
  759. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  760. int ix = sensor_attr_2->index;
  761. int fn = sensor_attr_2->nr;
  762. int res;
  763. switch (fn) {
  764. case SYS_ZONE_AUTO_CHANNELS_TEMP:
  765. /* check config2 for non-standard temp-to-zone mapping */
  766. if ((ix == 1) && (data->config2 & 0x02)) {
  767. res = 4;
  768. } else {
  769. res = 1 << ix;
  770. }
  771. break;
  772. case SYS_ZONE_AUTO_POINT1_TEMP_HYST:
  773. res = TEMP_FROM_REG(data->zone_low[ix], 8) -
  774. TEMP_HYST_FROM_REG(data->zone_hyst[ix == 2], ix);
  775. break;
  776. case SYS_ZONE_AUTO_POINT1_TEMP:
  777. res = TEMP_FROM_REG(data->zone_low[ix], 8);
  778. break;
  779. case SYS_ZONE_AUTO_POINT2_TEMP:
  780. /* pwm_freq holds the temp range bits in the upper nibble */
  781. res = TEMP_FROM_REG(data->zone_low[ix], 8) +
  782. TEMP_RANGE_FROM_REG(data->pwm_freq[ix]);
  783. break;
  784. case SYS_ZONE_AUTO_POINT3_TEMP:
  785. res = TEMP_FROM_REG(data->zone_abs[ix], 8);
  786. break;
  787. default:
  788. res = 0;
  789. dev_dbg(dev, "Unknown function %d.\n", fn);
  790. }
  791. return sprintf(buf, "%d\n", res);
  792. }
  793. static ssize_t set_zone(struct device *dev, struct device_attribute *attr,
  794. const char *buf, size_t count)
  795. {
  796. struct dme1737_data *data = dev_get_drvdata(dev);
  797. struct i2c_client *client = &data->client;
  798. struct sensor_device_attribute_2
  799. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  800. int ix = sensor_attr_2->index;
  801. int fn = sensor_attr_2->nr;
  802. long val = simple_strtol(buf, NULL, 10);
  803. mutex_lock(&data->update_lock);
  804. switch (fn) {
  805. case SYS_ZONE_AUTO_POINT1_TEMP_HYST:
  806. /* Refresh the cache */
  807. data->zone_low[ix] = dme1737_read(client,
  808. DME1737_REG_ZONE_LOW(ix));
  809. /* Modify the temp hyst value */
  810. data->zone_hyst[ix == 2] = TEMP_HYST_TO_REG(
  811. TEMP_FROM_REG(data->zone_low[ix], 8) -
  812. val, ix, dme1737_read(client,
  813. DME1737_REG_ZONE_HYST(ix == 2)));
  814. dme1737_write(client, DME1737_REG_ZONE_HYST(ix == 2),
  815. data->zone_hyst[ix == 2]);
  816. break;
  817. case SYS_ZONE_AUTO_POINT1_TEMP:
  818. data->zone_low[ix] = TEMP_TO_REG(val);
  819. dme1737_write(client, DME1737_REG_ZONE_LOW(ix),
  820. data->zone_low[ix]);
  821. break;
  822. case SYS_ZONE_AUTO_POINT2_TEMP:
  823. /* Refresh the cache */
  824. data->zone_low[ix] = dme1737_read(client,
  825. DME1737_REG_ZONE_LOW(ix));
  826. /* Modify the temp range value (which is stored in the upper
  827. * nibble of the pwm_freq register) */
  828. data->pwm_freq[ix] = TEMP_RANGE_TO_REG(val -
  829. TEMP_FROM_REG(data->zone_low[ix], 8),
  830. dme1737_read(client,
  831. DME1737_REG_PWM_FREQ(ix)));
  832. dme1737_write(client, DME1737_REG_PWM_FREQ(ix),
  833. data->pwm_freq[ix]);
  834. break;
  835. case SYS_ZONE_AUTO_POINT3_TEMP:
  836. data->zone_abs[ix] = TEMP_TO_REG(val);
  837. dme1737_write(client, DME1737_REG_ZONE_ABS(ix),
  838. data->zone_abs[ix]);
  839. break;
  840. default:
  841. dev_dbg(dev, "Unknown function %d.\n", fn);
  842. }
  843. mutex_unlock(&data->update_lock);
  844. return count;
  845. }
  846. /* ---------------------------------------------------------------------
  847. * Fan sysfs attributes
  848. * ix = [0-5]
  849. * --------------------------------------------------------------------- */
  850. #define SYS_FAN_INPUT 0
  851. #define SYS_FAN_MIN 1
  852. #define SYS_FAN_MAX 2
  853. #define SYS_FAN_ALARM 3
  854. #define SYS_FAN_TYPE 4
  855. static ssize_t show_fan(struct device *dev, struct device_attribute *attr,
  856. char *buf)
  857. {
  858. struct dme1737_data *data = dme1737_update_device(dev);
  859. struct sensor_device_attribute_2
  860. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  861. int ix = sensor_attr_2->index;
  862. int fn = sensor_attr_2->nr;
  863. int res;
  864. switch (fn) {
  865. case SYS_FAN_INPUT:
  866. res = FAN_FROM_REG(data->fan[ix],
  867. ix < 4 ? 0 :
  868. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  869. break;
  870. case SYS_FAN_MIN:
  871. res = FAN_FROM_REG(data->fan_min[ix],
  872. ix < 4 ? 0 :
  873. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  874. break;
  875. case SYS_FAN_MAX:
  876. /* only valid for fan[5-6] */
  877. res = FAN_MAX_FROM_REG(data->fan_max[ix - 4]);
  878. break;
  879. case SYS_FAN_ALARM:
  880. res = (data->alarms >> DME1737_BIT_ALARM_FAN[ix]) & 0x01;
  881. break;
  882. case SYS_FAN_TYPE:
  883. /* only valid for fan[1-4] */
  884. res = FAN_TYPE_FROM_REG(data->fan_opt[ix]);
  885. break;
  886. default:
  887. res = 0;
  888. dev_dbg(dev, "Unknown function %d.\n", fn);
  889. }
  890. return sprintf(buf, "%d\n", res);
  891. }
  892. static ssize_t set_fan(struct device *dev, struct device_attribute *attr,
  893. const char *buf, size_t count)
  894. {
  895. struct dme1737_data *data = dev_get_drvdata(dev);
  896. struct i2c_client *client = &data->client;
  897. struct sensor_device_attribute_2
  898. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  899. int ix = sensor_attr_2->index;
  900. int fn = sensor_attr_2->nr;
  901. long val = simple_strtol(buf, NULL, 10);
  902. mutex_lock(&data->update_lock);
  903. switch (fn) {
  904. case SYS_FAN_MIN:
  905. if (ix < 4) {
  906. data->fan_min[ix] = FAN_TO_REG(val, 0);
  907. } else {
  908. /* Refresh the cache */
  909. data->fan_opt[ix] = dme1737_read(client,
  910. DME1737_REG_FAN_OPT(ix));
  911. /* Modify the fan min value */
  912. data->fan_min[ix] = FAN_TO_REG(val,
  913. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  914. }
  915. dme1737_write(client, DME1737_REG_FAN_MIN(ix),
  916. data->fan_min[ix] & 0xff);
  917. dme1737_write(client, DME1737_REG_FAN_MIN(ix) + 1,
  918. data->fan_min[ix] >> 8);
  919. break;
  920. case SYS_FAN_MAX:
  921. /* Only valid for fan[5-6] */
  922. data->fan_max[ix - 4] = FAN_MAX_TO_REG(val);
  923. dme1737_write(client, DME1737_REG_FAN_MAX(ix),
  924. data->fan_max[ix - 4]);
  925. break;
  926. case SYS_FAN_TYPE:
  927. /* Only valid for fan[1-4] */
  928. if (!(val == 1 || val == 2 || val == 4)) {
  929. count = -EINVAL;
  930. dev_warn(dev, "Fan type value %ld not "
  931. "supported. Choose one of 1, 2, or 4.\n",
  932. val);
  933. goto exit;
  934. }
  935. data->fan_opt[ix] = FAN_TYPE_TO_REG(val, dme1737_read(client,
  936. DME1737_REG_FAN_OPT(ix)));
  937. dme1737_write(client, DME1737_REG_FAN_OPT(ix),
  938. data->fan_opt[ix]);
  939. break;
  940. default:
  941. dev_dbg(dev, "Unknown function %d.\n", fn);
  942. }
  943. exit:
  944. mutex_unlock(&data->update_lock);
  945. return count;
  946. }
  947. /* ---------------------------------------------------------------------
  948. * PWM sysfs attributes
  949. * ix = [0-4]
  950. * --------------------------------------------------------------------- */
  951. #define SYS_PWM 0
  952. #define SYS_PWM_FREQ 1
  953. #define SYS_PWM_ENABLE 2
  954. #define SYS_PWM_RAMP_RATE 3
  955. #define SYS_PWM_AUTO_CHANNELS_ZONE 4
  956. #define SYS_PWM_AUTO_PWM_MIN 5
  957. #define SYS_PWM_AUTO_POINT1_PWM 6
  958. #define SYS_PWM_AUTO_POINT2_PWM 7
  959. static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
  960. char *buf)
  961. {
  962. struct dme1737_data *data = dme1737_update_device(dev);
  963. struct sensor_device_attribute_2
  964. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  965. int ix = sensor_attr_2->index;
  966. int fn = sensor_attr_2->nr;
  967. int res;
  968. switch (fn) {
  969. case SYS_PWM:
  970. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 0) {
  971. res = 255;
  972. } else {
  973. res = data->pwm[ix];
  974. }
  975. break;
  976. case SYS_PWM_FREQ:
  977. res = PWM_FREQ_FROM_REG(data->pwm_freq[ix]);
  978. break;
  979. case SYS_PWM_ENABLE:
  980. if (ix > 3) {
  981. res = 1; /* pwm[5-6] hard-wired to manual mode */
  982. } else {
  983. res = PWM_EN_FROM_REG(data->pwm_config[ix]);
  984. }
  985. break;
  986. case SYS_PWM_RAMP_RATE:
  987. /* Only valid for pwm[1-3] */
  988. res = PWM_RR_FROM_REG(data->pwm_rr[ix > 0], ix);
  989. break;
  990. case SYS_PWM_AUTO_CHANNELS_ZONE:
  991. /* Only valid for pwm[1-3] */
  992. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  993. res = PWM_ACZ_FROM_REG(data->pwm_config[ix]);
  994. } else {
  995. res = data->pwm_acz[ix];
  996. }
  997. break;
  998. case SYS_PWM_AUTO_PWM_MIN:
  999. /* Only valid for pwm[1-3] */
  1000. if (PWM_OFF_FROM_REG(data->pwm_rr[0], ix)) {
  1001. res = data->pwm_min[ix];
  1002. } else {
  1003. res = 0;
  1004. }
  1005. break;
  1006. case SYS_PWM_AUTO_POINT1_PWM:
  1007. /* Only valid for pwm[1-3] */
  1008. res = data->pwm_min[ix];
  1009. break;
  1010. case SYS_PWM_AUTO_POINT2_PWM:
  1011. /* Only valid for pwm[1-3] */
  1012. res = 255; /* hard-wired */
  1013. break;
  1014. default:
  1015. res = 0;
  1016. dev_dbg(dev, "Unknown function %d.\n", fn);
  1017. }
  1018. return sprintf(buf, "%d\n", res);
  1019. }
  1020. static struct attribute *dme1737_attr_pwm[];
  1021. static void dme1737_chmod_file(struct device*, struct attribute*, mode_t);
  1022. static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
  1023. const char *buf, size_t count)
  1024. {
  1025. struct dme1737_data *data = dev_get_drvdata(dev);
  1026. struct i2c_client *client = &data->client;
  1027. struct sensor_device_attribute_2
  1028. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  1029. int ix = sensor_attr_2->index;
  1030. int fn = sensor_attr_2->nr;
  1031. long val = simple_strtol(buf, NULL, 10);
  1032. mutex_lock(&data->update_lock);
  1033. switch (fn) {
  1034. case SYS_PWM:
  1035. data->pwm[ix] = SENSORS_LIMIT(val, 0, 255);
  1036. dme1737_write(client, DME1737_REG_PWM(ix), data->pwm[ix]);
  1037. break;
  1038. case SYS_PWM_FREQ:
  1039. data->pwm_freq[ix] = PWM_FREQ_TO_REG(val, dme1737_read(client,
  1040. DME1737_REG_PWM_FREQ(ix)));
  1041. dme1737_write(client, DME1737_REG_PWM_FREQ(ix),
  1042. data->pwm_freq[ix]);
  1043. break;
  1044. case SYS_PWM_ENABLE:
  1045. /* Only valid for pwm[1-3] */
  1046. if (val < 0 || val > 2) {
  1047. count = -EINVAL;
  1048. dev_warn(dev, "PWM enable %ld not "
  1049. "supported. Choose one of 0, 1, or 2.\n",
  1050. val);
  1051. goto exit;
  1052. }
  1053. /* Refresh the cache */
  1054. data->pwm_config[ix] = dme1737_read(client,
  1055. DME1737_REG_PWM_CONFIG(ix));
  1056. if (val == PWM_EN_FROM_REG(data->pwm_config[ix])) {
  1057. /* Bail out if no change */
  1058. goto exit;
  1059. }
  1060. /* Do some housekeeping if we are currently in auto mode */
  1061. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1062. /* Save the current zone channel assignment */
  1063. data->pwm_acz[ix] = PWM_ACZ_FROM_REG(
  1064. data->pwm_config[ix]);
  1065. /* Save the current ramp rate state and disable it */
  1066. data->pwm_rr[ix > 0] = dme1737_read(client,
  1067. DME1737_REG_PWM_RR(ix > 0));
  1068. data->pwm_rr_en &= ~(1 << ix);
  1069. if (PWM_RR_EN_FROM_REG(data->pwm_rr[ix > 0], ix)) {
  1070. data->pwm_rr_en |= (1 << ix);
  1071. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(0, ix,
  1072. data->pwm_rr[ix > 0]);
  1073. dme1737_write(client,
  1074. DME1737_REG_PWM_RR(ix > 0),
  1075. data->pwm_rr[ix > 0]);
  1076. }
  1077. }
  1078. /* Set the new PWM mode */
  1079. switch (val) {
  1080. case 0:
  1081. /* Change permissions of pwm[ix] to read-only */
  1082. dme1737_chmod_file(dev, dme1737_attr_pwm[ix],
  1083. S_IRUGO);
  1084. /* Turn fan fully on */
  1085. data->pwm_config[ix] = PWM_EN_TO_REG(0,
  1086. data->pwm_config[ix]);
  1087. dme1737_write(client, DME1737_REG_PWM_CONFIG(ix),
  1088. data->pwm_config[ix]);
  1089. break;
  1090. case 1:
  1091. /* Turn on manual mode */
  1092. data->pwm_config[ix] = PWM_EN_TO_REG(1,
  1093. data->pwm_config[ix]);
  1094. dme1737_write(client, DME1737_REG_PWM_CONFIG(ix),
  1095. data->pwm_config[ix]);
  1096. /* Change permissions of pwm[ix] to read-writeable */
  1097. dme1737_chmod_file(dev, dme1737_attr_pwm[ix],
  1098. S_IRUGO | S_IWUSR);
  1099. break;
  1100. case 2:
  1101. /* Change permissions of pwm[ix] to read-only */
  1102. dme1737_chmod_file(dev, dme1737_attr_pwm[ix],
  1103. S_IRUGO);
  1104. /* Turn on auto mode using the saved zone channel
  1105. * assignment */
  1106. data->pwm_config[ix] = PWM_ACZ_TO_REG(
  1107. data->pwm_acz[ix],
  1108. data->pwm_config[ix]);
  1109. dme1737_write(client, DME1737_REG_PWM_CONFIG(ix),
  1110. data->pwm_config[ix]);
  1111. /* Enable PWM ramp rate if previously enabled */
  1112. if (data->pwm_rr_en & (1 << ix)) {
  1113. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(1, ix,
  1114. dme1737_read(client,
  1115. DME1737_REG_PWM_RR(ix > 0)));
  1116. dme1737_write(client,
  1117. DME1737_REG_PWM_RR(ix > 0),
  1118. data->pwm_rr[ix > 0]);
  1119. }
  1120. break;
  1121. }
  1122. break;
  1123. case SYS_PWM_RAMP_RATE:
  1124. /* Only valid for pwm[1-3] */
  1125. /* Refresh the cache */
  1126. data->pwm_config[ix] = dme1737_read(client,
  1127. DME1737_REG_PWM_CONFIG(ix));
  1128. data->pwm_rr[ix > 0] = dme1737_read(client,
  1129. DME1737_REG_PWM_RR(ix > 0));
  1130. /* Set the ramp rate value */
  1131. if (val > 0) {
  1132. data->pwm_rr[ix > 0] = PWM_RR_TO_REG(val, ix,
  1133. data->pwm_rr[ix > 0]);
  1134. }
  1135. /* Enable/disable the feature only if the associated PWM
  1136. * output is in automatic mode. */
  1137. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1138. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(val > 0, ix,
  1139. data->pwm_rr[ix > 0]);
  1140. }
  1141. dme1737_write(client, DME1737_REG_PWM_RR(ix > 0),
  1142. data->pwm_rr[ix > 0]);
  1143. break;
  1144. case SYS_PWM_AUTO_CHANNELS_ZONE:
  1145. /* Only valid for pwm[1-3] */
  1146. if (!(val == 1 || val == 2 || val == 4 ||
  1147. val == 6 || val == 7)) {
  1148. count = -EINVAL;
  1149. dev_warn(dev, "PWM auto channels zone %ld "
  1150. "not supported. Choose one of 1, 2, 4, 6, "
  1151. "or 7.\n", val);
  1152. goto exit;
  1153. }
  1154. /* Refresh the cache */
  1155. data->pwm_config[ix] = dme1737_read(client,
  1156. DME1737_REG_PWM_CONFIG(ix));
  1157. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1158. /* PWM is already in auto mode so update the temp
  1159. * channel assignment */
  1160. data->pwm_config[ix] = PWM_ACZ_TO_REG(val,
  1161. data->pwm_config[ix]);
  1162. dme1737_write(client, DME1737_REG_PWM_CONFIG(ix),
  1163. data->pwm_config[ix]);
  1164. } else {
  1165. /* PWM is not in auto mode so we save the temp
  1166. * channel assignment for later use */
  1167. data->pwm_acz[ix] = val;
  1168. }
  1169. break;
  1170. case SYS_PWM_AUTO_PWM_MIN:
  1171. /* Only valid for pwm[1-3] */
  1172. /* Refresh the cache */
  1173. data->pwm_min[ix] = dme1737_read(client,
  1174. DME1737_REG_PWM_MIN(ix));
  1175. /* There are only 2 values supported for the auto_pwm_min
  1176. * value: 0 or auto_point1_pwm. So if the temperature drops
  1177. * below the auto_point1_temp_hyst value, the fan either turns
  1178. * off or runs at auto_point1_pwm duty-cycle. */
  1179. if (val > ((data->pwm_min[ix] + 1) / 2)) {
  1180. data->pwm_rr[0] = PWM_OFF_TO_REG(1, ix,
  1181. dme1737_read(client,
  1182. DME1737_REG_PWM_RR(0)));
  1183. } else {
  1184. data->pwm_rr[0] = PWM_OFF_TO_REG(0, ix,
  1185. dme1737_read(client,
  1186. DME1737_REG_PWM_RR(0)));
  1187. }
  1188. dme1737_write(client, DME1737_REG_PWM_RR(0),
  1189. data->pwm_rr[0]);
  1190. break;
  1191. case SYS_PWM_AUTO_POINT1_PWM:
  1192. /* Only valid for pwm[1-3] */
  1193. data->pwm_min[ix] = SENSORS_LIMIT(val, 0, 255);
  1194. dme1737_write(client, DME1737_REG_PWM_MIN(ix),
  1195. data->pwm_min[ix]);
  1196. break;
  1197. default:
  1198. dev_dbg(dev, "Unknown function %d.\n", fn);
  1199. }
  1200. exit:
  1201. mutex_unlock(&data->update_lock);
  1202. return count;
  1203. }
  1204. /* ---------------------------------------------------------------------
  1205. * Miscellaneous sysfs attributes
  1206. * --------------------------------------------------------------------- */
  1207. static ssize_t show_vrm(struct device *dev, struct device_attribute *attr,
  1208. char *buf)
  1209. {
  1210. struct i2c_client *client = to_i2c_client(dev);
  1211. struct dme1737_data *data = i2c_get_clientdata(client);
  1212. return sprintf(buf, "%d\n", data->vrm);
  1213. }
  1214. static ssize_t set_vrm(struct device *dev, struct device_attribute *attr,
  1215. const char *buf, size_t count)
  1216. {
  1217. struct dme1737_data *data = dev_get_drvdata(dev);
  1218. long val = simple_strtol(buf, NULL, 10);
  1219. data->vrm = val;
  1220. return count;
  1221. }
  1222. static ssize_t show_vid(struct device *dev, struct device_attribute *attr,
  1223. char *buf)
  1224. {
  1225. struct dme1737_data *data = dme1737_update_device(dev);
  1226. return sprintf(buf, "%d\n", vid_from_reg(data->vid, data->vrm));
  1227. }
  1228. static ssize_t show_name(struct device *dev, struct device_attribute *attr,
  1229. char *buf)
  1230. {
  1231. struct dme1737_data *data = dev_get_drvdata(dev);
  1232. return sprintf(buf, "%s\n", data->client.name);
  1233. }
  1234. /* ---------------------------------------------------------------------
  1235. * Sysfs device attribute defines and structs
  1236. * --------------------------------------------------------------------- */
  1237. /* Voltages 0-6 */
  1238. #define SENSOR_DEVICE_ATTR_IN(ix) \
  1239. static SENSOR_DEVICE_ATTR_2(in##ix##_input, S_IRUGO, \
  1240. show_in, NULL, SYS_IN_INPUT, ix); \
  1241. static SENSOR_DEVICE_ATTR_2(in##ix##_min, S_IRUGO | S_IWUSR, \
  1242. show_in, set_in, SYS_IN_MIN, ix); \
  1243. static SENSOR_DEVICE_ATTR_2(in##ix##_max, S_IRUGO | S_IWUSR, \
  1244. show_in, set_in, SYS_IN_MAX, ix); \
  1245. static SENSOR_DEVICE_ATTR_2(in##ix##_alarm, S_IRUGO, \
  1246. show_in, NULL, SYS_IN_ALARM, ix)
  1247. SENSOR_DEVICE_ATTR_IN(0);
  1248. SENSOR_DEVICE_ATTR_IN(1);
  1249. SENSOR_DEVICE_ATTR_IN(2);
  1250. SENSOR_DEVICE_ATTR_IN(3);
  1251. SENSOR_DEVICE_ATTR_IN(4);
  1252. SENSOR_DEVICE_ATTR_IN(5);
  1253. SENSOR_DEVICE_ATTR_IN(6);
  1254. /* Temperatures 1-3 */
  1255. #define SENSOR_DEVICE_ATTR_TEMP(ix) \
  1256. static SENSOR_DEVICE_ATTR_2(temp##ix##_input, S_IRUGO, \
  1257. show_temp, NULL, SYS_TEMP_INPUT, ix-1); \
  1258. static SENSOR_DEVICE_ATTR_2(temp##ix##_min, S_IRUGO | S_IWUSR, \
  1259. show_temp, set_temp, SYS_TEMP_MIN, ix-1); \
  1260. static SENSOR_DEVICE_ATTR_2(temp##ix##_max, S_IRUGO | S_IWUSR, \
  1261. show_temp, set_temp, SYS_TEMP_MAX, ix-1); \
  1262. static SENSOR_DEVICE_ATTR_2(temp##ix##_offset, S_IRUGO, \
  1263. show_temp, set_temp, SYS_TEMP_OFFSET, ix-1); \
  1264. static SENSOR_DEVICE_ATTR_2(temp##ix##_alarm, S_IRUGO, \
  1265. show_temp, NULL, SYS_TEMP_ALARM, ix-1); \
  1266. static SENSOR_DEVICE_ATTR_2(temp##ix##_fault, S_IRUGO, \
  1267. show_temp, NULL, SYS_TEMP_FAULT, ix-1)
  1268. SENSOR_DEVICE_ATTR_TEMP(1);
  1269. SENSOR_DEVICE_ATTR_TEMP(2);
  1270. SENSOR_DEVICE_ATTR_TEMP(3);
  1271. /* Zones 1-3 */
  1272. #define SENSOR_DEVICE_ATTR_ZONE(ix) \
  1273. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_channels_temp, S_IRUGO, \
  1274. show_zone, NULL, SYS_ZONE_AUTO_CHANNELS_TEMP, ix-1); \
  1275. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point1_temp_hyst, S_IRUGO, \
  1276. show_zone, set_zone, SYS_ZONE_AUTO_POINT1_TEMP_HYST, ix-1); \
  1277. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point1_temp, S_IRUGO, \
  1278. show_zone, set_zone, SYS_ZONE_AUTO_POINT1_TEMP, ix-1); \
  1279. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point2_temp, S_IRUGO, \
  1280. show_zone, set_zone, SYS_ZONE_AUTO_POINT2_TEMP, ix-1); \
  1281. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point3_temp, S_IRUGO, \
  1282. show_zone, set_zone, SYS_ZONE_AUTO_POINT3_TEMP, ix-1)
  1283. SENSOR_DEVICE_ATTR_ZONE(1);
  1284. SENSOR_DEVICE_ATTR_ZONE(2);
  1285. SENSOR_DEVICE_ATTR_ZONE(3);
  1286. /* Fans 1-4 */
  1287. #define SENSOR_DEVICE_ATTR_FAN_1TO4(ix) \
  1288. static SENSOR_DEVICE_ATTR_2(fan##ix##_input, S_IRUGO, \
  1289. show_fan, NULL, SYS_FAN_INPUT, ix-1); \
  1290. static SENSOR_DEVICE_ATTR_2(fan##ix##_min, S_IRUGO | S_IWUSR, \
  1291. show_fan, set_fan, SYS_FAN_MIN, ix-1); \
  1292. static SENSOR_DEVICE_ATTR_2(fan##ix##_alarm, S_IRUGO, \
  1293. show_fan, NULL, SYS_FAN_ALARM, ix-1); \
  1294. static SENSOR_DEVICE_ATTR_2(fan##ix##_type, S_IRUGO | S_IWUSR, \
  1295. show_fan, set_fan, SYS_FAN_TYPE, ix-1)
  1296. SENSOR_DEVICE_ATTR_FAN_1TO4(1);
  1297. SENSOR_DEVICE_ATTR_FAN_1TO4(2);
  1298. SENSOR_DEVICE_ATTR_FAN_1TO4(3);
  1299. SENSOR_DEVICE_ATTR_FAN_1TO4(4);
  1300. /* Fans 5-6 */
  1301. #define SENSOR_DEVICE_ATTR_FAN_5TO6(ix) \
  1302. static SENSOR_DEVICE_ATTR_2(fan##ix##_input, S_IRUGO, \
  1303. show_fan, NULL, SYS_FAN_INPUT, ix-1); \
  1304. static SENSOR_DEVICE_ATTR_2(fan##ix##_min, S_IRUGO | S_IWUSR, \
  1305. show_fan, set_fan, SYS_FAN_MIN, ix-1); \
  1306. static SENSOR_DEVICE_ATTR_2(fan##ix##_alarm, S_IRUGO, \
  1307. show_fan, NULL, SYS_FAN_ALARM, ix-1); \
  1308. static SENSOR_DEVICE_ATTR_2(fan##ix##_max, S_IRUGO | S_IWUSR, \
  1309. show_fan, set_fan, SYS_FAN_MAX, ix-1)
  1310. SENSOR_DEVICE_ATTR_FAN_5TO6(5);
  1311. SENSOR_DEVICE_ATTR_FAN_5TO6(6);
  1312. /* PWMs 1-3 */
  1313. #define SENSOR_DEVICE_ATTR_PWM_1TO3(ix) \
  1314. static SENSOR_DEVICE_ATTR_2(pwm##ix, S_IRUGO, \
  1315. show_pwm, set_pwm, SYS_PWM, ix-1); \
  1316. static SENSOR_DEVICE_ATTR_2(pwm##ix##_freq, S_IRUGO, \
  1317. show_pwm, set_pwm, SYS_PWM_FREQ, ix-1); \
  1318. static SENSOR_DEVICE_ATTR_2(pwm##ix##_enable, S_IRUGO, \
  1319. show_pwm, set_pwm, SYS_PWM_ENABLE, ix-1); \
  1320. static SENSOR_DEVICE_ATTR_2(pwm##ix##_ramp_rate, S_IRUGO, \
  1321. show_pwm, set_pwm, SYS_PWM_RAMP_RATE, ix-1); \
  1322. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_channels_zone, S_IRUGO, \
  1323. show_pwm, set_pwm, SYS_PWM_AUTO_CHANNELS_ZONE, ix-1); \
  1324. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_pwm_min, S_IRUGO, \
  1325. show_pwm, set_pwm, SYS_PWM_AUTO_PWM_MIN, ix-1); \
  1326. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_point1_pwm, S_IRUGO, \
  1327. show_pwm, set_pwm, SYS_PWM_AUTO_POINT1_PWM, ix-1); \
  1328. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_point2_pwm, S_IRUGO, \
  1329. show_pwm, NULL, SYS_PWM_AUTO_POINT2_PWM, ix-1)
  1330. SENSOR_DEVICE_ATTR_PWM_1TO3(1);
  1331. SENSOR_DEVICE_ATTR_PWM_1TO3(2);
  1332. SENSOR_DEVICE_ATTR_PWM_1TO3(3);
  1333. /* PWMs 5-6 */
  1334. #define SENSOR_DEVICE_ATTR_PWM_5TO6(ix) \
  1335. static SENSOR_DEVICE_ATTR_2(pwm##ix, S_IRUGO, \
  1336. show_pwm, set_pwm, SYS_PWM, ix-1); \
  1337. static SENSOR_DEVICE_ATTR_2(pwm##ix##_freq, S_IRUGO, \
  1338. show_pwm, set_pwm, SYS_PWM_FREQ, ix-1); \
  1339. static SENSOR_DEVICE_ATTR_2(pwm##ix##_enable, S_IRUGO, \
  1340. show_pwm, NULL, SYS_PWM_ENABLE, ix-1)
  1341. SENSOR_DEVICE_ATTR_PWM_5TO6(5);
  1342. SENSOR_DEVICE_ATTR_PWM_5TO6(6);
  1343. /* Misc */
  1344. static DEVICE_ATTR(vrm, S_IRUGO | S_IWUSR, show_vrm, set_vrm);
  1345. static DEVICE_ATTR(cpu0_vid, S_IRUGO, show_vid, NULL);
  1346. static DEVICE_ATTR(name, S_IRUGO, show_name, NULL); /* for ISA devices */
  1347. /* This struct holds all the attributes that are always present and need to be
  1348. * created unconditionally. The attributes that need modification of their
  1349. * permissions are created read-only and write permissions are added or removed
  1350. * on the fly when required */
  1351. static struct attribute *dme1737_attr[] ={
  1352. /* Voltages */
  1353. &sensor_dev_attr_in0_input.dev_attr.attr,
  1354. &sensor_dev_attr_in0_min.dev_attr.attr,
  1355. &sensor_dev_attr_in0_max.dev_attr.attr,
  1356. &sensor_dev_attr_in0_alarm.dev_attr.attr,
  1357. &sensor_dev_attr_in1_input.dev_attr.attr,
  1358. &sensor_dev_attr_in1_min.dev_attr.attr,
  1359. &sensor_dev_attr_in1_max.dev_attr.attr,
  1360. &sensor_dev_attr_in1_alarm.dev_attr.attr,
  1361. &sensor_dev_attr_in2_input.dev_attr.attr,
  1362. &sensor_dev_attr_in2_min.dev_attr.attr,
  1363. &sensor_dev_attr_in2_max.dev_attr.attr,
  1364. &sensor_dev_attr_in2_alarm.dev_attr.attr,
  1365. &sensor_dev_attr_in3_input.dev_attr.attr,
  1366. &sensor_dev_attr_in3_min.dev_attr.attr,
  1367. &sensor_dev_attr_in3_max.dev_attr.attr,
  1368. &sensor_dev_attr_in3_alarm.dev_attr.attr,
  1369. &sensor_dev_attr_in4_input.dev_attr.attr,
  1370. &sensor_dev_attr_in4_min.dev_attr.attr,
  1371. &sensor_dev_attr_in4_max.dev_attr.attr,
  1372. &sensor_dev_attr_in4_alarm.dev_attr.attr,
  1373. &sensor_dev_attr_in5_input.dev_attr.attr,
  1374. &sensor_dev_attr_in5_min.dev_attr.attr,
  1375. &sensor_dev_attr_in5_max.dev_attr.attr,
  1376. &sensor_dev_attr_in5_alarm.dev_attr.attr,
  1377. &sensor_dev_attr_in6_input.dev_attr.attr,
  1378. &sensor_dev_attr_in6_min.dev_attr.attr,
  1379. &sensor_dev_attr_in6_max.dev_attr.attr,
  1380. &sensor_dev_attr_in6_alarm.dev_attr.attr,
  1381. /* Temperatures */
  1382. &sensor_dev_attr_temp1_input.dev_attr.attr,
  1383. &sensor_dev_attr_temp1_min.dev_attr.attr,
  1384. &sensor_dev_attr_temp1_max.dev_attr.attr,
  1385. &sensor_dev_attr_temp1_alarm.dev_attr.attr,
  1386. &sensor_dev_attr_temp1_fault.dev_attr.attr,
  1387. &sensor_dev_attr_temp1_offset.dev_attr.attr,
  1388. &sensor_dev_attr_temp2_input.dev_attr.attr,
  1389. &sensor_dev_attr_temp2_min.dev_attr.attr,
  1390. &sensor_dev_attr_temp2_max.dev_attr.attr,
  1391. &sensor_dev_attr_temp2_alarm.dev_attr.attr,
  1392. &sensor_dev_attr_temp2_fault.dev_attr.attr,
  1393. &sensor_dev_attr_temp2_offset.dev_attr.attr,
  1394. &sensor_dev_attr_temp3_input.dev_attr.attr,
  1395. &sensor_dev_attr_temp3_min.dev_attr.attr,
  1396. &sensor_dev_attr_temp3_max.dev_attr.attr,
  1397. &sensor_dev_attr_temp3_alarm.dev_attr.attr,
  1398. &sensor_dev_attr_temp3_fault.dev_attr.attr,
  1399. &sensor_dev_attr_temp3_offset.dev_attr.attr,
  1400. /* Zones */
  1401. &sensor_dev_attr_zone1_auto_point1_temp_hyst.dev_attr.attr,
  1402. &sensor_dev_attr_zone1_auto_point1_temp.dev_attr.attr,
  1403. &sensor_dev_attr_zone1_auto_point2_temp.dev_attr.attr,
  1404. &sensor_dev_attr_zone1_auto_point3_temp.dev_attr.attr,
  1405. &sensor_dev_attr_zone1_auto_channels_temp.dev_attr.attr,
  1406. &sensor_dev_attr_zone2_auto_point1_temp_hyst.dev_attr.attr,
  1407. &sensor_dev_attr_zone2_auto_point1_temp.dev_attr.attr,
  1408. &sensor_dev_attr_zone2_auto_point2_temp.dev_attr.attr,
  1409. &sensor_dev_attr_zone2_auto_point3_temp.dev_attr.attr,
  1410. &sensor_dev_attr_zone2_auto_channels_temp.dev_attr.attr,
  1411. &sensor_dev_attr_zone3_auto_point1_temp_hyst.dev_attr.attr,
  1412. &sensor_dev_attr_zone3_auto_point1_temp.dev_attr.attr,
  1413. &sensor_dev_attr_zone3_auto_point2_temp.dev_attr.attr,
  1414. &sensor_dev_attr_zone3_auto_point3_temp.dev_attr.attr,
  1415. &sensor_dev_attr_zone3_auto_channels_temp.dev_attr.attr,
  1416. /* Misc */
  1417. &dev_attr_vrm.attr,
  1418. &dev_attr_cpu0_vid.attr,
  1419. NULL
  1420. };
  1421. static const struct attribute_group dme1737_group = {
  1422. .attrs = dme1737_attr,
  1423. };
  1424. /* The following structs hold the PWM attributes, some of which are optional.
  1425. * Their creation depends on the chip configuration which is determined during
  1426. * module load. */
  1427. static struct attribute *dme1737_attr_pwm1[] = {
  1428. &sensor_dev_attr_pwm1.dev_attr.attr,
  1429. &sensor_dev_attr_pwm1_freq.dev_attr.attr,
  1430. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  1431. &sensor_dev_attr_pwm1_ramp_rate.dev_attr.attr,
  1432. &sensor_dev_attr_pwm1_auto_channels_zone.dev_attr.attr,
  1433. &sensor_dev_attr_pwm1_auto_pwm_min.dev_attr.attr,
  1434. &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
  1435. &sensor_dev_attr_pwm1_auto_point2_pwm.dev_attr.attr,
  1436. NULL
  1437. };
  1438. static struct attribute *dme1737_attr_pwm2[] = {
  1439. &sensor_dev_attr_pwm2.dev_attr.attr,
  1440. &sensor_dev_attr_pwm2_freq.dev_attr.attr,
  1441. &sensor_dev_attr_pwm2_enable.dev_attr.attr,
  1442. &sensor_dev_attr_pwm2_ramp_rate.dev_attr.attr,
  1443. &sensor_dev_attr_pwm2_auto_channels_zone.dev_attr.attr,
  1444. &sensor_dev_attr_pwm2_auto_pwm_min.dev_attr.attr,
  1445. &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,
  1446. &sensor_dev_attr_pwm2_auto_point2_pwm.dev_attr.attr,
  1447. NULL
  1448. };
  1449. static struct attribute *dme1737_attr_pwm3[] = {
  1450. &sensor_dev_attr_pwm3.dev_attr.attr,
  1451. &sensor_dev_attr_pwm3_freq.dev_attr.attr,
  1452. &sensor_dev_attr_pwm3_enable.dev_attr.attr,
  1453. &sensor_dev_attr_pwm3_ramp_rate.dev_attr.attr,
  1454. &sensor_dev_attr_pwm3_auto_channels_zone.dev_attr.attr,
  1455. &sensor_dev_attr_pwm3_auto_pwm_min.dev_attr.attr,
  1456. &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,
  1457. &sensor_dev_attr_pwm3_auto_point2_pwm.dev_attr.attr,
  1458. NULL
  1459. };
  1460. static struct attribute *dme1737_attr_pwm5[] = {
  1461. &sensor_dev_attr_pwm5.dev_attr.attr,
  1462. &sensor_dev_attr_pwm5_freq.dev_attr.attr,
  1463. &sensor_dev_attr_pwm5_enable.dev_attr.attr,
  1464. NULL
  1465. };
  1466. static struct attribute *dme1737_attr_pwm6[] = {
  1467. &sensor_dev_attr_pwm6.dev_attr.attr,
  1468. &sensor_dev_attr_pwm6_freq.dev_attr.attr,
  1469. &sensor_dev_attr_pwm6_enable.dev_attr.attr,
  1470. NULL
  1471. };
  1472. static const struct attribute_group dme1737_pwm_group[] = {
  1473. { .attrs = dme1737_attr_pwm1 },
  1474. { .attrs = dme1737_attr_pwm2 },
  1475. { .attrs = dme1737_attr_pwm3 },
  1476. { .attrs = NULL },
  1477. { .attrs = dme1737_attr_pwm5 },
  1478. { .attrs = dme1737_attr_pwm6 },
  1479. };
  1480. /* The following structs hold the fan attributes, some of which are optional.
  1481. * Their creation depends on the chip configuration which is determined during
  1482. * module load. */
  1483. static struct attribute *dme1737_attr_fan1[] = {
  1484. &sensor_dev_attr_fan1_input.dev_attr.attr,
  1485. &sensor_dev_attr_fan1_min.dev_attr.attr,
  1486. &sensor_dev_attr_fan1_alarm.dev_attr.attr,
  1487. &sensor_dev_attr_fan1_type.dev_attr.attr,
  1488. NULL
  1489. };
  1490. static struct attribute *dme1737_attr_fan2[] = {
  1491. &sensor_dev_attr_fan2_input.dev_attr.attr,
  1492. &sensor_dev_attr_fan2_min.dev_attr.attr,
  1493. &sensor_dev_attr_fan2_alarm.dev_attr.attr,
  1494. &sensor_dev_attr_fan2_type.dev_attr.attr,
  1495. NULL
  1496. };
  1497. static struct attribute *dme1737_attr_fan3[] = {
  1498. &sensor_dev_attr_fan3_input.dev_attr.attr,
  1499. &sensor_dev_attr_fan3_min.dev_attr.attr,
  1500. &sensor_dev_attr_fan3_alarm.dev_attr.attr,
  1501. &sensor_dev_attr_fan3_type.dev_attr.attr,
  1502. NULL
  1503. };
  1504. static struct attribute *dme1737_attr_fan4[] = {
  1505. &sensor_dev_attr_fan4_input.dev_attr.attr,
  1506. &sensor_dev_attr_fan4_min.dev_attr.attr,
  1507. &sensor_dev_attr_fan4_alarm.dev_attr.attr,
  1508. &sensor_dev_attr_fan4_type.dev_attr.attr,
  1509. NULL
  1510. };
  1511. static struct attribute *dme1737_attr_fan5[] = {
  1512. &sensor_dev_attr_fan5_input.dev_attr.attr,
  1513. &sensor_dev_attr_fan5_min.dev_attr.attr,
  1514. &sensor_dev_attr_fan5_alarm.dev_attr.attr,
  1515. &sensor_dev_attr_fan5_max.dev_attr.attr,
  1516. NULL
  1517. };
  1518. static struct attribute *dme1737_attr_fan6[] = {
  1519. &sensor_dev_attr_fan6_input.dev_attr.attr,
  1520. &sensor_dev_attr_fan6_min.dev_attr.attr,
  1521. &sensor_dev_attr_fan6_alarm.dev_attr.attr,
  1522. &sensor_dev_attr_fan6_max.dev_attr.attr,
  1523. NULL
  1524. };
  1525. static const struct attribute_group dme1737_fan_group[] = {
  1526. { .attrs = dme1737_attr_fan1 },
  1527. { .attrs = dme1737_attr_fan2 },
  1528. { .attrs = dme1737_attr_fan3 },
  1529. { .attrs = dme1737_attr_fan4 },
  1530. { .attrs = dme1737_attr_fan5 },
  1531. { .attrs = dme1737_attr_fan6 },
  1532. };
  1533. /* The permissions of all of the following attributes are changed to read-
  1534. * writeable if the chip is *not* locked. Otherwise they stay read-only. */
  1535. static struct attribute *dme1737_attr_lock[] = {
  1536. /* Temperatures */
  1537. &sensor_dev_attr_temp1_offset.dev_attr.attr,
  1538. &sensor_dev_attr_temp2_offset.dev_attr.attr,
  1539. &sensor_dev_attr_temp3_offset.dev_attr.attr,
  1540. /* Zones */
  1541. &sensor_dev_attr_zone1_auto_point1_temp_hyst.dev_attr.attr,
  1542. &sensor_dev_attr_zone1_auto_point1_temp.dev_attr.attr,
  1543. &sensor_dev_attr_zone1_auto_point2_temp.dev_attr.attr,
  1544. &sensor_dev_attr_zone1_auto_point3_temp.dev_attr.attr,
  1545. &sensor_dev_attr_zone2_auto_point1_temp_hyst.dev_attr.attr,
  1546. &sensor_dev_attr_zone2_auto_point1_temp.dev_attr.attr,
  1547. &sensor_dev_attr_zone2_auto_point2_temp.dev_attr.attr,
  1548. &sensor_dev_attr_zone2_auto_point3_temp.dev_attr.attr,
  1549. &sensor_dev_attr_zone3_auto_point1_temp_hyst.dev_attr.attr,
  1550. &sensor_dev_attr_zone3_auto_point1_temp.dev_attr.attr,
  1551. &sensor_dev_attr_zone3_auto_point2_temp.dev_attr.attr,
  1552. &sensor_dev_attr_zone3_auto_point3_temp.dev_attr.attr,
  1553. NULL
  1554. };
  1555. static const struct attribute_group dme1737_lock_group = {
  1556. .attrs = dme1737_attr_lock,
  1557. };
  1558. /* The permissions of the following PWM attributes are changed to read-
  1559. * writeable if the chip is *not* locked and the respective PWM is available.
  1560. * Otherwise they stay read-only. */
  1561. static struct attribute *dme1737_attr_pwm1_lock[] = {
  1562. &sensor_dev_attr_pwm1_freq.dev_attr.attr,
  1563. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  1564. &sensor_dev_attr_pwm1_ramp_rate.dev_attr.attr,
  1565. &sensor_dev_attr_pwm1_auto_channels_zone.dev_attr.attr,
  1566. &sensor_dev_attr_pwm1_auto_pwm_min.dev_attr.attr,
  1567. &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
  1568. NULL
  1569. };
  1570. static struct attribute *dme1737_attr_pwm2_lock[] = {
  1571. &sensor_dev_attr_pwm2_freq.dev_attr.attr,
  1572. &sensor_dev_attr_pwm2_enable.dev_attr.attr,
  1573. &sensor_dev_attr_pwm2_ramp_rate.dev_attr.attr,
  1574. &sensor_dev_attr_pwm2_auto_channels_zone.dev_attr.attr,
  1575. &sensor_dev_attr_pwm2_auto_pwm_min.dev_attr.attr,
  1576. &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,
  1577. NULL
  1578. };
  1579. static struct attribute *dme1737_attr_pwm3_lock[] = {
  1580. &sensor_dev_attr_pwm3_freq.dev_attr.attr,
  1581. &sensor_dev_attr_pwm3_enable.dev_attr.attr,
  1582. &sensor_dev_attr_pwm3_ramp_rate.dev_attr.attr,
  1583. &sensor_dev_attr_pwm3_auto_channels_zone.dev_attr.attr,
  1584. &sensor_dev_attr_pwm3_auto_pwm_min.dev_attr.attr,
  1585. &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,
  1586. NULL
  1587. };
  1588. static struct attribute *dme1737_attr_pwm5_lock[] = {
  1589. &sensor_dev_attr_pwm5.dev_attr.attr,
  1590. &sensor_dev_attr_pwm5_freq.dev_attr.attr,
  1591. NULL
  1592. };
  1593. static struct attribute *dme1737_attr_pwm6_lock[] = {
  1594. &sensor_dev_attr_pwm6.dev_attr.attr,
  1595. &sensor_dev_attr_pwm6_freq.dev_attr.attr,
  1596. NULL
  1597. };
  1598. static const struct attribute_group dme1737_pwm_lock_group[] = {
  1599. { .attrs = dme1737_attr_pwm1_lock },
  1600. { .attrs = dme1737_attr_pwm2_lock },
  1601. { .attrs = dme1737_attr_pwm3_lock },
  1602. { .attrs = NULL },
  1603. { .attrs = dme1737_attr_pwm5_lock },
  1604. { .attrs = dme1737_attr_pwm6_lock },
  1605. };
  1606. /* Pwm[1-3] are read-writeable if the associated pwm is in manual mode and the
  1607. * chip is not locked. Otherwise they are read-only. */
  1608. static struct attribute *dme1737_attr_pwm[] = {
  1609. &sensor_dev_attr_pwm1.dev_attr.attr,
  1610. &sensor_dev_attr_pwm2.dev_attr.attr,
  1611. &sensor_dev_attr_pwm3.dev_attr.attr,
  1612. };
  1613. /* ---------------------------------------------------------------------
  1614. * Super-IO functions
  1615. * --------------------------------------------------------------------- */
  1616. static inline void dme1737_sio_enter(int sio_cip)
  1617. {
  1618. outb(0x55, sio_cip);
  1619. }
  1620. static inline void dme1737_sio_exit(int sio_cip)
  1621. {
  1622. outb(0xaa, sio_cip);
  1623. }
  1624. static inline int dme1737_sio_inb(int sio_cip, int reg)
  1625. {
  1626. outb(reg, sio_cip);
  1627. return inb(sio_cip + 1);
  1628. }
  1629. static inline void dme1737_sio_outb(int sio_cip, int reg, int val)
  1630. {
  1631. outb(reg, sio_cip);
  1632. outb(val, sio_cip + 1);
  1633. }
  1634. /* ---------------------------------------------------------------------
  1635. * Device initialization
  1636. * --------------------------------------------------------------------- */
  1637. static int dme1737_i2c_get_features(int, struct dme1737_data*);
  1638. static void dme1737_chmod_file(struct device *dev,
  1639. struct attribute *attr, mode_t mode)
  1640. {
  1641. if (sysfs_chmod_file(&dev->kobj, attr, mode)) {
  1642. dev_warn(dev, "Failed to change permissions of %s.\n",
  1643. attr->name);
  1644. }
  1645. }
  1646. static void dme1737_chmod_group(struct device *dev,
  1647. const struct attribute_group *group,
  1648. mode_t mode)
  1649. {
  1650. struct attribute **attr;
  1651. for (attr = group->attrs; *attr; attr++) {
  1652. dme1737_chmod_file(dev, *attr, mode);
  1653. }
  1654. }
  1655. static void dme1737_remove_files(struct device *dev)
  1656. {
  1657. struct dme1737_data *data = dev_get_drvdata(dev);
  1658. int ix;
  1659. for (ix = 0; ix < ARRAY_SIZE(dme1737_fan_group); ix++) {
  1660. if (data->has_fan & (1 << ix)) {
  1661. sysfs_remove_group(&dev->kobj,
  1662. &dme1737_fan_group[ix]);
  1663. }
  1664. }
  1665. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_group); ix++) {
  1666. if (data->has_pwm & (1 << ix)) {
  1667. sysfs_remove_group(&dev->kobj,
  1668. &dme1737_pwm_group[ix]);
  1669. }
  1670. }
  1671. sysfs_remove_group(&dev->kobj, &dme1737_group);
  1672. if (!data->client.driver) {
  1673. sysfs_remove_file(&dev->kobj, &dev_attr_name.attr);
  1674. }
  1675. }
  1676. static int dme1737_create_files(struct device *dev)
  1677. {
  1678. struct dme1737_data *data = dev_get_drvdata(dev);
  1679. int err, ix;
  1680. /* Create a name attribute for ISA devices */
  1681. if (!data->client.driver &&
  1682. (err = sysfs_create_file(&dev->kobj, &dev_attr_name.attr))) {
  1683. goto exit;
  1684. }
  1685. /* Create standard sysfs attributes */
  1686. if ((err = sysfs_create_group(&dev->kobj, &dme1737_group))) {
  1687. goto exit_remove;
  1688. }
  1689. /* Create fan sysfs attributes */
  1690. for (ix = 0; ix < ARRAY_SIZE(dme1737_fan_group); ix++) {
  1691. if (data->has_fan & (1 << ix)) {
  1692. if ((err = sysfs_create_group(&dev->kobj,
  1693. &dme1737_fan_group[ix]))) {
  1694. goto exit_remove;
  1695. }
  1696. }
  1697. }
  1698. /* Create PWM sysfs attributes */
  1699. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_group); ix++) {
  1700. if (data->has_pwm & (1 << ix)) {
  1701. if ((err = sysfs_create_group(&dev->kobj,
  1702. &dme1737_pwm_group[ix]))) {
  1703. goto exit_remove;
  1704. }
  1705. }
  1706. }
  1707. /* Inform if the device is locked. Otherwise change the permissions of
  1708. * selected attributes from read-only to read-writeable. */
  1709. if (data->config & 0x02) {
  1710. dev_info(dev, "Device is locked. Some attributes "
  1711. "will be read-only.\n");
  1712. } else {
  1713. /* Change permissions of standard attributes */
  1714. dme1737_chmod_group(dev, &dme1737_lock_group,
  1715. S_IRUGO | S_IWUSR);
  1716. /* Change permissions of PWM attributes */
  1717. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_lock_group); ix++) {
  1718. if (data->has_pwm & (1 << ix)) {
  1719. dme1737_chmod_group(dev,
  1720. &dme1737_pwm_lock_group[ix],
  1721. S_IRUGO | S_IWUSR);
  1722. }
  1723. }
  1724. /* Change permissions of pwm[1-3] if in manual mode */
  1725. for (ix = 0; ix < 3; ix++) {
  1726. if ((data->has_pwm & (1 << ix)) &&
  1727. (PWM_EN_FROM_REG(data->pwm_config[ix]) == 1)) {
  1728. dme1737_chmod_file(dev,
  1729. dme1737_attr_pwm[ix],
  1730. S_IRUGO | S_IWUSR);
  1731. }
  1732. }
  1733. }
  1734. return 0;
  1735. exit_remove:
  1736. dme1737_remove_files(dev);
  1737. exit:
  1738. return err;
  1739. }
  1740. static int dme1737_init_device(struct device *dev)
  1741. {
  1742. struct dme1737_data *data = dev_get_drvdata(dev);
  1743. struct i2c_client *client = &data->client;
  1744. int ix;
  1745. u8 reg;
  1746. data->config = dme1737_read(client, DME1737_REG_CONFIG);
  1747. /* Inform if part is not monitoring/started */
  1748. if (!(data->config & 0x01)) {
  1749. if (!force_start) {
  1750. dev_err(dev, "Device is not monitoring. "
  1751. "Use the force_start load parameter to "
  1752. "override.\n");
  1753. return -EFAULT;
  1754. }
  1755. /* Force monitoring */
  1756. data->config |= 0x01;
  1757. dme1737_write(client, DME1737_REG_CONFIG, data->config);
  1758. }
  1759. /* Inform if part is not ready */
  1760. if (!(data->config & 0x04)) {
  1761. dev_err(dev, "Device is not ready.\n");
  1762. return -EFAULT;
  1763. }
  1764. /* Determine which optional fan and pwm features are enabled/present */
  1765. if (client->driver) { /* I2C chip */
  1766. data->config2 = dme1737_read(client, DME1737_REG_CONFIG2);
  1767. /* Check if optional fan3 input is enabled */
  1768. if (data->config2 & 0x04) {
  1769. data->has_fan |= (1 << 2);
  1770. }
  1771. /* Fan4 and pwm3 are only available if the client's I2C address
  1772. * is the default 0x2e. Otherwise the I/Os associated with
  1773. * these functions are used for addr enable/select. */
  1774. if (data->client.addr == 0x2e) {
  1775. data->has_fan |= (1 << 3);
  1776. data->has_pwm |= (1 << 2);
  1777. }
  1778. /* Determine which of the optional fan[5-6] and pwm[5-6]
  1779. * features are enabled. For this, we need to query the runtime
  1780. * registers through the Super-IO LPC interface. Try both
  1781. * config ports 0x2e and 0x4e. */
  1782. if (dme1737_i2c_get_features(0x2e, data) &&
  1783. dme1737_i2c_get_features(0x4e, data)) {
  1784. dev_warn(dev, "Failed to query Super-IO for optional "
  1785. "features.\n");
  1786. }
  1787. } else { /* ISA chip */
  1788. /* Fan3 and pwm3 are always available. Fan[4-5] and pwm[5-6]
  1789. * don't exist in the ISA chip. */
  1790. data->has_fan |= (1 << 2);
  1791. data->has_pwm |= (1 << 2);
  1792. }
  1793. /* Fan1, fan2, pwm1, and pwm2 are always present */
  1794. data->has_fan |= 0x03;
  1795. data->has_pwm |= 0x03;
  1796. dev_info(dev, "Optional features: pwm3=%s, pwm5=%s, pwm6=%s, "
  1797. "fan3=%s, fan4=%s, fan5=%s, fan6=%s.\n",
  1798. (data->has_pwm & (1 << 2)) ? "yes" : "no",
  1799. (data->has_pwm & (1 << 4)) ? "yes" : "no",
  1800. (data->has_pwm & (1 << 5)) ? "yes" : "no",
  1801. (data->has_fan & (1 << 2)) ? "yes" : "no",
  1802. (data->has_fan & (1 << 3)) ? "yes" : "no",
  1803. (data->has_fan & (1 << 4)) ? "yes" : "no",
  1804. (data->has_fan & (1 << 5)) ? "yes" : "no");
  1805. reg = dme1737_read(client, DME1737_REG_TACH_PWM);
  1806. /* Inform if fan-to-pwm mapping differs from the default */
  1807. if (client->driver && reg != 0xa4) { /* I2C chip */
  1808. dev_warn(dev, "Non-standard fan to pwm mapping: "
  1809. "fan1->pwm%d, fan2->pwm%d, fan3->pwm%d, "
  1810. "fan4->pwm%d. Please report to the driver "
  1811. "maintainer.\n",
  1812. (reg & 0x03) + 1, ((reg >> 2) & 0x03) + 1,
  1813. ((reg >> 4) & 0x03) + 1, ((reg >> 6) & 0x03) + 1);
  1814. } else if (!client->driver && reg != 0x24) { /* ISA chip */
  1815. dev_warn(dev, "Non-standard fan to pwm mapping: "
  1816. "fan1->pwm%d, fan2->pwm%d, fan3->pwm%d. "
  1817. "Please report to the driver maintainer.\n",
  1818. (reg & 0x03) + 1, ((reg >> 2) & 0x03) + 1,
  1819. ((reg >> 4) & 0x03) + 1);
  1820. }
  1821. /* Switch pwm[1-3] to manual mode if they are currently disabled and
  1822. * set the duty-cycles to 0% (which is identical to the PWMs being
  1823. * disabled). */
  1824. if (!(data->config & 0x02)) {
  1825. for (ix = 0; ix < 3; ix++) {
  1826. data->pwm_config[ix] = dme1737_read(client,
  1827. DME1737_REG_PWM_CONFIG(ix));
  1828. if ((data->has_pwm & (1 << ix)) &&
  1829. (PWM_EN_FROM_REG(data->pwm_config[ix]) == -1)) {
  1830. dev_info(dev, "Switching pwm%d to "
  1831. "manual mode.\n", ix + 1);
  1832. data->pwm_config[ix] = PWM_EN_TO_REG(1,
  1833. data->pwm_config[ix]);
  1834. dme1737_write(client, DME1737_REG_PWM(ix), 0);
  1835. dme1737_write(client,
  1836. DME1737_REG_PWM_CONFIG(ix),
  1837. data->pwm_config[ix]);
  1838. }
  1839. }
  1840. }
  1841. /* Initialize the default PWM auto channels zone (acz) assignments */
  1842. data->pwm_acz[0] = 1; /* pwm1 -> zone1 */
  1843. data->pwm_acz[1] = 2; /* pwm2 -> zone2 */
  1844. data->pwm_acz[2] = 4; /* pwm3 -> zone3 */
  1845. /* Set VRM */
  1846. data->vrm = vid_which_vrm();
  1847. return 0;
  1848. }
  1849. /* ---------------------------------------------------------------------
  1850. * I2C device detection and registration
  1851. * --------------------------------------------------------------------- */
  1852. static struct i2c_driver dme1737_i2c_driver;
  1853. static int dme1737_i2c_get_features(int sio_cip, struct dme1737_data *data)
  1854. {
  1855. int err = 0, reg;
  1856. u16 addr;
  1857. dme1737_sio_enter(sio_cip);
  1858. /* Check device ID
  1859. * The DME1737 can return either 0x78 or 0x77 as its device ID. */
  1860. reg = force_id ? force_id : dme1737_sio_inb(sio_cip, 0x20);
  1861. if (!(reg == 0x77 || reg == 0x78)) {
  1862. err = -ENODEV;
  1863. goto exit;
  1864. }
  1865. /* Select logical device A (runtime registers) */
  1866. dme1737_sio_outb(sio_cip, 0x07, 0x0a);
  1867. /* Get the base address of the runtime registers */
  1868. if (!(addr = (dme1737_sio_inb(sio_cip, 0x60) << 8) |
  1869. dme1737_sio_inb(sio_cip, 0x61))) {
  1870. err = -ENODEV;
  1871. goto exit;
  1872. }
  1873. /* Read the runtime registers to determine which optional features
  1874. * are enabled and available. Bits [3:2] of registers 0x43-0x46 are set
  1875. * to '10' if the respective feature is enabled. */
  1876. if ((inb(addr + 0x43) & 0x0c) == 0x08) { /* fan6 */
  1877. data->has_fan |= (1 << 5);
  1878. }
  1879. if ((inb(addr + 0x44) & 0x0c) == 0x08) { /* pwm6 */
  1880. data->has_pwm |= (1 << 5);
  1881. }
  1882. if ((inb(addr + 0x45) & 0x0c) == 0x08) { /* fan5 */
  1883. data->has_fan |= (1 << 4);
  1884. }
  1885. if ((inb(addr + 0x46) & 0x0c) == 0x08) { /* pwm5 */
  1886. data->has_pwm |= (1 << 4);
  1887. }
  1888. exit:
  1889. dme1737_sio_exit(sio_cip);
  1890. return err;
  1891. }
  1892. static int dme1737_i2c_detect(struct i2c_adapter *adapter, int address,
  1893. int kind)
  1894. {
  1895. u8 company, verstep = 0;
  1896. struct i2c_client *client;
  1897. struct dme1737_data *data;
  1898. struct device *dev;
  1899. int err = 0;
  1900. const char *name;
  1901. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA)) {
  1902. goto exit;
  1903. }
  1904. if (!(data = kzalloc(sizeof(struct dme1737_data), GFP_KERNEL))) {
  1905. err = -ENOMEM;
  1906. goto exit;
  1907. }
  1908. client = &data->client;
  1909. i2c_set_clientdata(client, data);
  1910. client->addr = address;
  1911. client->adapter = adapter;
  1912. client->driver = &dme1737_i2c_driver;
  1913. dev = &client->dev;
  1914. /* A negative kind means that the driver was loaded with no force
  1915. * parameter (default), so we must identify the chip. */
  1916. if (kind < 0) {
  1917. company = dme1737_read(client, DME1737_REG_COMPANY);
  1918. verstep = dme1737_read(client, DME1737_REG_VERSTEP);
  1919. if (!((company == DME1737_COMPANY_SMSC) &&
  1920. ((verstep & DME1737_VERSTEP_MASK) == DME1737_VERSTEP))) {
  1921. err = -ENODEV;
  1922. goto exit_kfree;
  1923. }
  1924. }
  1925. kind = dme1737;
  1926. name = "dme1737";
  1927. /* Fill in the remaining client fields and put it into the global
  1928. * list */
  1929. strlcpy(client->name, name, I2C_NAME_SIZE);
  1930. mutex_init(&data->update_lock);
  1931. /* Tell the I2C layer a new client has arrived */
  1932. if ((err = i2c_attach_client(client))) {
  1933. goto exit_kfree;
  1934. }
  1935. dev_info(dev, "Found a DME1737 chip at 0x%02x (rev 0x%02x).\n",
  1936. client->addr, verstep);
  1937. /* Initialize the DME1737 chip */
  1938. if ((err = dme1737_init_device(dev))) {
  1939. dev_err(dev, "Failed to initialize device.\n");
  1940. goto exit_detach;
  1941. }
  1942. /* Create sysfs files */
  1943. if ((err = dme1737_create_files(dev))) {
  1944. dev_err(dev, "Failed to create sysfs files.\n");
  1945. goto exit_detach;
  1946. }
  1947. /* Register device */
  1948. data->hwmon_dev = hwmon_device_register(dev);
  1949. if (IS_ERR(data->hwmon_dev)) {
  1950. dev_err(dev, "Failed to register device.\n");
  1951. err = PTR_ERR(data->hwmon_dev);
  1952. goto exit_remove;
  1953. }
  1954. return 0;
  1955. exit_remove:
  1956. dme1737_remove_files(dev);
  1957. exit_detach:
  1958. i2c_detach_client(client);
  1959. exit_kfree:
  1960. kfree(data);
  1961. exit:
  1962. return err;
  1963. }
  1964. static int dme1737_i2c_attach_adapter(struct i2c_adapter *adapter)
  1965. {
  1966. if (!(adapter->class & I2C_CLASS_HWMON)) {
  1967. return 0;
  1968. }
  1969. return i2c_probe(adapter, &addr_data, dme1737_i2c_detect);
  1970. }
  1971. static int dme1737_i2c_detach_client(struct i2c_client *client)
  1972. {
  1973. struct dme1737_data *data = i2c_get_clientdata(client);
  1974. int err;
  1975. hwmon_device_unregister(data->hwmon_dev);
  1976. dme1737_remove_files(&client->dev);
  1977. if ((err = i2c_detach_client(client))) {
  1978. return err;
  1979. }
  1980. kfree(data);
  1981. return 0;
  1982. }
  1983. static struct i2c_driver dme1737_i2c_driver = {
  1984. .driver = {
  1985. .name = "dme1737",
  1986. },
  1987. .attach_adapter = dme1737_i2c_attach_adapter,
  1988. .detach_client = dme1737_i2c_detach_client,
  1989. };
  1990. /* ---------------------------------------------------------------------
  1991. * ISA device detection and registration
  1992. * --------------------------------------------------------------------- */
  1993. static int __init dme1737_isa_detect(int sio_cip, unsigned short *addr)
  1994. {
  1995. int err = 0, reg;
  1996. unsigned short base_addr;
  1997. dme1737_sio_enter(sio_cip);
  1998. /* Check device ID
  1999. * We currently know about SCH3112 (0x7c), SCH3114 (0x7d), and
  2000. * SCH3116 (0x7f). */
  2001. reg = force_id ? force_id : dme1737_sio_inb(sio_cip, 0x20);
  2002. if (!(reg == 0x7c || reg == 0x7d || reg == 0x7f)) {
  2003. err = -ENODEV;
  2004. goto exit;
  2005. }
  2006. /* Select logical device A (runtime registers) */
  2007. dme1737_sio_outb(sio_cip, 0x07, 0x0a);
  2008. /* Get the base address of the runtime registers */
  2009. if (!(base_addr = (dme1737_sio_inb(sio_cip, 0x60) << 8) |
  2010. dme1737_sio_inb(sio_cip, 0x61))) {
  2011. printk(KERN_ERR "dme1737: Base address not set.\n");
  2012. err = -ENODEV;
  2013. goto exit;
  2014. }
  2015. /* Access to the hwmon registers is through an index/data register
  2016. * pair located at offset 0x70/0x71. */
  2017. *addr = base_addr + 0x70;
  2018. exit:
  2019. dme1737_sio_exit(sio_cip);
  2020. return err;
  2021. }
  2022. static int __init dme1737_isa_device_add(unsigned short addr)
  2023. {
  2024. struct resource res = {
  2025. .start = addr,
  2026. .end = addr + DME1737_EXTENT - 1,
  2027. .name = "dme1737",
  2028. .flags = IORESOURCE_IO,
  2029. };
  2030. int err;
  2031. if (!(pdev = platform_device_alloc("dme1737", addr))) {
  2032. printk(KERN_ERR "dme1737: Failed to allocate device.\n");
  2033. err = -ENOMEM;
  2034. goto exit;
  2035. }
  2036. if ((err = platform_device_add_resources(pdev, &res, 1))) {
  2037. printk(KERN_ERR "dme1737: Failed to add device resource "
  2038. "(err = %d).\n", err);
  2039. goto exit_device_put;
  2040. }
  2041. if ((err = platform_device_add(pdev))) {
  2042. printk(KERN_ERR "dme1737: Failed to add device (err = %d).\n",
  2043. err);
  2044. goto exit_device_put;
  2045. }
  2046. return 0;
  2047. exit_device_put:
  2048. platform_device_put(pdev);
  2049. pdev = NULL;
  2050. exit:
  2051. return err;
  2052. }
  2053. static int __devinit dme1737_isa_probe(struct platform_device *pdev)
  2054. {
  2055. u8 company, device;
  2056. struct resource *res;
  2057. struct i2c_client *client;
  2058. struct dme1737_data *data;
  2059. struct device *dev = &pdev->dev;
  2060. int err;
  2061. res = platform_get_resource(pdev, IORESOURCE_IO, 0);
  2062. if (!request_region(res->start, DME1737_EXTENT, "dme1737")) {
  2063. dev_err(dev, "Failed to request region 0x%04x-0x%04x.\n",
  2064. (unsigned short)res->start,
  2065. (unsigned short)res->start + DME1737_EXTENT - 1);
  2066. err = -EBUSY;
  2067. goto exit;
  2068. }
  2069. if (!(data = kzalloc(sizeof(struct dme1737_data), GFP_KERNEL))) {
  2070. err = -ENOMEM;
  2071. goto exit_release_region;
  2072. }
  2073. client = &data->client;
  2074. i2c_set_clientdata(client, data);
  2075. client->addr = res->start;
  2076. platform_set_drvdata(pdev, data);
  2077. company = dme1737_read(client, DME1737_REG_COMPANY);
  2078. device = dme1737_read(client, DME1737_REG_DEVICE);
  2079. if (!((company == DME1737_COMPANY_SMSC) &&
  2080. (device == SCH311X_DEVICE))) {
  2081. err = -ENODEV;
  2082. goto exit_kfree;
  2083. }
  2084. /* Fill in the remaining client fields and initialize the mutex */
  2085. strlcpy(client->name, "sch311x", I2C_NAME_SIZE);
  2086. mutex_init(&data->update_lock);
  2087. dev_info(dev, "Found a SCH311x chip at 0x%04x\n", client->addr);
  2088. /* Initialize the chip */
  2089. if ((err = dme1737_init_device(dev))) {
  2090. dev_err(dev, "Failed to initialize device.\n");
  2091. goto exit_kfree;
  2092. }
  2093. /* Create sysfs files */
  2094. if ((err = dme1737_create_files(dev))) {
  2095. dev_err(dev, "Failed to create sysfs files.\n");
  2096. goto exit_kfree;
  2097. }
  2098. /* Register device */
  2099. data->hwmon_dev = hwmon_device_register(dev);
  2100. if (IS_ERR(data->hwmon_dev)) {
  2101. dev_err(dev, "Failed to register device.\n");
  2102. err = PTR_ERR(data->hwmon_dev);
  2103. goto exit_remove_files;
  2104. }
  2105. return 0;
  2106. exit_remove_files:
  2107. dme1737_remove_files(dev);
  2108. exit_kfree:
  2109. platform_set_drvdata(pdev, NULL);
  2110. kfree(data);
  2111. exit_release_region:
  2112. release_region(res->start, DME1737_EXTENT);
  2113. exit:
  2114. return err;
  2115. }
  2116. static int __devexit dme1737_isa_remove(struct platform_device *pdev)
  2117. {
  2118. struct dme1737_data *data = platform_get_drvdata(pdev);
  2119. hwmon_device_unregister(data->hwmon_dev);
  2120. dme1737_remove_files(&pdev->dev);
  2121. release_region(data->client.addr, DME1737_EXTENT);
  2122. platform_set_drvdata(pdev, NULL);
  2123. kfree(data);
  2124. return 0;
  2125. }
  2126. static struct platform_driver dme1737_isa_driver = {
  2127. .driver = {
  2128. .owner = THIS_MODULE,
  2129. .name = "dme1737",
  2130. },
  2131. .probe = dme1737_isa_probe,
  2132. .remove = __devexit_p(dme1737_isa_remove),
  2133. };
  2134. /* ---------------------------------------------------------------------
  2135. * Module initialization and cleanup
  2136. * --------------------------------------------------------------------- */
  2137. static int __init dme1737_init(void)
  2138. {
  2139. int err;
  2140. unsigned short addr;
  2141. if ((err = i2c_add_driver(&dme1737_i2c_driver))) {
  2142. goto exit;
  2143. }
  2144. if (dme1737_isa_detect(0x2e, &addr) &&
  2145. dme1737_isa_detect(0x4e, &addr)) {
  2146. /* Return 0 if we didn't find an ISA device */
  2147. return 0;
  2148. }
  2149. if ((err = platform_driver_register(&dme1737_isa_driver))) {
  2150. goto exit_del_i2c_driver;
  2151. }
  2152. /* Sets global pdev as a side effect */
  2153. if ((err = dme1737_isa_device_add(addr))) {
  2154. goto exit_del_isa_driver;
  2155. }
  2156. return 0;
  2157. exit_del_isa_driver:
  2158. platform_driver_unregister(&dme1737_isa_driver);
  2159. exit_del_i2c_driver:
  2160. i2c_del_driver(&dme1737_i2c_driver);
  2161. exit:
  2162. return err;
  2163. }
  2164. static void __exit dme1737_exit(void)
  2165. {
  2166. if (pdev) {
  2167. platform_device_unregister(pdev);
  2168. platform_driver_unregister(&dme1737_isa_driver);
  2169. }
  2170. i2c_del_driver(&dme1737_i2c_driver);
  2171. }
  2172. MODULE_AUTHOR("Juerg Haefliger <juergh@gmail.com>");
  2173. MODULE_DESCRIPTION("DME1737 sensors");
  2174. MODULE_LICENSE("GPL");
  2175. module_init(dme1737_init);
  2176. module_exit(dme1737_exit);