ata_piix.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publicly available from Intel web site. Errata documentation
  42. * is also publicly available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The original Triton
  47. * series chipsets do _not_ support independent device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independent timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. * ICH7 errata #16 - MWDMA1 timings are incorrect
  76. *
  77. * Should have been BIOS fixed:
  78. * 450NX: errata #19 - DMA hangs on old 450NX
  79. * 450NX: errata #20 - DMA hangs on old 450NX
  80. * 450NX: errata #25 - Corruption with DMA on old 450NX
  81. * ICH3 errata #15 - IDE deadlock under high load
  82. * (BIOS must set dev 31 fn 0 bit 23)
  83. * ICH3 errata #18 - Don't use native mode
  84. */
  85. #include <linux/kernel.h>
  86. #include <linux/module.h>
  87. #include <linux/pci.h>
  88. #include <linux/init.h>
  89. #include <linux/blkdev.h>
  90. #include <linux/delay.h>
  91. #include <linux/device.h>
  92. #include <linux/gfp.h>
  93. #include <scsi/scsi_host.h>
  94. #include <linux/libata.h>
  95. #include <linux/dmi.h>
  96. #define DRV_NAME "ata_piix"
  97. #define DRV_VERSION "2.13"
  98. enum {
  99. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  100. ICH5_PMR = 0x90, /* port mapping register */
  101. ICH5_PCS = 0x92, /* port control and status */
  102. PIIX_SIDPR_BAR = 5,
  103. PIIX_SIDPR_LEN = 16,
  104. PIIX_SIDPR_IDX = 0,
  105. PIIX_SIDPR_DATA = 4,
  106. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  107. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  108. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  109. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  110. PIIX_FLAG_PIO16 = (1 << 30), /*support 16bit PIO only*/
  111. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  112. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  113. /* constants for mapping table */
  114. P0 = 0, /* port 0 */
  115. P1 = 1, /* port 1 */
  116. P2 = 2, /* port 2 */
  117. P3 = 3, /* port 3 */
  118. IDE = -1, /* IDE */
  119. NA = -2, /* not available */
  120. RV = -3, /* reserved */
  121. PIIX_AHCI_DEVICE = 6,
  122. /* host->flags bits */
  123. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  124. };
  125. enum piix_controller_ids {
  126. /* controller IDs */
  127. piix_pata_mwdma, /* PIIX3 MWDMA only */
  128. piix_pata_33, /* PIIX4 at 33Mhz */
  129. ich_pata_33, /* ICH up to UDMA 33 only */
  130. ich_pata_66, /* ICH up to 66 Mhz */
  131. ich_pata_100, /* ICH up to UDMA 100 */
  132. ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
  133. ich5_sata,
  134. ich6_sata,
  135. ich6m_sata,
  136. ich8_sata,
  137. ich8_2port_sata,
  138. ich8m_apple_sata, /* locks up on second port enable */
  139. tolapai_sata,
  140. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  141. ich8_sata_snb,
  142. };
  143. struct piix_map_db {
  144. const u32 mask;
  145. const u16 port_enable;
  146. const int map[][4];
  147. };
  148. struct piix_host_priv {
  149. const int *map;
  150. u32 saved_iocfg;
  151. void __iomem *sidpr;
  152. };
  153. static int piix_init_one(struct pci_dev *pdev,
  154. const struct pci_device_id *ent);
  155. static void piix_remove_one(struct pci_dev *pdev);
  156. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
  157. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
  158. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  159. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  160. static int ich_pata_cable_detect(struct ata_port *ap);
  161. static u8 piix_vmw_bmdma_status(struct ata_port *ap);
  162. static int piix_sidpr_scr_read(struct ata_link *link,
  163. unsigned int reg, u32 *val);
  164. static int piix_sidpr_scr_write(struct ata_link *link,
  165. unsigned int reg, u32 val);
  166. static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
  167. unsigned hints);
  168. static bool piix_irq_check(struct ata_port *ap);
  169. static int piix_port_start(struct ata_port *ap);
  170. #ifdef CONFIG_PM
  171. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  172. static int piix_pci_device_resume(struct pci_dev *pdev);
  173. #endif
  174. static unsigned int in_module_init = 1;
  175. static const struct pci_device_id piix_pci_tbl[] = {
  176. /* Intel PIIX3 for the 430HX etc */
  177. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  178. /* VMware ICH4 */
  179. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  180. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  181. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  182. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  183. /* Intel PIIX4 */
  184. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  185. /* Intel PIIX4 */
  186. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  187. /* Intel PIIX */
  188. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  189. /* Intel ICH (i810, i815, i840) UDMA 66*/
  190. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  191. /* Intel ICH0 : UDMA 33*/
  192. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  193. /* Intel ICH2M */
  194. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  195. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  196. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  197. /* Intel ICH3M */
  198. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  199. /* Intel ICH3 (E7500/1) UDMA 100 */
  200. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  201. /* Intel ICH4-L */
  202. { 0x8086, 0x24C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  203. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  204. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  205. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  206. /* Intel ICH5 */
  207. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  208. /* C-ICH (i810E2) */
  209. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  210. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  211. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  212. /* ICH6 (and 6) (i915) UDMA 100 */
  213. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  214. /* ICH7/7-R (i945, i975) UDMA 100*/
  215. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  216. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  217. /* ICH8 Mobile PATA Controller */
  218. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  219. /* SATA ports */
  220. /* 82801EB (ICH5) */
  221. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  222. /* 82801EB (ICH5) */
  223. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  224. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  225. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  226. /* 6300ESB pretending RAID */
  227. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  228. /* 82801FB/FW (ICH6/ICH6W) */
  229. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  230. /* 82801FR/FRW (ICH6R/ICH6RW) */
  231. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  232. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
  233. * Attach iff the controller is in IDE mode. */
  234. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
  235. PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
  236. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  237. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  238. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  239. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
  240. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  241. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  242. /* SATA Controller 1 IDE (ICH8) */
  243. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  244. /* SATA Controller 2 IDE (ICH8) */
  245. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  246. /* Mobile SATA Controller IDE (ICH8M), Apple */
  247. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
  248. { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
  249. { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
  250. /* Mobile SATA Controller IDE (ICH8M) */
  251. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  252. /* SATA Controller IDE (ICH9) */
  253. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  254. /* SATA Controller IDE (ICH9) */
  255. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  256. /* SATA Controller IDE (ICH9) */
  257. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  258. /* SATA Controller IDE (ICH9M) */
  259. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  260. /* SATA Controller IDE (ICH9M) */
  261. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  262. /* SATA Controller IDE (ICH9M) */
  263. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  264. /* SATA Controller IDE (Tolapai) */
  265. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
  266. /* SATA Controller IDE (ICH10) */
  267. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  268. /* SATA Controller IDE (ICH10) */
  269. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  270. /* SATA Controller IDE (ICH10) */
  271. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  272. /* SATA Controller IDE (ICH10) */
  273. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  274. /* SATA Controller IDE (PCH) */
  275. { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  276. /* SATA Controller IDE (PCH) */
  277. { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  278. /* SATA Controller IDE (PCH) */
  279. { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  280. /* SATA Controller IDE (PCH) */
  281. { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  282. /* SATA Controller IDE (PCH) */
  283. { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  284. /* SATA Controller IDE (PCH) */
  285. { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  286. /* SATA Controller IDE (CPT) */
  287. { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  288. /* SATA Controller IDE (CPT) */
  289. { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  290. /* SATA Controller IDE (CPT) */
  291. { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  292. /* SATA Controller IDE (CPT) */
  293. { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  294. /* SATA Controller IDE (PBG) */
  295. { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  296. /* SATA Controller IDE (PBG) */
  297. { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  298. /* SATA Controller IDE (Panther Point) */
  299. { 0x8086, 0x1e00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  300. /* SATA Controller IDE (Panther Point) */
  301. { 0x8086, 0x1e01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  302. /* SATA Controller IDE (Panther Point) */
  303. { 0x8086, 0x1e08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  304. /* SATA Controller IDE (Panther Point) */
  305. { 0x8086, 0x1e09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  306. /* SATA Controller IDE (Lynx Point) */
  307. { 0x8086, 0x8c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  308. /* SATA Controller IDE (Lynx Point) */
  309. { 0x8086, 0x8c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  310. /* SATA Controller IDE (Lynx Point) */
  311. { 0x8086, 0x8c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  312. /* SATA Controller IDE (Lynx Point) */
  313. { 0x8086, 0x8c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  314. /* SATA Controller IDE (Lynx Point-LP) */
  315. { 0x8086, 0x9c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  316. /* SATA Controller IDE (Lynx Point-LP) */
  317. { 0x8086, 0x9c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  318. /* SATA Controller IDE (Lynx Point-LP) */
  319. { 0x8086, 0x9c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  320. /* SATA Controller IDE (Lynx Point-LP) */
  321. { 0x8086, 0x9c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  322. /* SATA Controller IDE (DH89xxCC) */
  323. { 0x8086, 0x2326, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  324. { } /* terminate list */
  325. };
  326. static struct pci_driver piix_pci_driver = {
  327. .name = DRV_NAME,
  328. .id_table = piix_pci_tbl,
  329. .probe = piix_init_one,
  330. .remove = piix_remove_one,
  331. #ifdef CONFIG_PM
  332. .suspend = piix_pci_device_suspend,
  333. .resume = piix_pci_device_resume,
  334. #endif
  335. };
  336. static struct scsi_host_template piix_sht = {
  337. ATA_BMDMA_SHT(DRV_NAME),
  338. };
  339. static struct ata_port_operations piix_sata_ops = {
  340. .inherits = &ata_bmdma32_port_ops,
  341. .sff_irq_check = piix_irq_check,
  342. .port_start = piix_port_start,
  343. };
  344. static struct ata_port_operations piix_pata_ops = {
  345. .inherits = &piix_sata_ops,
  346. .cable_detect = ata_cable_40wire,
  347. .set_piomode = piix_set_piomode,
  348. .set_dmamode = piix_set_dmamode,
  349. .prereset = piix_pata_prereset,
  350. };
  351. static struct ata_port_operations piix_vmw_ops = {
  352. .inherits = &piix_pata_ops,
  353. .bmdma_status = piix_vmw_bmdma_status,
  354. };
  355. static struct ata_port_operations ich_pata_ops = {
  356. .inherits = &piix_pata_ops,
  357. .cable_detect = ich_pata_cable_detect,
  358. .set_dmamode = ich_set_dmamode,
  359. };
  360. static struct device_attribute *piix_sidpr_shost_attrs[] = {
  361. &dev_attr_link_power_management_policy,
  362. NULL
  363. };
  364. static struct scsi_host_template piix_sidpr_sht = {
  365. ATA_BMDMA_SHT(DRV_NAME),
  366. .shost_attrs = piix_sidpr_shost_attrs,
  367. };
  368. static struct ata_port_operations piix_sidpr_sata_ops = {
  369. .inherits = &piix_sata_ops,
  370. .hardreset = sata_std_hardreset,
  371. .scr_read = piix_sidpr_scr_read,
  372. .scr_write = piix_sidpr_scr_write,
  373. .set_lpm = piix_sidpr_set_lpm,
  374. };
  375. static const struct piix_map_db ich5_map_db = {
  376. .mask = 0x7,
  377. .port_enable = 0x3,
  378. .map = {
  379. /* PM PS SM SS MAP */
  380. { P0, NA, P1, NA }, /* 000b */
  381. { P1, NA, P0, NA }, /* 001b */
  382. { RV, RV, RV, RV },
  383. { RV, RV, RV, RV },
  384. { P0, P1, IDE, IDE }, /* 100b */
  385. { P1, P0, IDE, IDE }, /* 101b */
  386. { IDE, IDE, P0, P1 }, /* 110b */
  387. { IDE, IDE, P1, P0 }, /* 111b */
  388. },
  389. };
  390. static const struct piix_map_db ich6_map_db = {
  391. .mask = 0x3,
  392. .port_enable = 0xf,
  393. .map = {
  394. /* PM PS SM SS MAP */
  395. { P0, P2, P1, P3 }, /* 00b */
  396. { IDE, IDE, P1, P3 }, /* 01b */
  397. { P0, P2, IDE, IDE }, /* 10b */
  398. { RV, RV, RV, RV },
  399. },
  400. };
  401. static const struct piix_map_db ich6m_map_db = {
  402. .mask = 0x3,
  403. .port_enable = 0x5,
  404. /* Map 01b isn't specified in the doc but some notebooks use
  405. * it anyway. MAP 01b have been spotted on both ICH6M and
  406. * ICH7M.
  407. */
  408. .map = {
  409. /* PM PS SM SS MAP */
  410. { P0, P2, NA, NA }, /* 00b */
  411. { IDE, IDE, P1, P3 }, /* 01b */
  412. { P0, P2, IDE, IDE }, /* 10b */
  413. { RV, RV, RV, RV },
  414. },
  415. };
  416. static const struct piix_map_db ich8_map_db = {
  417. .mask = 0x3,
  418. .port_enable = 0xf,
  419. .map = {
  420. /* PM PS SM SS MAP */
  421. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  422. { RV, RV, RV, RV },
  423. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  424. { RV, RV, RV, RV },
  425. },
  426. };
  427. static const struct piix_map_db ich8_2port_map_db = {
  428. .mask = 0x3,
  429. .port_enable = 0x3,
  430. .map = {
  431. /* PM PS SM SS MAP */
  432. { P0, NA, P1, NA }, /* 00b */
  433. { RV, RV, RV, RV }, /* 01b */
  434. { RV, RV, RV, RV }, /* 10b */
  435. { RV, RV, RV, RV },
  436. },
  437. };
  438. static const struct piix_map_db ich8m_apple_map_db = {
  439. .mask = 0x3,
  440. .port_enable = 0x1,
  441. .map = {
  442. /* PM PS SM SS MAP */
  443. { P0, NA, NA, NA }, /* 00b */
  444. { RV, RV, RV, RV },
  445. { P0, P2, IDE, IDE }, /* 10b */
  446. { RV, RV, RV, RV },
  447. },
  448. };
  449. static const struct piix_map_db tolapai_map_db = {
  450. .mask = 0x3,
  451. .port_enable = 0x3,
  452. .map = {
  453. /* PM PS SM SS MAP */
  454. { P0, NA, P1, NA }, /* 00b */
  455. { RV, RV, RV, RV }, /* 01b */
  456. { RV, RV, RV, RV }, /* 10b */
  457. { RV, RV, RV, RV },
  458. },
  459. };
  460. static const struct piix_map_db *piix_map_db_table[] = {
  461. [ich5_sata] = &ich5_map_db,
  462. [ich6_sata] = &ich6_map_db,
  463. [ich6m_sata] = &ich6m_map_db,
  464. [ich8_sata] = &ich8_map_db,
  465. [ich8_2port_sata] = &ich8_2port_map_db,
  466. [ich8m_apple_sata] = &ich8m_apple_map_db,
  467. [tolapai_sata] = &tolapai_map_db,
  468. [ich8_sata_snb] = &ich8_map_db,
  469. };
  470. static struct ata_port_info piix_port_info[] = {
  471. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  472. {
  473. .flags = PIIX_PATA_FLAGS,
  474. .pio_mask = ATA_PIO4,
  475. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  476. .port_ops = &piix_pata_ops,
  477. },
  478. [piix_pata_33] = /* PIIX4 at 33MHz */
  479. {
  480. .flags = PIIX_PATA_FLAGS,
  481. .pio_mask = ATA_PIO4,
  482. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  483. .udma_mask = ATA_UDMA2,
  484. .port_ops = &piix_pata_ops,
  485. },
  486. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  487. {
  488. .flags = PIIX_PATA_FLAGS,
  489. .pio_mask = ATA_PIO4,
  490. .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
  491. .udma_mask = ATA_UDMA2,
  492. .port_ops = &ich_pata_ops,
  493. },
  494. [ich_pata_66] = /* ICH controllers up to 66MHz */
  495. {
  496. .flags = PIIX_PATA_FLAGS,
  497. .pio_mask = ATA_PIO4,
  498. .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
  499. .udma_mask = ATA_UDMA4,
  500. .port_ops = &ich_pata_ops,
  501. },
  502. [ich_pata_100] =
  503. {
  504. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  505. .pio_mask = ATA_PIO4,
  506. .mwdma_mask = ATA_MWDMA12_ONLY,
  507. .udma_mask = ATA_UDMA5,
  508. .port_ops = &ich_pata_ops,
  509. },
  510. [ich_pata_100_nomwdma1] =
  511. {
  512. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  513. .pio_mask = ATA_PIO4,
  514. .mwdma_mask = ATA_MWDMA2_ONLY,
  515. .udma_mask = ATA_UDMA5,
  516. .port_ops = &ich_pata_ops,
  517. },
  518. [ich5_sata] =
  519. {
  520. .flags = PIIX_SATA_FLAGS,
  521. .pio_mask = ATA_PIO4,
  522. .mwdma_mask = ATA_MWDMA2,
  523. .udma_mask = ATA_UDMA6,
  524. .port_ops = &piix_sata_ops,
  525. },
  526. [ich6_sata] =
  527. {
  528. .flags = PIIX_SATA_FLAGS,
  529. .pio_mask = ATA_PIO4,
  530. .mwdma_mask = ATA_MWDMA2,
  531. .udma_mask = ATA_UDMA6,
  532. .port_ops = &piix_sata_ops,
  533. },
  534. [ich6m_sata] =
  535. {
  536. .flags = PIIX_SATA_FLAGS,
  537. .pio_mask = ATA_PIO4,
  538. .mwdma_mask = ATA_MWDMA2,
  539. .udma_mask = ATA_UDMA6,
  540. .port_ops = &piix_sata_ops,
  541. },
  542. [ich8_sata] =
  543. {
  544. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  545. .pio_mask = ATA_PIO4,
  546. .mwdma_mask = ATA_MWDMA2,
  547. .udma_mask = ATA_UDMA6,
  548. .port_ops = &piix_sata_ops,
  549. },
  550. [ich8_2port_sata] =
  551. {
  552. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  553. .pio_mask = ATA_PIO4,
  554. .mwdma_mask = ATA_MWDMA2,
  555. .udma_mask = ATA_UDMA6,
  556. .port_ops = &piix_sata_ops,
  557. },
  558. [tolapai_sata] =
  559. {
  560. .flags = PIIX_SATA_FLAGS,
  561. .pio_mask = ATA_PIO4,
  562. .mwdma_mask = ATA_MWDMA2,
  563. .udma_mask = ATA_UDMA6,
  564. .port_ops = &piix_sata_ops,
  565. },
  566. [ich8m_apple_sata] =
  567. {
  568. .flags = PIIX_SATA_FLAGS,
  569. .pio_mask = ATA_PIO4,
  570. .mwdma_mask = ATA_MWDMA2,
  571. .udma_mask = ATA_UDMA6,
  572. .port_ops = &piix_sata_ops,
  573. },
  574. [piix_pata_vmw] =
  575. {
  576. .flags = PIIX_PATA_FLAGS,
  577. .pio_mask = ATA_PIO4,
  578. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  579. .udma_mask = ATA_UDMA2,
  580. .port_ops = &piix_vmw_ops,
  581. },
  582. /*
  583. * some Sandybridge chipsets have broken 32 mode up to now,
  584. * see https://bugzilla.kernel.org/show_bug.cgi?id=40592
  585. */
  586. [ich8_sata_snb] =
  587. {
  588. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
  589. .pio_mask = ATA_PIO4,
  590. .mwdma_mask = ATA_MWDMA2,
  591. .udma_mask = ATA_UDMA6,
  592. .port_ops = &piix_sata_ops,
  593. },
  594. };
  595. static struct pci_bits piix_enable_bits[] = {
  596. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  597. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  598. };
  599. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  600. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  601. MODULE_LICENSE("GPL");
  602. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  603. MODULE_VERSION(DRV_VERSION);
  604. struct ich_laptop {
  605. u16 device;
  606. u16 subvendor;
  607. u16 subdevice;
  608. };
  609. /*
  610. * List of laptops that use short cables rather than 80 wire
  611. */
  612. static const struct ich_laptop ich_laptop[] = {
  613. /* devid, subvendor, subdev */
  614. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  615. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  616. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  617. { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
  618. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  619. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  620. { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
  621. { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
  622. { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
  623. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  624. { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
  625. { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
  626. { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
  627. { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
  628. /* end marker */
  629. { 0, }
  630. };
  631. static int piix_port_start(struct ata_port *ap)
  632. {
  633. if (!(ap->flags & PIIX_FLAG_PIO16))
  634. ap->pflags |= ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE;
  635. return ata_bmdma_port_start(ap);
  636. }
  637. /**
  638. * ich_pata_cable_detect - Probe host controller cable detect info
  639. * @ap: Port for which cable detect info is desired
  640. *
  641. * Read 80c cable indicator from ATA PCI device's PCI config
  642. * register. This register is normally set by firmware (BIOS).
  643. *
  644. * LOCKING:
  645. * None (inherited from caller).
  646. */
  647. static int ich_pata_cable_detect(struct ata_port *ap)
  648. {
  649. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  650. struct piix_host_priv *hpriv = ap->host->private_data;
  651. const struct ich_laptop *lap = &ich_laptop[0];
  652. u8 mask;
  653. /* Check for specials - Acer Aspire 5602WLMi */
  654. while (lap->device) {
  655. if (lap->device == pdev->device &&
  656. lap->subvendor == pdev->subsystem_vendor &&
  657. lap->subdevice == pdev->subsystem_device)
  658. return ATA_CBL_PATA40_SHORT;
  659. lap++;
  660. }
  661. /* check BIOS cable detect results */
  662. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  663. if ((hpriv->saved_iocfg & mask) == 0)
  664. return ATA_CBL_PATA40;
  665. return ATA_CBL_PATA80;
  666. }
  667. /**
  668. * piix_pata_prereset - prereset for PATA host controller
  669. * @link: Target link
  670. * @deadline: deadline jiffies for the operation
  671. *
  672. * LOCKING:
  673. * None (inherited from caller).
  674. */
  675. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  676. {
  677. struct ata_port *ap = link->ap;
  678. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  679. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  680. return -ENOENT;
  681. return ata_sff_prereset(link, deadline);
  682. }
  683. static DEFINE_SPINLOCK(piix_lock);
  684. static void piix_set_timings(struct ata_port *ap, struct ata_device *adev,
  685. u8 pio)
  686. {
  687. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  688. unsigned long flags;
  689. unsigned int is_slave = (adev->devno != 0);
  690. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  691. unsigned int slave_port = 0x44;
  692. u16 master_data;
  693. u8 slave_data;
  694. u8 udma_enable;
  695. int control = 0;
  696. /*
  697. * See Intel Document 298600-004 for the timing programing rules
  698. * for ICH controllers.
  699. */
  700. static const /* ISP RTC */
  701. u8 timings[][2] = { { 0, 0 },
  702. { 0, 0 },
  703. { 1, 0 },
  704. { 2, 1 },
  705. { 2, 3 }, };
  706. if (pio >= 2)
  707. control |= 1; /* TIME1 enable */
  708. if (ata_pio_need_iordy(adev))
  709. control |= 2; /* IE enable */
  710. /* Intel specifies that the PPE functionality is for disk only */
  711. if (adev->class == ATA_DEV_ATA)
  712. control |= 4; /* PPE enable */
  713. /*
  714. * If the drive MWDMA is faster than it can do PIO then
  715. * we must force PIO into PIO0
  716. */
  717. if (adev->pio_mode < XFER_PIO_0 + pio)
  718. /* Enable DMA timing only */
  719. control |= 8; /* PIO cycles in PIO0 */
  720. spin_lock_irqsave(&piix_lock, flags);
  721. /* PIO configuration clears DTE unconditionally. It will be
  722. * programmed in set_dmamode which is guaranteed to be called
  723. * after set_piomode if any DMA mode is available.
  724. */
  725. pci_read_config_word(dev, master_port, &master_data);
  726. if (is_slave) {
  727. /* clear TIME1|IE1|PPE1|DTE1 */
  728. master_data &= 0xff0f;
  729. /* enable PPE1, IE1 and TIME1 as needed */
  730. master_data |= (control << 4);
  731. pci_read_config_byte(dev, slave_port, &slave_data);
  732. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  733. /* Load the timing nibble for this slave */
  734. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  735. << (ap->port_no ? 4 : 0);
  736. } else {
  737. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  738. master_data &= 0xccf0;
  739. /* Enable PPE, IE and TIME as appropriate */
  740. master_data |= control;
  741. /* load ISP and RCT */
  742. master_data |=
  743. (timings[pio][0] << 12) |
  744. (timings[pio][1] << 8);
  745. }
  746. /* Enable SITRE (separate slave timing register) */
  747. master_data |= 0x4000;
  748. pci_write_config_word(dev, master_port, master_data);
  749. if (is_slave)
  750. pci_write_config_byte(dev, slave_port, slave_data);
  751. /* Ensure the UDMA bit is off - it will be turned back on if
  752. UDMA is selected */
  753. if (ap->udma_mask) {
  754. pci_read_config_byte(dev, 0x48, &udma_enable);
  755. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  756. pci_write_config_byte(dev, 0x48, udma_enable);
  757. }
  758. spin_unlock_irqrestore(&piix_lock, flags);
  759. }
  760. /**
  761. * piix_set_piomode - Initialize host controller PATA PIO timings
  762. * @ap: Port whose timings we are configuring
  763. * @adev: Drive in question
  764. *
  765. * Set PIO mode for device, in host controller PCI config space.
  766. *
  767. * LOCKING:
  768. * None (inherited from caller).
  769. */
  770. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  771. {
  772. piix_set_timings(ap, adev, adev->pio_mode - XFER_PIO_0);
  773. }
  774. /**
  775. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  776. * @ap: Port whose timings we are configuring
  777. * @adev: Drive in question
  778. * @isich: set if the chip is an ICH device
  779. *
  780. * Set UDMA mode for device, in host controller PCI config space.
  781. *
  782. * LOCKING:
  783. * None (inherited from caller).
  784. */
  785. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  786. {
  787. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  788. unsigned long flags;
  789. u8 speed = adev->dma_mode;
  790. int devid = adev->devno + 2 * ap->port_no;
  791. u8 udma_enable = 0;
  792. if (speed >= XFER_UDMA_0) {
  793. unsigned int udma = speed - XFER_UDMA_0;
  794. u16 udma_timing;
  795. u16 ideconf;
  796. int u_clock, u_speed;
  797. spin_lock_irqsave(&piix_lock, flags);
  798. pci_read_config_byte(dev, 0x48, &udma_enable);
  799. /*
  800. * UDMA is handled by a combination of clock switching and
  801. * selection of dividers
  802. *
  803. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  804. * except UDMA0 which is 00
  805. */
  806. u_speed = min(2 - (udma & 1), udma);
  807. if (udma == 5)
  808. u_clock = 0x1000; /* 100Mhz */
  809. else if (udma > 2)
  810. u_clock = 1; /* 66Mhz */
  811. else
  812. u_clock = 0; /* 33Mhz */
  813. udma_enable |= (1 << devid);
  814. /* Load the CT/RP selection */
  815. pci_read_config_word(dev, 0x4A, &udma_timing);
  816. udma_timing &= ~(3 << (4 * devid));
  817. udma_timing |= u_speed << (4 * devid);
  818. pci_write_config_word(dev, 0x4A, udma_timing);
  819. if (isich) {
  820. /* Select a 33/66/100Mhz clock */
  821. pci_read_config_word(dev, 0x54, &ideconf);
  822. ideconf &= ~(0x1001 << devid);
  823. ideconf |= u_clock << devid;
  824. /* For ICH or later we should set bit 10 for better
  825. performance (WR_PingPong_En) */
  826. pci_write_config_word(dev, 0x54, ideconf);
  827. }
  828. pci_write_config_byte(dev, 0x48, udma_enable);
  829. spin_unlock_irqrestore(&piix_lock, flags);
  830. } else {
  831. /* MWDMA is driven by the PIO timings. */
  832. unsigned int mwdma = speed - XFER_MW_DMA_0;
  833. const unsigned int needed_pio[3] = {
  834. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  835. };
  836. int pio = needed_pio[mwdma] - XFER_PIO_0;
  837. /* XFER_PIO_0 is never used currently */
  838. piix_set_timings(ap, adev, pio);
  839. }
  840. }
  841. /**
  842. * piix_set_dmamode - Initialize host controller PATA DMA timings
  843. * @ap: Port whose timings we are configuring
  844. * @adev: um
  845. *
  846. * Set MW/UDMA mode for device, in host controller PCI config space.
  847. *
  848. * LOCKING:
  849. * None (inherited from caller).
  850. */
  851. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  852. {
  853. do_pata_set_dmamode(ap, adev, 0);
  854. }
  855. /**
  856. * ich_set_dmamode - Initialize host controller PATA DMA timings
  857. * @ap: Port whose timings we are configuring
  858. * @adev: um
  859. *
  860. * Set MW/UDMA mode for device, in host controller PCI config space.
  861. *
  862. * LOCKING:
  863. * None (inherited from caller).
  864. */
  865. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  866. {
  867. do_pata_set_dmamode(ap, adev, 1);
  868. }
  869. /*
  870. * Serial ATA Index/Data Pair Superset Registers access
  871. *
  872. * Beginning from ICH8, there's a sane way to access SCRs using index
  873. * and data register pair located at BAR5 which means that we have
  874. * separate SCRs for master and slave. This is handled using libata
  875. * slave_link facility.
  876. */
  877. static const int piix_sidx_map[] = {
  878. [SCR_STATUS] = 0,
  879. [SCR_ERROR] = 2,
  880. [SCR_CONTROL] = 1,
  881. };
  882. static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
  883. {
  884. struct ata_port *ap = link->ap;
  885. struct piix_host_priv *hpriv = ap->host->private_data;
  886. iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
  887. hpriv->sidpr + PIIX_SIDPR_IDX);
  888. }
  889. static int piix_sidpr_scr_read(struct ata_link *link,
  890. unsigned int reg, u32 *val)
  891. {
  892. struct piix_host_priv *hpriv = link->ap->host->private_data;
  893. if (reg >= ARRAY_SIZE(piix_sidx_map))
  894. return -EINVAL;
  895. piix_sidpr_sel(link, reg);
  896. *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  897. return 0;
  898. }
  899. static int piix_sidpr_scr_write(struct ata_link *link,
  900. unsigned int reg, u32 val)
  901. {
  902. struct piix_host_priv *hpriv = link->ap->host->private_data;
  903. if (reg >= ARRAY_SIZE(piix_sidx_map))
  904. return -EINVAL;
  905. piix_sidpr_sel(link, reg);
  906. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  907. return 0;
  908. }
  909. static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
  910. unsigned hints)
  911. {
  912. return sata_link_scr_lpm(link, policy, false);
  913. }
  914. static bool piix_irq_check(struct ata_port *ap)
  915. {
  916. if (unlikely(!ap->ioaddr.bmdma_addr))
  917. return false;
  918. return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
  919. }
  920. #ifdef CONFIG_PM
  921. static int piix_broken_suspend(void)
  922. {
  923. static const struct dmi_system_id sysids[] = {
  924. {
  925. .ident = "TECRA M3",
  926. .matches = {
  927. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  928. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  929. },
  930. },
  931. {
  932. .ident = "TECRA M3",
  933. .matches = {
  934. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  935. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  936. },
  937. },
  938. {
  939. .ident = "TECRA M4",
  940. .matches = {
  941. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  942. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  943. },
  944. },
  945. {
  946. .ident = "TECRA M4",
  947. .matches = {
  948. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  949. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
  950. },
  951. },
  952. {
  953. .ident = "TECRA M5",
  954. .matches = {
  955. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  956. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  957. },
  958. },
  959. {
  960. .ident = "TECRA M6",
  961. .matches = {
  962. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  963. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  964. },
  965. },
  966. {
  967. .ident = "TECRA M7",
  968. .matches = {
  969. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  970. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  971. },
  972. },
  973. {
  974. .ident = "TECRA A8",
  975. .matches = {
  976. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  977. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  978. },
  979. },
  980. {
  981. .ident = "Satellite R20",
  982. .matches = {
  983. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  984. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  985. },
  986. },
  987. {
  988. .ident = "Satellite R25",
  989. .matches = {
  990. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  991. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  992. },
  993. },
  994. {
  995. .ident = "Satellite U200",
  996. .matches = {
  997. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  998. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  999. },
  1000. },
  1001. {
  1002. .ident = "Satellite U200",
  1003. .matches = {
  1004. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1005. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  1006. },
  1007. },
  1008. {
  1009. .ident = "Satellite Pro U200",
  1010. .matches = {
  1011. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1012. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  1013. },
  1014. },
  1015. {
  1016. .ident = "Satellite U205",
  1017. .matches = {
  1018. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1019. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  1020. },
  1021. },
  1022. {
  1023. .ident = "SATELLITE U205",
  1024. .matches = {
  1025. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1026. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  1027. },
  1028. },
  1029. {
  1030. .ident = "Satellite Pro A120",
  1031. .matches = {
  1032. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1033. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite Pro A120"),
  1034. },
  1035. },
  1036. {
  1037. .ident = "Portege M500",
  1038. .matches = {
  1039. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1040. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  1041. },
  1042. },
  1043. {
  1044. .ident = "VGN-BX297XP",
  1045. .matches = {
  1046. DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
  1047. DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
  1048. },
  1049. },
  1050. { } /* terminate list */
  1051. };
  1052. static const char *oemstrs[] = {
  1053. "Tecra M3,",
  1054. };
  1055. int i;
  1056. if (dmi_check_system(sysids))
  1057. return 1;
  1058. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  1059. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  1060. return 1;
  1061. /* TECRA M4 sometimes forgets its identify and reports bogus
  1062. * DMI information. As the bogus information is a bit
  1063. * generic, match as many entries as possible. This manual
  1064. * matching is necessary because dmi_system_id.matches is
  1065. * limited to four entries.
  1066. */
  1067. if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
  1068. dmi_match(DMI_PRODUCT_NAME, "000000") &&
  1069. dmi_match(DMI_PRODUCT_VERSION, "000000") &&
  1070. dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
  1071. dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
  1072. dmi_match(DMI_BOARD_NAME, "Portable PC") &&
  1073. dmi_match(DMI_BOARD_VERSION, "Version A0"))
  1074. return 1;
  1075. return 0;
  1076. }
  1077. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1078. {
  1079. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1080. unsigned long flags;
  1081. int rc = 0;
  1082. rc = ata_host_suspend(host, mesg);
  1083. if (rc)
  1084. return rc;
  1085. /* Some braindamaged ACPI suspend implementations expect the
  1086. * controller to be awake on entry; otherwise, it burns cpu
  1087. * cycles and power trying to do something to the sleeping
  1088. * beauty.
  1089. */
  1090. if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
  1091. pci_save_state(pdev);
  1092. /* mark its power state as "unknown", since we don't
  1093. * know if e.g. the BIOS will change its device state
  1094. * when we suspend.
  1095. */
  1096. if (pdev->current_state == PCI_D0)
  1097. pdev->current_state = PCI_UNKNOWN;
  1098. /* tell resume that it's waking up from broken suspend */
  1099. spin_lock_irqsave(&host->lock, flags);
  1100. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  1101. spin_unlock_irqrestore(&host->lock, flags);
  1102. } else
  1103. ata_pci_device_do_suspend(pdev, mesg);
  1104. return 0;
  1105. }
  1106. static int piix_pci_device_resume(struct pci_dev *pdev)
  1107. {
  1108. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1109. unsigned long flags;
  1110. int rc;
  1111. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  1112. spin_lock_irqsave(&host->lock, flags);
  1113. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  1114. spin_unlock_irqrestore(&host->lock, flags);
  1115. pci_set_power_state(pdev, PCI_D0);
  1116. pci_restore_state(pdev);
  1117. /* PCI device wasn't disabled during suspend. Use
  1118. * pci_reenable_device() to avoid affecting the enable
  1119. * count.
  1120. */
  1121. rc = pci_reenable_device(pdev);
  1122. if (rc)
  1123. dev_err(&pdev->dev,
  1124. "failed to enable device after resume (%d)\n",
  1125. rc);
  1126. } else
  1127. rc = ata_pci_device_do_resume(pdev);
  1128. if (rc == 0)
  1129. ata_host_resume(host);
  1130. return rc;
  1131. }
  1132. #endif
  1133. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  1134. {
  1135. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  1136. }
  1137. #define AHCI_PCI_BAR 5
  1138. #define AHCI_GLOBAL_CTL 0x04
  1139. #define AHCI_ENABLE (1 << 31)
  1140. static int piix_disable_ahci(struct pci_dev *pdev)
  1141. {
  1142. void __iomem *mmio;
  1143. u32 tmp;
  1144. int rc = 0;
  1145. /* BUG: pci_enable_device has not yet been called. This
  1146. * works because this device is usually set up by BIOS.
  1147. */
  1148. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1149. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1150. return 0;
  1151. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1152. if (!mmio)
  1153. return -ENOMEM;
  1154. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1155. if (tmp & AHCI_ENABLE) {
  1156. tmp &= ~AHCI_ENABLE;
  1157. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1158. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1159. if (tmp & AHCI_ENABLE)
  1160. rc = -EIO;
  1161. }
  1162. pci_iounmap(pdev, mmio);
  1163. return rc;
  1164. }
  1165. /**
  1166. * piix_check_450nx_errata - Check for problem 450NX setup
  1167. * @ata_dev: the PCI device to check
  1168. *
  1169. * Check for the present of 450NX errata #19 and errata #25. If
  1170. * they are found return an error code so we can turn off DMA
  1171. */
  1172. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  1173. {
  1174. struct pci_dev *pdev = NULL;
  1175. u16 cfg;
  1176. int no_piix_dma = 0;
  1177. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1178. /* Look for 450NX PXB. Check for problem configurations
  1179. A PCI quirk checks bit 6 already */
  1180. pci_read_config_word(pdev, 0x41, &cfg);
  1181. /* Only on the original revision: IDE DMA can hang */
  1182. if (pdev->revision == 0x00)
  1183. no_piix_dma = 1;
  1184. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1185. else if (cfg & (1<<14) && pdev->revision < 5)
  1186. no_piix_dma = 2;
  1187. }
  1188. if (no_piix_dma)
  1189. dev_warn(&ata_dev->dev,
  1190. "450NX errata present, disabling IDE DMA%s\n",
  1191. no_piix_dma == 2 ? " - a BIOS update may resolve this"
  1192. : "");
  1193. return no_piix_dma;
  1194. }
  1195. static void __devinit piix_init_pcs(struct ata_host *host,
  1196. const struct piix_map_db *map_db)
  1197. {
  1198. struct pci_dev *pdev = to_pci_dev(host->dev);
  1199. u16 pcs, new_pcs;
  1200. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1201. new_pcs = pcs | map_db->port_enable;
  1202. if (new_pcs != pcs) {
  1203. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1204. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1205. msleep(150);
  1206. }
  1207. }
  1208. static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
  1209. struct ata_port_info *pinfo,
  1210. const struct piix_map_db *map_db)
  1211. {
  1212. const int *map;
  1213. int i, invalid_map = 0;
  1214. u8 map_value;
  1215. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1216. map = map_db->map[map_value & map_db->mask];
  1217. dev_info(&pdev->dev, "MAP [");
  1218. for (i = 0; i < 4; i++) {
  1219. switch (map[i]) {
  1220. case RV:
  1221. invalid_map = 1;
  1222. pr_cont(" XX");
  1223. break;
  1224. case NA:
  1225. pr_cont(" --");
  1226. break;
  1227. case IDE:
  1228. WARN_ON((i & 1) || map[i + 1] != IDE);
  1229. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1230. i++;
  1231. pr_cont(" IDE IDE");
  1232. break;
  1233. default:
  1234. pr_cont(" P%d", map[i]);
  1235. if (i & 1)
  1236. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1237. break;
  1238. }
  1239. }
  1240. pr_cont(" ]\n");
  1241. if (invalid_map)
  1242. dev_err(&pdev->dev, "invalid MAP value %u\n", map_value);
  1243. return map;
  1244. }
  1245. static bool piix_no_sidpr(struct ata_host *host)
  1246. {
  1247. struct pci_dev *pdev = to_pci_dev(host->dev);
  1248. /*
  1249. * Samsung DB-P70 only has three ATA ports exposed and
  1250. * curiously the unconnected first port reports link online
  1251. * while not responding to SRST protocol causing excessive
  1252. * detection delay.
  1253. *
  1254. * Unfortunately, the system doesn't carry enough DMI
  1255. * information to identify the machine but does have subsystem
  1256. * vendor and device set. As it's unclear whether the
  1257. * subsystem vendor/device is used only for this specific
  1258. * board, the port can't be disabled solely with the
  1259. * information; however, turning off SIDPR access works around
  1260. * the problem. Turn it off.
  1261. *
  1262. * This problem is reported in bnc#441240.
  1263. *
  1264. * https://bugzilla.novell.com/show_bug.cgi?id=441420
  1265. */
  1266. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
  1267. pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
  1268. pdev->subsystem_device == 0xb049) {
  1269. dev_warn(host->dev,
  1270. "Samsung DB-P70 detected, disabling SIDPR\n");
  1271. return true;
  1272. }
  1273. return false;
  1274. }
  1275. static int __devinit piix_init_sidpr(struct ata_host *host)
  1276. {
  1277. struct pci_dev *pdev = to_pci_dev(host->dev);
  1278. struct piix_host_priv *hpriv = host->private_data;
  1279. struct ata_link *link0 = &host->ports[0]->link;
  1280. u32 scontrol;
  1281. int i, rc;
  1282. /* check for availability */
  1283. for (i = 0; i < 4; i++)
  1284. if (hpriv->map[i] == IDE)
  1285. return 0;
  1286. /* is it blacklisted? */
  1287. if (piix_no_sidpr(host))
  1288. return 0;
  1289. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1290. return 0;
  1291. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1292. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1293. return 0;
  1294. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1295. return 0;
  1296. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1297. /* SCR access via SIDPR doesn't work on some configurations.
  1298. * Give it a test drive by inhibiting power save modes which
  1299. * we'll do anyway.
  1300. */
  1301. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1302. /* if IPM is already 3, SCR access is probably working. Don't
  1303. * un-inhibit power save modes as BIOS might have inhibited
  1304. * them for a reason.
  1305. */
  1306. if ((scontrol & 0xf00) != 0x300) {
  1307. scontrol |= 0x300;
  1308. piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
  1309. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1310. if ((scontrol & 0xf00) != 0x300) {
  1311. dev_info(host->dev,
  1312. "SCR access via SIDPR is available but doesn't work\n");
  1313. return 0;
  1314. }
  1315. }
  1316. /* okay, SCRs available, set ops and ask libata for slave_link */
  1317. for (i = 0; i < 2; i++) {
  1318. struct ata_port *ap = host->ports[i];
  1319. ap->ops = &piix_sidpr_sata_ops;
  1320. if (ap->flags & ATA_FLAG_SLAVE_POSS) {
  1321. rc = ata_slave_link_init(ap);
  1322. if (rc)
  1323. return rc;
  1324. }
  1325. }
  1326. return 0;
  1327. }
  1328. static void piix_iocfg_bit18_quirk(struct ata_host *host)
  1329. {
  1330. static const struct dmi_system_id sysids[] = {
  1331. {
  1332. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1333. * isn't used to boot the system which
  1334. * disables the channel.
  1335. */
  1336. .ident = "M570U",
  1337. .matches = {
  1338. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1339. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1340. },
  1341. },
  1342. { } /* terminate list */
  1343. };
  1344. struct pci_dev *pdev = to_pci_dev(host->dev);
  1345. struct piix_host_priv *hpriv = host->private_data;
  1346. if (!dmi_check_system(sysids))
  1347. return;
  1348. /* The datasheet says that bit 18 is NOOP but certain systems
  1349. * seem to use it to disable a channel. Clear the bit on the
  1350. * affected systems.
  1351. */
  1352. if (hpriv->saved_iocfg & (1 << 18)) {
  1353. dev_info(&pdev->dev, "applying IOCFG bit18 quirk\n");
  1354. pci_write_config_dword(pdev, PIIX_IOCFG,
  1355. hpriv->saved_iocfg & ~(1 << 18));
  1356. }
  1357. }
  1358. static bool piix_broken_system_poweroff(struct pci_dev *pdev)
  1359. {
  1360. static const struct dmi_system_id broken_systems[] = {
  1361. {
  1362. .ident = "HP Compaq 2510p",
  1363. .matches = {
  1364. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1365. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
  1366. },
  1367. /* PCI slot number of the controller */
  1368. .driver_data = (void *)0x1FUL,
  1369. },
  1370. {
  1371. .ident = "HP Compaq nc6000",
  1372. .matches = {
  1373. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1374. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
  1375. },
  1376. /* PCI slot number of the controller */
  1377. .driver_data = (void *)0x1FUL,
  1378. },
  1379. { } /* terminate list */
  1380. };
  1381. const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
  1382. if (dmi) {
  1383. unsigned long slot = (unsigned long)dmi->driver_data;
  1384. /* apply the quirk only to on-board controllers */
  1385. return slot == PCI_SLOT(pdev->devfn);
  1386. }
  1387. return false;
  1388. }
  1389. static int prefer_ms_hyperv = 1;
  1390. module_param(prefer_ms_hyperv, int, 0);
  1391. static void piix_ignore_devices_quirk(struct ata_host *host)
  1392. {
  1393. #if IS_ENABLED(CONFIG_HYPERV_STORAGE)
  1394. static const struct dmi_system_id ignore_hyperv[] = {
  1395. {
  1396. /* On Hyper-V hypervisors the disks are exposed on
  1397. * both the emulated SATA controller and on the
  1398. * paravirtualised drivers. The CD/DVD devices
  1399. * are only exposed on the emulated controller.
  1400. * Request we ignore ATA devices on this host.
  1401. */
  1402. .ident = "Hyper-V Virtual Machine",
  1403. .matches = {
  1404. DMI_MATCH(DMI_SYS_VENDOR,
  1405. "Microsoft Corporation"),
  1406. DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
  1407. },
  1408. },
  1409. { } /* terminate list */
  1410. };
  1411. const struct dmi_system_id *dmi = dmi_first_match(ignore_hyperv);
  1412. if (dmi && prefer_ms_hyperv) {
  1413. host->flags |= ATA_HOST_IGNORE_ATA;
  1414. dev_info(host->dev, "%s detected, ATA device ignore set\n",
  1415. dmi->ident);
  1416. }
  1417. #endif
  1418. }
  1419. /**
  1420. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1421. * @pdev: PCI device to register
  1422. * @ent: Entry in piix_pci_tbl matching with @pdev
  1423. *
  1424. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1425. * and then hand over control to libata, for it to do the rest.
  1426. *
  1427. * LOCKING:
  1428. * Inherited from PCI layer (may sleep).
  1429. *
  1430. * RETURNS:
  1431. * Zero on success, or -ERRNO value.
  1432. */
  1433. static int __devinit piix_init_one(struct pci_dev *pdev,
  1434. const struct pci_device_id *ent)
  1435. {
  1436. struct device *dev = &pdev->dev;
  1437. struct ata_port_info port_info[2];
  1438. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1439. struct scsi_host_template *sht = &piix_sht;
  1440. unsigned long port_flags;
  1441. struct ata_host *host;
  1442. struct piix_host_priv *hpriv;
  1443. int rc;
  1444. ata_print_version_once(&pdev->dev, DRV_VERSION);
  1445. /* no hotplugging support for later devices (FIXME) */
  1446. if (!in_module_init && ent->driver_data >= ich5_sata)
  1447. return -ENODEV;
  1448. if (piix_broken_system_poweroff(pdev)) {
  1449. piix_port_info[ent->driver_data].flags |=
  1450. ATA_FLAG_NO_POWEROFF_SPINDOWN |
  1451. ATA_FLAG_NO_HIBERNATE_SPINDOWN;
  1452. dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
  1453. "on poweroff and hibernation\n");
  1454. }
  1455. port_info[0] = piix_port_info[ent->driver_data];
  1456. port_info[1] = piix_port_info[ent->driver_data];
  1457. port_flags = port_info[0].flags;
  1458. /* enable device and prepare host */
  1459. rc = pcim_enable_device(pdev);
  1460. if (rc)
  1461. return rc;
  1462. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1463. if (!hpriv)
  1464. return -ENOMEM;
  1465. /* Save IOCFG, this will be used for cable detection, quirk
  1466. * detection and restoration on detach. This is necessary
  1467. * because some ACPI implementations mess up cable related
  1468. * bits on _STM. Reported on kernel bz#11879.
  1469. */
  1470. pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
  1471. /* ICH6R may be driven by either ata_piix or ahci driver
  1472. * regardless of BIOS configuration. Make sure AHCI mode is
  1473. * off.
  1474. */
  1475. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
  1476. rc = piix_disable_ahci(pdev);
  1477. if (rc)
  1478. return rc;
  1479. }
  1480. /* SATA map init can change port_info, do it before prepping host */
  1481. if (port_flags & ATA_FLAG_SATA)
  1482. hpriv->map = piix_init_sata_map(pdev, port_info,
  1483. piix_map_db_table[ent->driver_data]);
  1484. rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
  1485. if (rc)
  1486. return rc;
  1487. host->private_data = hpriv;
  1488. /* initialize controller */
  1489. if (port_flags & ATA_FLAG_SATA) {
  1490. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1491. rc = piix_init_sidpr(host);
  1492. if (rc)
  1493. return rc;
  1494. if (host->ports[0]->ops == &piix_sidpr_sata_ops)
  1495. sht = &piix_sidpr_sht;
  1496. }
  1497. /* apply IOCFG bit18 quirk */
  1498. piix_iocfg_bit18_quirk(host);
  1499. /* On ICH5, some BIOSen disable the interrupt using the
  1500. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1501. * On ICH6, this bit has the same effect, but only when
  1502. * MSI is disabled (and it is disabled, as we don't use
  1503. * message-signalled interrupts currently).
  1504. */
  1505. if (port_flags & PIIX_FLAG_CHECKINTR)
  1506. pci_intx(pdev, 1);
  1507. if (piix_check_450nx_errata(pdev)) {
  1508. /* This writes into the master table but it does not
  1509. really matter for this errata as we will apply it to
  1510. all the PIIX devices on the board */
  1511. host->ports[0]->mwdma_mask = 0;
  1512. host->ports[0]->udma_mask = 0;
  1513. host->ports[1]->mwdma_mask = 0;
  1514. host->ports[1]->udma_mask = 0;
  1515. }
  1516. host->flags |= ATA_HOST_PARALLEL_SCAN;
  1517. /* Allow hosts to specify device types to ignore when scanning. */
  1518. piix_ignore_devices_quirk(host);
  1519. pci_set_master(pdev);
  1520. return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
  1521. }
  1522. static void piix_remove_one(struct pci_dev *pdev)
  1523. {
  1524. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1525. struct piix_host_priv *hpriv = host->private_data;
  1526. pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
  1527. ata_pci_remove_one(pdev);
  1528. }
  1529. static int __init piix_init(void)
  1530. {
  1531. int rc;
  1532. DPRINTK("pci_register_driver\n");
  1533. rc = pci_register_driver(&piix_pci_driver);
  1534. if (rc)
  1535. return rc;
  1536. in_module_init = 0;
  1537. DPRINTK("done\n");
  1538. return 0;
  1539. }
  1540. static void __exit piix_exit(void)
  1541. {
  1542. pci_unregister_driver(&piix_pci_driver);
  1543. }
  1544. module_init(piix_init);
  1545. module_exit(piix_exit);