mpi2.h 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134
  1. /*
  2. * Copyright (c) 2000-2010 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2.h
  6. * Title: MPI Message independent structures and definitions
  7. * including System Interface Register Set and
  8. * scatter/gather formats.
  9. * Creation Date: June 21, 2006
  10. *
  11. * mpi2.h Version: 02.00.17
  12. *
  13. * Version History
  14. * ---------------
  15. *
  16. * Date Version Description
  17. * -------- -------- ------------------------------------------------------
  18. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  19. * 06-04-07 02.00.01 Bumped MPI2_HEADER_VERSION_UNIT.
  20. * 06-26-07 02.00.02 Bumped MPI2_HEADER_VERSION_UNIT.
  21. * 08-31-07 02.00.03 Bumped MPI2_HEADER_VERSION_UNIT.
  22. * Moved ReplyPostHostIndex register to offset 0x6C of the
  23. * MPI2_SYSTEM_INTERFACE_REGS and modified the define for
  24. * MPI2_REPLY_POST_HOST_INDEX_OFFSET.
  25. * Added union of request descriptors.
  26. * Added union of reply descriptors.
  27. * 10-31-07 02.00.04 Bumped MPI2_HEADER_VERSION_UNIT.
  28. * Added define for MPI2_VERSION_02_00.
  29. * Fixed the size of the FunctionDependent5 field in the
  30. * MPI2_DEFAULT_REPLY structure.
  31. * 12-18-07 02.00.05 Bumped MPI2_HEADER_VERSION_UNIT.
  32. * Removed the MPI-defined Fault Codes and extended the
  33. * product specific codes up to 0xEFFF.
  34. * Added a sixth key value for the WriteSequence register
  35. * and changed the flush value to 0x0.
  36. * Added message function codes for Diagnostic Buffer Post
  37. * and Diagnsotic Release.
  38. * New IOCStatus define: MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED
  39. * Moved MPI2_VERSION_UNION from mpi2_ioc.h.
  40. * 02-29-08 02.00.06 Bumped MPI2_HEADER_VERSION_UNIT.
  41. * 03-03-08 02.00.07 Bumped MPI2_HEADER_VERSION_UNIT.
  42. * 05-21-08 02.00.08 Bumped MPI2_HEADER_VERSION_UNIT.
  43. * Added #defines for marking a reply descriptor as unused.
  44. * 06-27-08 02.00.09 Bumped MPI2_HEADER_VERSION_UNIT.
  45. * 10-02-08 02.00.10 Bumped MPI2_HEADER_VERSION_UNIT.
  46. * Moved LUN field defines from mpi2_init.h.
  47. * 01-19-09 02.00.11 Bumped MPI2_HEADER_VERSION_UNIT.
  48. * 05-06-09 02.00.12 Bumped MPI2_HEADER_VERSION_UNIT.
  49. * In all request and reply descriptors, replaced VF_ID
  50. * field with MSIxIndex field.
  51. * Removed DevHandle field from
  52. * MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR and made those
  53. * bytes reserved.
  54. * Added RAID Accelerator functionality.
  55. * 07-30-09 02.00.13 Bumped MPI2_HEADER_VERSION_UNIT.
  56. * 10-28-09 02.00.14 Bumped MPI2_HEADER_VERSION_UNIT.
  57. * Added MSI-x index mask and shift for Reply Post Host
  58. * Index register.
  59. * Added function code for Host Based Discovery Action.
  60. * 02-10-10 02.00.15 Bumped MPI2_HEADER_VERSION_UNIT.
  61. * Added define for MPI2_FUNCTION_PWR_MGMT_CONTROL.
  62. * Added defines for product-specific range of message
  63. * function codes, 0xF0 to 0xFF.
  64. * 05-12-10 02.00.16 Bumped MPI2_HEADER_VERSION_UNIT.
  65. * Added alternative defines for the SGE Direction bit.
  66. * 08-11-10 02.00.17 Bumped MPI2_HEADER_VERSION_UNIT.
  67. * --------------------------------------------------------------------------
  68. */
  69. #ifndef MPI2_H
  70. #define MPI2_H
  71. /*****************************************************************************
  72. *
  73. * MPI Version Definitions
  74. *
  75. *****************************************************************************/
  76. #define MPI2_VERSION_MAJOR (0x02)
  77. #define MPI2_VERSION_MINOR (0x00)
  78. #define MPI2_VERSION_MAJOR_MASK (0xFF00)
  79. #define MPI2_VERSION_MAJOR_SHIFT (8)
  80. #define MPI2_VERSION_MINOR_MASK (0x00FF)
  81. #define MPI2_VERSION_MINOR_SHIFT (0)
  82. #define MPI2_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  83. MPI2_VERSION_MINOR)
  84. #define MPI2_VERSION_02_00 (0x0200)
  85. /* versioning for this MPI header set */
  86. #define MPI2_HEADER_VERSION_UNIT (0x11)
  87. #define MPI2_HEADER_VERSION_DEV (0x00)
  88. #define MPI2_HEADER_VERSION_UNIT_MASK (0xFF00)
  89. #define MPI2_HEADER_VERSION_UNIT_SHIFT (8)
  90. #define MPI2_HEADER_VERSION_DEV_MASK (0x00FF)
  91. #define MPI2_HEADER_VERSION_DEV_SHIFT (0)
  92. #define MPI2_HEADER_VERSION ((MPI2_HEADER_VERSION_UNIT << 8) | MPI2_HEADER_VERSION_DEV)
  93. /*****************************************************************************
  94. *
  95. * IOC State Definitions
  96. *
  97. *****************************************************************************/
  98. #define MPI2_IOC_STATE_RESET (0x00000000)
  99. #define MPI2_IOC_STATE_READY (0x10000000)
  100. #define MPI2_IOC_STATE_OPERATIONAL (0x20000000)
  101. #define MPI2_IOC_STATE_FAULT (0x40000000)
  102. #define MPI2_IOC_STATE_MASK (0xF0000000)
  103. #define MPI2_IOC_STATE_SHIFT (28)
  104. /* Fault state range for prodcut specific codes */
  105. #define MPI2_FAULT_PRODUCT_SPECIFIC_MIN (0x0000)
  106. #define MPI2_FAULT_PRODUCT_SPECIFIC_MAX (0xEFFF)
  107. /*****************************************************************************
  108. *
  109. * System Interface Register Definitions
  110. *
  111. *****************************************************************************/
  112. typedef volatile struct _MPI2_SYSTEM_INTERFACE_REGS
  113. {
  114. U32 Doorbell; /* 0x00 */
  115. U32 WriteSequence; /* 0x04 */
  116. U32 HostDiagnostic; /* 0x08 */
  117. U32 Reserved1; /* 0x0C */
  118. U32 DiagRWData; /* 0x10 */
  119. U32 DiagRWAddressLow; /* 0x14 */
  120. U32 DiagRWAddressHigh; /* 0x18 */
  121. U32 Reserved2[5]; /* 0x1C */
  122. U32 HostInterruptStatus; /* 0x30 */
  123. U32 HostInterruptMask; /* 0x34 */
  124. U32 DCRData; /* 0x38 */
  125. U32 DCRAddress; /* 0x3C */
  126. U32 Reserved3[2]; /* 0x40 */
  127. U32 ReplyFreeHostIndex; /* 0x48 */
  128. U32 Reserved4[8]; /* 0x4C */
  129. U32 ReplyPostHostIndex; /* 0x6C */
  130. U32 Reserved5; /* 0x70 */
  131. U32 HCBSize; /* 0x74 */
  132. U32 HCBAddressLow; /* 0x78 */
  133. U32 HCBAddressHigh; /* 0x7C */
  134. U32 Reserved6[16]; /* 0x80 */
  135. U32 RequestDescriptorPostLow; /* 0xC0 */
  136. U32 RequestDescriptorPostHigh; /* 0xC4 */
  137. U32 Reserved7[14]; /* 0xC8 */
  138. } MPI2_SYSTEM_INTERFACE_REGS, MPI2_POINTER PTR_MPI2_SYSTEM_INTERFACE_REGS,
  139. Mpi2SystemInterfaceRegs_t, MPI2_POINTER pMpi2SystemInterfaceRegs_t;
  140. /*
  141. * Defines for working with the Doorbell register.
  142. */
  143. #define MPI2_DOORBELL_OFFSET (0x00000000)
  144. /* IOC --> System values */
  145. #define MPI2_DOORBELL_USED (0x08000000)
  146. #define MPI2_DOORBELL_WHO_INIT_MASK (0x07000000)
  147. #define MPI2_DOORBELL_WHO_INIT_SHIFT (24)
  148. #define MPI2_DOORBELL_FAULT_CODE_MASK (0x0000FFFF)
  149. #define MPI2_DOORBELL_DATA_MASK (0x0000FFFF)
  150. /* System --> IOC values */
  151. #define MPI2_DOORBELL_FUNCTION_MASK (0xFF000000)
  152. #define MPI2_DOORBELL_FUNCTION_SHIFT (24)
  153. #define MPI2_DOORBELL_ADD_DWORDS_MASK (0x00FF0000)
  154. #define MPI2_DOORBELL_ADD_DWORDS_SHIFT (16)
  155. /*
  156. * Defines for the WriteSequence register
  157. */
  158. #define MPI2_WRITE_SEQUENCE_OFFSET (0x00000004)
  159. #define MPI2_WRSEQ_KEY_VALUE_MASK (0x0000000F)
  160. #define MPI2_WRSEQ_FLUSH_KEY_VALUE (0x0)
  161. #define MPI2_WRSEQ_1ST_KEY_VALUE (0xF)
  162. #define MPI2_WRSEQ_2ND_KEY_VALUE (0x4)
  163. #define MPI2_WRSEQ_3RD_KEY_VALUE (0xB)
  164. #define MPI2_WRSEQ_4TH_KEY_VALUE (0x2)
  165. #define MPI2_WRSEQ_5TH_KEY_VALUE (0x7)
  166. #define MPI2_WRSEQ_6TH_KEY_VALUE (0xD)
  167. /*
  168. * Defines for the HostDiagnostic register
  169. */
  170. #define MPI2_HOST_DIAGNOSTIC_OFFSET (0x00000008)
  171. #define MPI2_DIAG_BOOT_DEVICE_SELECT_MASK (0x00001800)
  172. #define MPI2_DIAG_BOOT_DEVICE_SELECT_DEFAULT (0x00000000)
  173. #define MPI2_DIAG_BOOT_DEVICE_SELECT_HCDW (0x00000800)
  174. #define MPI2_DIAG_CLEAR_FLASH_BAD_SIG (0x00000400)
  175. #define MPI2_DIAG_FORCE_HCB_ON_RESET (0x00000200)
  176. #define MPI2_DIAG_HCB_MODE (0x00000100)
  177. #define MPI2_DIAG_DIAG_WRITE_ENABLE (0x00000080)
  178. #define MPI2_DIAG_FLASH_BAD_SIG (0x00000040)
  179. #define MPI2_DIAG_RESET_HISTORY (0x00000020)
  180. #define MPI2_DIAG_DIAG_RW_ENABLE (0x00000010)
  181. #define MPI2_DIAG_RESET_ADAPTER (0x00000004)
  182. #define MPI2_DIAG_HOLD_IOC_RESET (0x00000002)
  183. /*
  184. * Offsets for DiagRWData and address
  185. */
  186. #define MPI2_DIAG_RW_DATA_OFFSET (0x00000010)
  187. #define MPI2_DIAG_RW_ADDRESS_LOW_OFFSET (0x00000014)
  188. #define MPI2_DIAG_RW_ADDRESS_HIGH_OFFSET (0x00000018)
  189. /*
  190. * Defines for the HostInterruptStatus register
  191. */
  192. #define MPI2_HOST_INTERRUPT_STATUS_OFFSET (0x00000030)
  193. #define MPI2_HIS_SYS2IOC_DB_STATUS (0x80000000)
  194. #define MPI2_HIS_IOP_DOORBELL_STATUS MPI2_HIS_SYS2IOC_DB_STATUS
  195. #define MPI2_HIS_RESET_IRQ_STATUS (0x40000000)
  196. #define MPI2_HIS_REPLY_DESCRIPTOR_INTERRUPT (0x00000008)
  197. #define MPI2_HIS_IOC2SYS_DB_STATUS (0x00000001)
  198. #define MPI2_HIS_DOORBELL_INTERRUPT MPI2_HIS_IOC2SYS_DB_STATUS
  199. /*
  200. * Defines for the HostInterruptMask register
  201. */
  202. #define MPI2_HOST_INTERRUPT_MASK_OFFSET (0x00000034)
  203. #define MPI2_HIM_RESET_IRQ_MASK (0x40000000)
  204. #define MPI2_HIM_REPLY_INT_MASK (0x00000008)
  205. #define MPI2_HIM_RIM MPI2_HIM_REPLY_INT_MASK
  206. #define MPI2_HIM_IOC2SYS_DB_MASK (0x00000001)
  207. #define MPI2_HIM_DIM MPI2_HIM_IOC2SYS_DB_MASK
  208. /*
  209. * Offsets for DCRData and address
  210. */
  211. #define MPI2_DCR_DATA_OFFSET (0x00000038)
  212. #define MPI2_DCR_ADDRESS_OFFSET (0x0000003C)
  213. /*
  214. * Offset for the Reply Free Queue
  215. */
  216. #define MPI2_REPLY_FREE_HOST_INDEX_OFFSET (0x00000048)
  217. /*
  218. * Defines for the Reply Descriptor Post Queue
  219. */
  220. #define MPI2_REPLY_POST_HOST_INDEX_OFFSET (0x0000006C)
  221. #define MPI2_REPLY_POST_HOST_INDEX_MASK (0x00FFFFFF)
  222. #define MPI2_RPHI_MSIX_INDEX_MASK (0xFF000000)
  223. #define MPI2_RPHI_MSIX_INDEX_SHIFT (24)
  224. /*
  225. * Defines for the HCBSize and address
  226. */
  227. #define MPI2_HCB_SIZE_OFFSET (0x00000074)
  228. #define MPI2_HCB_SIZE_SIZE_MASK (0xFFFFF000)
  229. #define MPI2_HCB_SIZE_HCB_ENABLE (0x00000001)
  230. #define MPI2_HCB_ADDRESS_LOW_OFFSET (0x00000078)
  231. #define MPI2_HCB_ADDRESS_HIGH_OFFSET (0x0000007C)
  232. /*
  233. * Offsets for the Request Queue
  234. */
  235. #define MPI2_REQUEST_DESCRIPTOR_POST_LOW_OFFSET (0x000000C0)
  236. #define MPI2_REQUEST_DESCRIPTOR_POST_HIGH_OFFSET (0x000000C4)
  237. /*****************************************************************************
  238. *
  239. * Message Descriptors
  240. *
  241. *****************************************************************************/
  242. /* Request Descriptors */
  243. /* Default Request Descriptor */
  244. typedef struct _MPI2_DEFAULT_REQUEST_DESCRIPTOR
  245. {
  246. U8 RequestFlags; /* 0x00 */
  247. U8 MSIxIndex; /* 0x01 */
  248. U16 SMID; /* 0x02 */
  249. U16 LMID; /* 0x04 */
  250. U16 DescriptorTypeDependent; /* 0x06 */
  251. } MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  252. MPI2_POINTER PTR_MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  253. Mpi2DefaultRequestDescriptor_t, MPI2_POINTER pMpi2DefaultRequestDescriptor_t;
  254. /* defines for the RequestFlags field */
  255. #define MPI2_REQ_DESCRIPT_FLAGS_TYPE_MASK (0x0E)
  256. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO (0x00)
  257. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_TARGET (0x02)
  258. #define MPI2_REQ_DESCRIPT_FLAGS_HIGH_PRIORITY (0x06)
  259. #define MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE (0x08)
  260. #define MPI2_REQ_DESCRIPT_FLAGS_RAID_ACCELERATOR (0x0A)
  261. #define MPI2_REQ_DESCRIPT_FLAGS_IOC_FIFO_MARKER (0x01)
  262. /* High Priority Request Descriptor */
  263. typedef struct _MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR
  264. {
  265. U8 RequestFlags; /* 0x00 */
  266. U8 MSIxIndex; /* 0x01 */
  267. U16 SMID; /* 0x02 */
  268. U16 LMID; /* 0x04 */
  269. U16 Reserved1; /* 0x06 */
  270. } MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  271. MPI2_POINTER PTR_MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  272. Mpi2HighPriorityRequestDescriptor_t,
  273. MPI2_POINTER pMpi2HighPriorityRequestDescriptor_t;
  274. /* SCSI IO Request Descriptor */
  275. typedef struct _MPI2_SCSI_IO_REQUEST_DESCRIPTOR
  276. {
  277. U8 RequestFlags; /* 0x00 */
  278. U8 MSIxIndex; /* 0x01 */
  279. U16 SMID; /* 0x02 */
  280. U16 LMID; /* 0x04 */
  281. U16 DevHandle; /* 0x06 */
  282. } MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  283. MPI2_POINTER PTR_MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  284. Mpi2SCSIIORequestDescriptor_t, MPI2_POINTER pMpi2SCSIIORequestDescriptor_t;
  285. /* SCSI Target Request Descriptor */
  286. typedef struct _MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR
  287. {
  288. U8 RequestFlags; /* 0x00 */
  289. U8 MSIxIndex; /* 0x01 */
  290. U16 SMID; /* 0x02 */
  291. U16 LMID; /* 0x04 */
  292. U16 IoIndex; /* 0x06 */
  293. } MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  294. MPI2_POINTER PTR_MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  295. Mpi2SCSITargetRequestDescriptor_t,
  296. MPI2_POINTER pMpi2SCSITargetRequestDescriptor_t;
  297. /* RAID Accelerator Request Descriptor */
  298. typedef struct _MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR {
  299. U8 RequestFlags; /* 0x00 */
  300. U8 MSIxIndex; /* 0x01 */
  301. U16 SMID; /* 0x02 */
  302. U16 LMID; /* 0x04 */
  303. U16 Reserved; /* 0x06 */
  304. } MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  305. MPI2_POINTER PTR_MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  306. Mpi2RAIDAcceleratorRequestDescriptor_t,
  307. MPI2_POINTER pMpi2RAIDAcceleratorRequestDescriptor_t;
  308. /* union of Request Descriptors */
  309. typedef union _MPI2_REQUEST_DESCRIPTOR_UNION
  310. {
  311. MPI2_DEFAULT_REQUEST_DESCRIPTOR Default;
  312. MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR HighPriority;
  313. MPI2_SCSI_IO_REQUEST_DESCRIPTOR SCSIIO;
  314. MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR SCSITarget;
  315. MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR RAIDAccelerator;
  316. U64 Words;
  317. } MPI2_REQUEST_DESCRIPTOR_UNION, MPI2_POINTER PTR_MPI2_REQUEST_DESCRIPTOR_UNION,
  318. Mpi2RequestDescriptorUnion_t, MPI2_POINTER pMpi2RequestDescriptorUnion_t;
  319. /* Reply Descriptors */
  320. /* Default Reply Descriptor */
  321. typedef struct _MPI2_DEFAULT_REPLY_DESCRIPTOR
  322. {
  323. U8 ReplyFlags; /* 0x00 */
  324. U8 MSIxIndex; /* 0x01 */
  325. U16 DescriptorTypeDependent1; /* 0x02 */
  326. U32 DescriptorTypeDependent2; /* 0x04 */
  327. } MPI2_DEFAULT_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY_DESCRIPTOR,
  328. Mpi2DefaultReplyDescriptor_t, MPI2_POINTER pMpi2DefaultReplyDescriptor_t;
  329. /* defines for the ReplyFlags field */
  330. #define MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK (0x0F)
  331. #define MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS (0x00)
  332. #define MPI2_RPY_DESCRIPT_FLAGS_ADDRESS_REPLY (0x01)
  333. #define MPI2_RPY_DESCRIPT_FLAGS_TARGETASSIST_SUCCESS (0x02)
  334. #define MPI2_RPY_DESCRIPT_FLAGS_TARGET_COMMAND_BUFFER (0x03)
  335. #define MPI2_RPY_DESCRIPT_FLAGS_RAID_ACCELERATOR_SUCCESS (0x05)
  336. #define MPI2_RPY_DESCRIPT_FLAGS_UNUSED (0x0F)
  337. /* values for marking a reply descriptor as unused */
  338. #define MPI2_RPY_DESCRIPT_UNUSED_WORD0_MARK (0xFFFFFFFF)
  339. #define MPI2_RPY_DESCRIPT_UNUSED_WORD1_MARK (0xFFFFFFFF)
  340. /* Address Reply Descriptor */
  341. typedef struct _MPI2_ADDRESS_REPLY_DESCRIPTOR
  342. {
  343. U8 ReplyFlags; /* 0x00 */
  344. U8 MSIxIndex; /* 0x01 */
  345. U16 SMID; /* 0x02 */
  346. U32 ReplyFrameAddress; /* 0x04 */
  347. } MPI2_ADDRESS_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_ADDRESS_REPLY_DESCRIPTOR,
  348. Mpi2AddressReplyDescriptor_t, MPI2_POINTER pMpi2AddressReplyDescriptor_t;
  349. #define MPI2_ADDRESS_REPLY_SMID_INVALID (0x00)
  350. /* SCSI IO Success Reply Descriptor */
  351. typedef struct _MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR
  352. {
  353. U8 ReplyFlags; /* 0x00 */
  354. U8 MSIxIndex; /* 0x01 */
  355. U16 SMID; /* 0x02 */
  356. U16 TaskTag; /* 0x04 */
  357. U16 Reserved1; /* 0x06 */
  358. } MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  359. MPI2_POINTER PTR_MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  360. Mpi2SCSIIOSuccessReplyDescriptor_t,
  361. MPI2_POINTER pMpi2SCSIIOSuccessReplyDescriptor_t;
  362. /* TargetAssist Success Reply Descriptor */
  363. typedef struct _MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR
  364. {
  365. U8 ReplyFlags; /* 0x00 */
  366. U8 MSIxIndex; /* 0x01 */
  367. U16 SMID; /* 0x02 */
  368. U8 SequenceNumber; /* 0x04 */
  369. U8 Reserved1; /* 0x05 */
  370. U16 IoIndex; /* 0x06 */
  371. } MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  372. MPI2_POINTER PTR_MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  373. Mpi2TargetAssistSuccessReplyDescriptor_t,
  374. MPI2_POINTER pMpi2TargetAssistSuccessReplyDescriptor_t;
  375. /* Target Command Buffer Reply Descriptor */
  376. typedef struct _MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR
  377. {
  378. U8 ReplyFlags; /* 0x00 */
  379. U8 MSIxIndex; /* 0x01 */
  380. U8 VP_ID; /* 0x02 */
  381. U8 Flags; /* 0x03 */
  382. U16 InitiatorDevHandle; /* 0x04 */
  383. U16 IoIndex; /* 0x06 */
  384. } MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  385. MPI2_POINTER PTR_MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  386. Mpi2TargetCommandBufferReplyDescriptor_t,
  387. MPI2_POINTER pMpi2TargetCommandBufferReplyDescriptor_t;
  388. /* defines for Flags field */
  389. #define MPI2_RPY_DESCRIPT_TCB_FLAGS_PHYNUM_MASK (0x3F)
  390. /* RAID Accelerator Success Reply Descriptor */
  391. typedef struct _MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR {
  392. U8 ReplyFlags; /* 0x00 */
  393. U8 MSIxIndex; /* 0x01 */
  394. U16 SMID; /* 0x02 */
  395. U32 Reserved; /* 0x04 */
  396. } MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  397. MPI2_POINTER PTR_MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  398. Mpi2RAIDAcceleratorSuccessReplyDescriptor_t,
  399. MPI2_POINTER pMpi2RAIDAcceleratorSuccessReplyDescriptor_t;
  400. /* union of Reply Descriptors */
  401. typedef union _MPI2_REPLY_DESCRIPTORS_UNION
  402. {
  403. MPI2_DEFAULT_REPLY_DESCRIPTOR Default;
  404. MPI2_ADDRESS_REPLY_DESCRIPTOR AddressReply;
  405. MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR SCSIIOSuccess;
  406. MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR TargetAssistSuccess;
  407. MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR TargetCommandBuffer;
  408. MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR RAIDAcceleratorSuccess;
  409. U64 Words;
  410. } MPI2_REPLY_DESCRIPTORS_UNION, MPI2_POINTER PTR_MPI2_REPLY_DESCRIPTORS_UNION,
  411. Mpi2ReplyDescriptorsUnion_t, MPI2_POINTER pMpi2ReplyDescriptorsUnion_t;
  412. /*****************************************************************************
  413. *
  414. * Message Functions
  415. *
  416. *****************************************************************************/
  417. #define MPI2_FUNCTION_SCSI_IO_REQUEST (0x00) /* SCSI IO */
  418. #define MPI2_FUNCTION_SCSI_TASK_MGMT (0x01) /* SCSI Task Management */
  419. #define MPI2_FUNCTION_IOC_INIT (0x02) /* IOC Init */
  420. #define MPI2_FUNCTION_IOC_FACTS (0x03) /* IOC Facts */
  421. #define MPI2_FUNCTION_CONFIG (0x04) /* Configuration */
  422. #define MPI2_FUNCTION_PORT_FACTS (0x05) /* Port Facts */
  423. #define MPI2_FUNCTION_PORT_ENABLE (0x06) /* Port Enable */
  424. #define MPI2_FUNCTION_EVENT_NOTIFICATION (0x07) /* Event Notification */
  425. #define MPI2_FUNCTION_EVENT_ACK (0x08) /* Event Acknowledge */
  426. #define MPI2_FUNCTION_FW_DOWNLOAD (0x09) /* FW Download */
  427. #define MPI2_FUNCTION_TARGET_ASSIST (0x0B) /* Target Assist */
  428. #define MPI2_FUNCTION_TARGET_STATUS_SEND (0x0C) /* Target Status Send */
  429. #define MPI2_FUNCTION_TARGET_MODE_ABORT (0x0D) /* Target Mode Abort */
  430. #define MPI2_FUNCTION_FW_UPLOAD (0x12) /* FW Upload */
  431. #define MPI2_FUNCTION_RAID_ACTION (0x15) /* RAID Action */
  432. #define MPI2_FUNCTION_RAID_SCSI_IO_PASSTHROUGH (0x16) /* SCSI IO RAID Passthrough */
  433. #define MPI2_FUNCTION_TOOLBOX (0x17) /* Toolbox */
  434. #define MPI2_FUNCTION_SCSI_ENCLOSURE_PROCESSOR (0x18) /* SCSI Enclosure Processor */
  435. #define MPI2_FUNCTION_SMP_PASSTHROUGH (0x1A) /* SMP Passthrough */
  436. #define MPI2_FUNCTION_SAS_IO_UNIT_CONTROL (0x1B) /* SAS IO Unit Control */
  437. #define MPI2_FUNCTION_SATA_PASSTHROUGH (0x1C) /* SATA Passthrough */
  438. #define MPI2_FUNCTION_DIAG_BUFFER_POST (0x1D) /* Diagnostic Buffer Post */
  439. #define MPI2_FUNCTION_DIAG_RELEASE (0x1E) /* Diagnostic Release */
  440. #define MPI2_FUNCTION_TARGET_CMD_BUF_BASE_POST (0x24) /* Target Command Buffer Post Base */
  441. #define MPI2_FUNCTION_TARGET_CMD_BUF_LIST_POST (0x25) /* Target Command Buffer Post List */
  442. #define MPI2_FUNCTION_RAID_ACCELERATOR (0x2C) /* RAID Accelerator*/
  443. /* Host Based Discovery Action */
  444. #define MPI2_FUNCTION_HOST_BASED_DISCOVERY_ACTION (0x2F)
  445. /* Power Management Control */
  446. #define MPI2_FUNCTION_PWR_MGMT_CONTROL (0x30)
  447. /* beginning of product-specific range */
  448. #define MPI2_FUNCTION_MIN_PRODUCT_SPECIFIC (0xF0)
  449. /* end of product-specific range */
  450. #define MPI2_FUNCTION_MAX_PRODUCT_SPECIFIC (0xFF)
  451. /* Doorbell functions */
  452. #define MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET (0x40)
  453. #define MPI2_FUNCTION_HANDSHAKE (0x42)
  454. /*****************************************************************************
  455. *
  456. * IOC Status Values
  457. *
  458. *****************************************************************************/
  459. /* mask for IOCStatus status value */
  460. #define MPI2_IOCSTATUS_MASK (0x7FFF)
  461. /****************************************************************************
  462. * Common IOCStatus values for all replies
  463. ****************************************************************************/
  464. #define MPI2_IOCSTATUS_SUCCESS (0x0000)
  465. #define MPI2_IOCSTATUS_INVALID_FUNCTION (0x0001)
  466. #define MPI2_IOCSTATUS_BUSY (0x0002)
  467. #define MPI2_IOCSTATUS_INVALID_SGL (0x0003)
  468. #define MPI2_IOCSTATUS_INTERNAL_ERROR (0x0004)
  469. #define MPI2_IOCSTATUS_INVALID_VPID (0x0005)
  470. #define MPI2_IOCSTATUS_INSUFFICIENT_RESOURCES (0x0006)
  471. #define MPI2_IOCSTATUS_INVALID_FIELD (0x0007)
  472. #define MPI2_IOCSTATUS_INVALID_STATE (0x0008)
  473. #define MPI2_IOCSTATUS_OP_STATE_NOT_SUPPORTED (0x0009)
  474. /****************************************************************************
  475. * Config IOCStatus values
  476. ****************************************************************************/
  477. #define MPI2_IOCSTATUS_CONFIG_INVALID_ACTION (0x0020)
  478. #define MPI2_IOCSTATUS_CONFIG_INVALID_TYPE (0x0021)
  479. #define MPI2_IOCSTATUS_CONFIG_INVALID_PAGE (0x0022)
  480. #define MPI2_IOCSTATUS_CONFIG_INVALID_DATA (0x0023)
  481. #define MPI2_IOCSTATUS_CONFIG_NO_DEFAULTS (0x0024)
  482. #define MPI2_IOCSTATUS_CONFIG_CANT_COMMIT (0x0025)
  483. /****************************************************************************
  484. * SCSI IO Reply
  485. ****************************************************************************/
  486. #define MPI2_IOCSTATUS_SCSI_RECOVERED_ERROR (0x0040)
  487. #define MPI2_IOCSTATUS_SCSI_INVALID_DEVHANDLE (0x0042)
  488. #define MPI2_IOCSTATUS_SCSI_DEVICE_NOT_THERE (0x0043)
  489. #define MPI2_IOCSTATUS_SCSI_DATA_OVERRUN (0x0044)
  490. #define MPI2_IOCSTATUS_SCSI_DATA_UNDERRUN (0x0045)
  491. #define MPI2_IOCSTATUS_SCSI_IO_DATA_ERROR (0x0046)
  492. #define MPI2_IOCSTATUS_SCSI_PROTOCOL_ERROR (0x0047)
  493. #define MPI2_IOCSTATUS_SCSI_TASK_TERMINATED (0x0048)
  494. #define MPI2_IOCSTATUS_SCSI_RESIDUAL_MISMATCH (0x0049)
  495. #define MPI2_IOCSTATUS_SCSI_TASK_MGMT_FAILED (0x004A)
  496. #define MPI2_IOCSTATUS_SCSI_IOC_TERMINATED (0x004B)
  497. #define MPI2_IOCSTATUS_SCSI_EXT_TERMINATED (0x004C)
  498. /****************************************************************************
  499. * For use by SCSI Initiator and SCSI Target end-to-end data protection
  500. ****************************************************************************/
  501. #define MPI2_IOCSTATUS_EEDP_GUARD_ERROR (0x004D)
  502. #define MPI2_IOCSTATUS_EEDP_REF_TAG_ERROR (0x004E)
  503. #define MPI2_IOCSTATUS_EEDP_APP_TAG_ERROR (0x004F)
  504. /****************************************************************************
  505. * SCSI Target values
  506. ****************************************************************************/
  507. #define MPI2_IOCSTATUS_TARGET_INVALID_IO_INDEX (0x0062)
  508. #define MPI2_IOCSTATUS_TARGET_ABORTED (0x0063)
  509. #define MPI2_IOCSTATUS_TARGET_NO_CONN_RETRYABLE (0x0064)
  510. #define MPI2_IOCSTATUS_TARGET_NO_CONNECTION (0x0065)
  511. #define MPI2_IOCSTATUS_TARGET_XFER_COUNT_MISMATCH (0x006A)
  512. #define MPI2_IOCSTATUS_TARGET_DATA_OFFSET_ERROR (0x006D)
  513. #define MPI2_IOCSTATUS_TARGET_TOO_MUCH_WRITE_DATA (0x006E)
  514. #define MPI2_IOCSTATUS_TARGET_IU_TOO_SHORT (0x006F)
  515. #define MPI2_IOCSTATUS_TARGET_ACK_NAK_TIMEOUT (0x0070)
  516. #define MPI2_IOCSTATUS_TARGET_NAK_RECEIVED (0x0071)
  517. /****************************************************************************
  518. * Serial Attached SCSI values
  519. ****************************************************************************/
  520. #define MPI2_IOCSTATUS_SAS_SMP_REQUEST_FAILED (0x0090)
  521. #define MPI2_IOCSTATUS_SAS_SMP_DATA_OVERRUN (0x0091)
  522. /****************************************************************************
  523. * Diagnostic Buffer Post / Diagnostic Release values
  524. ****************************************************************************/
  525. #define MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED (0x00A0)
  526. /****************************************************************************
  527. * RAID Accelerator values
  528. ****************************************************************************/
  529. #define MPI2_IOCSTATUS_RAID_ACCEL_ERROR (0x00B0)
  530. /****************************************************************************
  531. * IOCStatus flag to indicate that log info is available
  532. ****************************************************************************/
  533. #define MPI2_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE (0x8000)
  534. /****************************************************************************
  535. * IOCLogInfo Types
  536. ****************************************************************************/
  537. #define MPI2_IOCLOGINFO_TYPE_MASK (0xF0000000)
  538. #define MPI2_IOCLOGINFO_TYPE_SHIFT (28)
  539. #define MPI2_IOCLOGINFO_TYPE_NONE (0x0)
  540. #define MPI2_IOCLOGINFO_TYPE_SCSI (0x1)
  541. #define MPI2_IOCLOGINFO_TYPE_FC (0x2)
  542. #define MPI2_IOCLOGINFO_TYPE_SAS (0x3)
  543. #define MPI2_IOCLOGINFO_TYPE_ISCSI (0x4)
  544. #define MPI2_IOCLOGINFO_LOG_DATA_MASK (0x0FFFFFFF)
  545. /*****************************************************************************
  546. *
  547. * Standard Message Structures
  548. *
  549. *****************************************************************************/
  550. /****************************************************************************
  551. * Request Message Header for all request messages
  552. ****************************************************************************/
  553. typedef struct _MPI2_REQUEST_HEADER
  554. {
  555. U16 FunctionDependent1; /* 0x00 */
  556. U8 ChainOffset; /* 0x02 */
  557. U8 Function; /* 0x03 */
  558. U16 FunctionDependent2; /* 0x04 */
  559. U8 FunctionDependent3; /* 0x06 */
  560. U8 MsgFlags; /* 0x07 */
  561. U8 VP_ID; /* 0x08 */
  562. U8 VF_ID; /* 0x09 */
  563. U16 Reserved1; /* 0x0A */
  564. } MPI2_REQUEST_HEADER, MPI2_POINTER PTR_MPI2_REQUEST_HEADER,
  565. MPI2RequestHeader_t, MPI2_POINTER pMPI2RequestHeader_t;
  566. /****************************************************************************
  567. * Default Reply
  568. ****************************************************************************/
  569. typedef struct _MPI2_DEFAULT_REPLY
  570. {
  571. U16 FunctionDependent1; /* 0x00 */
  572. U8 MsgLength; /* 0x02 */
  573. U8 Function; /* 0x03 */
  574. U16 FunctionDependent2; /* 0x04 */
  575. U8 FunctionDependent3; /* 0x06 */
  576. U8 MsgFlags; /* 0x07 */
  577. U8 VP_ID; /* 0x08 */
  578. U8 VF_ID; /* 0x09 */
  579. U16 Reserved1; /* 0x0A */
  580. U16 FunctionDependent5; /* 0x0C */
  581. U16 IOCStatus; /* 0x0E */
  582. U32 IOCLogInfo; /* 0x10 */
  583. } MPI2_DEFAULT_REPLY, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY,
  584. MPI2DefaultReply_t, MPI2_POINTER pMPI2DefaultReply_t;
  585. /* common version structure/union used in messages and configuration pages */
  586. typedef struct _MPI2_VERSION_STRUCT
  587. {
  588. U8 Dev; /* 0x00 */
  589. U8 Unit; /* 0x01 */
  590. U8 Minor; /* 0x02 */
  591. U8 Major; /* 0x03 */
  592. } MPI2_VERSION_STRUCT;
  593. typedef union _MPI2_VERSION_UNION
  594. {
  595. MPI2_VERSION_STRUCT Struct;
  596. U32 Word;
  597. } MPI2_VERSION_UNION;
  598. /* LUN field defines, common to many structures */
  599. #define MPI2_LUN_FIRST_LEVEL_ADDRESSING (0x0000FFFF)
  600. #define MPI2_LUN_SECOND_LEVEL_ADDRESSING (0xFFFF0000)
  601. #define MPI2_LUN_THIRD_LEVEL_ADDRESSING (0x0000FFFF)
  602. #define MPI2_LUN_FOURTH_LEVEL_ADDRESSING (0xFFFF0000)
  603. #define MPI2_LUN_LEVEL_1_WORD (0xFF00)
  604. #define MPI2_LUN_LEVEL_1_DWORD (0x0000FF00)
  605. /*****************************************************************************
  606. *
  607. * Fusion-MPT MPI Scatter Gather Elements
  608. *
  609. *****************************************************************************/
  610. /****************************************************************************
  611. * MPI Simple Element structures
  612. ****************************************************************************/
  613. typedef struct _MPI2_SGE_SIMPLE32
  614. {
  615. U32 FlagsLength;
  616. U32 Address;
  617. } MPI2_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_SGE_SIMPLE32,
  618. Mpi2SGESimple32_t, MPI2_POINTER pMpi2SGESimple32_t;
  619. typedef struct _MPI2_SGE_SIMPLE64
  620. {
  621. U32 FlagsLength;
  622. U64 Address;
  623. } MPI2_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_SGE_SIMPLE64,
  624. Mpi2SGESimple64_t, MPI2_POINTER pMpi2SGESimple64_t;
  625. typedef struct _MPI2_SGE_SIMPLE_UNION
  626. {
  627. U32 FlagsLength;
  628. union
  629. {
  630. U32 Address32;
  631. U64 Address64;
  632. } u;
  633. } MPI2_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_SIMPLE_UNION,
  634. Mpi2SGESimpleUnion_t, MPI2_POINTER pMpi2SGESimpleUnion_t;
  635. /****************************************************************************
  636. * MPI Chain Element structures
  637. ****************************************************************************/
  638. typedef struct _MPI2_SGE_CHAIN32
  639. {
  640. U16 Length;
  641. U8 NextChainOffset;
  642. U8 Flags;
  643. U32 Address;
  644. } MPI2_SGE_CHAIN32, MPI2_POINTER PTR_MPI2_SGE_CHAIN32,
  645. Mpi2SGEChain32_t, MPI2_POINTER pMpi2SGEChain32_t;
  646. typedef struct _MPI2_SGE_CHAIN64
  647. {
  648. U16 Length;
  649. U8 NextChainOffset;
  650. U8 Flags;
  651. U64 Address;
  652. } MPI2_SGE_CHAIN64, MPI2_POINTER PTR_MPI2_SGE_CHAIN64,
  653. Mpi2SGEChain64_t, MPI2_POINTER pMpi2SGEChain64_t;
  654. typedef struct _MPI2_SGE_CHAIN_UNION
  655. {
  656. U16 Length;
  657. U8 NextChainOffset;
  658. U8 Flags;
  659. union
  660. {
  661. U32 Address32;
  662. U64 Address64;
  663. } u;
  664. } MPI2_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_SGE_CHAIN_UNION,
  665. Mpi2SGEChainUnion_t, MPI2_POINTER pMpi2SGEChainUnion_t;
  666. /****************************************************************************
  667. * MPI Transaction Context Element structures
  668. ****************************************************************************/
  669. typedef struct _MPI2_SGE_TRANSACTION32
  670. {
  671. U8 Reserved;
  672. U8 ContextSize;
  673. U8 DetailsLength;
  674. U8 Flags;
  675. U32 TransactionContext[1];
  676. U32 TransactionDetails[1];
  677. } MPI2_SGE_TRANSACTION32, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION32,
  678. Mpi2SGETransaction32_t, MPI2_POINTER pMpi2SGETransaction32_t;
  679. typedef struct _MPI2_SGE_TRANSACTION64
  680. {
  681. U8 Reserved;
  682. U8 ContextSize;
  683. U8 DetailsLength;
  684. U8 Flags;
  685. U32 TransactionContext[2];
  686. U32 TransactionDetails[1];
  687. } MPI2_SGE_TRANSACTION64, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION64,
  688. Mpi2SGETransaction64_t, MPI2_POINTER pMpi2SGETransaction64_t;
  689. typedef struct _MPI2_SGE_TRANSACTION96
  690. {
  691. U8 Reserved;
  692. U8 ContextSize;
  693. U8 DetailsLength;
  694. U8 Flags;
  695. U32 TransactionContext[3];
  696. U32 TransactionDetails[1];
  697. } MPI2_SGE_TRANSACTION96, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION96,
  698. Mpi2SGETransaction96_t, MPI2_POINTER pMpi2SGETransaction96_t;
  699. typedef struct _MPI2_SGE_TRANSACTION128
  700. {
  701. U8 Reserved;
  702. U8 ContextSize;
  703. U8 DetailsLength;
  704. U8 Flags;
  705. U32 TransactionContext[4];
  706. U32 TransactionDetails[1];
  707. } MPI2_SGE_TRANSACTION128, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION128,
  708. Mpi2SGETransaction_t128, MPI2_POINTER pMpi2SGETransaction_t128;
  709. typedef struct _MPI2_SGE_TRANSACTION_UNION
  710. {
  711. U8 Reserved;
  712. U8 ContextSize;
  713. U8 DetailsLength;
  714. U8 Flags;
  715. union
  716. {
  717. U32 TransactionContext32[1];
  718. U32 TransactionContext64[2];
  719. U32 TransactionContext96[3];
  720. U32 TransactionContext128[4];
  721. } u;
  722. U32 TransactionDetails[1];
  723. } MPI2_SGE_TRANSACTION_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION_UNION,
  724. Mpi2SGETransactionUnion_t, MPI2_POINTER pMpi2SGETransactionUnion_t;
  725. /****************************************************************************
  726. * MPI SGE union for IO SGL's
  727. ****************************************************************************/
  728. typedef struct _MPI2_MPI_SGE_IO_UNION
  729. {
  730. union
  731. {
  732. MPI2_SGE_SIMPLE_UNION Simple;
  733. MPI2_SGE_CHAIN_UNION Chain;
  734. } u;
  735. } MPI2_MPI_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_IO_UNION,
  736. Mpi2MpiSGEIOUnion_t, MPI2_POINTER pMpi2MpiSGEIOUnion_t;
  737. /****************************************************************************
  738. * MPI SGE union for SGL's with Simple and Transaction elements
  739. ****************************************************************************/
  740. typedef struct _MPI2_SGE_TRANS_SIMPLE_UNION
  741. {
  742. union
  743. {
  744. MPI2_SGE_SIMPLE_UNION Simple;
  745. MPI2_SGE_TRANSACTION_UNION Transaction;
  746. } u;
  747. } MPI2_SGE_TRANS_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANS_SIMPLE_UNION,
  748. Mpi2SGETransSimpleUnion_t, MPI2_POINTER pMpi2SGETransSimpleUnion_t;
  749. /****************************************************************************
  750. * All MPI SGE types union
  751. ****************************************************************************/
  752. typedef struct _MPI2_MPI_SGE_UNION
  753. {
  754. union
  755. {
  756. MPI2_SGE_SIMPLE_UNION Simple;
  757. MPI2_SGE_CHAIN_UNION Chain;
  758. MPI2_SGE_TRANSACTION_UNION Transaction;
  759. } u;
  760. } MPI2_MPI_SGE_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_UNION,
  761. Mpi2MpiSgeUnion_t, MPI2_POINTER pMpi2MpiSgeUnion_t;
  762. /****************************************************************************
  763. * MPI SGE field definition and masks
  764. ****************************************************************************/
  765. /* Flags field bit definitions */
  766. #define MPI2_SGE_FLAGS_LAST_ELEMENT (0x80)
  767. #define MPI2_SGE_FLAGS_END_OF_BUFFER (0x40)
  768. #define MPI2_SGE_FLAGS_ELEMENT_TYPE_MASK (0x30)
  769. #define MPI2_SGE_FLAGS_LOCAL_ADDRESS (0x08)
  770. #define MPI2_SGE_FLAGS_DIRECTION (0x04)
  771. #define MPI2_SGE_FLAGS_ADDRESS_SIZE (0x02)
  772. #define MPI2_SGE_FLAGS_END_OF_LIST (0x01)
  773. #define MPI2_SGE_FLAGS_SHIFT (24)
  774. #define MPI2_SGE_LENGTH_MASK (0x00FFFFFF)
  775. #define MPI2_SGE_CHAIN_LENGTH_MASK (0x0000FFFF)
  776. /* Element Type */
  777. #define MPI2_SGE_FLAGS_TRANSACTION_ELEMENT (0x00)
  778. #define MPI2_SGE_FLAGS_SIMPLE_ELEMENT (0x10)
  779. #define MPI2_SGE_FLAGS_CHAIN_ELEMENT (0x30)
  780. #define MPI2_SGE_FLAGS_ELEMENT_MASK (0x30)
  781. /* Address location */
  782. #define MPI2_SGE_FLAGS_SYSTEM_ADDRESS (0x00)
  783. /* Direction */
  784. #define MPI2_SGE_FLAGS_IOC_TO_HOST (0x00)
  785. #define MPI2_SGE_FLAGS_HOST_TO_IOC (0x04)
  786. #define MPI2_SGE_FLAGS_DEST (MPI2_SGE_FLAGS_IOC_TO_HOST)
  787. #define MPI2_SGE_FLAGS_SOURCE (MPI2_SGE_FLAGS_HOST_TO_IOC)
  788. /* Address Size */
  789. #define MPI2_SGE_FLAGS_32_BIT_ADDRESSING (0x00)
  790. #define MPI2_SGE_FLAGS_64_BIT_ADDRESSING (0x02)
  791. /* Context Size */
  792. #define MPI2_SGE_FLAGS_32_BIT_CONTEXT (0x00)
  793. #define MPI2_SGE_FLAGS_64_BIT_CONTEXT (0x02)
  794. #define MPI2_SGE_FLAGS_96_BIT_CONTEXT (0x04)
  795. #define MPI2_SGE_FLAGS_128_BIT_CONTEXT (0x06)
  796. #define MPI2_SGE_CHAIN_OFFSET_MASK (0x00FF0000)
  797. #define MPI2_SGE_CHAIN_OFFSET_SHIFT (16)
  798. /****************************************************************************
  799. * MPI SGE operation Macros
  800. ****************************************************************************/
  801. /* SIMPLE FlagsLength manipulations... */
  802. #define MPI2_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_SGE_FLAGS_SHIFT)
  803. #define MPI2_SGE_GET_FLAGS(f) (((f) & ~MPI2_SGE_LENGTH_MASK) >> MPI2_SGE_FLAGS_SHIFT)
  804. #define MPI2_SGE_LENGTH(f) ((f) & MPI2_SGE_LENGTH_MASK)
  805. #define MPI2_SGE_CHAIN_LENGTH(f) ((f) & MPI2_SGE_CHAIN_LENGTH_MASK)
  806. #define MPI2_SGE_SET_FLAGS_LENGTH(f,l) (MPI2_SGE_SET_FLAGS(f) | MPI2_SGE_LENGTH(l))
  807. #define MPI2_pSGE_GET_FLAGS(psg) MPI2_SGE_GET_FLAGS((psg)->FlagsLength)
  808. #define MPI2_pSGE_GET_LENGTH(psg) MPI2_SGE_LENGTH((psg)->FlagsLength)
  809. #define MPI2_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_SGE_SET_FLAGS_LENGTH(f,l)
  810. /* CAUTION - The following are READ-MODIFY-WRITE! */
  811. #define MPI2_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_SGE_SET_FLAGS(f)
  812. #define MPI2_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_SGE_LENGTH(l)
  813. #define MPI2_GET_CHAIN_OFFSET(x) ((x & MPI2_SGE_CHAIN_OFFSET_MASK) >> MPI2_SGE_CHAIN_OFFSET_SHIFT)
  814. /*****************************************************************************
  815. *
  816. * Fusion-MPT IEEE Scatter Gather Elements
  817. *
  818. *****************************************************************************/
  819. /****************************************************************************
  820. * IEEE Simple Element structures
  821. ****************************************************************************/
  822. typedef struct _MPI2_IEEE_SGE_SIMPLE32
  823. {
  824. U32 Address;
  825. U32 FlagsLength;
  826. } MPI2_IEEE_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE32,
  827. Mpi2IeeeSgeSimple32_t, MPI2_POINTER pMpi2IeeeSgeSimple32_t;
  828. typedef struct _MPI2_IEEE_SGE_SIMPLE64
  829. {
  830. U64 Address;
  831. U32 Length;
  832. U16 Reserved1;
  833. U8 Reserved2;
  834. U8 Flags;
  835. } MPI2_IEEE_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE64,
  836. Mpi2IeeeSgeSimple64_t, MPI2_POINTER pMpi2IeeeSgeSimple64_t;
  837. typedef union _MPI2_IEEE_SGE_SIMPLE_UNION
  838. {
  839. MPI2_IEEE_SGE_SIMPLE32 Simple32;
  840. MPI2_IEEE_SGE_SIMPLE64 Simple64;
  841. } MPI2_IEEE_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE_UNION,
  842. Mpi2IeeeSgeSimpleUnion_t, MPI2_POINTER pMpi2IeeeSgeSimpleUnion_t;
  843. /****************************************************************************
  844. * IEEE Chain Element structures
  845. ****************************************************************************/
  846. typedef MPI2_IEEE_SGE_SIMPLE32 MPI2_IEEE_SGE_CHAIN32;
  847. typedef MPI2_IEEE_SGE_SIMPLE64 MPI2_IEEE_SGE_CHAIN64;
  848. typedef union _MPI2_IEEE_SGE_CHAIN_UNION
  849. {
  850. MPI2_IEEE_SGE_CHAIN32 Chain32;
  851. MPI2_IEEE_SGE_CHAIN64 Chain64;
  852. } MPI2_IEEE_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_CHAIN_UNION,
  853. Mpi2IeeeSgeChainUnion_t, MPI2_POINTER pMpi2IeeeSgeChainUnion_t;
  854. /****************************************************************************
  855. * All IEEE SGE types union
  856. ****************************************************************************/
  857. typedef struct _MPI2_IEEE_SGE_UNION
  858. {
  859. union
  860. {
  861. MPI2_IEEE_SGE_SIMPLE_UNION Simple;
  862. MPI2_IEEE_SGE_CHAIN_UNION Chain;
  863. } u;
  864. } MPI2_IEEE_SGE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_UNION,
  865. Mpi2IeeeSgeUnion_t, MPI2_POINTER pMpi2IeeeSgeUnion_t;
  866. /****************************************************************************
  867. * IEEE SGE field definitions and masks
  868. ****************************************************************************/
  869. /* Flags field bit definitions */
  870. #define MPI2_IEEE_SGE_FLAGS_ELEMENT_TYPE_MASK (0x80)
  871. #define MPI2_IEEE32_SGE_FLAGS_SHIFT (24)
  872. #define MPI2_IEEE32_SGE_LENGTH_MASK (0x00FFFFFF)
  873. /* Element Type */
  874. #define MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT (0x00)
  875. #define MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT (0x80)
  876. /* Data Location Address Space */
  877. #define MPI2_IEEE_SGE_FLAGS_ADDR_MASK (0x03)
  878. #define MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR (0x00)
  879. #define MPI2_IEEE_SGE_FLAGS_IOCDDR_ADDR (0x01)
  880. #define MPI2_IEEE_SGE_FLAGS_IOCPLB_ADDR (0x02)
  881. #define MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR (0x03)
  882. /****************************************************************************
  883. * IEEE SGE operation Macros
  884. ****************************************************************************/
  885. /* SIMPLE FlagsLength manipulations... */
  886. #define MPI2_IEEE32_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_IEEE32_SGE_FLAGS_SHIFT)
  887. #define MPI2_IEEE32_SGE_GET_FLAGS(f) (((f) & ~MPI2_IEEE32_SGE_LENGTH_MASK) >> MPI2_IEEE32_SGE_FLAGS_SHIFT)
  888. #define MPI2_IEEE32_SGE_LENGTH(f) ((f) & MPI2_IEEE32_SGE_LENGTH_MASK)
  889. #define MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f, l) (MPI2_IEEE32_SGE_SET_FLAGS(f) | MPI2_IEEE32_SGE_LENGTH(l))
  890. #define MPI2_IEEE32_pSGE_GET_FLAGS(psg) MPI2_IEEE32_SGE_GET_FLAGS((psg)->FlagsLength)
  891. #define MPI2_IEEE32_pSGE_GET_LENGTH(psg) MPI2_IEEE32_SGE_LENGTH((psg)->FlagsLength)
  892. #define MPI2_IEEE32_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f,l)
  893. /* CAUTION - The following are READ-MODIFY-WRITE! */
  894. #define MPI2_IEEE32_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_IEEE32_SGE_SET_FLAGS(f)
  895. #define MPI2_IEEE32_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_IEEE32_SGE_LENGTH(l)
  896. /*****************************************************************************
  897. *
  898. * Fusion-MPT MPI/IEEE Scatter Gather Unions
  899. *
  900. *****************************************************************************/
  901. typedef union _MPI2_SIMPLE_SGE_UNION
  902. {
  903. MPI2_SGE_SIMPLE_UNION MpiSimple;
  904. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  905. } MPI2_SIMPLE_SGE_UNION, MPI2_POINTER PTR_MPI2_SIMPLE_SGE_UNION,
  906. Mpi2SimpleSgeUntion_t, MPI2_POINTER pMpi2SimpleSgeUntion_t;
  907. typedef union _MPI2_SGE_IO_UNION
  908. {
  909. MPI2_SGE_SIMPLE_UNION MpiSimple;
  910. MPI2_SGE_CHAIN_UNION MpiChain;
  911. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  912. MPI2_IEEE_SGE_CHAIN_UNION IeeeChain;
  913. } MPI2_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_SGE_IO_UNION,
  914. Mpi2SGEIOUnion_t, MPI2_POINTER pMpi2SGEIOUnion_t;
  915. /****************************************************************************
  916. *
  917. * Values for SGLFlags field, used in many request messages with an SGL
  918. *
  919. ****************************************************************************/
  920. /* values for MPI SGL Data Location Address Space subfield */
  921. #define MPI2_SGLFLAGS_ADDRESS_SPACE_MASK (0x0C)
  922. #define MPI2_SGLFLAGS_SYSTEM_ADDRESS_SPACE (0x00)
  923. #define MPI2_SGLFLAGS_IOCDDR_ADDRESS_SPACE (0x04)
  924. #define MPI2_SGLFLAGS_IOCPLB_ADDRESS_SPACE (0x08)
  925. #define MPI2_SGLFLAGS_IOCPLBNTA_ADDRESS_SPACE (0x0C)
  926. /* values for SGL Type subfield */
  927. #define MPI2_SGLFLAGS_SGL_TYPE_MASK (0x03)
  928. #define MPI2_SGLFLAGS_SGL_TYPE_MPI (0x00)
  929. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE32 (0x01)
  930. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE64 (0x02)
  931. #endif