imx53.dtsi 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /include/ "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. serial3 = &uart4;
  19. serial4 = &uart5;
  20. gpio0 = &gpio1;
  21. gpio1 = &gpio2;
  22. gpio2 = &gpio3;
  23. gpio3 = &gpio4;
  24. gpio4 = &gpio5;
  25. gpio5 = &gpio6;
  26. gpio6 = &gpio7;
  27. };
  28. tzic: tz-interrupt-controller@0fffc000 {
  29. compatible = "fsl,imx53-tzic", "fsl,tzic";
  30. interrupt-controller;
  31. #interrupt-cells = <1>;
  32. reg = <0x0fffc000 0x4000>;
  33. };
  34. clocks {
  35. #address-cells = <1>;
  36. #size-cells = <0>;
  37. ckil {
  38. compatible = "fsl,imx-ckil", "fixed-clock";
  39. clock-frequency = <32768>;
  40. };
  41. ckih1 {
  42. compatible = "fsl,imx-ckih1", "fixed-clock";
  43. clock-frequency = <22579200>;
  44. };
  45. ckih2 {
  46. compatible = "fsl,imx-ckih2", "fixed-clock";
  47. clock-frequency = <0>;
  48. };
  49. osc {
  50. compatible = "fsl,imx-osc", "fixed-clock";
  51. clock-frequency = <24000000>;
  52. };
  53. };
  54. soc {
  55. #address-cells = <1>;
  56. #size-cells = <1>;
  57. compatible = "simple-bus";
  58. interrupt-parent = <&tzic>;
  59. ranges;
  60. ipu: ipu@18000000 {
  61. #crtc-cells = <1>;
  62. compatible = "fsl,imx53-ipu";
  63. reg = <0x18000000 0x080000000>;
  64. interrupts = <11 10>;
  65. };
  66. aips@50000000 { /* AIPS1 */
  67. compatible = "fsl,aips-bus", "simple-bus";
  68. #address-cells = <1>;
  69. #size-cells = <1>;
  70. reg = <0x50000000 0x10000000>;
  71. ranges;
  72. spba@50000000 {
  73. compatible = "fsl,spba-bus", "simple-bus";
  74. #address-cells = <1>;
  75. #size-cells = <1>;
  76. reg = <0x50000000 0x40000>;
  77. ranges;
  78. esdhc@50004000 { /* ESDHC1 */
  79. compatible = "fsl,imx53-esdhc";
  80. reg = <0x50004000 0x4000>;
  81. interrupts = <1>;
  82. clocks = <&clks 44>, <&clks 0>, <&clks 71>;
  83. clock-names = "ipg", "ahb", "per";
  84. status = "disabled";
  85. };
  86. esdhc@50008000 { /* ESDHC2 */
  87. compatible = "fsl,imx53-esdhc";
  88. reg = <0x50008000 0x4000>;
  89. interrupts = <2>;
  90. clocks = <&clks 45>, <&clks 0>, <&clks 72>;
  91. clock-names = "ipg", "ahb", "per";
  92. status = "disabled";
  93. };
  94. uart3: serial@5000c000 {
  95. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  96. reg = <0x5000c000 0x4000>;
  97. interrupts = <33>;
  98. clocks = <&clks 32>, <&clks 33>;
  99. clock-names = "ipg", "per";
  100. status = "disabled";
  101. };
  102. ecspi@50010000 { /* ECSPI1 */
  103. #address-cells = <1>;
  104. #size-cells = <0>;
  105. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  106. reg = <0x50010000 0x4000>;
  107. interrupts = <36>;
  108. clocks = <&clks 51>, <&clks 52>;
  109. clock-names = "ipg", "per";
  110. status = "disabled";
  111. };
  112. ssi2: ssi@50014000 {
  113. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  114. reg = <0x50014000 0x4000>;
  115. interrupts = <30>;
  116. clocks = <&clks 49>;
  117. fsl,fifo-depth = <15>;
  118. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  119. status = "disabled";
  120. };
  121. esdhc@50020000 { /* ESDHC3 */
  122. compatible = "fsl,imx53-esdhc";
  123. reg = <0x50020000 0x4000>;
  124. interrupts = <3>;
  125. clocks = <&clks 46>, <&clks 0>, <&clks 73>;
  126. clock-names = "ipg", "ahb", "per";
  127. status = "disabled";
  128. };
  129. esdhc@50024000 { /* ESDHC4 */
  130. compatible = "fsl,imx53-esdhc";
  131. reg = <0x50024000 0x4000>;
  132. interrupts = <4>;
  133. clocks = <&clks 47>, <&clks 0>, <&clks 74>;
  134. clock-names = "ipg", "ahb", "per";
  135. status = "disabled";
  136. };
  137. };
  138. usb@53f80000 {
  139. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  140. reg = <0x53f80000 0x0200>;
  141. interrupts = <18>;
  142. status = "disabled";
  143. };
  144. usb@53f80200 {
  145. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  146. reg = <0x53f80200 0x0200>;
  147. interrupts = <14>;
  148. status = "disabled";
  149. };
  150. usb@53f80400 {
  151. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  152. reg = <0x53f80400 0x0200>;
  153. interrupts = <16>;
  154. status = "disabled";
  155. };
  156. usb@53f80600 {
  157. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  158. reg = <0x53f80600 0x0200>;
  159. interrupts = <17>;
  160. status = "disabled";
  161. };
  162. gpio1: gpio@53f84000 {
  163. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  164. reg = <0x53f84000 0x4000>;
  165. interrupts = <50 51>;
  166. gpio-controller;
  167. #gpio-cells = <2>;
  168. interrupt-controller;
  169. #interrupt-cells = <2>;
  170. };
  171. gpio2: gpio@53f88000 {
  172. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  173. reg = <0x53f88000 0x4000>;
  174. interrupts = <52 53>;
  175. gpio-controller;
  176. #gpio-cells = <2>;
  177. interrupt-controller;
  178. #interrupt-cells = <2>;
  179. };
  180. gpio3: gpio@53f8c000 {
  181. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  182. reg = <0x53f8c000 0x4000>;
  183. interrupts = <54 55>;
  184. gpio-controller;
  185. #gpio-cells = <2>;
  186. interrupt-controller;
  187. #interrupt-cells = <2>;
  188. };
  189. gpio4: gpio@53f90000 {
  190. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  191. reg = <0x53f90000 0x4000>;
  192. interrupts = <56 57>;
  193. gpio-controller;
  194. #gpio-cells = <2>;
  195. interrupt-controller;
  196. #interrupt-cells = <2>;
  197. };
  198. wdog@53f98000 { /* WDOG1 */
  199. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  200. reg = <0x53f98000 0x4000>;
  201. interrupts = <58>;
  202. clocks = <&clks 0>;
  203. };
  204. wdog@53f9c000 { /* WDOG2 */
  205. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  206. reg = <0x53f9c000 0x4000>;
  207. interrupts = <59>;
  208. clocks = <&clks 0>;
  209. status = "disabled";
  210. };
  211. iomuxc@53fa8000 {
  212. compatible = "fsl,imx53-iomuxc";
  213. reg = <0x53fa8000 0x4000>;
  214. audmux {
  215. pinctrl_audmux_1: audmuxgrp-1 {
  216. fsl,pins = <
  217. 10 0x80000000 /* MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC */
  218. 17 0x80000000 /* MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD */
  219. 23 0x80000000 /* MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS */
  220. 30 0x80000000 /* MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD */
  221. >;
  222. };
  223. };
  224. fec {
  225. pinctrl_fec_1: fecgrp-1 {
  226. fsl,pins = <
  227. 820 0x80000000 /* MX53_PAD_FEC_MDC__FEC_MDC */
  228. 779 0x80000000 /* MX53_PAD_FEC_MDIO__FEC_MDIO */
  229. 786 0x80000000 /* MX53_PAD_FEC_REF_CLK__FEC_TX_CLK */
  230. 791 0x80000000 /* MX53_PAD_FEC_RX_ER__FEC_RX_ER */
  231. 796 0x80000000 /* MX53_PAD_FEC_CRS_DV__FEC_RX_DV */
  232. 799 0x80000000 /* MX53_PAD_FEC_RXD1__FEC_RDATA_1 */
  233. 804 0x80000000 /* MX53_PAD_FEC_RXD0__FEC_RDATA_0 */
  234. 808 0x80000000 /* MX53_PAD_FEC_TX_EN__FEC_TX_EN */
  235. 811 0x80000000 /* MX53_PAD_FEC_TXD1__FEC_TDATA_1 */
  236. 816 0x80000000 /* MX53_PAD_FEC_TXD0__FEC_TDATA_0 */
  237. >;
  238. };
  239. };
  240. ecspi1 {
  241. pinctrl_ecspi1_1: ecspi1grp-1 {
  242. fsl,pins = <
  243. 433 0x80000000 /* MX53_PAD_EIM_D16__ECSPI1_SCLK */
  244. 439 0x80000000 /* MX53_PAD_EIM_D17__ECSPI1_MISO */
  245. 445 0x80000000 /* MX53_PAD_EIM_D18__ECSPI1_MOSI */
  246. >;
  247. };
  248. };
  249. esdhc1 {
  250. pinctrl_esdhc1_1: esdhc1grp-1 {
  251. fsl,pins = <
  252. 995 0x1d5 /* MX53_PAD_SD1_DATA0__ESDHC1_DAT0 */
  253. 1000 0x1d5 /* MX53_PAD_SD1_DATA1__ESDHC1_DAT1 */
  254. 1010 0x1d5 /* MX53_PAD_SD1_DATA2__ESDHC1_DAT2 */
  255. 1024 0x1d5 /* MX53_PAD_SD1_DATA3__ESDHC1_DAT3 */
  256. 1005 0x1d5 /* MX53_PAD_SD1_CMD__ESDHC1_CMD */
  257. 1018 0x1d5 /* MX53_PAD_SD1_CLK__ESDHC1_CLK */
  258. >;
  259. };
  260. pinctrl_esdhc1_2: esdhc1grp-2 {
  261. fsl,pins = <
  262. 995 0x1d5 /* MX53_PAD_SD1_DATA0__ESDHC1_DAT0 */
  263. 1000 0x1d5 /* MX53_PAD_SD1_DATA1__ESDHC1_DAT1 */
  264. 1010 0x1d5 /* MX53_PAD_SD1_DATA2__ESDHC1_DAT2 */
  265. 1024 0x1d5 /* MX53_PAD_SD1_DATA3__ESDHC1_DAT3 */
  266. 941 0x1d5 /* MX53_PAD_PATA_DATA8__ESDHC1_DAT4 */
  267. 948 0x1d5 /* MX53_PAD_PATA_DATA9__ESDHC1_DAT5 */
  268. 955 0x1d5 /* MX53_PAD_PATA_DATA10__ESDHC1_DAT6 */
  269. 962 0x1d5 /* MX53_PAD_PATA_DATA11__ESDHC1_DAT7 */
  270. 1005 0x1d5 /* MX53_PAD_SD1_CMD__ESDHC1_CMD */
  271. 1018 0x1d5 /* MX53_PAD_SD1_CLK__ESDHC1_CLK */
  272. >;
  273. };
  274. };
  275. esdhc2 {
  276. pinctrl_esdhc2_1: esdhc2grp-1 {
  277. fsl,pins = <
  278. 1038 0x1d5 /* MX53_PAD_SD2_CMD__ESDHC2_CMD */
  279. 1032 0x1d5 /* MX53_PAD_SD2_CLK__ESDHC2_CLK */
  280. 1062 0x1d5 /* MX53_PAD_SD2_DATA0__ESDHC2_DAT0 */
  281. 1056 0x1d5 /* MX53_PAD_SD2_DATA1__ESDHC2_DAT1 */
  282. 1050 0x1d5 /* MX53_PAD_SD2_DATA2__ESDHC2_DAT2 */
  283. 1044 0x1d5 /* MX53_PAD_SD2_DATA3__ESDHC2_DAT3 */
  284. >;
  285. };
  286. };
  287. esdhc3 {
  288. pinctrl_esdhc3_1: esdhc3grp-1 {
  289. fsl,pins = <
  290. 943 0x1d5 /* MX53_PAD_PATA_DATA8__ESDHC3_DAT0 */
  291. 950 0x1d5 /* MX53_PAD_PATA_DATA9__ESDHC3_DAT1 */
  292. 957 0x1d5 /* MX53_PAD_PATA_DATA10__ESDHC3_DAT2 */
  293. 964 0x1d5 /* MX53_PAD_PATA_DATA11__ESDHC3_DAT3 */
  294. 893 0x1d5 /* MX53_PAD_PATA_DATA0__ESDHC3_DAT4 */
  295. 900 0x1d5 /* MX53_PAD_PATA_DATA1__ESDHC3_DAT5 */
  296. 906 0x1d5 /* MX53_PAD_PATA_DATA2__ESDHC3_DAT6 */
  297. 912 0x1d5 /* MX53_PAD_PATA_DATA3__ESDHC3_DAT7 */
  298. 857 0x1d5 /* MX53_PAD_PATA_RESET_B__ESDHC3_CMD */
  299. 863 0x1d5 /* MX53_PAD_PATA_IORDY__ESDHC3_CLK */
  300. >;
  301. };
  302. };
  303. i2c1 {
  304. pinctrl_i2c1_1: i2c1grp-1 {
  305. fsl,pins = <
  306. 333 0xc0000000 /* MX53_PAD_CSI0_DAT8__I2C1_SDA */
  307. 341 0xc0000000 /* MX53_PAD_CSI0_DAT9__I2C1_SCL */
  308. >;
  309. };
  310. };
  311. i2c2 {
  312. pinctrl_i2c2_1: i2c2grp-1 {
  313. fsl,pins = <
  314. 61 0xc0000000 /* MX53_PAD_KEY_ROW3__I2C2_SDA */
  315. 53 0xc0000000 /* MX53_PAD_KEY_COL3__I2C2_SCL */
  316. >;
  317. };
  318. };
  319. uart1 {
  320. pinctrl_uart1_1: uart1grp-1 {
  321. fsl,pins = <
  322. 346 0x1c5 /* MX53_PAD_CSI0_DAT10__UART1_TXD_MUX */
  323. 354 0x1c5 /* MX53_PAD_CSI0_DAT11__UART1_RXD_MUX */
  324. >;
  325. };
  326. pinctrl_uart1_2: uart1grp-2 {
  327. fsl,pins = <
  328. 828 0x1c5 /* MX53_PAD_PATA_DIOW__UART1_TXD_MUX */
  329. 832 0x1c5 /* MX53_PAD_PATA_DMACK__UART1_RXD_MUX */
  330. >;
  331. };
  332. };
  333. uart2 {
  334. pinctrl_uart2_1: uart2grp-1 {
  335. fsl,pins = <
  336. 841 0x1c5 /* MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX */
  337. 836 0x1c5 /* MX53_PAD_PATA_DMARQ__UART2_TXD_MUX */
  338. >;
  339. };
  340. };
  341. uart3 {
  342. pinctrl_uart3_1: uart3grp-1 {
  343. fsl,pins = <
  344. 884 0x1c5 /* MX53_PAD_PATA_CS_0__UART3_TXD_MUX */
  345. 888 0x1c5 /* MX53_PAD_PATA_CS_1__UART3_RXD_MUX */
  346. 875 0x1c5 /* MX53_PAD_PATA_DA_1__UART3_CTS */
  347. 880 0x1c5 /* MX53_PAD_PATA_DA_2__UART3_RTS */
  348. >;
  349. };
  350. };
  351. };
  352. pwm1: pwm@53fb4000 {
  353. #pwm-cells = <2>;
  354. compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
  355. reg = <0x53fb4000 0x4000>;
  356. clocks = <&clks 37>, <&clks 38>;
  357. clock-names = "ipg", "per";
  358. interrupts = <61>;
  359. };
  360. pwm2: pwm@53fb8000 {
  361. #pwm-cells = <2>;
  362. compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
  363. reg = <0x53fb8000 0x4000>;
  364. clocks = <&clks 39>, <&clks 40>;
  365. clock-names = "ipg", "per";
  366. interrupts = <94>;
  367. };
  368. uart1: serial@53fbc000 {
  369. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  370. reg = <0x53fbc000 0x4000>;
  371. interrupts = <31>;
  372. clocks = <&clks 28>, <&clks 29>;
  373. clock-names = "ipg", "per";
  374. status = "disabled";
  375. };
  376. uart2: serial@53fc0000 {
  377. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  378. reg = <0x53fc0000 0x4000>;
  379. interrupts = <32>;
  380. clocks = <&clks 30>, <&clks 31>;
  381. clock-names = "ipg", "per";
  382. status = "disabled";
  383. };
  384. can1: can@53fc8000 {
  385. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  386. reg = <0x53fc8000 0x4000>;
  387. interrupts = <82>;
  388. clocks = <&clks 158>, <&clks 157>;
  389. clock-names = "ipg", "per";
  390. status = "disabled";
  391. };
  392. can2: can@53fcc000 {
  393. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  394. reg = <0x53fcc000 0x4000>;
  395. interrupts = <83>;
  396. clocks = <&clks 158>, <&clks 157>;
  397. clock-names = "ipg", "per";
  398. status = "disabled";
  399. };
  400. clks: ccm@53fd4000{
  401. compatible = "fsl,imx53-ccm";
  402. reg = <0x53fd4000 0x4000>;
  403. interrupts = <0 71 0x04 0 72 0x04>;
  404. #clock-cells = <1>;
  405. };
  406. gpio5: gpio@53fdc000 {
  407. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  408. reg = <0x53fdc000 0x4000>;
  409. interrupts = <103 104>;
  410. gpio-controller;
  411. #gpio-cells = <2>;
  412. interrupt-controller;
  413. #interrupt-cells = <2>;
  414. };
  415. gpio6: gpio@53fe0000 {
  416. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  417. reg = <0x53fe0000 0x4000>;
  418. interrupts = <105 106>;
  419. gpio-controller;
  420. #gpio-cells = <2>;
  421. interrupt-controller;
  422. #interrupt-cells = <2>;
  423. };
  424. gpio7: gpio@53fe4000 {
  425. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  426. reg = <0x53fe4000 0x4000>;
  427. interrupts = <107 108>;
  428. gpio-controller;
  429. #gpio-cells = <2>;
  430. interrupt-controller;
  431. #interrupt-cells = <2>;
  432. };
  433. i2c@53fec000 { /* I2C3 */
  434. #address-cells = <1>;
  435. #size-cells = <0>;
  436. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  437. reg = <0x53fec000 0x4000>;
  438. interrupts = <64>;
  439. clocks = <&clks 88>;
  440. status = "disabled";
  441. };
  442. uart4: serial@53ff0000 {
  443. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  444. reg = <0x53ff0000 0x4000>;
  445. interrupts = <13>;
  446. clocks = <&clks 65>, <&clks 66>;
  447. clock-names = "ipg", "per";
  448. status = "disabled";
  449. };
  450. };
  451. aips@60000000 { /* AIPS2 */
  452. compatible = "fsl,aips-bus", "simple-bus";
  453. #address-cells = <1>;
  454. #size-cells = <1>;
  455. reg = <0x60000000 0x10000000>;
  456. ranges;
  457. uart5: serial@63f90000 {
  458. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  459. reg = <0x63f90000 0x4000>;
  460. interrupts = <86>;
  461. clocks = <&clks 67>, <&clks 68>;
  462. clock-names = "ipg", "per";
  463. status = "disabled";
  464. };
  465. ecspi@63fac000 { /* ECSPI2 */
  466. #address-cells = <1>;
  467. #size-cells = <0>;
  468. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  469. reg = <0x63fac000 0x4000>;
  470. interrupts = <37>;
  471. clocks = <&clks 53>, <&clks 54>;
  472. clock-names = "ipg", "per";
  473. status = "disabled";
  474. };
  475. sdma@63fb0000 {
  476. compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
  477. reg = <0x63fb0000 0x4000>;
  478. interrupts = <6>;
  479. clocks = <&clks 56>, <&clks 56>;
  480. clock-names = "ipg", "ahb";
  481. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
  482. };
  483. cspi@63fc0000 {
  484. #address-cells = <1>;
  485. #size-cells = <0>;
  486. compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
  487. reg = <0x63fc0000 0x4000>;
  488. interrupts = <38>;
  489. clocks = <&clks 55>, <&clks 0>;
  490. clock-names = "ipg", "per";
  491. status = "disabled";
  492. };
  493. i2c@63fc4000 { /* I2C2 */
  494. #address-cells = <1>;
  495. #size-cells = <0>;
  496. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  497. reg = <0x63fc4000 0x4000>;
  498. interrupts = <63>;
  499. clocks = <&clks 35>;
  500. status = "disabled";
  501. };
  502. i2c@63fc8000 { /* I2C1 */
  503. #address-cells = <1>;
  504. #size-cells = <0>;
  505. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  506. reg = <0x63fc8000 0x4000>;
  507. interrupts = <62>;
  508. clocks = <&clks 34>;
  509. status = "disabled";
  510. };
  511. ssi1: ssi@63fcc000 {
  512. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  513. reg = <0x63fcc000 0x4000>;
  514. interrupts = <29>;
  515. clocks = <&clks 48>;
  516. fsl,fifo-depth = <15>;
  517. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  518. status = "disabled";
  519. };
  520. audmux@63fd0000 {
  521. compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
  522. reg = <0x63fd0000 0x4000>;
  523. status = "disabled";
  524. };
  525. nand@63fdb000 {
  526. compatible = "fsl,imx53-nand";
  527. reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
  528. interrupts = <8>;
  529. clocks = <&clks 60>;
  530. status = "disabled";
  531. };
  532. ssi3: ssi@63fe8000 {
  533. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  534. reg = <0x63fe8000 0x4000>;
  535. interrupts = <96>;
  536. clocks = <&clks 50>;
  537. fsl,fifo-depth = <15>;
  538. fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */
  539. status = "disabled";
  540. };
  541. ethernet@63fec000 {
  542. compatible = "fsl,imx53-fec", "fsl,imx25-fec";
  543. reg = <0x63fec000 0x4000>;
  544. interrupts = <87>;
  545. clocks = <&clks 42>, <&clks 42>, <&clks 42>;
  546. clock-names = "ipg", "ahb", "ptp";
  547. status = "disabled";
  548. };
  549. };
  550. };
  551. };