main.c 102 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <st3@riseup.net>
  5. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Some parts of the code in this file are derived from the ipw2200
  9. driver Copyright(c) 2003 - 2004 Intel Corporation.
  10. This program is free software; you can redistribute it and/or modify
  11. it under the terms of the GNU General Public License as published by
  12. the Free Software Foundation; either version 2 of the License, or
  13. (at your option) any later version.
  14. This program is distributed in the hope that it will be useful,
  15. but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. GNU General Public License for more details.
  18. You should have received a copy of the GNU General Public License
  19. along with this program; see the file COPYING. If not, write to
  20. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  21. Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/version.h>
  29. #include <linux/firmware.h>
  30. #include <linux/wireless.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/dma-mapping.h>
  34. #include <asm/unaligned.h>
  35. #include "b43.h"
  36. #include "main.h"
  37. #include "debugfs.h"
  38. #include "phy.h"
  39. #include "dma.h"
  40. #include "pio.h"
  41. #include "sysfs.h"
  42. #include "xmit.h"
  43. #include "lo.h"
  44. #include "pcmcia.h"
  45. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  46. MODULE_AUTHOR("Martin Langer");
  47. MODULE_AUTHOR("Stefano Brivio");
  48. MODULE_AUTHOR("Michael Buesch");
  49. MODULE_LICENSE("GPL");
  50. extern char *nvram_get(char *name);
  51. #if defined(CONFIG_B43_DMA) && defined(CONFIG_B43_PIO)
  52. static int modparam_pio;
  53. module_param_named(pio, modparam_pio, int, 0444);
  54. MODULE_PARM_DESC(pio, "enable(1) / disable(0) PIO mode");
  55. #elif defined(CONFIG_B43_DMA)
  56. # define modparam_pio 0
  57. #elif defined(CONFIG_B43_PIO)
  58. # define modparam_pio 1
  59. #endif
  60. static int modparam_bad_frames_preempt;
  61. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  62. MODULE_PARM_DESC(bad_frames_preempt,
  63. "enable(1) / disable(0) Bad Frames Preemption");
  64. static int modparam_short_retry = B43_DEFAULT_SHORT_RETRY_LIMIT;
  65. module_param_named(short_retry, modparam_short_retry, int, 0444);
  66. MODULE_PARM_DESC(short_retry, "Short-Retry-Limit (0 - 15)");
  67. static int modparam_long_retry = B43_DEFAULT_LONG_RETRY_LIMIT;
  68. module_param_named(long_retry, modparam_long_retry, int, 0444);
  69. MODULE_PARM_DESC(long_retry, "Long-Retry-Limit (0 - 15)");
  70. static char modparam_fwpostfix[16];
  71. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  72. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  73. static int modparam_hwpctl;
  74. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  75. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  76. static int modparam_nohwcrypt;
  77. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  78. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  79. static const struct ssb_device_id b43_ssb_tbl[] = {
  80. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  81. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  82. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  83. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  84. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  85. SSB_DEVTABLE_END
  86. };
  87. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  88. /* Channel and ratetables are shared for all devices.
  89. * They can't be const, because ieee80211 puts some precalculated
  90. * data in there. This data is the same for all devices, so we don't
  91. * get concurrency issues */
  92. #define RATETAB_ENT(_rateid, _flags) \
  93. { \
  94. .rate = B43_RATE_TO_BASE100KBPS(_rateid), \
  95. .val = (_rateid), \
  96. .val2 = (_rateid), \
  97. .flags = (_flags), \
  98. }
  99. static struct ieee80211_rate __b43_ratetable[] = {
  100. RATETAB_ENT(B43_CCK_RATE_1MB, IEEE80211_RATE_CCK),
  101. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_CCK_2),
  102. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_CCK_2),
  103. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_CCK_2),
  104. RATETAB_ENT(B43_OFDM_RATE_6MB, IEEE80211_RATE_OFDM),
  105. RATETAB_ENT(B43_OFDM_RATE_9MB, IEEE80211_RATE_OFDM),
  106. RATETAB_ENT(B43_OFDM_RATE_12MB, IEEE80211_RATE_OFDM),
  107. RATETAB_ENT(B43_OFDM_RATE_18MB, IEEE80211_RATE_OFDM),
  108. RATETAB_ENT(B43_OFDM_RATE_24MB, IEEE80211_RATE_OFDM),
  109. RATETAB_ENT(B43_OFDM_RATE_36MB, IEEE80211_RATE_OFDM),
  110. RATETAB_ENT(B43_OFDM_RATE_48MB, IEEE80211_RATE_OFDM),
  111. RATETAB_ENT(B43_OFDM_RATE_54MB, IEEE80211_RATE_OFDM),
  112. };
  113. #define b43_a_ratetable (__b43_ratetable + 4)
  114. #define b43_a_ratetable_size 8
  115. #define b43_b_ratetable (__b43_ratetable + 0)
  116. #define b43_b_ratetable_size 4
  117. #define b43_g_ratetable (__b43_ratetable + 0)
  118. #define b43_g_ratetable_size 12
  119. #define CHANTAB_ENT(_chanid, _freq) \
  120. { \
  121. .chan = (_chanid), \
  122. .freq = (_freq), \
  123. .val = (_chanid), \
  124. .flag = IEEE80211_CHAN_W_SCAN | \
  125. IEEE80211_CHAN_W_ACTIVE_SCAN | \
  126. IEEE80211_CHAN_W_IBSS, \
  127. .power_level = 0xFF, \
  128. .antenna_max = 0xFF, \
  129. }
  130. static struct ieee80211_channel b43_bg_chantable[] = {
  131. CHANTAB_ENT(1, 2412),
  132. CHANTAB_ENT(2, 2417),
  133. CHANTAB_ENT(3, 2422),
  134. CHANTAB_ENT(4, 2427),
  135. CHANTAB_ENT(5, 2432),
  136. CHANTAB_ENT(6, 2437),
  137. CHANTAB_ENT(7, 2442),
  138. CHANTAB_ENT(8, 2447),
  139. CHANTAB_ENT(9, 2452),
  140. CHANTAB_ENT(10, 2457),
  141. CHANTAB_ENT(11, 2462),
  142. CHANTAB_ENT(12, 2467),
  143. CHANTAB_ENT(13, 2472),
  144. CHANTAB_ENT(14, 2484),
  145. };
  146. #define b43_bg_chantable_size ARRAY_SIZE(b43_bg_chantable)
  147. static struct ieee80211_channel b43_a_chantable[] = {
  148. CHANTAB_ENT(36, 5180),
  149. CHANTAB_ENT(40, 5200),
  150. CHANTAB_ENT(44, 5220),
  151. CHANTAB_ENT(48, 5240),
  152. CHANTAB_ENT(52, 5260),
  153. CHANTAB_ENT(56, 5280),
  154. CHANTAB_ENT(60, 5300),
  155. CHANTAB_ENT(64, 5320),
  156. CHANTAB_ENT(149, 5745),
  157. CHANTAB_ENT(153, 5765),
  158. CHANTAB_ENT(157, 5785),
  159. CHANTAB_ENT(161, 5805),
  160. CHANTAB_ENT(165, 5825),
  161. };
  162. #define b43_a_chantable_size ARRAY_SIZE(b43_a_chantable)
  163. static void b43_wireless_core_exit(struct b43_wldev *dev);
  164. static int b43_wireless_core_init(struct b43_wldev *dev);
  165. static void b43_wireless_core_stop(struct b43_wldev *dev);
  166. static int b43_wireless_core_start(struct b43_wldev *dev);
  167. static int b43_ratelimit(struct b43_wl *wl)
  168. {
  169. if (!wl || !wl->current_dev)
  170. return 1;
  171. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  172. return 1;
  173. /* We are up and running.
  174. * Ratelimit the messages to avoid DoS over the net. */
  175. return net_ratelimit();
  176. }
  177. void b43info(struct b43_wl *wl, const char *fmt, ...)
  178. {
  179. va_list args;
  180. if (!b43_ratelimit(wl))
  181. return;
  182. va_start(args, fmt);
  183. printk(KERN_INFO "b43-%s: ",
  184. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  185. vprintk(fmt, args);
  186. va_end(args);
  187. }
  188. void b43err(struct b43_wl *wl, const char *fmt, ...)
  189. {
  190. va_list args;
  191. if (!b43_ratelimit(wl))
  192. return;
  193. va_start(args, fmt);
  194. printk(KERN_ERR "b43-%s ERROR: ",
  195. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  196. vprintk(fmt, args);
  197. va_end(args);
  198. }
  199. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  200. {
  201. va_list args;
  202. if (!b43_ratelimit(wl))
  203. return;
  204. va_start(args, fmt);
  205. printk(KERN_WARNING "b43-%s warning: ",
  206. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  207. vprintk(fmt, args);
  208. va_end(args);
  209. }
  210. #if B43_DEBUG
  211. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  212. {
  213. va_list args;
  214. va_start(args, fmt);
  215. printk(KERN_DEBUG "b43-%s debug: ",
  216. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  217. vprintk(fmt, args);
  218. va_end(args);
  219. }
  220. #endif /* DEBUG */
  221. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  222. {
  223. u32 macctl;
  224. B43_WARN_ON(offset % 4 != 0);
  225. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  226. if (macctl & B43_MACCTL_BE)
  227. val = swab32(val);
  228. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  229. mmiowb();
  230. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  231. }
  232. static inline
  233. void b43_shm_control_word(struct b43_wldev *dev, u16 routing, u16 offset)
  234. {
  235. u32 control;
  236. /* "offset" is the WORD offset. */
  237. control = routing;
  238. control <<= 16;
  239. control |= offset;
  240. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  241. }
  242. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  243. {
  244. u32 ret;
  245. if (routing == B43_SHM_SHARED) {
  246. B43_WARN_ON(offset & 0x0001);
  247. if (offset & 0x0003) {
  248. /* Unaligned access */
  249. b43_shm_control_word(dev, routing, offset >> 2);
  250. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  251. ret <<= 16;
  252. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  253. ret |= b43_read16(dev, B43_MMIO_SHM_DATA);
  254. return ret;
  255. }
  256. offset >>= 2;
  257. }
  258. b43_shm_control_word(dev, routing, offset);
  259. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  260. return ret;
  261. }
  262. u16 b43_shm_read16(struct b43_wldev * dev, u16 routing, u16 offset)
  263. {
  264. u16 ret;
  265. if (routing == B43_SHM_SHARED) {
  266. B43_WARN_ON(offset & 0x0001);
  267. if (offset & 0x0003) {
  268. /* Unaligned access */
  269. b43_shm_control_word(dev, routing, offset >> 2);
  270. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  271. return ret;
  272. }
  273. offset >>= 2;
  274. }
  275. b43_shm_control_word(dev, routing, offset);
  276. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  277. return ret;
  278. }
  279. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  280. {
  281. if (routing == B43_SHM_SHARED) {
  282. B43_WARN_ON(offset & 0x0001);
  283. if (offset & 0x0003) {
  284. /* Unaligned access */
  285. b43_shm_control_word(dev, routing, offset >> 2);
  286. mmiowb();
  287. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  288. (value >> 16) & 0xffff);
  289. mmiowb();
  290. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  291. mmiowb();
  292. b43_write16(dev, B43_MMIO_SHM_DATA, value & 0xffff);
  293. return;
  294. }
  295. offset >>= 2;
  296. }
  297. b43_shm_control_word(dev, routing, offset);
  298. mmiowb();
  299. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  300. }
  301. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  302. {
  303. if (routing == B43_SHM_SHARED) {
  304. B43_WARN_ON(offset & 0x0001);
  305. if (offset & 0x0003) {
  306. /* Unaligned access */
  307. b43_shm_control_word(dev, routing, offset >> 2);
  308. mmiowb();
  309. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  310. return;
  311. }
  312. offset >>= 2;
  313. }
  314. b43_shm_control_word(dev, routing, offset);
  315. mmiowb();
  316. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  317. }
  318. /* Read HostFlags */
  319. u32 b43_hf_read(struct b43_wldev * dev)
  320. {
  321. u32 ret;
  322. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  323. ret <<= 16;
  324. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  325. return ret;
  326. }
  327. /* Write HostFlags */
  328. void b43_hf_write(struct b43_wldev *dev, u32 value)
  329. {
  330. b43_shm_write16(dev, B43_SHM_SHARED,
  331. B43_SHM_SH_HOSTFLO, (value & 0x0000FFFF));
  332. b43_shm_write16(dev, B43_SHM_SHARED,
  333. B43_SHM_SH_HOSTFHI, ((value & 0xFFFF0000) >> 16));
  334. }
  335. void b43_tsf_read(struct b43_wldev *dev, u64 * tsf)
  336. {
  337. /* We need to be careful. As we read the TSF from multiple
  338. * registers, we should take care of register overflows.
  339. * In theory, the whole tsf read process should be atomic.
  340. * We try to be atomic here, by restaring the read process,
  341. * if any of the high registers changed (overflew).
  342. */
  343. if (dev->dev->id.revision >= 3) {
  344. u32 low, high, high2;
  345. do {
  346. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  347. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  348. high2 = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  349. } while (unlikely(high != high2));
  350. *tsf = high;
  351. *tsf <<= 32;
  352. *tsf |= low;
  353. } else {
  354. u64 tmp;
  355. u16 v0, v1, v2, v3;
  356. u16 test1, test2, test3;
  357. do {
  358. v3 = b43_read16(dev, B43_MMIO_TSF_3);
  359. v2 = b43_read16(dev, B43_MMIO_TSF_2);
  360. v1 = b43_read16(dev, B43_MMIO_TSF_1);
  361. v0 = b43_read16(dev, B43_MMIO_TSF_0);
  362. test3 = b43_read16(dev, B43_MMIO_TSF_3);
  363. test2 = b43_read16(dev, B43_MMIO_TSF_2);
  364. test1 = b43_read16(dev, B43_MMIO_TSF_1);
  365. } while (v3 != test3 || v2 != test2 || v1 != test1);
  366. *tsf = v3;
  367. *tsf <<= 48;
  368. tmp = v2;
  369. tmp <<= 32;
  370. *tsf |= tmp;
  371. tmp = v1;
  372. tmp <<= 16;
  373. *tsf |= tmp;
  374. *tsf |= v0;
  375. }
  376. }
  377. static void b43_time_lock(struct b43_wldev *dev)
  378. {
  379. u32 macctl;
  380. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  381. macctl |= B43_MACCTL_TBTTHOLD;
  382. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  383. /* Commit the write */
  384. b43_read32(dev, B43_MMIO_MACCTL);
  385. }
  386. static void b43_time_unlock(struct b43_wldev *dev)
  387. {
  388. u32 macctl;
  389. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  390. macctl &= ~B43_MACCTL_TBTTHOLD;
  391. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  392. /* Commit the write */
  393. b43_read32(dev, B43_MMIO_MACCTL);
  394. }
  395. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  396. {
  397. /* Be careful with the in-progress timer.
  398. * First zero out the low register, so we have a full
  399. * register-overflow duration to complete the operation.
  400. */
  401. if (dev->dev->id.revision >= 3) {
  402. u32 lo = (tsf & 0x00000000FFFFFFFFULL);
  403. u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
  404. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, 0);
  405. mmiowb();
  406. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, hi);
  407. mmiowb();
  408. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, lo);
  409. } else {
  410. u16 v0 = (tsf & 0x000000000000FFFFULL);
  411. u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
  412. u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
  413. u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
  414. b43_write16(dev, B43_MMIO_TSF_0, 0);
  415. mmiowb();
  416. b43_write16(dev, B43_MMIO_TSF_3, v3);
  417. mmiowb();
  418. b43_write16(dev, B43_MMIO_TSF_2, v2);
  419. mmiowb();
  420. b43_write16(dev, B43_MMIO_TSF_1, v1);
  421. mmiowb();
  422. b43_write16(dev, B43_MMIO_TSF_0, v0);
  423. }
  424. }
  425. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  426. {
  427. b43_time_lock(dev);
  428. b43_tsf_write_locked(dev, tsf);
  429. b43_time_unlock(dev);
  430. }
  431. static
  432. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 * mac)
  433. {
  434. static const u8 zero_addr[ETH_ALEN] = { 0 };
  435. u16 data;
  436. if (!mac)
  437. mac = zero_addr;
  438. offset |= 0x0020;
  439. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  440. data = mac[0];
  441. data |= mac[1] << 8;
  442. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  443. data = mac[2];
  444. data |= mac[3] << 8;
  445. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  446. data = mac[4];
  447. data |= mac[5] << 8;
  448. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  449. }
  450. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  451. {
  452. const u8 *mac;
  453. const u8 *bssid;
  454. u8 mac_bssid[ETH_ALEN * 2];
  455. int i;
  456. u32 tmp;
  457. bssid = dev->wl->bssid;
  458. mac = dev->wl->mac_addr;
  459. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  460. memcpy(mac_bssid, mac, ETH_ALEN);
  461. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  462. /* Write our MAC address and BSSID to template ram */
  463. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  464. tmp = (u32) (mac_bssid[i + 0]);
  465. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  466. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  467. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  468. b43_ram_write(dev, 0x20 + i, tmp);
  469. }
  470. }
  471. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  472. {
  473. b43_write_mac_bssid_templates(dev);
  474. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  475. }
  476. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  477. {
  478. /* slot_time is in usec. */
  479. if (dev->phy.type != B43_PHYTYPE_G)
  480. return;
  481. b43_write16(dev, 0x684, 510 + slot_time);
  482. b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  483. }
  484. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  485. {
  486. b43_set_slot_time(dev, 9);
  487. dev->short_slot = 1;
  488. }
  489. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  490. {
  491. b43_set_slot_time(dev, 20);
  492. dev->short_slot = 0;
  493. }
  494. /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
  495. * Returns the _previously_ enabled IRQ mask.
  496. */
  497. static inline u32 b43_interrupt_enable(struct b43_wldev *dev, u32 mask)
  498. {
  499. u32 old_mask;
  500. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  501. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask | mask);
  502. return old_mask;
  503. }
  504. /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
  505. * Returns the _previously_ enabled IRQ mask.
  506. */
  507. static inline u32 b43_interrupt_disable(struct b43_wldev *dev, u32 mask)
  508. {
  509. u32 old_mask;
  510. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  511. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
  512. return old_mask;
  513. }
  514. /* Synchronize IRQ top- and bottom-half.
  515. * IRQs must be masked before calling this.
  516. * This must not be called with the irq_lock held.
  517. */
  518. static void b43_synchronize_irq(struct b43_wldev *dev)
  519. {
  520. synchronize_irq(dev->dev->irq);
  521. tasklet_kill(&dev->isr_tasklet);
  522. }
  523. /* DummyTransmission function, as documented on
  524. * http://bcm-specs.sipsolutions.net/DummyTransmission
  525. */
  526. void b43_dummy_transmission(struct b43_wldev *dev)
  527. {
  528. struct b43_phy *phy = &dev->phy;
  529. unsigned int i, max_loop;
  530. u16 value;
  531. u32 buffer[5] = {
  532. 0x00000000,
  533. 0x00D40000,
  534. 0x00000000,
  535. 0x01000000,
  536. 0x00000000,
  537. };
  538. switch (phy->type) {
  539. case B43_PHYTYPE_A:
  540. max_loop = 0x1E;
  541. buffer[0] = 0x000201CC;
  542. break;
  543. case B43_PHYTYPE_B:
  544. case B43_PHYTYPE_G:
  545. max_loop = 0xFA;
  546. buffer[0] = 0x000B846E;
  547. break;
  548. default:
  549. B43_WARN_ON(1);
  550. return;
  551. }
  552. for (i = 0; i < 5; i++)
  553. b43_ram_write(dev, i * 4, buffer[i]);
  554. /* Commit writes */
  555. b43_read32(dev, B43_MMIO_MACCTL);
  556. b43_write16(dev, 0x0568, 0x0000);
  557. b43_write16(dev, 0x07C0, 0x0000);
  558. value = ((phy->type == B43_PHYTYPE_A) ? 1 : 0);
  559. b43_write16(dev, 0x050C, value);
  560. b43_write16(dev, 0x0508, 0x0000);
  561. b43_write16(dev, 0x050A, 0x0000);
  562. b43_write16(dev, 0x054C, 0x0000);
  563. b43_write16(dev, 0x056A, 0x0014);
  564. b43_write16(dev, 0x0568, 0x0826);
  565. b43_write16(dev, 0x0500, 0x0000);
  566. b43_write16(dev, 0x0502, 0x0030);
  567. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  568. b43_radio_write16(dev, 0x0051, 0x0017);
  569. for (i = 0x00; i < max_loop; i++) {
  570. value = b43_read16(dev, 0x050E);
  571. if (value & 0x0080)
  572. break;
  573. udelay(10);
  574. }
  575. for (i = 0x00; i < 0x0A; i++) {
  576. value = b43_read16(dev, 0x050E);
  577. if (value & 0x0400)
  578. break;
  579. udelay(10);
  580. }
  581. for (i = 0x00; i < 0x0A; i++) {
  582. value = b43_read16(dev, 0x0690);
  583. if (!(value & 0x0100))
  584. break;
  585. udelay(10);
  586. }
  587. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  588. b43_radio_write16(dev, 0x0051, 0x0037);
  589. }
  590. static void key_write(struct b43_wldev *dev,
  591. u8 index, u8 algorithm, const u8 * key)
  592. {
  593. unsigned int i;
  594. u32 offset;
  595. u16 value;
  596. u16 kidx;
  597. /* Key index/algo block */
  598. kidx = b43_kidx_to_fw(dev, index);
  599. value = ((kidx << 4) | algorithm);
  600. b43_shm_write16(dev, B43_SHM_SHARED,
  601. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  602. /* Write the key to the Key Table Pointer offset */
  603. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  604. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  605. value = key[i];
  606. value |= (u16) (key[i + 1]) << 8;
  607. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  608. }
  609. }
  610. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 * addr)
  611. {
  612. u32 addrtmp[2] = { 0, 0, };
  613. u8 per_sta_keys_start = 8;
  614. if (b43_new_kidx_api(dev))
  615. per_sta_keys_start = 4;
  616. B43_WARN_ON(index < per_sta_keys_start);
  617. /* We have two default TX keys and possibly two default RX keys.
  618. * Physical mac 0 is mapped to physical key 4 or 8, depending
  619. * on the firmware version.
  620. * So we must adjust the index here.
  621. */
  622. index -= per_sta_keys_start;
  623. if (addr) {
  624. addrtmp[0] = addr[0];
  625. addrtmp[0] |= ((u32) (addr[1]) << 8);
  626. addrtmp[0] |= ((u32) (addr[2]) << 16);
  627. addrtmp[0] |= ((u32) (addr[3]) << 24);
  628. addrtmp[1] = addr[4];
  629. addrtmp[1] |= ((u32) (addr[5]) << 8);
  630. }
  631. if (dev->dev->id.revision >= 5) {
  632. /* Receive match transmitter address mechanism */
  633. b43_shm_write32(dev, B43_SHM_RCMTA,
  634. (index * 2) + 0, addrtmp[0]);
  635. b43_shm_write16(dev, B43_SHM_RCMTA,
  636. (index * 2) + 1, addrtmp[1]);
  637. } else {
  638. /* RXE (Receive Engine) and
  639. * PSM (Programmable State Machine) mechanism
  640. */
  641. if (index < 8) {
  642. /* TODO write to RCM 16, 19, 22 and 25 */
  643. } else {
  644. b43_shm_write32(dev, B43_SHM_SHARED,
  645. B43_SHM_SH_PSM + (index * 6) + 0,
  646. addrtmp[0]);
  647. b43_shm_write16(dev, B43_SHM_SHARED,
  648. B43_SHM_SH_PSM + (index * 6) + 4,
  649. addrtmp[1]);
  650. }
  651. }
  652. }
  653. static void do_key_write(struct b43_wldev *dev,
  654. u8 index, u8 algorithm,
  655. const u8 * key, size_t key_len, const u8 * mac_addr)
  656. {
  657. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  658. u8 per_sta_keys_start = 8;
  659. if (b43_new_kidx_api(dev))
  660. per_sta_keys_start = 4;
  661. B43_WARN_ON(index >= dev->max_nr_keys);
  662. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  663. if (index >= per_sta_keys_start)
  664. keymac_write(dev, index, NULL); /* First zero out mac. */
  665. if (key)
  666. memcpy(buf, key, key_len);
  667. key_write(dev, index, algorithm, buf);
  668. if (index >= per_sta_keys_start)
  669. keymac_write(dev, index, mac_addr);
  670. dev->key[index].algorithm = algorithm;
  671. }
  672. static int b43_key_write(struct b43_wldev *dev,
  673. int index, u8 algorithm,
  674. const u8 * key, size_t key_len,
  675. const u8 * mac_addr,
  676. struct ieee80211_key_conf *keyconf)
  677. {
  678. int i;
  679. int sta_keys_start;
  680. if (key_len > B43_SEC_KEYSIZE)
  681. return -EINVAL;
  682. for (i = 0; i < dev->max_nr_keys; i++) {
  683. /* Check that we don't already have this key. */
  684. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  685. }
  686. if (index < 0) {
  687. /* Either pairwise key or address is 00:00:00:00:00:00
  688. * for transmit-only keys. Search the index. */
  689. if (b43_new_kidx_api(dev))
  690. sta_keys_start = 4;
  691. else
  692. sta_keys_start = 8;
  693. for (i = sta_keys_start; i < dev->max_nr_keys; i++) {
  694. if (!dev->key[i].keyconf) {
  695. /* found empty */
  696. index = i;
  697. break;
  698. }
  699. }
  700. if (index < 0) {
  701. b43err(dev->wl, "Out of hardware key memory\n");
  702. return -ENOSPC;
  703. }
  704. } else
  705. B43_WARN_ON(index > 3);
  706. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  707. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  708. /* Default RX key */
  709. B43_WARN_ON(mac_addr);
  710. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  711. }
  712. keyconf->hw_key_idx = index;
  713. dev->key[index].keyconf = keyconf;
  714. return 0;
  715. }
  716. static int b43_key_clear(struct b43_wldev *dev, int index)
  717. {
  718. if (B43_WARN_ON((index < 0) || (index >= dev->max_nr_keys)))
  719. return -EINVAL;
  720. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  721. NULL, B43_SEC_KEYSIZE, NULL);
  722. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  723. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  724. NULL, B43_SEC_KEYSIZE, NULL);
  725. }
  726. dev->key[index].keyconf = NULL;
  727. return 0;
  728. }
  729. static void b43_clear_keys(struct b43_wldev *dev)
  730. {
  731. int i;
  732. for (i = 0; i < dev->max_nr_keys; i++)
  733. b43_key_clear(dev, i);
  734. }
  735. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  736. {
  737. u32 macctl;
  738. u16 ucstat;
  739. bool hwps;
  740. bool awake;
  741. int i;
  742. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  743. (ps_flags & B43_PS_DISABLED));
  744. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  745. if (ps_flags & B43_PS_ENABLED) {
  746. hwps = 1;
  747. } else if (ps_flags & B43_PS_DISABLED) {
  748. hwps = 0;
  749. } else {
  750. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  751. // and thus is not an AP and we are associated, set bit 25
  752. }
  753. if (ps_flags & B43_PS_AWAKE) {
  754. awake = 1;
  755. } else if (ps_flags & B43_PS_ASLEEP) {
  756. awake = 0;
  757. } else {
  758. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  759. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  760. // successful, set bit26
  761. }
  762. /* FIXME: For now we force awake-on and hwps-off */
  763. hwps = 0;
  764. awake = 1;
  765. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  766. if (hwps)
  767. macctl |= B43_MACCTL_HWPS;
  768. else
  769. macctl &= ~B43_MACCTL_HWPS;
  770. if (awake)
  771. macctl |= B43_MACCTL_AWAKE;
  772. else
  773. macctl &= ~B43_MACCTL_AWAKE;
  774. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  775. /* Commit write */
  776. b43_read32(dev, B43_MMIO_MACCTL);
  777. if (awake && dev->dev->id.revision >= 5) {
  778. /* Wait for the microcode to wake up. */
  779. for (i = 0; i < 100; i++) {
  780. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  781. B43_SHM_SH_UCODESTAT);
  782. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  783. break;
  784. udelay(10);
  785. }
  786. }
  787. }
  788. /* Turn the Analog ON/OFF */
  789. static void b43_switch_analog(struct b43_wldev *dev, int on)
  790. {
  791. b43_write16(dev, B43_MMIO_PHY0, on ? 0 : 0xF4);
  792. }
  793. void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
  794. {
  795. u32 tmslow;
  796. u32 macctl;
  797. flags |= B43_TMSLOW_PHYCLKEN;
  798. flags |= B43_TMSLOW_PHYRESET;
  799. ssb_device_enable(dev->dev, flags);
  800. msleep(2); /* Wait for the PLL to turn on. */
  801. /* Now take the PHY out of Reset again */
  802. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  803. tmslow |= SSB_TMSLOW_FGC;
  804. tmslow &= ~B43_TMSLOW_PHYRESET;
  805. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  806. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  807. msleep(1);
  808. tmslow &= ~SSB_TMSLOW_FGC;
  809. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  810. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  811. msleep(1);
  812. /* Turn Analog ON */
  813. b43_switch_analog(dev, 1);
  814. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  815. macctl &= ~B43_MACCTL_GMODE;
  816. if (flags & B43_TMSLOW_GMODE)
  817. macctl |= B43_MACCTL_GMODE;
  818. macctl |= B43_MACCTL_IHR_ENABLED;
  819. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  820. }
  821. static void handle_irq_transmit_status(struct b43_wldev *dev)
  822. {
  823. u32 v0, v1;
  824. u16 tmp;
  825. struct b43_txstatus stat;
  826. while (1) {
  827. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  828. if (!(v0 & 0x00000001))
  829. break;
  830. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  831. stat.cookie = (v0 >> 16);
  832. stat.seq = (v1 & 0x0000FFFF);
  833. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  834. tmp = (v0 & 0x0000FFFF);
  835. stat.frame_count = ((tmp & 0xF000) >> 12);
  836. stat.rts_count = ((tmp & 0x0F00) >> 8);
  837. stat.supp_reason = ((tmp & 0x001C) >> 2);
  838. stat.pm_indicated = !!(tmp & 0x0080);
  839. stat.intermediate = !!(tmp & 0x0040);
  840. stat.for_ampdu = !!(tmp & 0x0020);
  841. stat.acked = !!(tmp & 0x0002);
  842. b43_handle_txstatus(dev, &stat);
  843. }
  844. }
  845. static void drain_txstatus_queue(struct b43_wldev *dev)
  846. {
  847. u32 dummy;
  848. if (dev->dev->id.revision < 5)
  849. return;
  850. /* Read all entries from the microcode TXstatus FIFO
  851. * and throw them away.
  852. */
  853. while (1) {
  854. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  855. if (!(dummy & 0x00000001))
  856. break;
  857. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  858. }
  859. }
  860. static u32 b43_jssi_read(struct b43_wldev *dev)
  861. {
  862. u32 val = 0;
  863. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  864. val <<= 16;
  865. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  866. return val;
  867. }
  868. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  869. {
  870. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  871. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  872. }
  873. static void b43_generate_noise_sample(struct b43_wldev *dev)
  874. {
  875. b43_jssi_write(dev, 0x7F7F7F7F);
  876. b43_write32(dev, B43_MMIO_STATUS2_BITFIELD,
  877. b43_read32(dev, B43_MMIO_STATUS2_BITFIELD)
  878. | (1 << 4));
  879. B43_WARN_ON(dev->noisecalc.channel_at_start != dev->phy.channel);
  880. }
  881. static void b43_calculate_link_quality(struct b43_wldev *dev)
  882. {
  883. /* Top half of Link Quality calculation. */
  884. if (dev->noisecalc.calculation_running)
  885. return;
  886. dev->noisecalc.channel_at_start = dev->phy.channel;
  887. dev->noisecalc.calculation_running = 1;
  888. dev->noisecalc.nr_samples = 0;
  889. b43_generate_noise_sample(dev);
  890. }
  891. static void handle_irq_noise(struct b43_wldev *dev)
  892. {
  893. struct b43_phy *phy = &dev->phy;
  894. u16 tmp;
  895. u8 noise[4];
  896. u8 i, j;
  897. s32 average;
  898. /* Bottom half of Link Quality calculation. */
  899. B43_WARN_ON(!dev->noisecalc.calculation_running);
  900. if (dev->noisecalc.channel_at_start != phy->channel)
  901. goto drop_calculation;
  902. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  903. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  904. noise[2] == 0x7F || noise[3] == 0x7F)
  905. goto generate_new;
  906. /* Get the noise samples. */
  907. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  908. i = dev->noisecalc.nr_samples;
  909. noise[0] = limit_value(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  910. noise[1] = limit_value(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  911. noise[2] = limit_value(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  912. noise[3] = limit_value(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  913. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  914. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  915. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  916. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  917. dev->noisecalc.nr_samples++;
  918. if (dev->noisecalc.nr_samples == 8) {
  919. /* Calculate the Link Quality by the noise samples. */
  920. average = 0;
  921. for (i = 0; i < 8; i++) {
  922. for (j = 0; j < 4; j++)
  923. average += dev->noisecalc.samples[i][j];
  924. }
  925. average /= (8 * 4);
  926. average *= 125;
  927. average += 64;
  928. average /= 128;
  929. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  930. tmp = (tmp / 128) & 0x1F;
  931. if (tmp >= 8)
  932. average += 2;
  933. else
  934. average -= 25;
  935. if (tmp == 8)
  936. average -= 72;
  937. else
  938. average -= 48;
  939. dev->stats.link_noise = average;
  940. drop_calculation:
  941. dev->noisecalc.calculation_running = 0;
  942. return;
  943. }
  944. generate_new:
  945. b43_generate_noise_sample(dev);
  946. }
  947. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  948. {
  949. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP)) {
  950. ///TODO: PS TBTT
  951. } else {
  952. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  953. b43_power_saving_ctl_bits(dev, 0);
  954. }
  955. dev->reg124_set_0x4 = 0;
  956. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS))
  957. dev->reg124_set_0x4 = 1;
  958. }
  959. static void handle_irq_atim_end(struct b43_wldev *dev)
  960. {
  961. if (!dev->reg124_set_0x4 /*FIXME rename this variable */ )
  962. return;
  963. b43_write32(dev, B43_MMIO_STATUS2_BITFIELD,
  964. b43_read32(dev, B43_MMIO_STATUS2_BITFIELD)
  965. | 0x4);
  966. }
  967. static void handle_irq_pmq(struct b43_wldev *dev)
  968. {
  969. u32 tmp;
  970. //TODO: AP mode.
  971. while (1) {
  972. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  973. if (!(tmp & 0x00000008))
  974. break;
  975. }
  976. /* 16bit write is odd, but correct. */
  977. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  978. }
  979. static void b43_write_template_common(struct b43_wldev *dev,
  980. const u8 * data, u16 size,
  981. u16 ram_offset,
  982. u16 shm_size_offset, u8 rate)
  983. {
  984. u32 i, tmp;
  985. struct b43_plcp_hdr4 plcp;
  986. plcp.data = 0;
  987. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  988. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  989. ram_offset += sizeof(u32);
  990. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  991. * So leave the first two bytes of the next write blank.
  992. */
  993. tmp = (u32) (data[0]) << 16;
  994. tmp |= (u32) (data[1]) << 24;
  995. b43_ram_write(dev, ram_offset, tmp);
  996. ram_offset += sizeof(u32);
  997. for (i = 2; i < size; i += sizeof(u32)) {
  998. tmp = (u32) (data[i + 0]);
  999. if (i + 1 < size)
  1000. tmp |= (u32) (data[i + 1]) << 8;
  1001. if (i + 2 < size)
  1002. tmp |= (u32) (data[i + 2]) << 16;
  1003. if (i + 3 < size)
  1004. tmp |= (u32) (data[i + 3]) << 24;
  1005. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1006. }
  1007. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1008. size + sizeof(struct b43_plcp_hdr6));
  1009. }
  1010. static void b43_write_beacon_template(struct b43_wldev *dev,
  1011. u16 ram_offset,
  1012. u16 shm_size_offset, u8 rate)
  1013. {
  1014. int len;
  1015. const u8 *data;
  1016. B43_WARN_ON(!dev->cached_beacon);
  1017. len = min((size_t) dev->cached_beacon->len,
  1018. 0x200 - sizeof(struct b43_plcp_hdr6));
  1019. data = (const u8 *)(dev->cached_beacon->data);
  1020. b43_write_template_common(dev, data,
  1021. len, ram_offset, shm_size_offset, rate);
  1022. }
  1023. static void b43_write_probe_resp_plcp(struct b43_wldev *dev,
  1024. u16 shm_offset, u16 size, u8 rate)
  1025. {
  1026. struct b43_plcp_hdr4 plcp;
  1027. u32 tmp;
  1028. __le16 dur;
  1029. plcp.data = 0;
  1030. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1031. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1032. dev->wl->if_id, size,
  1033. B43_RATE_TO_BASE100KBPS(rate));
  1034. /* Write PLCP in two parts and timing for packet transfer */
  1035. tmp = le32_to_cpu(plcp.data);
  1036. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset, tmp & 0xFFFF);
  1037. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 2, tmp >> 16);
  1038. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 6, le16_to_cpu(dur));
  1039. }
  1040. /* Instead of using custom probe response template, this function
  1041. * just patches custom beacon template by:
  1042. * 1) Changing packet type
  1043. * 2) Patching duration field
  1044. * 3) Stripping TIM
  1045. */
  1046. static u8 *b43_generate_probe_resp(struct b43_wldev *dev,
  1047. u16 * dest_size, u8 rate)
  1048. {
  1049. const u8 *src_data;
  1050. u8 *dest_data;
  1051. u16 src_size, elem_size, src_pos, dest_pos;
  1052. __le16 dur;
  1053. struct ieee80211_hdr *hdr;
  1054. B43_WARN_ON(!dev->cached_beacon);
  1055. src_size = dev->cached_beacon->len;
  1056. src_data = (const u8 *)dev->cached_beacon->data;
  1057. if (unlikely(src_size < 0x24)) {
  1058. b43dbg(dev->wl, "b43_generate_probe_resp: " "invalid beacon\n");
  1059. return NULL;
  1060. }
  1061. dest_data = kmalloc(src_size, GFP_ATOMIC);
  1062. if (unlikely(!dest_data))
  1063. return NULL;
  1064. /* 0x24 is offset of first variable-len Information-Element
  1065. * in beacon frame.
  1066. */
  1067. memcpy(dest_data, src_data, 0x24);
  1068. src_pos = dest_pos = 0x24;
  1069. for (; src_pos < src_size - 2; src_pos += elem_size) {
  1070. elem_size = src_data[src_pos + 1] + 2;
  1071. if (src_data[src_pos] != 0x05) { /* TIM */
  1072. memcpy(dest_data + dest_pos, src_data + src_pos,
  1073. elem_size);
  1074. dest_pos += elem_size;
  1075. }
  1076. }
  1077. *dest_size = dest_pos;
  1078. hdr = (struct ieee80211_hdr *)dest_data;
  1079. /* Set the frame control. */
  1080. hdr->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT |
  1081. IEEE80211_STYPE_PROBE_RESP);
  1082. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1083. dev->wl->if_id, *dest_size,
  1084. B43_RATE_TO_BASE100KBPS(rate));
  1085. hdr->duration_id = dur;
  1086. return dest_data;
  1087. }
  1088. static void b43_write_probe_resp_template(struct b43_wldev *dev,
  1089. u16 ram_offset,
  1090. u16 shm_size_offset, u8 rate)
  1091. {
  1092. u8 *probe_resp_data;
  1093. u16 size;
  1094. B43_WARN_ON(!dev->cached_beacon);
  1095. size = dev->cached_beacon->len;
  1096. probe_resp_data = b43_generate_probe_resp(dev, &size, rate);
  1097. if (unlikely(!probe_resp_data))
  1098. return;
  1099. /* Looks like PLCP headers plus packet timings are stored for
  1100. * all possible basic rates
  1101. */
  1102. b43_write_probe_resp_plcp(dev, 0x31A, size, B43_CCK_RATE_1MB);
  1103. b43_write_probe_resp_plcp(dev, 0x32C, size, B43_CCK_RATE_2MB);
  1104. b43_write_probe_resp_plcp(dev, 0x33E, size, B43_CCK_RATE_5MB);
  1105. b43_write_probe_resp_plcp(dev, 0x350, size, B43_CCK_RATE_11MB);
  1106. size = min((size_t) size, 0x200 - sizeof(struct b43_plcp_hdr6));
  1107. b43_write_template_common(dev, probe_resp_data,
  1108. size, ram_offset, shm_size_offset, rate);
  1109. kfree(probe_resp_data);
  1110. }
  1111. static int b43_refresh_cached_beacon(struct b43_wldev *dev,
  1112. struct sk_buff *beacon)
  1113. {
  1114. if (dev->cached_beacon)
  1115. kfree_skb(dev->cached_beacon);
  1116. dev->cached_beacon = beacon;
  1117. return 0;
  1118. }
  1119. static void b43_update_templates(struct b43_wldev *dev)
  1120. {
  1121. u32 status;
  1122. B43_WARN_ON(!dev->cached_beacon);
  1123. b43_write_beacon_template(dev, 0x68, 0x18, B43_CCK_RATE_1MB);
  1124. b43_write_beacon_template(dev, 0x468, 0x1A, B43_CCK_RATE_1MB);
  1125. b43_write_probe_resp_template(dev, 0x268, 0x4A, B43_CCK_RATE_11MB);
  1126. status = b43_read32(dev, B43_MMIO_STATUS2_BITFIELD);
  1127. status |= 0x03;
  1128. b43_write32(dev, B43_MMIO_STATUS2_BITFIELD, status);
  1129. }
  1130. static void b43_refresh_templates(struct b43_wldev *dev, struct sk_buff *beacon)
  1131. {
  1132. int err;
  1133. err = b43_refresh_cached_beacon(dev, beacon);
  1134. if (unlikely(err))
  1135. return;
  1136. b43_update_templates(dev);
  1137. }
  1138. static void b43_set_ssid(struct b43_wldev *dev, const u8 * ssid, u8 ssid_len)
  1139. {
  1140. u32 tmp;
  1141. u16 i, len;
  1142. len = min((u16) ssid_len, (u16) 0x100);
  1143. for (i = 0; i < len; i += sizeof(u32)) {
  1144. tmp = (u32) (ssid[i + 0]);
  1145. if (i + 1 < len)
  1146. tmp |= (u32) (ssid[i + 1]) << 8;
  1147. if (i + 2 < len)
  1148. tmp |= (u32) (ssid[i + 2]) << 16;
  1149. if (i + 3 < len)
  1150. tmp |= (u32) (ssid[i + 3]) << 24;
  1151. b43_shm_write32(dev, B43_SHM_SHARED, 0x380 + i, tmp);
  1152. }
  1153. b43_shm_write16(dev, B43_SHM_SHARED, 0x48, len);
  1154. }
  1155. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1156. {
  1157. b43_time_lock(dev);
  1158. if (dev->dev->id.revision >= 3) {
  1159. b43_write32(dev, 0x188, (beacon_int << 16));
  1160. } else {
  1161. b43_write16(dev, 0x606, (beacon_int >> 6));
  1162. b43_write16(dev, 0x610, beacon_int);
  1163. }
  1164. b43_time_unlock(dev);
  1165. }
  1166. static void handle_irq_beacon(struct b43_wldev *dev)
  1167. {
  1168. u32 status;
  1169. if (!b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP))
  1170. return;
  1171. dev->irq_savedstate &= ~B43_IRQ_BEACON;
  1172. status = b43_read32(dev, B43_MMIO_STATUS2_BITFIELD);
  1173. if (!dev->cached_beacon || ((status & 0x1) && (status & 0x2))) {
  1174. /* ACK beacon IRQ. */
  1175. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1176. dev->irq_savedstate |= B43_IRQ_BEACON;
  1177. if (dev->cached_beacon)
  1178. kfree_skb(dev->cached_beacon);
  1179. dev->cached_beacon = NULL;
  1180. return;
  1181. }
  1182. if (!(status & 0x1)) {
  1183. b43_write_beacon_template(dev, 0x68, 0x18, B43_CCK_RATE_1MB);
  1184. status |= 0x1;
  1185. b43_write32(dev, B43_MMIO_STATUS2_BITFIELD, status);
  1186. }
  1187. if (!(status & 0x2)) {
  1188. b43_write_beacon_template(dev, 0x468, 0x1A, B43_CCK_RATE_1MB);
  1189. status |= 0x2;
  1190. b43_write32(dev, B43_MMIO_STATUS2_BITFIELD, status);
  1191. }
  1192. }
  1193. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1194. {
  1195. //TODO
  1196. }
  1197. /* Interrupt handler bottom-half */
  1198. static void b43_interrupt_tasklet(struct b43_wldev *dev)
  1199. {
  1200. u32 reason;
  1201. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1202. u32 merged_dma_reason = 0;
  1203. int i;
  1204. unsigned long flags;
  1205. spin_lock_irqsave(&dev->wl->irq_lock, flags);
  1206. B43_WARN_ON(b43_status(dev) != B43_STAT_STARTED);
  1207. reason = dev->irq_reason;
  1208. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1209. dma_reason[i] = dev->dma_reason[i];
  1210. merged_dma_reason |= dma_reason[i];
  1211. }
  1212. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1213. b43err(dev->wl, "MAC transmission error\n");
  1214. if (unlikely(reason & B43_IRQ_PHY_TXERR))
  1215. b43err(dev->wl, "PHY transmission error\n");
  1216. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1217. B43_DMAIRQ_NONFATALMASK))) {
  1218. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1219. b43err(dev->wl, "Fatal DMA error: "
  1220. "0x%08X, 0x%08X, 0x%08X, "
  1221. "0x%08X, 0x%08X, 0x%08X\n",
  1222. dma_reason[0], dma_reason[1],
  1223. dma_reason[2], dma_reason[3],
  1224. dma_reason[4], dma_reason[5]);
  1225. b43_controller_restart(dev, "DMA error");
  1226. mmiowb();
  1227. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1228. return;
  1229. }
  1230. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1231. b43err(dev->wl, "DMA error: "
  1232. "0x%08X, 0x%08X, 0x%08X, "
  1233. "0x%08X, 0x%08X, 0x%08X\n",
  1234. dma_reason[0], dma_reason[1],
  1235. dma_reason[2], dma_reason[3],
  1236. dma_reason[4], dma_reason[5]);
  1237. }
  1238. }
  1239. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1240. handle_irq_ucode_debug(dev);
  1241. if (reason & B43_IRQ_TBTT_INDI)
  1242. handle_irq_tbtt_indication(dev);
  1243. if (reason & B43_IRQ_ATIM_END)
  1244. handle_irq_atim_end(dev);
  1245. if (reason & B43_IRQ_BEACON)
  1246. handle_irq_beacon(dev);
  1247. if (reason & B43_IRQ_PMQ)
  1248. handle_irq_pmq(dev);
  1249. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1250. ;/* TODO */
  1251. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1252. handle_irq_noise(dev);
  1253. /* Check the DMA reason registers for received data. */
  1254. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1255. if (b43_using_pio(dev))
  1256. b43_pio_rx(dev->pio.queue0);
  1257. else
  1258. b43_dma_rx(dev->dma.rx_ring0);
  1259. }
  1260. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1261. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1262. if (dma_reason[3] & B43_DMAIRQ_RX_DONE) {
  1263. if (b43_using_pio(dev))
  1264. b43_pio_rx(dev->pio.queue3);
  1265. else
  1266. b43_dma_rx(dev->dma.rx_ring3);
  1267. }
  1268. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1269. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1270. if (reason & B43_IRQ_TX_OK)
  1271. handle_irq_transmit_status(dev);
  1272. b43_interrupt_enable(dev, dev->irq_savedstate);
  1273. mmiowb();
  1274. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1275. }
  1276. static void pio_irq_workaround(struct b43_wldev *dev, u16 base, int queueidx)
  1277. {
  1278. u16 rxctl;
  1279. rxctl = b43_read16(dev, base + B43_PIO_RXCTL);
  1280. if (rxctl & B43_PIO_RXCTL_DATAAVAILABLE)
  1281. dev->dma_reason[queueidx] |= B43_DMAIRQ_RX_DONE;
  1282. else
  1283. dev->dma_reason[queueidx] &= ~B43_DMAIRQ_RX_DONE;
  1284. }
  1285. static void b43_interrupt_ack(struct b43_wldev *dev, u32 reason)
  1286. {
  1287. if (b43_using_pio(dev) &&
  1288. (dev->dev->id.revision < 3) &&
  1289. (!(reason & B43_IRQ_PIO_WORKAROUND))) {
  1290. /* Apply a PIO specific workaround to the dma_reasons */
  1291. pio_irq_workaround(dev, B43_MMIO_PIO1_BASE, 0);
  1292. pio_irq_workaround(dev, B43_MMIO_PIO2_BASE, 1);
  1293. pio_irq_workaround(dev, B43_MMIO_PIO3_BASE, 2);
  1294. pio_irq_workaround(dev, B43_MMIO_PIO4_BASE, 3);
  1295. }
  1296. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1297. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1298. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1299. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1300. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1301. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1302. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1303. }
  1304. /* Interrupt handler top-half */
  1305. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1306. {
  1307. irqreturn_t ret = IRQ_NONE;
  1308. struct b43_wldev *dev = dev_id;
  1309. u32 reason;
  1310. if (!dev)
  1311. return IRQ_NONE;
  1312. spin_lock(&dev->wl->irq_lock);
  1313. if (b43_status(dev) < B43_STAT_STARTED)
  1314. goto out;
  1315. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1316. if (reason == 0xffffffff) /* shared IRQ */
  1317. goto out;
  1318. ret = IRQ_HANDLED;
  1319. reason &= b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  1320. if (!reason)
  1321. goto out;
  1322. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1323. & 0x0001DC00;
  1324. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1325. & 0x0000DC00;
  1326. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1327. & 0x0000DC00;
  1328. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1329. & 0x0001DC00;
  1330. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1331. & 0x0000DC00;
  1332. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1333. & 0x0000DC00;
  1334. b43_interrupt_ack(dev, reason);
  1335. /* disable all IRQs. They are enabled again in the bottom half. */
  1336. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  1337. /* save the reason code and call our bottom half. */
  1338. dev->irq_reason = reason;
  1339. tasklet_schedule(&dev->isr_tasklet);
  1340. out:
  1341. mmiowb();
  1342. spin_unlock(&dev->wl->irq_lock);
  1343. return ret;
  1344. }
  1345. static void b43_release_firmware(struct b43_wldev *dev)
  1346. {
  1347. release_firmware(dev->fw.ucode);
  1348. dev->fw.ucode = NULL;
  1349. release_firmware(dev->fw.pcm);
  1350. dev->fw.pcm = NULL;
  1351. release_firmware(dev->fw.initvals);
  1352. dev->fw.initvals = NULL;
  1353. release_firmware(dev->fw.initvals_band);
  1354. dev->fw.initvals_band = NULL;
  1355. }
  1356. static void b43_print_fw_helptext(struct b43_wl *wl)
  1357. {
  1358. b43err(wl, "You must go to "
  1359. "http://linuxwireless.org/en/users/Drivers/bcm43xx#devicefirmware "
  1360. "and download the correct firmware (version 4).\n");
  1361. }
  1362. static int do_request_fw(struct b43_wldev *dev,
  1363. const char *name,
  1364. const struct firmware **fw)
  1365. {
  1366. char path[sizeof(modparam_fwpostfix) + 32];
  1367. struct b43_fw_header *hdr;
  1368. u32 size;
  1369. int err;
  1370. if (!name)
  1371. return 0;
  1372. snprintf(path, ARRAY_SIZE(path),
  1373. "b43%s/%s.fw",
  1374. modparam_fwpostfix, name);
  1375. err = request_firmware(fw, path, dev->dev->dev);
  1376. if (err) {
  1377. b43err(dev->wl, "Firmware file \"%s\" not found "
  1378. "or load failed.\n", path);
  1379. return err;
  1380. }
  1381. if ((*fw)->size < sizeof(struct b43_fw_header))
  1382. goto err_format;
  1383. hdr = (struct b43_fw_header *)((*fw)->data);
  1384. switch (hdr->type) {
  1385. case B43_FW_TYPE_UCODE:
  1386. case B43_FW_TYPE_PCM:
  1387. size = be32_to_cpu(hdr->size);
  1388. if (size != (*fw)->size - sizeof(struct b43_fw_header))
  1389. goto err_format;
  1390. /* fallthrough */
  1391. case B43_FW_TYPE_IV:
  1392. if (hdr->ver != 1)
  1393. goto err_format;
  1394. break;
  1395. default:
  1396. goto err_format;
  1397. }
  1398. return err;
  1399. err_format:
  1400. b43err(dev->wl, "Firmware file \"%s\" format error.\n", path);
  1401. return -EPROTO;
  1402. }
  1403. static int b43_request_firmware(struct b43_wldev *dev)
  1404. {
  1405. struct b43_firmware *fw = &dev->fw;
  1406. const u8 rev = dev->dev->id.revision;
  1407. const char *filename;
  1408. u32 tmshigh;
  1409. int err;
  1410. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  1411. if (!fw->ucode) {
  1412. if ((rev >= 5) && (rev <= 10))
  1413. filename = "ucode5";
  1414. else if ((rev >= 11) && (rev <= 12))
  1415. filename = "ucode11";
  1416. else if (rev >= 13)
  1417. filename = "ucode13";
  1418. else
  1419. goto err_no_ucode;
  1420. err = do_request_fw(dev, filename, &fw->ucode);
  1421. if (err)
  1422. goto err_load;
  1423. }
  1424. if (!fw->pcm) {
  1425. if ((rev >= 5) && (rev <= 10))
  1426. filename = "pcm5";
  1427. else if (rev >= 11)
  1428. filename = NULL;
  1429. else
  1430. goto err_no_pcm;
  1431. err = do_request_fw(dev, filename, &fw->pcm);
  1432. if (err)
  1433. goto err_load;
  1434. }
  1435. if (!fw->initvals) {
  1436. switch (dev->phy.type) {
  1437. case B43_PHYTYPE_A:
  1438. if ((rev >= 5) && (rev <= 10)) {
  1439. if (tmshigh & B43_TMSHIGH_GPHY)
  1440. filename = "a0g1initvals5";
  1441. else
  1442. filename = "a0g0initvals5";
  1443. } else
  1444. goto err_no_initvals;
  1445. break;
  1446. case B43_PHYTYPE_G:
  1447. if ((rev >= 5) && (rev <= 10))
  1448. filename = "b0g0initvals5";
  1449. else if (rev >= 13)
  1450. filename = "lp0initvals13";
  1451. else
  1452. goto err_no_initvals;
  1453. break;
  1454. default:
  1455. goto err_no_initvals;
  1456. }
  1457. err = do_request_fw(dev, filename, &fw->initvals);
  1458. if (err)
  1459. goto err_load;
  1460. }
  1461. if (!fw->initvals_band) {
  1462. switch (dev->phy.type) {
  1463. case B43_PHYTYPE_A:
  1464. if ((rev >= 5) && (rev <= 10)) {
  1465. if (tmshigh & B43_TMSHIGH_GPHY)
  1466. filename = "a0g1bsinitvals5";
  1467. else
  1468. filename = "a0g0bsinitvals5";
  1469. } else if (rev >= 11)
  1470. filename = NULL;
  1471. else
  1472. goto err_no_initvals;
  1473. break;
  1474. case B43_PHYTYPE_G:
  1475. if ((rev >= 5) && (rev <= 10))
  1476. filename = "b0g0bsinitvals5";
  1477. else if (rev >= 11)
  1478. filename = NULL;
  1479. else
  1480. goto err_no_initvals;
  1481. break;
  1482. default:
  1483. goto err_no_initvals;
  1484. }
  1485. err = do_request_fw(dev, filename, &fw->initvals_band);
  1486. if (err)
  1487. goto err_load;
  1488. }
  1489. return 0;
  1490. err_load:
  1491. b43_print_fw_helptext(dev->wl);
  1492. goto error;
  1493. err_no_ucode:
  1494. err = -ENODEV;
  1495. b43err(dev->wl, "No microcode available for core rev %u\n", rev);
  1496. goto error;
  1497. err_no_pcm:
  1498. err = -ENODEV;
  1499. b43err(dev->wl, "No PCM available for core rev %u\n", rev);
  1500. goto error;
  1501. err_no_initvals:
  1502. err = -ENODEV;
  1503. b43err(dev->wl, "No Initial Values firmware file for PHY %u, "
  1504. "core rev %u\n", dev->phy.type, rev);
  1505. goto error;
  1506. error:
  1507. b43_release_firmware(dev);
  1508. return err;
  1509. }
  1510. static int b43_upload_microcode(struct b43_wldev *dev)
  1511. {
  1512. const size_t hdr_len = sizeof(struct b43_fw_header);
  1513. const __be32 *data;
  1514. unsigned int i, len;
  1515. u16 fwrev, fwpatch, fwdate, fwtime;
  1516. u32 tmp;
  1517. int err = 0;
  1518. /* Upload Microcode. */
  1519. data = (__be32 *) (dev->fw.ucode->data + hdr_len);
  1520. len = (dev->fw.ucode->size - hdr_len) / sizeof(__be32);
  1521. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  1522. for (i = 0; i < len; i++) {
  1523. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1524. udelay(10);
  1525. }
  1526. if (dev->fw.pcm) {
  1527. /* Upload PCM data. */
  1528. data = (__be32 *) (dev->fw.pcm->data + hdr_len);
  1529. len = (dev->fw.pcm->size - hdr_len) / sizeof(__be32);
  1530. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  1531. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  1532. /* No need for autoinc bit in SHM_HW */
  1533. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  1534. for (i = 0; i < len; i++) {
  1535. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1536. udelay(10);
  1537. }
  1538. }
  1539. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  1540. b43_write32(dev, B43_MMIO_MACCTL,
  1541. B43_MACCTL_PSM_RUN |
  1542. B43_MACCTL_IHR_ENABLED | B43_MACCTL_INFRA);
  1543. /* Wait for the microcode to load and respond */
  1544. i = 0;
  1545. while (1) {
  1546. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1547. if (tmp == B43_IRQ_MAC_SUSPENDED)
  1548. break;
  1549. i++;
  1550. if (i >= 50) {
  1551. b43err(dev->wl, "Microcode not responding\n");
  1552. b43_print_fw_helptext(dev->wl);
  1553. err = -ENODEV;
  1554. goto out;
  1555. }
  1556. udelay(10);
  1557. }
  1558. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  1559. /* Get and check the revisions. */
  1560. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  1561. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  1562. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  1563. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  1564. if (fwrev <= 0x128) {
  1565. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  1566. "binary drivers older than version 4.x is unsupported. "
  1567. "You must upgrade your firmware files.\n");
  1568. b43_print_fw_helptext(dev->wl);
  1569. b43_write32(dev, B43_MMIO_MACCTL, 0);
  1570. err = -EOPNOTSUPP;
  1571. goto out;
  1572. }
  1573. b43dbg(dev->wl, "Loading firmware version %u.%u "
  1574. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  1575. fwrev, fwpatch,
  1576. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  1577. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  1578. dev->fw.rev = fwrev;
  1579. dev->fw.patch = fwpatch;
  1580. out:
  1581. return err;
  1582. }
  1583. static int b43_write_initvals(struct b43_wldev *dev,
  1584. const struct b43_iv *ivals,
  1585. size_t count,
  1586. size_t array_size)
  1587. {
  1588. const struct b43_iv *iv;
  1589. u16 offset;
  1590. size_t i;
  1591. bool bit32;
  1592. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  1593. iv = ivals;
  1594. for (i = 0; i < count; i++) {
  1595. if (array_size < sizeof(iv->offset_size))
  1596. goto err_format;
  1597. array_size -= sizeof(iv->offset_size);
  1598. offset = be16_to_cpu(iv->offset_size);
  1599. bit32 = !!(offset & B43_IV_32BIT);
  1600. offset &= B43_IV_OFFSET_MASK;
  1601. if (offset >= 0x1000)
  1602. goto err_format;
  1603. if (bit32) {
  1604. u32 value;
  1605. if (array_size < sizeof(iv->data.d32))
  1606. goto err_format;
  1607. array_size -= sizeof(iv->data.d32);
  1608. value = be32_to_cpu(get_unaligned(&iv->data.d32));
  1609. b43_write32(dev, offset, value);
  1610. iv = (const struct b43_iv *)((const uint8_t *)iv +
  1611. sizeof(__be16) +
  1612. sizeof(__be32));
  1613. } else {
  1614. u16 value;
  1615. if (array_size < sizeof(iv->data.d16))
  1616. goto err_format;
  1617. array_size -= sizeof(iv->data.d16);
  1618. value = be16_to_cpu(iv->data.d16);
  1619. b43_write16(dev, offset, value);
  1620. iv = (const struct b43_iv *)((const uint8_t *)iv +
  1621. sizeof(__be16) +
  1622. sizeof(__be16));
  1623. }
  1624. }
  1625. if (array_size)
  1626. goto err_format;
  1627. return 0;
  1628. err_format:
  1629. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  1630. b43_print_fw_helptext(dev->wl);
  1631. return -EPROTO;
  1632. }
  1633. static int b43_upload_initvals(struct b43_wldev *dev)
  1634. {
  1635. const size_t hdr_len = sizeof(struct b43_fw_header);
  1636. const struct b43_fw_header *hdr;
  1637. struct b43_firmware *fw = &dev->fw;
  1638. const struct b43_iv *ivals;
  1639. size_t count;
  1640. int err;
  1641. hdr = (const struct b43_fw_header *)(fw->initvals->data);
  1642. ivals = (const struct b43_iv *)(fw->initvals->data + hdr_len);
  1643. count = be32_to_cpu(hdr->size);
  1644. err = b43_write_initvals(dev, ivals, count,
  1645. fw->initvals->size - hdr_len);
  1646. if (err)
  1647. goto out;
  1648. if (fw->initvals_band) {
  1649. hdr = (const struct b43_fw_header *)(fw->initvals_band->data);
  1650. ivals = (const struct b43_iv *)(fw->initvals_band->data + hdr_len);
  1651. count = be32_to_cpu(hdr->size);
  1652. err = b43_write_initvals(dev, ivals, count,
  1653. fw->initvals_band->size - hdr_len);
  1654. if (err)
  1655. goto out;
  1656. }
  1657. out:
  1658. return err;
  1659. }
  1660. /* Initialize the GPIOs
  1661. * http://bcm-specs.sipsolutions.net/GPIO
  1662. */
  1663. static int b43_gpio_init(struct b43_wldev *dev)
  1664. {
  1665. struct ssb_bus *bus = dev->dev->bus;
  1666. struct ssb_device *gpiodev, *pcidev = NULL;
  1667. u32 mask, set;
  1668. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  1669. & ~B43_MACCTL_GPOUTSMSK);
  1670. b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
  1671. | 0x000F);
  1672. mask = 0x0000001F;
  1673. set = 0x0000000F;
  1674. if (dev->dev->bus->chip_id == 0x4301) {
  1675. mask |= 0x0060;
  1676. set |= 0x0060;
  1677. }
  1678. if (0 /* FIXME: conditional unknown */ ) {
  1679. b43_write16(dev, B43_MMIO_GPIO_MASK,
  1680. b43_read16(dev, B43_MMIO_GPIO_MASK)
  1681. | 0x0100);
  1682. mask |= 0x0180;
  1683. set |= 0x0180;
  1684. }
  1685. if (dev->dev->bus->sprom.r1.boardflags_lo & B43_BFL_PACTRL) {
  1686. b43_write16(dev, B43_MMIO_GPIO_MASK,
  1687. b43_read16(dev, B43_MMIO_GPIO_MASK)
  1688. | 0x0200);
  1689. mask |= 0x0200;
  1690. set |= 0x0200;
  1691. }
  1692. if (dev->dev->id.revision >= 2)
  1693. mask |= 0x0010; /* FIXME: This is redundant. */
  1694. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1695. pcidev = bus->pcicore.dev;
  1696. #endif
  1697. gpiodev = bus->chipco.dev ? : pcidev;
  1698. if (!gpiodev)
  1699. return 0;
  1700. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  1701. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  1702. & mask) | set);
  1703. return 0;
  1704. }
  1705. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  1706. static void b43_gpio_cleanup(struct b43_wldev *dev)
  1707. {
  1708. struct ssb_bus *bus = dev->dev->bus;
  1709. struct ssb_device *gpiodev, *pcidev = NULL;
  1710. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1711. pcidev = bus->pcicore.dev;
  1712. #endif
  1713. gpiodev = bus->chipco.dev ? : pcidev;
  1714. if (!gpiodev)
  1715. return;
  1716. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  1717. }
  1718. /* http://bcm-specs.sipsolutions.net/EnableMac */
  1719. void b43_mac_enable(struct b43_wldev *dev)
  1720. {
  1721. dev->mac_suspended--;
  1722. B43_WARN_ON(dev->mac_suspended < 0);
  1723. B43_WARN_ON(irqs_disabled());
  1724. if (dev->mac_suspended == 0) {
  1725. b43_write32(dev, B43_MMIO_MACCTL,
  1726. b43_read32(dev, B43_MMIO_MACCTL)
  1727. | B43_MACCTL_ENABLED);
  1728. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  1729. B43_IRQ_MAC_SUSPENDED);
  1730. /* Commit writes */
  1731. b43_read32(dev, B43_MMIO_MACCTL);
  1732. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1733. b43_power_saving_ctl_bits(dev, 0);
  1734. /* Re-enable IRQs. */
  1735. spin_lock_irq(&dev->wl->irq_lock);
  1736. b43_interrupt_enable(dev, dev->irq_savedstate);
  1737. spin_unlock_irq(&dev->wl->irq_lock);
  1738. }
  1739. }
  1740. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  1741. void b43_mac_suspend(struct b43_wldev *dev)
  1742. {
  1743. int i;
  1744. u32 tmp;
  1745. might_sleep();
  1746. B43_WARN_ON(irqs_disabled());
  1747. B43_WARN_ON(dev->mac_suspended < 0);
  1748. if (dev->mac_suspended == 0) {
  1749. /* Mask IRQs before suspending MAC. Otherwise
  1750. * the MAC stays busy and won't suspend. */
  1751. spin_lock_irq(&dev->wl->irq_lock);
  1752. tmp = b43_interrupt_disable(dev, B43_IRQ_ALL);
  1753. spin_unlock_irq(&dev->wl->irq_lock);
  1754. b43_synchronize_irq(dev);
  1755. dev->irq_savedstate = tmp;
  1756. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1757. b43_write32(dev, B43_MMIO_MACCTL,
  1758. b43_read32(dev, B43_MMIO_MACCTL)
  1759. & ~B43_MACCTL_ENABLED);
  1760. /* force pci to flush the write */
  1761. b43_read32(dev, B43_MMIO_MACCTL);
  1762. for (i = 40; i; i--) {
  1763. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1764. if (tmp & B43_IRQ_MAC_SUSPENDED)
  1765. goto out;
  1766. msleep(1);
  1767. }
  1768. b43err(dev->wl, "MAC suspend failed\n");
  1769. }
  1770. out:
  1771. dev->mac_suspended++;
  1772. }
  1773. static void b43_adjust_opmode(struct b43_wldev *dev)
  1774. {
  1775. struct b43_wl *wl = dev->wl;
  1776. u32 ctl;
  1777. u16 cfp_pretbtt;
  1778. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  1779. /* Reset status to STA infrastructure mode. */
  1780. ctl &= ~B43_MACCTL_AP;
  1781. ctl &= ~B43_MACCTL_KEEP_CTL;
  1782. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  1783. ctl &= ~B43_MACCTL_KEEP_BAD;
  1784. ctl &= ~B43_MACCTL_PROMISC;
  1785. ctl &= ~B43_MACCTL_BEACPROMISC;
  1786. ctl |= B43_MACCTL_INFRA;
  1787. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  1788. ctl |= B43_MACCTL_AP;
  1789. else if (b43_is_mode(wl, IEEE80211_IF_TYPE_IBSS))
  1790. ctl &= ~B43_MACCTL_INFRA;
  1791. if (wl->filter_flags & FIF_CONTROL)
  1792. ctl |= B43_MACCTL_KEEP_CTL;
  1793. if (wl->filter_flags & FIF_FCSFAIL)
  1794. ctl |= B43_MACCTL_KEEP_BAD;
  1795. if (wl->filter_flags & FIF_PLCPFAIL)
  1796. ctl |= B43_MACCTL_KEEP_BADPLCP;
  1797. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  1798. ctl |= B43_MACCTL_PROMISC;
  1799. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  1800. ctl |= B43_MACCTL_BEACPROMISC;
  1801. /* Workaround: On old hardware the HW-MAC-address-filter
  1802. * doesn't work properly, so always run promisc in filter
  1803. * it in software. */
  1804. if (dev->dev->id.revision <= 4)
  1805. ctl |= B43_MACCTL_PROMISC;
  1806. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  1807. cfp_pretbtt = 2;
  1808. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  1809. if (dev->dev->bus->chip_id == 0x4306 &&
  1810. dev->dev->bus->chip_rev == 3)
  1811. cfp_pretbtt = 100;
  1812. else
  1813. cfp_pretbtt = 50;
  1814. }
  1815. b43_write16(dev, 0x612, cfp_pretbtt);
  1816. }
  1817. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  1818. {
  1819. u16 offset;
  1820. if (is_ofdm) {
  1821. offset = 0x480;
  1822. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  1823. } else {
  1824. offset = 0x4C0;
  1825. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  1826. }
  1827. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  1828. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  1829. }
  1830. static void b43_rate_memory_init(struct b43_wldev *dev)
  1831. {
  1832. switch (dev->phy.type) {
  1833. case B43_PHYTYPE_A:
  1834. case B43_PHYTYPE_G:
  1835. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  1836. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  1837. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  1838. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  1839. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  1840. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  1841. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  1842. if (dev->phy.type == B43_PHYTYPE_A)
  1843. break;
  1844. /* fallthrough */
  1845. case B43_PHYTYPE_B:
  1846. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  1847. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  1848. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  1849. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  1850. break;
  1851. default:
  1852. B43_WARN_ON(1);
  1853. }
  1854. }
  1855. /* Set the TX-Antenna for management frames sent by firmware. */
  1856. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  1857. {
  1858. u16 ant = 0;
  1859. u16 tmp;
  1860. switch (antenna) {
  1861. case B43_ANTENNA0:
  1862. ant |= B43_TX4_PHY_ANT0;
  1863. break;
  1864. case B43_ANTENNA1:
  1865. ant |= B43_TX4_PHY_ANT1;
  1866. break;
  1867. case B43_ANTENNA_AUTO:
  1868. ant |= B43_TX4_PHY_ANTLAST;
  1869. break;
  1870. default:
  1871. B43_WARN_ON(1);
  1872. }
  1873. /* FIXME We also need to set the other flags of the PHY control field somewhere. */
  1874. /* For Beacons */
  1875. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1876. tmp = (tmp & ~B43_TX4_PHY_ANT) | ant;
  1877. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, tmp);
  1878. /* For ACK/CTS */
  1879. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  1880. tmp = (tmp & ~B43_TX4_PHY_ANT) | ant;
  1881. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  1882. /* For Probe Resposes */
  1883. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  1884. tmp = (tmp & ~B43_TX4_PHY_ANT) | ant;
  1885. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  1886. }
  1887. /* This is the opposite of b43_chip_init() */
  1888. static void b43_chip_exit(struct b43_wldev *dev)
  1889. {
  1890. b43_radio_turn_off(dev, 1);
  1891. b43_leds_exit(dev);
  1892. b43_gpio_cleanup(dev);
  1893. /* firmware is released later */
  1894. }
  1895. /* Initialize the chip
  1896. * http://bcm-specs.sipsolutions.net/ChipInit
  1897. */
  1898. static int b43_chip_init(struct b43_wldev *dev)
  1899. {
  1900. struct b43_phy *phy = &dev->phy;
  1901. int err, tmp;
  1902. u32 value32;
  1903. u16 value16;
  1904. b43_write32(dev, B43_MMIO_MACCTL,
  1905. B43_MACCTL_PSM_JMP0 | B43_MACCTL_IHR_ENABLED);
  1906. err = b43_request_firmware(dev);
  1907. if (err)
  1908. goto out;
  1909. err = b43_upload_microcode(dev);
  1910. if (err)
  1911. goto out; /* firmware is released later */
  1912. err = b43_gpio_init(dev);
  1913. if (err)
  1914. goto out; /* firmware is released later */
  1915. b43_leds_init(dev);
  1916. err = b43_upload_initvals(dev);
  1917. if (err)
  1918. goto err_leds_exit;
  1919. b43_radio_turn_on(dev);
  1920. b43_write16(dev, 0x03E6, 0x0000);
  1921. err = b43_phy_init(dev);
  1922. if (err)
  1923. goto err_radio_off;
  1924. /* Select initial Interference Mitigation. */
  1925. tmp = phy->interfmode;
  1926. phy->interfmode = B43_INTERFMODE_NONE;
  1927. b43_radio_set_interference_mitigation(dev, tmp);
  1928. b43_set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  1929. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  1930. if (phy->type == B43_PHYTYPE_B) {
  1931. value16 = b43_read16(dev, 0x005E);
  1932. value16 |= 0x0004;
  1933. b43_write16(dev, 0x005E, value16);
  1934. }
  1935. b43_write32(dev, 0x0100, 0x01000000);
  1936. if (dev->dev->id.revision < 5)
  1937. b43_write32(dev, 0x010C, 0x01000000);
  1938. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  1939. & ~B43_MACCTL_INFRA);
  1940. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  1941. | B43_MACCTL_INFRA);
  1942. if (b43_using_pio(dev)) {
  1943. b43_write32(dev, 0x0210, 0x00000100);
  1944. b43_write32(dev, 0x0230, 0x00000100);
  1945. b43_write32(dev, 0x0250, 0x00000100);
  1946. b43_write32(dev, 0x0270, 0x00000100);
  1947. b43_shm_write16(dev, B43_SHM_SHARED, 0x0034, 0x0000);
  1948. }
  1949. /* Probe Response Timeout value */
  1950. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  1951. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  1952. /* Initially set the wireless operation mode. */
  1953. b43_adjust_opmode(dev);
  1954. if (dev->dev->id.revision < 3) {
  1955. b43_write16(dev, 0x060E, 0x0000);
  1956. b43_write16(dev, 0x0610, 0x8000);
  1957. b43_write16(dev, 0x0604, 0x0000);
  1958. b43_write16(dev, 0x0606, 0x0200);
  1959. } else {
  1960. b43_write32(dev, 0x0188, 0x80000000);
  1961. b43_write32(dev, 0x018C, 0x02000000);
  1962. }
  1963. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  1964. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  1965. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  1966. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  1967. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  1968. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  1969. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  1970. value32 = ssb_read32(dev->dev, SSB_TMSLOW);
  1971. value32 |= 0x00100000;
  1972. ssb_write32(dev->dev, SSB_TMSLOW, value32);
  1973. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  1974. dev->dev->bus->chipco.fast_pwrup_delay);
  1975. err = 0;
  1976. b43dbg(dev->wl, "Chip initialized\n");
  1977. out:
  1978. return err;
  1979. err_radio_off:
  1980. b43_radio_turn_off(dev, 1);
  1981. err_leds_exit:
  1982. b43_leds_exit(dev);
  1983. b43_gpio_cleanup(dev);
  1984. return err;
  1985. }
  1986. static void b43_periodic_every120sec(struct b43_wldev *dev)
  1987. {
  1988. struct b43_phy *phy = &dev->phy;
  1989. if (phy->type != B43_PHYTYPE_G || phy->rev < 2)
  1990. return;
  1991. b43_mac_suspend(dev);
  1992. b43_lo_g_measure(dev);
  1993. b43_mac_enable(dev);
  1994. if (b43_has_hardware_pctl(phy))
  1995. b43_lo_g_ctl_mark_all_unused(dev);
  1996. }
  1997. static void b43_periodic_every60sec(struct b43_wldev *dev)
  1998. {
  1999. struct b43_phy *phy = &dev->phy;
  2000. if (!b43_has_hardware_pctl(phy))
  2001. b43_lo_g_ctl_mark_all_unused(dev);
  2002. if (dev->dev->bus->sprom.r1.boardflags_lo & B43_BFL_RSSI) {
  2003. b43_mac_suspend(dev);
  2004. b43_calc_nrssi_slope(dev);
  2005. if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 8)) {
  2006. u8 old_chan = phy->channel;
  2007. /* VCO Calibration */
  2008. if (old_chan >= 8)
  2009. b43_radio_selectchannel(dev, 1, 0);
  2010. else
  2011. b43_radio_selectchannel(dev, 13, 0);
  2012. b43_radio_selectchannel(dev, old_chan, 0);
  2013. }
  2014. b43_mac_enable(dev);
  2015. }
  2016. }
  2017. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2018. {
  2019. /* Update device statistics. */
  2020. b43_calculate_link_quality(dev);
  2021. }
  2022. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2023. {
  2024. struct b43_phy *phy = &dev->phy;
  2025. if (phy->type == B43_PHYTYPE_G) {
  2026. //TODO: update_aci_moving_average
  2027. if (phy->aci_enable && phy->aci_wlan_automatic) {
  2028. b43_mac_suspend(dev);
  2029. if (!phy->aci_enable && 1 /*TODO: not scanning? */ ) {
  2030. if (0 /*TODO: bunch of conditions */ ) {
  2031. b43_radio_set_interference_mitigation
  2032. (dev, B43_INTERFMODE_MANUALWLAN);
  2033. }
  2034. } else if (1 /*TODO*/) {
  2035. /*
  2036. if ((aci_average > 1000) && !(b43_radio_aci_scan(dev))) {
  2037. b43_radio_set_interference_mitigation(dev,
  2038. B43_INTERFMODE_NONE);
  2039. }
  2040. */
  2041. }
  2042. b43_mac_enable(dev);
  2043. } else if (phy->interfmode == B43_INTERFMODE_NONWLAN &&
  2044. phy->rev == 1) {
  2045. //TODO: implement rev1 workaround
  2046. }
  2047. }
  2048. b43_phy_xmitpower(dev); //FIXME: unless scanning?
  2049. //TODO for APHY (temperature?)
  2050. }
  2051. static void do_periodic_work(struct b43_wldev *dev)
  2052. {
  2053. unsigned int state;
  2054. state = dev->periodic_state;
  2055. if (state % 8 == 0)
  2056. b43_periodic_every120sec(dev);
  2057. if (state % 4 == 0)
  2058. b43_periodic_every60sec(dev);
  2059. if (state % 2 == 0)
  2060. b43_periodic_every30sec(dev);
  2061. b43_periodic_every15sec(dev);
  2062. }
  2063. /* Periodic work locking policy:
  2064. * The whole periodic work handler is protected by
  2065. * wl->mutex. If another lock is needed somewhere in the
  2066. * pwork callchain, it's aquired in-place, where it's needed.
  2067. */
  2068. static void b43_periodic_work_handler(struct work_struct *work)
  2069. {
  2070. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2071. periodic_work.work);
  2072. struct b43_wl *wl = dev->wl;
  2073. unsigned long delay;
  2074. mutex_lock(&wl->mutex);
  2075. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2076. goto out;
  2077. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2078. goto out_requeue;
  2079. do_periodic_work(dev);
  2080. dev->periodic_state++;
  2081. out_requeue:
  2082. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2083. delay = msecs_to_jiffies(50);
  2084. else
  2085. delay = round_jiffies(HZ * 15);
  2086. queue_delayed_work(wl->hw->workqueue, &dev->periodic_work, delay);
  2087. out:
  2088. mutex_unlock(&wl->mutex);
  2089. }
  2090. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2091. {
  2092. struct delayed_work *work = &dev->periodic_work;
  2093. dev->periodic_state = 0;
  2094. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2095. queue_delayed_work(dev->wl->hw->workqueue, work, 0);
  2096. }
  2097. /* Validate access to the chip (SHM) */
  2098. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2099. {
  2100. u32 value;
  2101. u32 shm_backup;
  2102. shm_backup = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2103. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2104. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2105. goto error;
  2106. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2107. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2108. goto error;
  2109. b43_shm_write32(dev, B43_SHM_SHARED, 0, shm_backup);
  2110. value = b43_read32(dev, B43_MMIO_MACCTL);
  2111. if ((value | B43_MACCTL_GMODE) !=
  2112. (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2113. goto error;
  2114. value = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2115. if (value)
  2116. goto error;
  2117. return 0;
  2118. error:
  2119. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2120. return -ENODEV;
  2121. }
  2122. static void b43_security_init(struct b43_wldev *dev)
  2123. {
  2124. dev->max_nr_keys = (dev->dev->id.revision >= 5) ? 58 : 20;
  2125. B43_WARN_ON(dev->max_nr_keys > ARRAY_SIZE(dev->key));
  2126. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2127. /* KTP is a word address, but we address SHM bytewise.
  2128. * So multiply by two.
  2129. */
  2130. dev->ktp *= 2;
  2131. if (dev->dev->id.revision >= 5) {
  2132. /* Number of RCMTA address slots */
  2133. b43_write16(dev, B43_MMIO_RCMTA_COUNT, dev->max_nr_keys - 8);
  2134. }
  2135. b43_clear_keys(dev);
  2136. }
  2137. static int b43_rng_read(struct hwrng *rng, u32 * data)
  2138. {
  2139. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2140. unsigned long flags;
  2141. /* Don't take wl->mutex here, as it could deadlock with
  2142. * hwrng internal locking. It's not needed to take
  2143. * wl->mutex here, anyway. */
  2144. spin_lock_irqsave(&wl->irq_lock, flags);
  2145. *data = b43_read16(wl->current_dev, B43_MMIO_RNG);
  2146. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2147. return (sizeof(u16));
  2148. }
  2149. static void b43_rng_exit(struct b43_wl *wl)
  2150. {
  2151. if (wl->rng_initialized)
  2152. hwrng_unregister(&wl->rng);
  2153. }
  2154. static int b43_rng_init(struct b43_wl *wl)
  2155. {
  2156. int err;
  2157. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2158. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2159. wl->rng.name = wl->rng_name;
  2160. wl->rng.data_read = b43_rng_read;
  2161. wl->rng.priv = (unsigned long)wl;
  2162. wl->rng_initialized = 1;
  2163. err = hwrng_register(&wl->rng);
  2164. if (err) {
  2165. wl->rng_initialized = 0;
  2166. b43err(wl, "Failed to register the random "
  2167. "number generator (%d)\n", err);
  2168. }
  2169. return err;
  2170. }
  2171. static int b43_tx(struct ieee80211_hw *hw,
  2172. struct sk_buff *skb, struct ieee80211_tx_control *ctl)
  2173. {
  2174. struct b43_wl *wl = hw_to_b43_wl(hw);
  2175. struct b43_wldev *dev = wl->current_dev;
  2176. int err = -ENODEV;
  2177. unsigned long flags;
  2178. if (unlikely(!dev))
  2179. goto out;
  2180. if (unlikely(b43_status(dev) < B43_STAT_STARTED))
  2181. goto out;
  2182. /* DMA-TX is done without a global lock. */
  2183. if (b43_using_pio(dev)) {
  2184. spin_lock_irqsave(&wl->irq_lock, flags);
  2185. err = b43_pio_tx(dev, skb, ctl);
  2186. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2187. } else
  2188. err = b43_dma_tx(dev, skb, ctl);
  2189. out:
  2190. if (unlikely(err))
  2191. return NETDEV_TX_BUSY;
  2192. return NETDEV_TX_OK;
  2193. }
  2194. static int b43_conf_tx(struct ieee80211_hw *hw,
  2195. int queue,
  2196. const struct ieee80211_tx_queue_params *params)
  2197. {
  2198. return 0;
  2199. }
  2200. static int b43_get_tx_stats(struct ieee80211_hw *hw,
  2201. struct ieee80211_tx_queue_stats *stats)
  2202. {
  2203. struct b43_wl *wl = hw_to_b43_wl(hw);
  2204. struct b43_wldev *dev = wl->current_dev;
  2205. unsigned long flags;
  2206. int err = -ENODEV;
  2207. if (!dev)
  2208. goto out;
  2209. spin_lock_irqsave(&wl->irq_lock, flags);
  2210. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2211. if (b43_using_pio(dev))
  2212. b43_pio_get_tx_stats(dev, stats);
  2213. else
  2214. b43_dma_get_tx_stats(dev, stats);
  2215. err = 0;
  2216. }
  2217. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2218. out:
  2219. return err;
  2220. }
  2221. static int b43_get_stats(struct ieee80211_hw *hw,
  2222. struct ieee80211_low_level_stats *stats)
  2223. {
  2224. struct b43_wl *wl = hw_to_b43_wl(hw);
  2225. unsigned long flags;
  2226. spin_lock_irqsave(&wl->irq_lock, flags);
  2227. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  2228. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2229. return 0;
  2230. }
  2231. static const char *phymode_to_string(unsigned int phymode)
  2232. {
  2233. switch (phymode) {
  2234. case B43_PHYMODE_A:
  2235. return "A";
  2236. case B43_PHYMODE_B:
  2237. return "B";
  2238. case B43_PHYMODE_G:
  2239. return "G";
  2240. default:
  2241. B43_WARN_ON(1);
  2242. }
  2243. return "";
  2244. }
  2245. static int find_wldev_for_phymode(struct b43_wl *wl,
  2246. unsigned int phymode,
  2247. struct b43_wldev **dev, bool * gmode)
  2248. {
  2249. struct b43_wldev *d;
  2250. list_for_each_entry(d, &wl->devlist, list) {
  2251. if (d->phy.possible_phymodes & phymode) {
  2252. /* Ok, this device supports the PHY-mode.
  2253. * Now figure out how the gmode bit has to be
  2254. * set to support it. */
  2255. if (phymode == B43_PHYMODE_A)
  2256. *gmode = 0;
  2257. else
  2258. *gmode = 1;
  2259. *dev = d;
  2260. return 0;
  2261. }
  2262. }
  2263. return -ESRCH;
  2264. }
  2265. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  2266. {
  2267. struct ssb_device *sdev = dev->dev;
  2268. u32 tmslow;
  2269. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2270. tmslow &= ~B43_TMSLOW_GMODE;
  2271. tmslow |= B43_TMSLOW_PHYRESET;
  2272. tmslow |= SSB_TMSLOW_FGC;
  2273. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2274. msleep(1);
  2275. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2276. tmslow &= ~SSB_TMSLOW_FGC;
  2277. tmslow |= B43_TMSLOW_PHYRESET;
  2278. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2279. msleep(1);
  2280. }
  2281. /* Expects wl->mutex locked */
  2282. static int b43_switch_phymode(struct b43_wl *wl, unsigned int new_mode)
  2283. {
  2284. struct b43_wldev *up_dev;
  2285. struct b43_wldev *down_dev;
  2286. int err;
  2287. bool gmode = 0;
  2288. int prev_status;
  2289. err = find_wldev_for_phymode(wl, new_mode, &up_dev, &gmode);
  2290. if (err) {
  2291. b43err(wl, "Could not find a device for %s-PHY mode\n",
  2292. phymode_to_string(new_mode));
  2293. return err;
  2294. }
  2295. if ((up_dev == wl->current_dev) &&
  2296. (!!wl->current_dev->phy.gmode == !!gmode)) {
  2297. /* This device is already running. */
  2298. return 0;
  2299. }
  2300. b43dbg(wl, "Reconfiguring PHYmode to %s-PHY\n",
  2301. phymode_to_string(new_mode));
  2302. down_dev = wl->current_dev;
  2303. prev_status = b43_status(down_dev);
  2304. /* Shutdown the currently running core. */
  2305. if (prev_status >= B43_STAT_STARTED)
  2306. b43_wireless_core_stop(down_dev);
  2307. if (prev_status >= B43_STAT_INITIALIZED)
  2308. b43_wireless_core_exit(down_dev);
  2309. if (down_dev != up_dev) {
  2310. /* We switch to a different core, so we put PHY into
  2311. * RESET on the old core. */
  2312. b43_put_phy_into_reset(down_dev);
  2313. }
  2314. /* Now start the new core. */
  2315. up_dev->phy.gmode = gmode;
  2316. if (prev_status >= B43_STAT_INITIALIZED) {
  2317. err = b43_wireless_core_init(up_dev);
  2318. if (err) {
  2319. b43err(wl, "Fatal: Could not initialize device for "
  2320. "newly selected %s-PHY mode\n",
  2321. phymode_to_string(new_mode));
  2322. goto init_failure;
  2323. }
  2324. }
  2325. if (prev_status >= B43_STAT_STARTED) {
  2326. err = b43_wireless_core_start(up_dev);
  2327. if (err) {
  2328. b43err(wl, "Fatal: Coult not start device for "
  2329. "newly selected %s-PHY mode\n",
  2330. phymode_to_string(new_mode));
  2331. b43_wireless_core_exit(up_dev);
  2332. goto init_failure;
  2333. }
  2334. }
  2335. B43_WARN_ON(b43_status(up_dev) != prev_status);
  2336. wl->current_dev = up_dev;
  2337. return 0;
  2338. init_failure:
  2339. /* Whoops, failed to init the new core. No core is operating now. */
  2340. wl->current_dev = NULL;
  2341. return err;
  2342. }
  2343. static int b43_antenna_from_ieee80211(u8 antenna)
  2344. {
  2345. switch (antenna) {
  2346. case 0: /* default/diversity */
  2347. return B43_ANTENNA_DEFAULT;
  2348. case 1: /* Antenna 0 */
  2349. return B43_ANTENNA0;
  2350. case 2: /* Antenna 1 */
  2351. return B43_ANTENNA1;
  2352. default:
  2353. return B43_ANTENNA_DEFAULT;
  2354. }
  2355. }
  2356. static int b43_dev_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf)
  2357. {
  2358. struct b43_wl *wl = hw_to_b43_wl(hw);
  2359. struct b43_wldev *dev;
  2360. struct b43_phy *phy;
  2361. unsigned long flags;
  2362. unsigned int new_phymode = 0xFFFF;
  2363. int antenna_tx;
  2364. int antenna_rx;
  2365. int err = 0;
  2366. u32 savedirqs;
  2367. antenna_tx = b43_antenna_from_ieee80211(conf->antenna_sel_tx);
  2368. antenna_rx = b43_antenna_from_ieee80211(conf->antenna_sel_rx);
  2369. mutex_lock(&wl->mutex);
  2370. /* Switch the PHY mode (if necessary). */
  2371. switch (conf->phymode) {
  2372. case MODE_IEEE80211A:
  2373. new_phymode = B43_PHYMODE_A;
  2374. break;
  2375. case MODE_IEEE80211B:
  2376. new_phymode = B43_PHYMODE_B;
  2377. break;
  2378. case MODE_IEEE80211G:
  2379. new_phymode = B43_PHYMODE_G;
  2380. break;
  2381. default:
  2382. B43_WARN_ON(1);
  2383. }
  2384. err = b43_switch_phymode(wl, new_phymode);
  2385. if (err)
  2386. goto out_unlock_mutex;
  2387. dev = wl->current_dev;
  2388. phy = &dev->phy;
  2389. /* Disable IRQs while reconfiguring the device.
  2390. * This makes it possible to drop the spinlock throughout
  2391. * the reconfiguration process. */
  2392. spin_lock_irqsave(&wl->irq_lock, flags);
  2393. if (b43_status(dev) < B43_STAT_STARTED) {
  2394. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2395. goto out_unlock_mutex;
  2396. }
  2397. savedirqs = b43_interrupt_disable(dev, B43_IRQ_ALL);
  2398. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2399. b43_synchronize_irq(dev);
  2400. /* Switch to the requested channel.
  2401. * The firmware takes care of races with the TX handler. */
  2402. if (conf->channel_val != phy->channel)
  2403. b43_radio_selectchannel(dev, conf->channel_val, 0);
  2404. /* Enable/Disable ShortSlot timing. */
  2405. if ((!!(conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)) !=
  2406. dev->short_slot) {
  2407. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  2408. if (conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)
  2409. b43_short_slot_timing_enable(dev);
  2410. else
  2411. b43_short_slot_timing_disable(dev);
  2412. }
  2413. /* Adjust the desired TX power level. */
  2414. if (conf->power_level != 0) {
  2415. if (conf->power_level != phy->power_level) {
  2416. phy->power_level = conf->power_level;
  2417. b43_phy_xmitpower(dev);
  2418. }
  2419. }
  2420. /* Antennas for RX and management frame TX. */
  2421. b43_mgmtframe_txantenna(dev, antenna_tx);
  2422. b43_set_rx_antenna(dev, antenna_rx);
  2423. /* Update templates for AP mode. */
  2424. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  2425. b43_set_beacon_int(dev, conf->beacon_int);
  2426. if (!!conf->radio_enabled != phy->radio_on) {
  2427. if (conf->radio_enabled) {
  2428. b43_radio_turn_on(dev);
  2429. b43info(dev->wl, "Radio turned on by software\n");
  2430. if (!dev->radio_hw_enable) {
  2431. b43info(dev->wl, "The hardware RF-kill button "
  2432. "still turns the radio physically off. "
  2433. "Press the button to turn it on.\n");
  2434. }
  2435. } else {
  2436. b43_radio_turn_off(dev, 0);
  2437. b43info(dev->wl, "Radio turned off by software\n");
  2438. }
  2439. }
  2440. spin_lock_irqsave(&wl->irq_lock, flags);
  2441. b43_interrupt_enable(dev, savedirqs);
  2442. mmiowb();
  2443. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2444. out_unlock_mutex:
  2445. mutex_unlock(&wl->mutex);
  2446. return err;
  2447. }
  2448. static int b43_dev_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2449. const u8 *local_addr, const u8 *addr,
  2450. struct ieee80211_key_conf *key)
  2451. {
  2452. struct b43_wl *wl = hw_to_b43_wl(hw);
  2453. struct b43_wldev *dev = wl->current_dev;
  2454. unsigned long flags;
  2455. u8 algorithm;
  2456. u8 index;
  2457. int err = -EINVAL;
  2458. DECLARE_MAC_BUF(mac);
  2459. if (modparam_nohwcrypt)
  2460. return -ENOSPC; /* User disabled HW-crypto */
  2461. if (!dev)
  2462. return -ENODEV;
  2463. switch (key->alg) {
  2464. case ALG_WEP:
  2465. if (key->keylen == 5)
  2466. algorithm = B43_SEC_ALGO_WEP40;
  2467. else
  2468. algorithm = B43_SEC_ALGO_WEP104;
  2469. break;
  2470. case ALG_TKIP:
  2471. algorithm = B43_SEC_ALGO_TKIP;
  2472. break;
  2473. case ALG_CCMP:
  2474. algorithm = B43_SEC_ALGO_AES;
  2475. break;
  2476. default:
  2477. B43_WARN_ON(1);
  2478. goto out;
  2479. }
  2480. index = (u8) (key->keyidx);
  2481. if (index > 3)
  2482. goto out;
  2483. mutex_lock(&wl->mutex);
  2484. spin_lock_irqsave(&wl->irq_lock, flags);
  2485. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  2486. err = -ENODEV;
  2487. goto out_unlock;
  2488. }
  2489. switch (cmd) {
  2490. case SET_KEY:
  2491. if (algorithm == B43_SEC_ALGO_TKIP) {
  2492. /* FIXME: No TKIP hardware encryption for now. */
  2493. err = -EOPNOTSUPP;
  2494. goto out_unlock;
  2495. }
  2496. if (is_broadcast_ether_addr(addr)) {
  2497. /* addr is FF:FF:FF:FF:FF:FF for default keys */
  2498. err = b43_key_write(dev, index, algorithm,
  2499. key->key, key->keylen, NULL, key);
  2500. } else {
  2501. /*
  2502. * either pairwise key or address is 00:00:00:00:00:00
  2503. * for transmit-only keys
  2504. */
  2505. err = b43_key_write(dev, -1, algorithm,
  2506. key->key, key->keylen, addr, key);
  2507. }
  2508. if (err)
  2509. goto out_unlock;
  2510. if (algorithm == B43_SEC_ALGO_WEP40 ||
  2511. algorithm == B43_SEC_ALGO_WEP104) {
  2512. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  2513. } else {
  2514. b43_hf_write(dev,
  2515. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  2516. }
  2517. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2518. break;
  2519. case DISABLE_KEY: {
  2520. err = b43_key_clear(dev, key->hw_key_idx);
  2521. if (err)
  2522. goto out_unlock;
  2523. break;
  2524. }
  2525. default:
  2526. B43_WARN_ON(1);
  2527. }
  2528. out_unlock:
  2529. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2530. mutex_unlock(&wl->mutex);
  2531. out:
  2532. if (!err) {
  2533. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  2534. "mac: %s\n",
  2535. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  2536. print_mac(mac, addr));
  2537. }
  2538. return err;
  2539. }
  2540. static void b43_configure_filter(struct ieee80211_hw *hw,
  2541. unsigned int changed, unsigned int *fflags,
  2542. int mc_count, struct dev_addr_list *mc_list)
  2543. {
  2544. struct b43_wl *wl = hw_to_b43_wl(hw);
  2545. struct b43_wldev *dev = wl->current_dev;
  2546. unsigned long flags;
  2547. if (!dev) {
  2548. *fflags = 0;
  2549. return;
  2550. }
  2551. spin_lock_irqsave(&wl->irq_lock, flags);
  2552. *fflags &= FIF_PROMISC_IN_BSS |
  2553. FIF_ALLMULTI |
  2554. FIF_FCSFAIL |
  2555. FIF_PLCPFAIL |
  2556. FIF_CONTROL |
  2557. FIF_OTHER_BSS |
  2558. FIF_BCN_PRBRESP_PROMISC;
  2559. changed &= FIF_PROMISC_IN_BSS |
  2560. FIF_ALLMULTI |
  2561. FIF_FCSFAIL |
  2562. FIF_PLCPFAIL |
  2563. FIF_CONTROL |
  2564. FIF_OTHER_BSS |
  2565. FIF_BCN_PRBRESP_PROMISC;
  2566. wl->filter_flags = *fflags;
  2567. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  2568. b43_adjust_opmode(dev);
  2569. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2570. }
  2571. static int b43_config_interface(struct ieee80211_hw *hw,
  2572. int if_id, struct ieee80211_if_conf *conf)
  2573. {
  2574. struct b43_wl *wl = hw_to_b43_wl(hw);
  2575. struct b43_wldev *dev = wl->current_dev;
  2576. unsigned long flags;
  2577. if (!dev)
  2578. return -ENODEV;
  2579. mutex_lock(&wl->mutex);
  2580. spin_lock_irqsave(&wl->irq_lock, flags);
  2581. B43_WARN_ON(wl->if_id != if_id);
  2582. if (conf->bssid)
  2583. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  2584. else
  2585. memset(wl->bssid, 0, ETH_ALEN);
  2586. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  2587. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP)) {
  2588. B43_WARN_ON(conf->type != IEEE80211_IF_TYPE_AP);
  2589. b43_set_ssid(dev, conf->ssid, conf->ssid_len);
  2590. if (conf->beacon)
  2591. b43_refresh_templates(dev, conf->beacon);
  2592. }
  2593. b43_write_mac_bssid_templates(dev);
  2594. }
  2595. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2596. mutex_unlock(&wl->mutex);
  2597. return 0;
  2598. }
  2599. /* Locking: wl->mutex */
  2600. static void b43_wireless_core_stop(struct b43_wldev *dev)
  2601. {
  2602. struct b43_wl *wl = dev->wl;
  2603. unsigned long flags;
  2604. if (b43_status(dev) < B43_STAT_STARTED)
  2605. return;
  2606. b43_set_status(dev, B43_STAT_INITIALIZED);
  2607. mutex_unlock(&wl->mutex);
  2608. /* Must unlock as it would otherwise deadlock. No races here.
  2609. * Cancel the possibly running self-rearming periodic work. */
  2610. cancel_delayed_work_sync(&dev->periodic_work);
  2611. mutex_lock(&wl->mutex);
  2612. ieee80211_stop_queues(wl->hw); //FIXME this could cause a deadlock, as mac80211 seems buggy.
  2613. /* Disable and sync interrupts. */
  2614. spin_lock_irqsave(&wl->irq_lock, flags);
  2615. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  2616. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* flush */
  2617. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2618. b43_synchronize_irq(dev);
  2619. b43_mac_suspend(dev);
  2620. free_irq(dev->dev->irq, dev);
  2621. b43dbg(wl, "Wireless interface stopped\n");
  2622. }
  2623. /* Locking: wl->mutex */
  2624. static int b43_wireless_core_start(struct b43_wldev *dev)
  2625. {
  2626. int err;
  2627. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  2628. drain_txstatus_queue(dev);
  2629. err = request_irq(dev->dev->irq, b43_interrupt_handler,
  2630. IRQF_SHARED, KBUILD_MODNAME, dev);
  2631. if (err) {
  2632. b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
  2633. goto out;
  2634. }
  2635. /* We are ready to run. */
  2636. b43_set_status(dev, B43_STAT_STARTED);
  2637. /* Start data flow (TX/RX). */
  2638. b43_mac_enable(dev);
  2639. b43_interrupt_enable(dev, dev->irq_savedstate);
  2640. ieee80211_start_queues(dev->wl->hw);
  2641. /* Start maintainance work */
  2642. b43_periodic_tasks_setup(dev);
  2643. b43dbg(dev->wl, "Wireless interface started\n");
  2644. out:
  2645. return err;
  2646. }
  2647. /* Get PHY and RADIO versioning numbers */
  2648. static int b43_phy_versioning(struct b43_wldev *dev)
  2649. {
  2650. struct b43_phy *phy = &dev->phy;
  2651. u32 tmp;
  2652. u8 analog_type;
  2653. u8 phy_type;
  2654. u8 phy_rev;
  2655. u16 radio_manuf;
  2656. u16 radio_ver;
  2657. u16 radio_rev;
  2658. int unsupported = 0;
  2659. /* Get PHY versioning */
  2660. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  2661. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  2662. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  2663. phy_rev = (tmp & B43_PHYVER_VERSION);
  2664. switch (phy_type) {
  2665. case B43_PHYTYPE_A:
  2666. if (phy_rev >= 4)
  2667. unsupported = 1;
  2668. break;
  2669. case B43_PHYTYPE_B:
  2670. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  2671. && phy_rev != 7)
  2672. unsupported = 1;
  2673. break;
  2674. case B43_PHYTYPE_G:
  2675. if (phy_rev > 8)
  2676. unsupported = 1;
  2677. break;
  2678. default:
  2679. unsupported = 1;
  2680. };
  2681. if (unsupported) {
  2682. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  2683. "(Analog %u, Type %u, Revision %u)\n",
  2684. analog_type, phy_type, phy_rev);
  2685. return -EOPNOTSUPP;
  2686. }
  2687. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  2688. analog_type, phy_type, phy_rev);
  2689. /* Get RADIO versioning */
  2690. if (dev->dev->bus->chip_id == 0x4317) {
  2691. if (dev->dev->bus->chip_rev == 0)
  2692. tmp = 0x3205017F;
  2693. else if (dev->dev->bus->chip_rev == 1)
  2694. tmp = 0x4205017F;
  2695. else
  2696. tmp = 0x5205017F;
  2697. } else {
  2698. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  2699. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH);
  2700. tmp <<= 16;
  2701. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  2702. tmp |= b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2703. }
  2704. radio_manuf = (tmp & 0x00000FFF);
  2705. radio_ver = (tmp & 0x0FFFF000) >> 12;
  2706. radio_rev = (tmp & 0xF0000000) >> 28;
  2707. switch (phy_type) {
  2708. case B43_PHYTYPE_A:
  2709. if (radio_ver != 0x2060)
  2710. unsupported = 1;
  2711. if (radio_rev != 1)
  2712. unsupported = 1;
  2713. if (radio_manuf != 0x17F)
  2714. unsupported = 1;
  2715. break;
  2716. case B43_PHYTYPE_B:
  2717. if ((radio_ver & 0xFFF0) != 0x2050)
  2718. unsupported = 1;
  2719. break;
  2720. case B43_PHYTYPE_G:
  2721. if (radio_ver != 0x2050)
  2722. unsupported = 1;
  2723. break;
  2724. default:
  2725. B43_WARN_ON(1);
  2726. }
  2727. if (unsupported) {
  2728. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  2729. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  2730. radio_manuf, radio_ver, radio_rev);
  2731. return -EOPNOTSUPP;
  2732. }
  2733. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  2734. radio_manuf, radio_ver, radio_rev);
  2735. phy->radio_manuf = radio_manuf;
  2736. phy->radio_ver = radio_ver;
  2737. phy->radio_rev = radio_rev;
  2738. phy->analog = analog_type;
  2739. phy->type = phy_type;
  2740. phy->rev = phy_rev;
  2741. return 0;
  2742. }
  2743. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  2744. struct b43_phy *phy)
  2745. {
  2746. struct b43_txpower_lo_control *lo;
  2747. int i;
  2748. memset(phy->minlowsig, 0xFF, sizeof(phy->minlowsig));
  2749. memset(phy->minlowsigpos, 0, sizeof(phy->minlowsigpos));
  2750. /* Flags */
  2751. phy->locked = 0;
  2752. phy->aci_enable = 0;
  2753. phy->aci_wlan_automatic = 0;
  2754. phy->aci_hw_rssi = 0;
  2755. phy->radio_off_context.valid = 0;
  2756. lo = phy->lo_control;
  2757. if (lo) {
  2758. memset(lo, 0, sizeof(*(phy->lo_control)));
  2759. lo->rebuild = 1;
  2760. lo->tx_bias = 0xFF;
  2761. }
  2762. phy->max_lb_gain = 0;
  2763. phy->trsw_rx_gain = 0;
  2764. phy->txpwr_offset = 0;
  2765. /* NRSSI */
  2766. phy->nrssislope = 0;
  2767. for (i = 0; i < ARRAY_SIZE(phy->nrssi); i++)
  2768. phy->nrssi[i] = -1000;
  2769. for (i = 0; i < ARRAY_SIZE(phy->nrssi_lt); i++)
  2770. phy->nrssi_lt[i] = i;
  2771. phy->lofcal = 0xFFFF;
  2772. phy->initval = 0xFFFF;
  2773. spin_lock_init(&phy->lock);
  2774. phy->interfmode = B43_INTERFMODE_NONE;
  2775. phy->channel = 0xFF;
  2776. phy->hardware_power_control = !!modparam_hwpctl;
  2777. }
  2778. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  2779. {
  2780. /* Flags */
  2781. dev->reg124_set_0x4 = 0;
  2782. /* Assume the radio is enabled. If it's not enabled, the state will
  2783. * immediately get fixed on the first periodic work run. */
  2784. dev->radio_hw_enable = 1;
  2785. /* Stats */
  2786. memset(&dev->stats, 0, sizeof(dev->stats));
  2787. setup_struct_phy_for_init(dev, &dev->phy);
  2788. /* IRQ related flags */
  2789. dev->irq_reason = 0;
  2790. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  2791. dev->irq_savedstate = B43_IRQ_MASKTEMPLATE;
  2792. dev->mac_suspended = 1;
  2793. /* Noise calculation context */
  2794. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  2795. }
  2796. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  2797. {
  2798. struct ssb_sprom *sprom = &dev->dev->bus->sprom;
  2799. u32 hf;
  2800. if (!(sprom->r1.boardflags_lo & B43_BFL_BTCOEXIST))
  2801. return;
  2802. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  2803. return;
  2804. hf = b43_hf_read(dev);
  2805. if (sprom->r1.boardflags_lo & B43_BFL_BTCMOD)
  2806. hf |= B43_HF_BTCOEXALT;
  2807. else
  2808. hf |= B43_HF_BTCOEX;
  2809. b43_hf_write(dev, hf);
  2810. //TODO
  2811. }
  2812. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  2813. { //TODO
  2814. }
  2815. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  2816. {
  2817. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2818. struct ssb_bus *bus = dev->dev->bus;
  2819. u32 tmp;
  2820. if (bus->pcicore.dev &&
  2821. bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
  2822. bus->pcicore.dev->id.revision <= 5) {
  2823. /* IMCFGLO timeouts workaround. */
  2824. tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
  2825. tmp &= ~SSB_IMCFGLO_REQTO;
  2826. tmp &= ~SSB_IMCFGLO_SERTO;
  2827. switch (bus->bustype) {
  2828. case SSB_BUSTYPE_PCI:
  2829. case SSB_BUSTYPE_PCMCIA:
  2830. tmp |= 0x32;
  2831. break;
  2832. case SSB_BUSTYPE_SSB:
  2833. tmp |= 0x53;
  2834. break;
  2835. }
  2836. ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
  2837. }
  2838. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  2839. }
  2840. /* Shutdown a wireless core */
  2841. /* Locking: wl->mutex */
  2842. static void b43_wireless_core_exit(struct b43_wldev *dev)
  2843. {
  2844. struct b43_phy *phy = &dev->phy;
  2845. B43_WARN_ON(b43_status(dev) > B43_STAT_INITIALIZED);
  2846. if (b43_status(dev) != B43_STAT_INITIALIZED)
  2847. return;
  2848. b43_set_status(dev, B43_STAT_UNINIT);
  2849. mutex_unlock(&dev->wl->mutex);
  2850. b43_rfkill_exit(dev);
  2851. mutex_lock(&dev->wl->mutex);
  2852. b43_rng_exit(dev->wl);
  2853. b43_pio_free(dev);
  2854. b43_dma_free(dev);
  2855. b43_chip_exit(dev);
  2856. b43_radio_turn_off(dev, 1);
  2857. b43_switch_analog(dev, 0);
  2858. if (phy->dyn_tssi_tbl)
  2859. kfree(phy->tssi2dbm);
  2860. kfree(phy->lo_control);
  2861. phy->lo_control = NULL;
  2862. ssb_device_disable(dev->dev, 0);
  2863. ssb_bus_may_powerdown(dev->dev->bus);
  2864. }
  2865. /* Initialize a wireless core */
  2866. static int b43_wireless_core_init(struct b43_wldev *dev)
  2867. {
  2868. struct b43_wl *wl = dev->wl;
  2869. struct ssb_bus *bus = dev->dev->bus;
  2870. struct ssb_sprom *sprom = &bus->sprom;
  2871. struct b43_phy *phy = &dev->phy;
  2872. int err;
  2873. u32 hf, tmp;
  2874. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  2875. err = ssb_bus_powerup(bus, 0);
  2876. if (err)
  2877. goto out;
  2878. if (!ssb_device_is_enabled(dev->dev)) {
  2879. tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
  2880. b43_wireless_core_reset(dev, tmp);
  2881. }
  2882. if ((phy->type == B43_PHYTYPE_B) || (phy->type == B43_PHYTYPE_G)) {
  2883. phy->lo_control =
  2884. kzalloc(sizeof(*(phy->lo_control)), GFP_KERNEL);
  2885. if (!phy->lo_control) {
  2886. err = -ENOMEM;
  2887. goto err_busdown;
  2888. }
  2889. }
  2890. setup_struct_wldev_for_init(dev);
  2891. err = b43_phy_init_tssi2dbm_table(dev);
  2892. if (err)
  2893. goto err_kfree_lo_control;
  2894. /* Enable IRQ routing to this device. */
  2895. ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
  2896. b43_imcfglo_timeouts_workaround(dev);
  2897. b43_bluetooth_coext_disable(dev);
  2898. b43_phy_early_init(dev);
  2899. err = b43_chip_init(dev);
  2900. if (err)
  2901. goto err_kfree_tssitbl;
  2902. b43_shm_write16(dev, B43_SHM_SHARED,
  2903. B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
  2904. hf = b43_hf_read(dev);
  2905. if (phy->type == B43_PHYTYPE_G) {
  2906. hf |= B43_HF_SYMW;
  2907. if (phy->rev == 1)
  2908. hf |= B43_HF_GDCW;
  2909. if (sprom->r1.boardflags_lo & B43_BFL_PACTRL)
  2910. hf |= B43_HF_OFDMPABOOST;
  2911. } else if (phy->type == B43_PHYTYPE_B) {
  2912. hf |= B43_HF_SYMW;
  2913. if (phy->rev >= 2 && phy->radio_ver == 0x2050)
  2914. hf &= ~B43_HF_GDCW;
  2915. }
  2916. b43_hf_write(dev, hf);
  2917. /* Short/Long Retry Limit.
  2918. * The retry-limit is a 4-bit counter. Enforce this to avoid overflowing
  2919. * the chip-internal counter.
  2920. */
  2921. tmp = limit_value(modparam_short_retry, 0, 0xF);
  2922. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT, tmp);
  2923. tmp = limit_value(modparam_long_retry, 0, 0xF);
  2924. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT, tmp);
  2925. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  2926. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  2927. /* Disable sending probe responses from firmware.
  2928. * Setting the MaxTime to one usec will always trigger
  2929. * a timeout, so we never send any probe resp.
  2930. * A timeout of zero is infinite. */
  2931. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  2932. b43_rate_memory_init(dev);
  2933. /* Minimum Contention Window */
  2934. if (phy->type == B43_PHYTYPE_B) {
  2935. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  2936. } else {
  2937. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  2938. }
  2939. /* Maximum Contention Window */
  2940. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  2941. do {
  2942. if (b43_using_pio(dev)) {
  2943. err = b43_pio_init(dev);
  2944. } else {
  2945. err = b43_dma_init(dev);
  2946. if (!err)
  2947. b43_qos_init(dev);
  2948. }
  2949. } while (err == -EAGAIN);
  2950. if (err)
  2951. goto err_chip_exit;
  2952. //FIXME
  2953. #if 1
  2954. b43_write16(dev, 0x0612, 0x0050);
  2955. b43_shm_write16(dev, B43_SHM_SHARED, 0x0416, 0x0050);
  2956. b43_shm_write16(dev, B43_SHM_SHARED, 0x0414, 0x01F4);
  2957. #endif
  2958. b43_bluetooth_coext_enable(dev);
  2959. ssb_bus_powerup(bus, 1); /* Enable dynamic PCTL */
  2960. memset(wl->bssid, 0, ETH_ALEN);
  2961. memset(wl->mac_addr, 0, ETH_ALEN);
  2962. b43_upload_card_macaddress(dev);
  2963. b43_security_init(dev);
  2964. b43_rfkill_init(dev);
  2965. b43_rng_init(wl);
  2966. b43_set_status(dev, B43_STAT_INITIALIZED);
  2967. out:
  2968. return err;
  2969. err_chip_exit:
  2970. b43_chip_exit(dev);
  2971. err_kfree_tssitbl:
  2972. if (phy->dyn_tssi_tbl)
  2973. kfree(phy->tssi2dbm);
  2974. err_kfree_lo_control:
  2975. kfree(phy->lo_control);
  2976. phy->lo_control = NULL;
  2977. err_busdown:
  2978. ssb_bus_may_powerdown(bus);
  2979. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  2980. return err;
  2981. }
  2982. static int b43_add_interface(struct ieee80211_hw *hw,
  2983. struct ieee80211_if_init_conf *conf)
  2984. {
  2985. struct b43_wl *wl = hw_to_b43_wl(hw);
  2986. struct b43_wldev *dev;
  2987. unsigned long flags;
  2988. int err = -EOPNOTSUPP;
  2989. /* TODO: allow WDS/AP devices to coexist */
  2990. if (conf->type != IEEE80211_IF_TYPE_AP &&
  2991. conf->type != IEEE80211_IF_TYPE_STA &&
  2992. conf->type != IEEE80211_IF_TYPE_WDS &&
  2993. conf->type != IEEE80211_IF_TYPE_IBSS)
  2994. return -EOPNOTSUPP;
  2995. mutex_lock(&wl->mutex);
  2996. if (wl->operating)
  2997. goto out_mutex_unlock;
  2998. b43dbg(wl, "Adding Interface type %d\n", conf->type);
  2999. dev = wl->current_dev;
  3000. wl->operating = 1;
  3001. wl->if_id = conf->if_id;
  3002. wl->if_type = conf->type;
  3003. memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
  3004. spin_lock_irqsave(&wl->irq_lock, flags);
  3005. b43_adjust_opmode(dev);
  3006. b43_upload_card_macaddress(dev);
  3007. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3008. err = 0;
  3009. out_mutex_unlock:
  3010. mutex_unlock(&wl->mutex);
  3011. return err;
  3012. }
  3013. static void b43_remove_interface(struct ieee80211_hw *hw,
  3014. struct ieee80211_if_init_conf *conf)
  3015. {
  3016. struct b43_wl *wl = hw_to_b43_wl(hw);
  3017. struct b43_wldev *dev = wl->current_dev;
  3018. unsigned long flags;
  3019. b43dbg(wl, "Removing Interface type %d\n", conf->type);
  3020. mutex_lock(&wl->mutex);
  3021. B43_WARN_ON(!wl->operating);
  3022. B43_WARN_ON(wl->if_id != conf->if_id);
  3023. wl->operating = 0;
  3024. spin_lock_irqsave(&wl->irq_lock, flags);
  3025. b43_adjust_opmode(dev);
  3026. memset(wl->mac_addr, 0, ETH_ALEN);
  3027. b43_upload_card_macaddress(dev);
  3028. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3029. mutex_unlock(&wl->mutex);
  3030. }
  3031. static int b43_start(struct ieee80211_hw *hw)
  3032. {
  3033. struct b43_wl *wl = hw_to_b43_wl(hw);
  3034. struct b43_wldev *dev = wl->current_dev;
  3035. int did_init = 0;
  3036. int err = 0;
  3037. mutex_lock(&wl->mutex);
  3038. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  3039. err = b43_wireless_core_init(dev);
  3040. if (err)
  3041. goto out_mutex_unlock;
  3042. did_init = 1;
  3043. }
  3044. if (b43_status(dev) < B43_STAT_STARTED) {
  3045. err = b43_wireless_core_start(dev);
  3046. if (err) {
  3047. if (did_init)
  3048. b43_wireless_core_exit(dev);
  3049. goto out_mutex_unlock;
  3050. }
  3051. }
  3052. out_mutex_unlock:
  3053. mutex_unlock(&wl->mutex);
  3054. return err;
  3055. }
  3056. static void b43_stop(struct ieee80211_hw *hw)
  3057. {
  3058. struct b43_wl *wl = hw_to_b43_wl(hw);
  3059. struct b43_wldev *dev = wl->current_dev;
  3060. mutex_lock(&wl->mutex);
  3061. if (b43_status(dev) >= B43_STAT_STARTED)
  3062. b43_wireless_core_stop(dev);
  3063. b43_wireless_core_exit(dev);
  3064. mutex_unlock(&wl->mutex);
  3065. }
  3066. static const struct ieee80211_ops b43_hw_ops = {
  3067. .tx = b43_tx,
  3068. .conf_tx = b43_conf_tx,
  3069. .add_interface = b43_add_interface,
  3070. .remove_interface = b43_remove_interface,
  3071. .config = b43_dev_config,
  3072. .config_interface = b43_config_interface,
  3073. .configure_filter = b43_configure_filter,
  3074. .set_key = b43_dev_set_key,
  3075. .get_stats = b43_get_stats,
  3076. .get_tx_stats = b43_get_tx_stats,
  3077. .start = b43_start,
  3078. .stop = b43_stop,
  3079. };
  3080. /* Hard-reset the chip. Do not call this directly.
  3081. * Use b43_controller_restart()
  3082. */
  3083. static void b43_chip_reset(struct work_struct *work)
  3084. {
  3085. struct b43_wldev *dev =
  3086. container_of(work, struct b43_wldev, restart_work);
  3087. struct b43_wl *wl = dev->wl;
  3088. int err = 0;
  3089. int prev_status;
  3090. mutex_lock(&wl->mutex);
  3091. prev_status = b43_status(dev);
  3092. /* Bring the device down... */
  3093. if (prev_status >= B43_STAT_STARTED)
  3094. b43_wireless_core_stop(dev);
  3095. if (prev_status >= B43_STAT_INITIALIZED)
  3096. b43_wireless_core_exit(dev);
  3097. /* ...and up again. */
  3098. if (prev_status >= B43_STAT_INITIALIZED) {
  3099. err = b43_wireless_core_init(dev);
  3100. if (err)
  3101. goto out;
  3102. }
  3103. if (prev_status >= B43_STAT_STARTED) {
  3104. err = b43_wireless_core_start(dev);
  3105. if (err) {
  3106. b43_wireless_core_exit(dev);
  3107. goto out;
  3108. }
  3109. }
  3110. out:
  3111. mutex_unlock(&wl->mutex);
  3112. if (err)
  3113. b43err(wl, "Controller restart FAILED\n");
  3114. else
  3115. b43info(wl, "Controller restarted\n");
  3116. }
  3117. static int b43_setup_modes(struct b43_wldev *dev,
  3118. int have_aphy, int have_bphy, int have_gphy)
  3119. {
  3120. struct ieee80211_hw *hw = dev->wl->hw;
  3121. struct ieee80211_hw_mode *mode;
  3122. struct b43_phy *phy = &dev->phy;
  3123. int cnt = 0;
  3124. int err;
  3125. /*FIXME: Don't tell ieee80211 about an A-PHY, because we currently don't support A-PHY. */
  3126. have_aphy = 0;
  3127. phy->possible_phymodes = 0;
  3128. for (; 1; cnt++) {
  3129. if (have_aphy) {
  3130. B43_WARN_ON(cnt >= B43_MAX_PHYHWMODES);
  3131. mode = &phy->hwmodes[cnt];
  3132. mode->mode = MODE_IEEE80211A;
  3133. mode->num_channels = b43_a_chantable_size;
  3134. mode->channels = b43_a_chantable;
  3135. mode->num_rates = b43_a_ratetable_size;
  3136. mode->rates = b43_a_ratetable;
  3137. err = ieee80211_register_hwmode(hw, mode);
  3138. if (err)
  3139. return err;
  3140. phy->possible_phymodes |= B43_PHYMODE_A;
  3141. have_aphy = 0;
  3142. continue;
  3143. }
  3144. if (have_bphy) {
  3145. B43_WARN_ON(cnt >= B43_MAX_PHYHWMODES);
  3146. mode = &phy->hwmodes[cnt];
  3147. mode->mode = MODE_IEEE80211B;
  3148. mode->num_channels = b43_bg_chantable_size;
  3149. mode->channels = b43_bg_chantable;
  3150. mode->num_rates = b43_b_ratetable_size;
  3151. mode->rates = b43_b_ratetable;
  3152. err = ieee80211_register_hwmode(hw, mode);
  3153. if (err)
  3154. return err;
  3155. phy->possible_phymodes |= B43_PHYMODE_B;
  3156. have_bphy = 0;
  3157. continue;
  3158. }
  3159. if (have_gphy) {
  3160. B43_WARN_ON(cnt >= B43_MAX_PHYHWMODES);
  3161. mode = &phy->hwmodes[cnt];
  3162. mode->mode = MODE_IEEE80211G;
  3163. mode->num_channels = b43_bg_chantable_size;
  3164. mode->channels = b43_bg_chantable;
  3165. mode->num_rates = b43_g_ratetable_size;
  3166. mode->rates = b43_g_ratetable;
  3167. err = ieee80211_register_hwmode(hw, mode);
  3168. if (err)
  3169. return err;
  3170. phy->possible_phymodes |= B43_PHYMODE_G;
  3171. have_gphy = 0;
  3172. continue;
  3173. }
  3174. break;
  3175. }
  3176. return 0;
  3177. }
  3178. static void b43_wireless_core_detach(struct b43_wldev *dev)
  3179. {
  3180. b43_rfkill_free(dev);
  3181. /* We release firmware that late to not be required to re-request
  3182. * is all the time when we reinit the core. */
  3183. b43_release_firmware(dev);
  3184. }
  3185. static int b43_wireless_core_attach(struct b43_wldev *dev)
  3186. {
  3187. struct b43_wl *wl = dev->wl;
  3188. struct ssb_bus *bus = dev->dev->bus;
  3189. struct pci_dev *pdev = bus->host_pci;
  3190. int err;
  3191. int have_aphy = 0, have_bphy = 0, have_gphy = 0;
  3192. u32 tmp;
  3193. /* Do NOT do any device initialization here.
  3194. * Do it in wireless_core_init() instead.
  3195. * This function is for gathering basic information about the HW, only.
  3196. * Also some structs may be set up here. But most likely you want to have
  3197. * that in core_init(), too.
  3198. */
  3199. err = ssb_bus_powerup(bus, 0);
  3200. if (err) {
  3201. b43err(wl, "Bus powerup failed\n");
  3202. goto out;
  3203. }
  3204. /* Get the PHY type. */
  3205. if (dev->dev->id.revision >= 5) {
  3206. u32 tmshigh;
  3207. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  3208. have_aphy = !!(tmshigh & B43_TMSHIGH_APHY);
  3209. have_gphy = !!(tmshigh & B43_TMSHIGH_GPHY);
  3210. if (!have_aphy && !have_gphy)
  3211. have_bphy = 1;
  3212. } else if (dev->dev->id.revision == 4) {
  3213. have_gphy = 1;
  3214. have_aphy = 1;
  3215. } else
  3216. have_bphy = 1;
  3217. dev->phy.gmode = (have_gphy || have_bphy);
  3218. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3219. b43_wireless_core_reset(dev, tmp);
  3220. err = b43_phy_versioning(dev);
  3221. if (err)
  3222. goto err_powerdown;
  3223. /* Check if this device supports multiband. */
  3224. if (!pdev ||
  3225. (pdev->device != 0x4312 &&
  3226. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  3227. /* No multiband support. */
  3228. have_aphy = 0;
  3229. have_bphy = 0;
  3230. have_gphy = 0;
  3231. switch (dev->phy.type) {
  3232. case B43_PHYTYPE_A:
  3233. have_aphy = 1;
  3234. break;
  3235. case B43_PHYTYPE_B:
  3236. have_bphy = 1;
  3237. break;
  3238. case B43_PHYTYPE_G:
  3239. have_gphy = 1;
  3240. break;
  3241. default:
  3242. B43_WARN_ON(1);
  3243. }
  3244. }
  3245. dev->phy.gmode = (have_gphy || have_bphy);
  3246. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3247. b43_wireless_core_reset(dev, tmp);
  3248. err = b43_validate_chipaccess(dev);
  3249. if (err)
  3250. goto err_powerdown;
  3251. err = b43_setup_modes(dev, have_aphy, have_bphy, have_gphy);
  3252. if (err)
  3253. goto err_powerdown;
  3254. /* Now set some default "current_dev" */
  3255. if (!wl->current_dev)
  3256. wl->current_dev = dev;
  3257. INIT_WORK(&dev->restart_work, b43_chip_reset);
  3258. b43_rfkill_alloc(dev);
  3259. b43_radio_turn_off(dev, 1);
  3260. b43_switch_analog(dev, 0);
  3261. ssb_device_disable(dev->dev, 0);
  3262. ssb_bus_may_powerdown(bus);
  3263. out:
  3264. return err;
  3265. err_powerdown:
  3266. ssb_bus_may_powerdown(bus);
  3267. return err;
  3268. }
  3269. static void b43_one_core_detach(struct ssb_device *dev)
  3270. {
  3271. struct b43_wldev *wldev;
  3272. struct b43_wl *wl;
  3273. wldev = ssb_get_drvdata(dev);
  3274. wl = wldev->wl;
  3275. cancel_work_sync(&wldev->restart_work);
  3276. b43_debugfs_remove_device(wldev);
  3277. b43_wireless_core_detach(wldev);
  3278. list_del(&wldev->list);
  3279. wl->nr_devs--;
  3280. ssb_set_drvdata(dev, NULL);
  3281. kfree(wldev);
  3282. }
  3283. static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
  3284. {
  3285. struct b43_wldev *wldev;
  3286. struct pci_dev *pdev;
  3287. int err = -ENOMEM;
  3288. if (!list_empty(&wl->devlist)) {
  3289. /* We are not the first core on this chip. */
  3290. pdev = dev->bus->host_pci;
  3291. /* Only special chips support more than one wireless
  3292. * core, although some of the other chips have more than
  3293. * one wireless core as well. Check for this and
  3294. * bail out early.
  3295. */
  3296. if (!pdev ||
  3297. ((pdev->device != 0x4321) &&
  3298. (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
  3299. b43dbg(wl, "Ignoring unconnected 802.11 core\n");
  3300. return -ENODEV;
  3301. }
  3302. }
  3303. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  3304. if (!wldev)
  3305. goto out;
  3306. wldev->dev = dev;
  3307. wldev->wl = wl;
  3308. b43_set_status(wldev, B43_STAT_UNINIT);
  3309. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  3310. tasklet_init(&wldev->isr_tasklet,
  3311. (void (*)(unsigned long))b43_interrupt_tasklet,
  3312. (unsigned long)wldev);
  3313. if (modparam_pio)
  3314. wldev->__using_pio = 1;
  3315. INIT_LIST_HEAD(&wldev->list);
  3316. err = b43_wireless_core_attach(wldev);
  3317. if (err)
  3318. goto err_kfree_wldev;
  3319. list_add(&wldev->list, &wl->devlist);
  3320. wl->nr_devs++;
  3321. ssb_set_drvdata(dev, wldev);
  3322. b43_debugfs_add_device(wldev);
  3323. out:
  3324. return err;
  3325. err_kfree_wldev:
  3326. kfree(wldev);
  3327. return err;
  3328. }
  3329. static void b43_sprom_fixup(struct ssb_bus *bus)
  3330. {
  3331. /* boardflags workarounds */
  3332. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  3333. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  3334. bus->sprom.r1.boardflags_lo |= B43_BFL_BTCOEXIST;
  3335. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  3336. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  3337. bus->sprom.r1.boardflags_lo |= B43_BFL_PACTRL;
  3338. /* Handle case when gain is not set in sprom */
  3339. if (bus->sprom.r1.antenna_gain_a == 0xFF)
  3340. bus->sprom.r1.antenna_gain_a = 2;
  3341. if (bus->sprom.r1.antenna_gain_bg == 0xFF)
  3342. bus->sprom.r1.antenna_gain_bg = 2;
  3343. /* Convert Antennagain values to Q5.2 */
  3344. bus->sprom.r1.antenna_gain_a <<= 2;
  3345. bus->sprom.r1.antenna_gain_bg <<= 2;
  3346. }
  3347. static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
  3348. {
  3349. struct ieee80211_hw *hw = wl->hw;
  3350. ssb_set_devtypedata(dev, NULL);
  3351. ieee80211_free_hw(hw);
  3352. }
  3353. static int b43_wireless_init(struct ssb_device *dev)
  3354. {
  3355. struct ssb_sprom *sprom = &dev->bus->sprom;
  3356. struct ieee80211_hw *hw;
  3357. struct b43_wl *wl;
  3358. int err = -ENOMEM;
  3359. b43_sprom_fixup(dev->bus);
  3360. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  3361. if (!hw) {
  3362. b43err(NULL, "Could not allocate ieee80211 device\n");
  3363. goto out;
  3364. }
  3365. /* fill hw info */
  3366. hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE;
  3367. hw->max_signal = 100;
  3368. hw->max_rssi = -110;
  3369. hw->max_noise = -110;
  3370. hw->queues = 1; /* FIXME: hardware has more queues */
  3371. SET_IEEE80211_DEV(hw, dev->dev);
  3372. if (is_valid_ether_addr(sprom->r1.et1mac))
  3373. SET_IEEE80211_PERM_ADDR(hw, sprom->r1.et1mac);
  3374. else
  3375. SET_IEEE80211_PERM_ADDR(hw, sprom->r1.il0mac);
  3376. /* Get and initialize struct b43_wl */
  3377. wl = hw_to_b43_wl(hw);
  3378. memset(wl, 0, sizeof(*wl));
  3379. wl->hw = hw;
  3380. spin_lock_init(&wl->irq_lock);
  3381. spin_lock_init(&wl->leds_lock);
  3382. mutex_init(&wl->mutex);
  3383. INIT_LIST_HEAD(&wl->devlist);
  3384. ssb_set_devtypedata(dev, wl);
  3385. b43info(wl, "Broadcom %04X WLAN found\n", dev->bus->chip_id);
  3386. err = 0;
  3387. out:
  3388. return err;
  3389. }
  3390. static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
  3391. {
  3392. struct b43_wl *wl;
  3393. int err;
  3394. int first = 0;
  3395. wl = ssb_get_devtypedata(dev);
  3396. if (!wl) {
  3397. /* Probing the first core. Must setup common struct b43_wl */
  3398. first = 1;
  3399. err = b43_wireless_init(dev);
  3400. if (err)
  3401. goto out;
  3402. wl = ssb_get_devtypedata(dev);
  3403. B43_WARN_ON(!wl);
  3404. }
  3405. err = b43_one_core_attach(dev, wl);
  3406. if (err)
  3407. goto err_wireless_exit;
  3408. if (first) {
  3409. err = ieee80211_register_hw(wl->hw);
  3410. if (err)
  3411. goto err_one_core_detach;
  3412. }
  3413. out:
  3414. return err;
  3415. err_one_core_detach:
  3416. b43_one_core_detach(dev);
  3417. err_wireless_exit:
  3418. if (first)
  3419. b43_wireless_exit(dev, wl);
  3420. return err;
  3421. }
  3422. static void b43_remove(struct ssb_device *dev)
  3423. {
  3424. struct b43_wl *wl = ssb_get_devtypedata(dev);
  3425. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3426. B43_WARN_ON(!wl);
  3427. if (wl->current_dev == wldev)
  3428. ieee80211_unregister_hw(wl->hw);
  3429. b43_one_core_detach(dev);
  3430. if (list_empty(&wl->devlist)) {
  3431. /* Last core on the chip unregistered.
  3432. * We can destroy common struct b43_wl.
  3433. */
  3434. b43_wireless_exit(dev, wl);
  3435. }
  3436. }
  3437. /* Perform a hardware reset. This can be called from any context. */
  3438. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  3439. {
  3440. /* Must avoid requeueing, if we are in shutdown. */
  3441. if (b43_status(dev) < B43_STAT_INITIALIZED)
  3442. return;
  3443. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  3444. queue_work(dev->wl->hw->workqueue, &dev->restart_work);
  3445. }
  3446. #ifdef CONFIG_PM
  3447. static int b43_suspend(struct ssb_device *dev, pm_message_t state)
  3448. {
  3449. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3450. struct b43_wl *wl = wldev->wl;
  3451. b43dbg(wl, "Suspending...\n");
  3452. mutex_lock(&wl->mutex);
  3453. wldev->suspend_init_status = b43_status(wldev);
  3454. if (wldev->suspend_init_status >= B43_STAT_STARTED)
  3455. b43_wireless_core_stop(wldev);
  3456. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED)
  3457. b43_wireless_core_exit(wldev);
  3458. mutex_unlock(&wl->mutex);
  3459. b43dbg(wl, "Device suspended.\n");
  3460. return 0;
  3461. }
  3462. static int b43_resume(struct ssb_device *dev)
  3463. {
  3464. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3465. struct b43_wl *wl = wldev->wl;
  3466. int err = 0;
  3467. b43dbg(wl, "Resuming...\n");
  3468. mutex_lock(&wl->mutex);
  3469. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED) {
  3470. err = b43_wireless_core_init(wldev);
  3471. if (err) {
  3472. b43err(wl, "Resume failed at core init\n");
  3473. goto out;
  3474. }
  3475. }
  3476. if (wldev->suspend_init_status >= B43_STAT_STARTED) {
  3477. err = b43_wireless_core_start(wldev);
  3478. if (err) {
  3479. b43_wireless_core_exit(wldev);
  3480. b43err(wl, "Resume failed at core start\n");
  3481. goto out;
  3482. }
  3483. }
  3484. mutex_unlock(&wl->mutex);
  3485. b43dbg(wl, "Device resumed.\n");
  3486. out:
  3487. return err;
  3488. }
  3489. #else /* CONFIG_PM */
  3490. # define b43_suspend NULL
  3491. # define b43_resume NULL
  3492. #endif /* CONFIG_PM */
  3493. static struct ssb_driver b43_ssb_driver = {
  3494. .name = KBUILD_MODNAME,
  3495. .id_table = b43_ssb_tbl,
  3496. .probe = b43_probe,
  3497. .remove = b43_remove,
  3498. .suspend = b43_suspend,
  3499. .resume = b43_resume,
  3500. };
  3501. static int __init b43_init(void)
  3502. {
  3503. int err;
  3504. b43_debugfs_init();
  3505. err = b43_pcmcia_init();
  3506. if (err)
  3507. goto err_dfs_exit;
  3508. err = ssb_driver_register(&b43_ssb_driver);
  3509. if (err)
  3510. goto err_pcmcia_exit;
  3511. return err;
  3512. err_pcmcia_exit:
  3513. b43_pcmcia_exit();
  3514. err_dfs_exit:
  3515. b43_debugfs_exit();
  3516. return err;
  3517. }
  3518. static void __exit b43_exit(void)
  3519. {
  3520. ssb_driver_unregister(&b43_ssb_driver);
  3521. b43_pcmcia_exit();
  3522. b43_debugfs_exit();
  3523. }
  3524. module_init(b43_init)
  3525. module_exit(b43_exit)