emulate.c 91 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<0) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<1) /* Register operand. */
  49. #define DstMem (3<<1) /* Memory operand. */
  50. #define DstAcc (4<<1) /* Destination Accumulator */
  51. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<1) /* 64bit memory operand */
  53. #define DstMask (7<<1)
  54. /* Source operand type. */
  55. #define SrcNone (0<<4) /* No source operand. */
  56. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcMask (0xf<<4)
  71. /* Generic ModRM decode. */
  72. #define ModRM (1<<8)
  73. /* Destination is only written; never read. */
  74. #define Mov (1<<9)
  75. #define BitOp (1<<10)
  76. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  77. #define String (1<<12) /* String instruction (rep capable) */
  78. #define Stack (1<<13) /* Stack instruction (push/pop) */
  79. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  80. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  81. /* Misc flags */
  82. #define Undefined (1<<25) /* No Such Instruction */
  83. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  84. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  85. #define No64 (1<<28)
  86. /* Source 2 operand type */
  87. #define Src2None (0<<29)
  88. #define Src2CL (1<<29)
  89. #define Src2ImmByte (2<<29)
  90. #define Src2One (3<<29)
  91. #define Src2Mask (7<<29)
  92. #define X2(x) x, x
  93. #define X3(x) X2(x), x
  94. #define X4(x) X2(x), X2(x)
  95. #define X5(x) X4(x), x
  96. #define X6(x) X4(x), X2(x)
  97. #define X7(x) X4(x), X3(x)
  98. #define X8(x) X4(x), X4(x)
  99. #define X16(x) X8(x), X8(x)
  100. struct opcode {
  101. u32 flags;
  102. union {
  103. struct opcode *group;
  104. struct group_dual *gdual;
  105. } u;
  106. };
  107. struct group_dual {
  108. struct opcode mod012[8];
  109. struct opcode mod3[8];
  110. };
  111. #define D(_y) { .flags = (_y) }
  112. #define N D(0)
  113. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  114. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  115. static struct opcode group1[] = {
  116. X7(D(Lock)), N
  117. };
  118. static struct opcode group1A[] = {
  119. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  120. };
  121. static struct opcode group3[] = {
  122. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  123. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  124. X4(D(Undefined)),
  125. };
  126. static struct opcode group4[] = {
  127. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  128. N, N, N, N, N, N,
  129. };
  130. static struct opcode group5[] = {
  131. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  132. D(SrcMem | ModRM | Stack), N,
  133. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  134. D(SrcMem | ModRM | Stack), N,
  135. };
  136. static struct group_dual group7 = { {
  137. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  138. D(SrcNone | ModRM | DstMem | Mov), N,
  139. D(SrcMem16 | ModRM | Mov | Priv), D(SrcMem | ModRM | ByteOp | Priv),
  140. }, {
  141. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  142. D(SrcNone | ModRM | DstMem | Mov), N,
  143. D(SrcMem16 | ModRM | Mov | Priv), N,
  144. } };
  145. static struct opcode group8[] = {
  146. N, N, N, N,
  147. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  148. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  149. };
  150. static struct group_dual group9 = { {
  151. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  152. }, {
  153. N, N, N, N, N, N, N, N,
  154. } };
  155. static struct opcode opcode_table[256] = {
  156. /* 0x00 - 0x07 */
  157. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  158. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  159. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  160. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  161. /* 0x08 - 0x0F */
  162. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  163. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  164. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  165. D(ImplicitOps | Stack | No64), N,
  166. /* 0x10 - 0x17 */
  167. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  168. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  169. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  170. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  171. /* 0x18 - 0x1F */
  172. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  173. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  174. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  175. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  176. /* 0x20 - 0x27 */
  177. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  178. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  179. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  180. /* 0x28 - 0x2F */
  181. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  182. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  183. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  184. /* 0x30 - 0x37 */
  185. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  186. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  187. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  188. /* 0x38 - 0x3F */
  189. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  190. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  191. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  192. N, N,
  193. /* 0x40 - 0x4F */
  194. X16(D(DstReg)),
  195. /* 0x50 - 0x57 */
  196. X8(D(SrcReg | Stack)),
  197. /* 0x58 - 0x5F */
  198. X8(D(DstReg | Stack)),
  199. /* 0x60 - 0x67 */
  200. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  201. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  202. N, N, N, N,
  203. /* 0x68 - 0x6F */
  204. D(SrcImm | Mov | Stack), N, D(SrcImmByte | Mov | Stack), N,
  205. D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
  206. D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  207. /* 0x70 - 0x7F */
  208. X16(D(SrcImmByte)),
  209. /* 0x80 - 0x87 */
  210. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  211. G(DstMem | SrcImm | ModRM | Group, group1),
  212. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  213. G(DstMem | SrcImmByte | ModRM | Group, group1),
  214. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  215. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  216. /* 0x88 - 0x8F */
  217. D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
  218. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
  219. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | DstReg),
  220. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  221. /* 0x90 - 0x97 */
  222. D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg),
  223. /* 0x98 - 0x9F */
  224. N, N, D(SrcImmFAddr | No64), N,
  225. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  226. /* 0xA0 - 0xA7 */
  227. D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
  228. D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
  229. D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
  230. D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
  231. /* 0xA8 - 0xAF */
  232. D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm), D(ByteOp | DstDI | Mov | String), D(DstDI | Mov | String),
  233. D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
  234. D(ByteOp | DstDI | String), D(DstDI | String),
  235. /* 0xB0 - 0xB7 */
  236. X8(D(ByteOp | DstReg | SrcImm | Mov)),
  237. /* 0xB8 - 0xBF */
  238. X8(D(DstReg | SrcImm | Mov)),
  239. /* 0xC0 - 0xC7 */
  240. D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
  241. N, D(ImplicitOps | Stack), N, N,
  242. D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
  243. /* 0xC8 - 0xCF */
  244. N, N, N, D(ImplicitOps | Stack),
  245. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  246. /* 0xD0 - 0xD7 */
  247. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  248. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  249. N, N, N, N,
  250. /* 0xD8 - 0xDF */
  251. N, N, N, N, N, N, N, N,
  252. /* 0xE0 - 0xE7 */
  253. N, N, N, N,
  254. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  255. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  256. /* 0xE8 - 0xEF */
  257. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  258. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  259. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  260. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  261. /* 0xF0 - 0xF7 */
  262. N, N, N, N,
  263. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  264. /* 0xF8 - 0xFF */
  265. D(ImplicitOps), N, D(ImplicitOps), D(ImplicitOps),
  266. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  267. };
  268. static struct opcode twobyte_table[256] = {
  269. /* 0x00 - 0x0F */
  270. N, GD(0, &group7), N, N,
  271. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  272. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  273. N, D(ImplicitOps | ModRM), N, N,
  274. /* 0x10 - 0x1F */
  275. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  276. /* 0x20 - 0x2F */
  277. D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
  278. D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
  279. N, N, N, N,
  280. N, N, N, N, N, N, N, N,
  281. /* 0x30 - 0x3F */
  282. D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
  283. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  284. N, N, N, N, N, N, N, N,
  285. /* 0x40 - 0x4F */
  286. X16(D(DstReg | SrcMem | ModRM | Mov)),
  287. /* 0x50 - 0x5F */
  288. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  289. /* 0x60 - 0x6F */
  290. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  291. /* 0x70 - 0x7F */
  292. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  293. /* 0x80 - 0x8F */
  294. X16(D(SrcImm)),
  295. /* 0x90 - 0x9F */
  296. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  297. /* 0xA0 - 0xA7 */
  298. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  299. N, D(DstMem | SrcReg | ModRM | BitOp),
  300. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  301. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  302. /* 0xA8 - 0xAF */
  303. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  304. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  305. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  306. D(DstMem | SrcReg | Src2CL | ModRM),
  307. D(ModRM), N,
  308. /* 0xB0 - 0xB7 */
  309. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  310. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  311. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  312. D(DstReg | SrcMem16 | ModRM | Mov),
  313. /* 0xB8 - 0xBF */
  314. N, N,
  315. G(0, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  316. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  317. D(DstReg | SrcMem16 | ModRM | Mov),
  318. /* 0xC0 - 0xCF */
  319. N, N, N, D(DstMem | SrcReg | ModRM | Mov),
  320. N, N, N, GD(0, &group9),
  321. N, N, N, N, N, N, N, N,
  322. /* 0xD0 - 0xDF */
  323. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  324. /* 0xE0 - 0xEF */
  325. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  326. /* 0xF0 - 0xFF */
  327. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  328. };
  329. #undef D
  330. #undef N
  331. #undef G
  332. #undef GD
  333. /* EFLAGS bit definitions. */
  334. #define EFLG_ID (1<<21)
  335. #define EFLG_VIP (1<<20)
  336. #define EFLG_VIF (1<<19)
  337. #define EFLG_AC (1<<18)
  338. #define EFLG_VM (1<<17)
  339. #define EFLG_RF (1<<16)
  340. #define EFLG_IOPL (3<<12)
  341. #define EFLG_NT (1<<14)
  342. #define EFLG_OF (1<<11)
  343. #define EFLG_DF (1<<10)
  344. #define EFLG_IF (1<<9)
  345. #define EFLG_TF (1<<8)
  346. #define EFLG_SF (1<<7)
  347. #define EFLG_ZF (1<<6)
  348. #define EFLG_AF (1<<4)
  349. #define EFLG_PF (1<<2)
  350. #define EFLG_CF (1<<0)
  351. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  352. #define EFLG_RESERVED_ONE_MASK 2
  353. /*
  354. * Instruction emulation:
  355. * Most instructions are emulated directly via a fragment of inline assembly
  356. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  357. * any modified flags.
  358. */
  359. #if defined(CONFIG_X86_64)
  360. #define _LO32 "k" /* force 32-bit operand */
  361. #define _STK "%%rsp" /* stack pointer */
  362. #elif defined(__i386__)
  363. #define _LO32 "" /* force 32-bit operand */
  364. #define _STK "%%esp" /* stack pointer */
  365. #endif
  366. /*
  367. * These EFLAGS bits are restored from saved value during emulation, and
  368. * any changes are written back to the saved value after emulation.
  369. */
  370. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  371. /* Before executing instruction: restore necessary bits in EFLAGS. */
  372. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  373. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  374. "movl %"_sav",%"_LO32 _tmp"; " \
  375. "push %"_tmp"; " \
  376. "push %"_tmp"; " \
  377. "movl %"_msk",%"_LO32 _tmp"; " \
  378. "andl %"_LO32 _tmp",("_STK"); " \
  379. "pushf; " \
  380. "notl %"_LO32 _tmp"; " \
  381. "andl %"_LO32 _tmp",("_STK"); " \
  382. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  383. "pop %"_tmp"; " \
  384. "orl %"_LO32 _tmp",("_STK"); " \
  385. "popf; " \
  386. "pop %"_sav"; "
  387. /* After executing instruction: write-back necessary bits in EFLAGS. */
  388. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  389. /* _sav |= EFLAGS & _msk; */ \
  390. "pushf; " \
  391. "pop %"_tmp"; " \
  392. "andl %"_msk",%"_LO32 _tmp"; " \
  393. "orl %"_LO32 _tmp",%"_sav"; "
  394. #ifdef CONFIG_X86_64
  395. #define ON64(x) x
  396. #else
  397. #define ON64(x)
  398. #endif
  399. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  400. do { \
  401. __asm__ __volatile__ ( \
  402. _PRE_EFLAGS("0", "4", "2") \
  403. _op _suffix " %"_x"3,%1; " \
  404. _POST_EFLAGS("0", "4", "2") \
  405. : "=m" (_eflags), "=m" ((_dst).val), \
  406. "=&r" (_tmp) \
  407. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  408. } while (0)
  409. /* Raw emulation: instruction has two explicit operands. */
  410. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  411. do { \
  412. unsigned long _tmp; \
  413. \
  414. switch ((_dst).bytes) { \
  415. case 2: \
  416. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  417. break; \
  418. case 4: \
  419. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  420. break; \
  421. case 8: \
  422. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  423. break; \
  424. } \
  425. } while (0)
  426. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  427. do { \
  428. unsigned long _tmp; \
  429. switch ((_dst).bytes) { \
  430. case 1: \
  431. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  432. break; \
  433. default: \
  434. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  435. _wx, _wy, _lx, _ly, _qx, _qy); \
  436. break; \
  437. } \
  438. } while (0)
  439. /* Source operand is byte-sized and may be restricted to just %cl. */
  440. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  441. __emulate_2op(_op, _src, _dst, _eflags, \
  442. "b", "c", "b", "c", "b", "c", "b", "c")
  443. /* Source operand is byte, word, long or quad sized. */
  444. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  445. __emulate_2op(_op, _src, _dst, _eflags, \
  446. "b", "q", "w", "r", _LO32, "r", "", "r")
  447. /* Source operand is word, long or quad sized. */
  448. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  449. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  450. "w", "r", _LO32, "r", "", "r")
  451. /* Instruction has three operands and one operand is stored in ECX register */
  452. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  453. do { \
  454. unsigned long _tmp; \
  455. _type _clv = (_cl).val; \
  456. _type _srcv = (_src).val; \
  457. _type _dstv = (_dst).val; \
  458. \
  459. __asm__ __volatile__ ( \
  460. _PRE_EFLAGS("0", "5", "2") \
  461. _op _suffix " %4,%1 \n" \
  462. _POST_EFLAGS("0", "5", "2") \
  463. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  464. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  465. ); \
  466. \
  467. (_cl).val = (unsigned long) _clv; \
  468. (_src).val = (unsigned long) _srcv; \
  469. (_dst).val = (unsigned long) _dstv; \
  470. } while (0)
  471. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  472. do { \
  473. switch ((_dst).bytes) { \
  474. case 2: \
  475. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  476. "w", unsigned short); \
  477. break; \
  478. case 4: \
  479. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  480. "l", unsigned int); \
  481. break; \
  482. case 8: \
  483. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  484. "q", unsigned long)); \
  485. break; \
  486. } \
  487. } while (0)
  488. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  489. do { \
  490. unsigned long _tmp; \
  491. \
  492. __asm__ __volatile__ ( \
  493. _PRE_EFLAGS("0", "3", "2") \
  494. _op _suffix " %1; " \
  495. _POST_EFLAGS("0", "3", "2") \
  496. : "=m" (_eflags), "+m" ((_dst).val), \
  497. "=&r" (_tmp) \
  498. : "i" (EFLAGS_MASK)); \
  499. } while (0)
  500. /* Instruction has only one explicit operand (no source operand). */
  501. #define emulate_1op(_op, _dst, _eflags) \
  502. do { \
  503. switch ((_dst).bytes) { \
  504. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  505. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  506. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  507. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  508. } \
  509. } while (0)
  510. /* Fetch next part of the instruction being emulated. */
  511. #define insn_fetch(_type, _size, _eip) \
  512. ({ unsigned long _x; \
  513. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  514. if (rc != X86EMUL_CONTINUE) \
  515. goto done; \
  516. (_eip) += (_size); \
  517. (_type)_x; \
  518. })
  519. #define insn_fetch_arr(_arr, _size, _eip) \
  520. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  521. if (rc != X86EMUL_CONTINUE) \
  522. goto done; \
  523. (_eip) += (_size); \
  524. })
  525. static inline unsigned long ad_mask(struct decode_cache *c)
  526. {
  527. return (1UL << (c->ad_bytes << 3)) - 1;
  528. }
  529. /* Access/update address held in a register, based on addressing mode. */
  530. static inline unsigned long
  531. address_mask(struct decode_cache *c, unsigned long reg)
  532. {
  533. if (c->ad_bytes == sizeof(unsigned long))
  534. return reg;
  535. else
  536. return reg & ad_mask(c);
  537. }
  538. static inline unsigned long
  539. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  540. {
  541. return base + address_mask(c, reg);
  542. }
  543. static inline void
  544. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  545. {
  546. if (c->ad_bytes == sizeof(unsigned long))
  547. *reg += inc;
  548. else
  549. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  550. }
  551. static inline void jmp_rel(struct decode_cache *c, int rel)
  552. {
  553. register_address_increment(c, &c->eip, rel);
  554. }
  555. static void set_seg_override(struct decode_cache *c, int seg)
  556. {
  557. c->has_seg_override = true;
  558. c->seg_override = seg;
  559. }
  560. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  561. struct x86_emulate_ops *ops, int seg)
  562. {
  563. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  564. return 0;
  565. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  566. }
  567. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  568. struct x86_emulate_ops *ops,
  569. struct decode_cache *c)
  570. {
  571. if (!c->has_seg_override)
  572. return 0;
  573. return seg_base(ctxt, ops, c->seg_override);
  574. }
  575. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  576. struct x86_emulate_ops *ops)
  577. {
  578. return seg_base(ctxt, ops, VCPU_SREG_ES);
  579. }
  580. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  581. struct x86_emulate_ops *ops)
  582. {
  583. return seg_base(ctxt, ops, VCPU_SREG_SS);
  584. }
  585. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  586. u32 error, bool valid)
  587. {
  588. ctxt->exception = vec;
  589. ctxt->error_code = error;
  590. ctxt->error_code_valid = valid;
  591. ctxt->restart = false;
  592. }
  593. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  594. {
  595. emulate_exception(ctxt, GP_VECTOR, err, true);
  596. }
  597. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  598. int err)
  599. {
  600. ctxt->cr2 = addr;
  601. emulate_exception(ctxt, PF_VECTOR, err, true);
  602. }
  603. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  604. {
  605. emulate_exception(ctxt, UD_VECTOR, 0, false);
  606. }
  607. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  608. {
  609. emulate_exception(ctxt, TS_VECTOR, err, true);
  610. }
  611. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  612. struct x86_emulate_ops *ops,
  613. unsigned long eip, u8 *dest)
  614. {
  615. struct fetch_cache *fc = &ctxt->decode.fetch;
  616. int rc;
  617. int size, cur_size;
  618. if (eip == fc->end) {
  619. cur_size = fc->end - fc->start;
  620. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  621. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  622. size, ctxt->vcpu, NULL);
  623. if (rc != X86EMUL_CONTINUE)
  624. return rc;
  625. fc->end += size;
  626. }
  627. *dest = fc->data[eip - fc->start];
  628. return X86EMUL_CONTINUE;
  629. }
  630. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  631. struct x86_emulate_ops *ops,
  632. unsigned long eip, void *dest, unsigned size)
  633. {
  634. int rc;
  635. /* x86 instructions are limited to 15 bytes. */
  636. if (eip + size - ctxt->eip > 15)
  637. return X86EMUL_UNHANDLEABLE;
  638. while (size--) {
  639. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  640. if (rc != X86EMUL_CONTINUE)
  641. return rc;
  642. }
  643. return X86EMUL_CONTINUE;
  644. }
  645. /*
  646. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  647. * pointer into the block that addresses the relevant register.
  648. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  649. */
  650. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  651. int highbyte_regs)
  652. {
  653. void *p;
  654. p = &regs[modrm_reg];
  655. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  656. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  657. return p;
  658. }
  659. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  660. struct x86_emulate_ops *ops,
  661. void *ptr,
  662. u16 *size, unsigned long *address, int op_bytes)
  663. {
  664. int rc;
  665. if (op_bytes == 2)
  666. op_bytes = 3;
  667. *address = 0;
  668. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  669. ctxt->vcpu, NULL);
  670. if (rc != X86EMUL_CONTINUE)
  671. return rc;
  672. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  673. ctxt->vcpu, NULL);
  674. return rc;
  675. }
  676. static int test_cc(unsigned int condition, unsigned int flags)
  677. {
  678. int rc = 0;
  679. switch ((condition & 15) >> 1) {
  680. case 0: /* o */
  681. rc |= (flags & EFLG_OF);
  682. break;
  683. case 1: /* b/c/nae */
  684. rc |= (flags & EFLG_CF);
  685. break;
  686. case 2: /* z/e */
  687. rc |= (flags & EFLG_ZF);
  688. break;
  689. case 3: /* be/na */
  690. rc |= (flags & (EFLG_CF|EFLG_ZF));
  691. break;
  692. case 4: /* s */
  693. rc |= (flags & EFLG_SF);
  694. break;
  695. case 5: /* p/pe */
  696. rc |= (flags & EFLG_PF);
  697. break;
  698. case 7: /* le/ng */
  699. rc |= (flags & EFLG_ZF);
  700. /* fall through */
  701. case 6: /* l/nge */
  702. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  703. break;
  704. }
  705. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  706. return (!!rc ^ (condition & 1));
  707. }
  708. static void decode_register_operand(struct operand *op,
  709. struct decode_cache *c,
  710. int inhibit_bytereg)
  711. {
  712. unsigned reg = c->modrm_reg;
  713. int highbyte_regs = c->rex_prefix == 0;
  714. if (!(c->d & ModRM))
  715. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  716. op->type = OP_REG;
  717. if ((c->d & ByteOp) && !inhibit_bytereg) {
  718. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  719. op->val = *(u8 *)op->ptr;
  720. op->bytes = 1;
  721. } else {
  722. op->ptr = decode_register(reg, c->regs, 0);
  723. op->bytes = c->op_bytes;
  724. switch (op->bytes) {
  725. case 2:
  726. op->val = *(u16 *)op->ptr;
  727. break;
  728. case 4:
  729. op->val = *(u32 *)op->ptr;
  730. break;
  731. case 8:
  732. op->val = *(u64 *) op->ptr;
  733. break;
  734. }
  735. }
  736. op->orig_val = op->val;
  737. }
  738. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  739. struct x86_emulate_ops *ops)
  740. {
  741. struct decode_cache *c = &ctxt->decode;
  742. u8 sib;
  743. int index_reg = 0, base_reg = 0, scale;
  744. int rc = X86EMUL_CONTINUE;
  745. if (c->rex_prefix) {
  746. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  747. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  748. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  749. }
  750. c->modrm = insn_fetch(u8, 1, c->eip);
  751. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  752. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  753. c->modrm_rm |= (c->modrm & 0x07);
  754. c->modrm_ea = 0;
  755. c->use_modrm_ea = 1;
  756. if (c->modrm_mod == 3) {
  757. c->modrm_ptr = decode_register(c->modrm_rm,
  758. c->regs, c->d & ByteOp);
  759. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  760. return rc;
  761. }
  762. if (c->ad_bytes == 2) {
  763. unsigned bx = c->regs[VCPU_REGS_RBX];
  764. unsigned bp = c->regs[VCPU_REGS_RBP];
  765. unsigned si = c->regs[VCPU_REGS_RSI];
  766. unsigned di = c->regs[VCPU_REGS_RDI];
  767. /* 16-bit ModR/M decode. */
  768. switch (c->modrm_mod) {
  769. case 0:
  770. if (c->modrm_rm == 6)
  771. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  772. break;
  773. case 1:
  774. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  775. break;
  776. case 2:
  777. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  778. break;
  779. }
  780. switch (c->modrm_rm) {
  781. case 0:
  782. c->modrm_ea += bx + si;
  783. break;
  784. case 1:
  785. c->modrm_ea += bx + di;
  786. break;
  787. case 2:
  788. c->modrm_ea += bp + si;
  789. break;
  790. case 3:
  791. c->modrm_ea += bp + di;
  792. break;
  793. case 4:
  794. c->modrm_ea += si;
  795. break;
  796. case 5:
  797. c->modrm_ea += di;
  798. break;
  799. case 6:
  800. if (c->modrm_mod != 0)
  801. c->modrm_ea += bp;
  802. break;
  803. case 7:
  804. c->modrm_ea += bx;
  805. break;
  806. }
  807. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  808. (c->modrm_rm == 6 && c->modrm_mod != 0))
  809. if (!c->has_seg_override)
  810. set_seg_override(c, VCPU_SREG_SS);
  811. c->modrm_ea = (u16)c->modrm_ea;
  812. } else {
  813. /* 32/64-bit ModR/M decode. */
  814. if ((c->modrm_rm & 7) == 4) {
  815. sib = insn_fetch(u8, 1, c->eip);
  816. index_reg |= (sib >> 3) & 7;
  817. base_reg |= sib & 7;
  818. scale = sib >> 6;
  819. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  820. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  821. else
  822. c->modrm_ea += c->regs[base_reg];
  823. if (index_reg != 4)
  824. c->modrm_ea += c->regs[index_reg] << scale;
  825. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  826. if (ctxt->mode == X86EMUL_MODE_PROT64)
  827. c->rip_relative = 1;
  828. } else
  829. c->modrm_ea += c->regs[c->modrm_rm];
  830. switch (c->modrm_mod) {
  831. case 0:
  832. if (c->modrm_rm == 5)
  833. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  834. break;
  835. case 1:
  836. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  837. break;
  838. case 2:
  839. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  840. break;
  841. }
  842. }
  843. done:
  844. return rc;
  845. }
  846. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  847. struct x86_emulate_ops *ops)
  848. {
  849. struct decode_cache *c = &ctxt->decode;
  850. int rc = X86EMUL_CONTINUE;
  851. switch (c->ad_bytes) {
  852. case 2:
  853. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  854. break;
  855. case 4:
  856. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  857. break;
  858. case 8:
  859. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  860. break;
  861. }
  862. done:
  863. return rc;
  864. }
  865. int
  866. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  867. {
  868. struct x86_emulate_ops *ops = ctxt->ops;
  869. struct decode_cache *c = &ctxt->decode;
  870. int rc = X86EMUL_CONTINUE;
  871. int mode = ctxt->mode;
  872. int def_op_bytes, def_ad_bytes, dual, goffset;
  873. struct opcode opcode, *g_mod012, *g_mod3;
  874. /* we cannot decode insn before we complete previous rep insn */
  875. WARN_ON(ctxt->restart);
  876. c->eip = ctxt->eip;
  877. c->fetch.start = c->fetch.end = c->eip;
  878. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  879. switch (mode) {
  880. case X86EMUL_MODE_REAL:
  881. case X86EMUL_MODE_VM86:
  882. case X86EMUL_MODE_PROT16:
  883. def_op_bytes = def_ad_bytes = 2;
  884. break;
  885. case X86EMUL_MODE_PROT32:
  886. def_op_bytes = def_ad_bytes = 4;
  887. break;
  888. #ifdef CONFIG_X86_64
  889. case X86EMUL_MODE_PROT64:
  890. def_op_bytes = 4;
  891. def_ad_bytes = 8;
  892. break;
  893. #endif
  894. default:
  895. return -1;
  896. }
  897. c->op_bytes = def_op_bytes;
  898. c->ad_bytes = def_ad_bytes;
  899. /* Legacy prefixes. */
  900. for (;;) {
  901. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  902. case 0x66: /* operand-size override */
  903. /* switch between 2/4 bytes */
  904. c->op_bytes = def_op_bytes ^ 6;
  905. break;
  906. case 0x67: /* address-size override */
  907. if (mode == X86EMUL_MODE_PROT64)
  908. /* switch between 4/8 bytes */
  909. c->ad_bytes = def_ad_bytes ^ 12;
  910. else
  911. /* switch between 2/4 bytes */
  912. c->ad_bytes = def_ad_bytes ^ 6;
  913. break;
  914. case 0x26: /* ES override */
  915. case 0x2e: /* CS override */
  916. case 0x36: /* SS override */
  917. case 0x3e: /* DS override */
  918. set_seg_override(c, (c->b >> 3) & 3);
  919. break;
  920. case 0x64: /* FS override */
  921. case 0x65: /* GS override */
  922. set_seg_override(c, c->b & 7);
  923. break;
  924. case 0x40 ... 0x4f: /* REX */
  925. if (mode != X86EMUL_MODE_PROT64)
  926. goto done_prefixes;
  927. c->rex_prefix = c->b;
  928. continue;
  929. case 0xf0: /* LOCK */
  930. c->lock_prefix = 1;
  931. break;
  932. case 0xf2: /* REPNE/REPNZ */
  933. c->rep_prefix = REPNE_PREFIX;
  934. break;
  935. case 0xf3: /* REP/REPE/REPZ */
  936. c->rep_prefix = REPE_PREFIX;
  937. break;
  938. default:
  939. goto done_prefixes;
  940. }
  941. /* Any legacy prefix after a REX prefix nullifies its effect. */
  942. c->rex_prefix = 0;
  943. }
  944. done_prefixes:
  945. /* REX prefix. */
  946. if (c->rex_prefix)
  947. if (c->rex_prefix & 8)
  948. c->op_bytes = 8; /* REX.W */
  949. /* Opcode byte(s). */
  950. opcode = opcode_table[c->b];
  951. if (opcode.flags == 0) {
  952. /* Two-byte opcode? */
  953. if (c->b == 0x0f) {
  954. c->twobyte = 1;
  955. c->b = insn_fetch(u8, 1, c->eip);
  956. opcode = twobyte_table[c->b];
  957. }
  958. }
  959. c->d = opcode.flags;
  960. if (c->d & Group) {
  961. dual = c->d & GroupDual;
  962. c->modrm = insn_fetch(u8, 1, c->eip);
  963. --c->eip;
  964. if (c->d & GroupDual) {
  965. g_mod012 = opcode.u.gdual->mod012;
  966. g_mod3 = opcode.u.gdual->mod3;
  967. } else
  968. g_mod012 = g_mod3 = opcode.u.group;
  969. c->d &= ~(Group | GroupDual);
  970. goffset = (c->modrm >> 3) & 7;
  971. if ((c->modrm >> 6) == 3)
  972. opcode = g_mod3[goffset];
  973. else
  974. opcode = g_mod012[goffset];
  975. c->d |= opcode.flags;
  976. }
  977. /* Unrecognised? */
  978. if (c->d == 0 || (c->d & Undefined)) {
  979. DPRINTF("Cannot emulate %02x\n", c->b);
  980. return -1;
  981. }
  982. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  983. c->op_bytes = 8;
  984. /* ModRM and SIB bytes. */
  985. if (c->d & ModRM)
  986. rc = decode_modrm(ctxt, ops);
  987. else if (c->d & MemAbs)
  988. rc = decode_abs(ctxt, ops);
  989. if (rc != X86EMUL_CONTINUE)
  990. goto done;
  991. if (!c->has_seg_override)
  992. set_seg_override(c, VCPU_SREG_DS);
  993. if (!(!c->twobyte && c->b == 0x8d))
  994. c->modrm_ea += seg_override_base(ctxt, ops, c);
  995. if (c->ad_bytes != 8)
  996. c->modrm_ea = (u32)c->modrm_ea;
  997. if (c->rip_relative)
  998. c->modrm_ea += c->eip;
  999. /*
  1000. * Decode and fetch the source operand: register, memory
  1001. * or immediate.
  1002. */
  1003. switch (c->d & SrcMask) {
  1004. case SrcNone:
  1005. break;
  1006. case SrcReg:
  1007. decode_register_operand(&c->src, c, 0);
  1008. break;
  1009. case SrcMem16:
  1010. c->src.bytes = 2;
  1011. goto srcmem_common;
  1012. case SrcMem32:
  1013. c->src.bytes = 4;
  1014. goto srcmem_common;
  1015. case SrcMem:
  1016. c->src.bytes = (c->d & ByteOp) ? 1 :
  1017. c->op_bytes;
  1018. /* Don't fetch the address for invlpg: it could be unmapped. */
  1019. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  1020. break;
  1021. srcmem_common:
  1022. /*
  1023. * For instructions with a ModR/M byte, switch to register
  1024. * access if Mod = 3.
  1025. */
  1026. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1027. c->src.type = OP_REG;
  1028. c->src.val = c->modrm_val;
  1029. c->src.ptr = c->modrm_ptr;
  1030. break;
  1031. }
  1032. c->src.type = OP_MEM;
  1033. c->src.ptr = (unsigned long *)c->modrm_ea;
  1034. c->src.val = 0;
  1035. break;
  1036. case SrcImm:
  1037. case SrcImmU:
  1038. c->src.type = OP_IMM;
  1039. c->src.ptr = (unsigned long *)c->eip;
  1040. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1041. if (c->src.bytes == 8)
  1042. c->src.bytes = 4;
  1043. /* NB. Immediates are sign-extended as necessary. */
  1044. switch (c->src.bytes) {
  1045. case 1:
  1046. c->src.val = insn_fetch(s8, 1, c->eip);
  1047. break;
  1048. case 2:
  1049. c->src.val = insn_fetch(s16, 2, c->eip);
  1050. break;
  1051. case 4:
  1052. c->src.val = insn_fetch(s32, 4, c->eip);
  1053. break;
  1054. }
  1055. if ((c->d & SrcMask) == SrcImmU) {
  1056. switch (c->src.bytes) {
  1057. case 1:
  1058. c->src.val &= 0xff;
  1059. break;
  1060. case 2:
  1061. c->src.val &= 0xffff;
  1062. break;
  1063. case 4:
  1064. c->src.val &= 0xffffffff;
  1065. break;
  1066. }
  1067. }
  1068. break;
  1069. case SrcImmByte:
  1070. case SrcImmUByte:
  1071. c->src.type = OP_IMM;
  1072. c->src.ptr = (unsigned long *)c->eip;
  1073. c->src.bytes = 1;
  1074. if ((c->d & SrcMask) == SrcImmByte)
  1075. c->src.val = insn_fetch(s8, 1, c->eip);
  1076. else
  1077. c->src.val = insn_fetch(u8, 1, c->eip);
  1078. break;
  1079. case SrcAcc:
  1080. c->src.type = OP_REG;
  1081. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1082. c->src.ptr = &c->regs[VCPU_REGS_RAX];
  1083. switch (c->src.bytes) {
  1084. case 1:
  1085. c->src.val = *(u8 *)c->src.ptr;
  1086. break;
  1087. case 2:
  1088. c->src.val = *(u16 *)c->src.ptr;
  1089. break;
  1090. case 4:
  1091. c->src.val = *(u32 *)c->src.ptr;
  1092. break;
  1093. case 8:
  1094. c->src.val = *(u64 *)c->src.ptr;
  1095. break;
  1096. }
  1097. break;
  1098. case SrcOne:
  1099. c->src.bytes = 1;
  1100. c->src.val = 1;
  1101. break;
  1102. case SrcSI:
  1103. c->src.type = OP_MEM;
  1104. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1105. c->src.ptr = (unsigned long *)
  1106. register_address(c, seg_override_base(ctxt, ops, c),
  1107. c->regs[VCPU_REGS_RSI]);
  1108. c->src.val = 0;
  1109. break;
  1110. case SrcImmFAddr:
  1111. c->src.type = OP_IMM;
  1112. c->src.ptr = (unsigned long *)c->eip;
  1113. c->src.bytes = c->op_bytes + 2;
  1114. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  1115. break;
  1116. case SrcMemFAddr:
  1117. c->src.type = OP_MEM;
  1118. c->src.ptr = (unsigned long *)c->modrm_ea;
  1119. c->src.bytes = c->op_bytes + 2;
  1120. break;
  1121. }
  1122. /*
  1123. * Decode and fetch the second source operand: register, memory
  1124. * or immediate.
  1125. */
  1126. switch (c->d & Src2Mask) {
  1127. case Src2None:
  1128. break;
  1129. case Src2CL:
  1130. c->src2.bytes = 1;
  1131. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1132. break;
  1133. case Src2ImmByte:
  1134. c->src2.type = OP_IMM;
  1135. c->src2.ptr = (unsigned long *)c->eip;
  1136. c->src2.bytes = 1;
  1137. c->src2.val = insn_fetch(u8, 1, c->eip);
  1138. break;
  1139. case Src2One:
  1140. c->src2.bytes = 1;
  1141. c->src2.val = 1;
  1142. break;
  1143. }
  1144. /* Decode and fetch the destination operand: register or memory. */
  1145. switch (c->d & DstMask) {
  1146. case ImplicitOps:
  1147. /* Special instructions do their own operand decoding. */
  1148. return 0;
  1149. case DstReg:
  1150. decode_register_operand(&c->dst, c,
  1151. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1152. break;
  1153. case DstMem:
  1154. case DstMem64:
  1155. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1156. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1157. c->dst.type = OP_REG;
  1158. c->dst.val = c->dst.orig_val = c->modrm_val;
  1159. c->dst.ptr = c->modrm_ptr;
  1160. break;
  1161. }
  1162. c->dst.type = OP_MEM;
  1163. c->dst.ptr = (unsigned long *)c->modrm_ea;
  1164. if ((c->d & DstMask) == DstMem64)
  1165. c->dst.bytes = 8;
  1166. else
  1167. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1168. c->dst.val = 0;
  1169. if (c->d & BitOp) {
  1170. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1171. c->dst.ptr = (void *)c->dst.ptr +
  1172. (c->src.val & mask) / 8;
  1173. }
  1174. break;
  1175. case DstAcc:
  1176. c->dst.type = OP_REG;
  1177. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1178. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1179. switch (c->dst.bytes) {
  1180. case 1:
  1181. c->dst.val = *(u8 *)c->dst.ptr;
  1182. break;
  1183. case 2:
  1184. c->dst.val = *(u16 *)c->dst.ptr;
  1185. break;
  1186. case 4:
  1187. c->dst.val = *(u32 *)c->dst.ptr;
  1188. break;
  1189. case 8:
  1190. c->dst.val = *(u64 *)c->dst.ptr;
  1191. break;
  1192. }
  1193. c->dst.orig_val = c->dst.val;
  1194. break;
  1195. case DstDI:
  1196. c->dst.type = OP_MEM;
  1197. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1198. c->dst.ptr = (unsigned long *)
  1199. register_address(c, es_base(ctxt, ops),
  1200. c->regs[VCPU_REGS_RDI]);
  1201. c->dst.val = 0;
  1202. break;
  1203. }
  1204. done:
  1205. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1206. }
  1207. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1208. struct x86_emulate_ops *ops,
  1209. unsigned long addr, void *dest, unsigned size)
  1210. {
  1211. int rc;
  1212. struct read_cache *mc = &ctxt->decode.mem_read;
  1213. u32 err;
  1214. while (size) {
  1215. int n = min(size, 8u);
  1216. size -= n;
  1217. if (mc->pos < mc->end)
  1218. goto read_cached;
  1219. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  1220. ctxt->vcpu);
  1221. if (rc == X86EMUL_PROPAGATE_FAULT)
  1222. emulate_pf(ctxt, addr, err);
  1223. if (rc != X86EMUL_CONTINUE)
  1224. return rc;
  1225. mc->end += n;
  1226. read_cached:
  1227. memcpy(dest, mc->data + mc->pos, n);
  1228. mc->pos += n;
  1229. dest += n;
  1230. addr += n;
  1231. }
  1232. return X86EMUL_CONTINUE;
  1233. }
  1234. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1235. struct x86_emulate_ops *ops,
  1236. unsigned int size, unsigned short port,
  1237. void *dest)
  1238. {
  1239. struct read_cache *rc = &ctxt->decode.io_read;
  1240. if (rc->pos == rc->end) { /* refill pio read ahead */
  1241. struct decode_cache *c = &ctxt->decode;
  1242. unsigned int in_page, n;
  1243. unsigned int count = c->rep_prefix ?
  1244. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1245. in_page = (ctxt->eflags & EFLG_DF) ?
  1246. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1247. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1248. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1249. count);
  1250. if (n == 0)
  1251. n = 1;
  1252. rc->pos = rc->end = 0;
  1253. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  1254. return 0;
  1255. rc->end = n * size;
  1256. }
  1257. memcpy(dest, rc->data + rc->pos, size);
  1258. rc->pos += size;
  1259. return 1;
  1260. }
  1261. static u32 desc_limit_scaled(struct desc_struct *desc)
  1262. {
  1263. u32 limit = get_desc_limit(desc);
  1264. return desc->g ? (limit << 12) | 0xfff : limit;
  1265. }
  1266. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1267. struct x86_emulate_ops *ops,
  1268. u16 selector, struct desc_ptr *dt)
  1269. {
  1270. if (selector & 1 << 2) {
  1271. struct desc_struct desc;
  1272. memset (dt, 0, sizeof *dt);
  1273. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  1274. return;
  1275. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1276. dt->address = get_desc_base(&desc);
  1277. } else
  1278. ops->get_gdt(dt, ctxt->vcpu);
  1279. }
  1280. /* allowed just for 8 bytes segments */
  1281. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1282. struct x86_emulate_ops *ops,
  1283. u16 selector, struct desc_struct *desc)
  1284. {
  1285. struct desc_ptr dt;
  1286. u16 index = selector >> 3;
  1287. int ret;
  1288. u32 err;
  1289. ulong addr;
  1290. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1291. if (dt.size < index * 8 + 7) {
  1292. emulate_gp(ctxt, selector & 0xfffc);
  1293. return X86EMUL_PROPAGATE_FAULT;
  1294. }
  1295. addr = dt.address + index * 8;
  1296. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1297. if (ret == X86EMUL_PROPAGATE_FAULT)
  1298. emulate_pf(ctxt, addr, err);
  1299. return ret;
  1300. }
  1301. /* allowed just for 8 bytes segments */
  1302. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1303. struct x86_emulate_ops *ops,
  1304. u16 selector, struct desc_struct *desc)
  1305. {
  1306. struct desc_ptr dt;
  1307. u16 index = selector >> 3;
  1308. u32 err;
  1309. ulong addr;
  1310. int ret;
  1311. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1312. if (dt.size < index * 8 + 7) {
  1313. emulate_gp(ctxt, selector & 0xfffc);
  1314. return X86EMUL_PROPAGATE_FAULT;
  1315. }
  1316. addr = dt.address + index * 8;
  1317. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1318. if (ret == X86EMUL_PROPAGATE_FAULT)
  1319. emulate_pf(ctxt, addr, err);
  1320. return ret;
  1321. }
  1322. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1323. struct x86_emulate_ops *ops,
  1324. u16 selector, int seg)
  1325. {
  1326. struct desc_struct seg_desc;
  1327. u8 dpl, rpl, cpl;
  1328. unsigned err_vec = GP_VECTOR;
  1329. u32 err_code = 0;
  1330. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1331. int ret;
  1332. memset(&seg_desc, 0, sizeof seg_desc);
  1333. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1334. || ctxt->mode == X86EMUL_MODE_REAL) {
  1335. /* set real mode segment descriptor */
  1336. set_desc_base(&seg_desc, selector << 4);
  1337. set_desc_limit(&seg_desc, 0xffff);
  1338. seg_desc.type = 3;
  1339. seg_desc.p = 1;
  1340. seg_desc.s = 1;
  1341. goto load;
  1342. }
  1343. /* NULL selector is not valid for TR, CS and SS */
  1344. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1345. && null_selector)
  1346. goto exception;
  1347. /* TR should be in GDT only */
  1348. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1349. goto exception;
  1350. if (null_selector) /* for NULL selector skip all following checks */
  1351. goto load;
  1352. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1353. if (ret != X86EMUL_CONTINUE)
  1354. return ret;
  1355. err_code = selector & 0xfffc;
  1356. err_vec = GP_VECTOR;
  1357. /* can't load system descriptor into segment selecor */
  1358. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1359. goto exception;
  1360. if (!seg_desc.p) {
  1361. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1362. goto exception;
  1363. }
  1364. rpl = selector & 3;
  1365. dpl = seg_desc.dpl;
  1366. cpl = ops->cpl(ctxt->vcpu);
  1367. switch (seg) {
  1368. case VCPU_SREG_SS:
  1369. /*
  1370. * segment is not a writable data segment or segment
  1371. * selector's RPL != CPL or segment selector's RPL != CPL
  1372. */
  1373. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1374. goto exception;
  1375. break;
  1376. case VCPU_SREG_CS:
  1377. if (!(seg_desc.type & 8))
  1378. goto exception;
  1379. if (seg_desc.type & 4) {
  1380. /* conforming */
  1381. if (dpl > cpl)
  1382. goto exception;
  1383. } else {
  1384. /* nonconforming */
  1385. if (rpl > cpl || dpl != cpl)
  1386. goto exception;
  1387. }
  1388. /* CS(RPL) <- CPL */
  1389. selector = (selector & 0xfffc) | cpl;
  1390. break;
  1391. case VCPU_SREG_TR:
  1392. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1393. goto exception;
  1394. break;
  1395. case VCPU_SREG_LDTR:
  1396. if (seg_desc.s || seg_desc.type != 2)
  1397. goto exception;
  1398. break;
  1399. default: /* DS, ES, FS, or GS */
  1400. /*
  1401. * segment is not a data or readable code segment or
  1402. * ((segment is a data or nonconforming code segment)
  1403. * and (both RPL and CPL > DPL))
  1404. */
  1405. if ((seg_desc.type & 0xa) == 0x8 ||
  1406. (((seg_desc.type & 0xc) != 0xc) &&
  1407. (rpl > dpl && cpl > dpl)))
  1408. goto exception;
  1409. break;
  1410. }
  1411. if (seg_desc.s) {
  1412. /* mark segment as accessed */
  1413. seg_desc.type |= 1;
  1414. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1415. if (ret != X86EMUL_CONTINUE)
  1416. return ret;
  1417. }
  1418. load:
  1419. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1420. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  1421. return X86EMUL_CONTINUE;
  1422. exception:
  1423. emulate_exception(ctxt, err_vec, err_code, true);
  1424. return X86EMUL_PROPAGATE_FAULT;
  1425. }
  1426. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1427. struct x86_emulate_ops *ops)
  1428. {
  1429. int rc;
  1430. struct decode_cache *c = &ctxt->decode;
  1431. u32 err;
  1432. switch (c->dst.type) {
  1433. case OP_REG:
  1434. /* The 4-byte case *is* correct:
  1435. * in 64-bit mode we zero-extend.
  1436. */
  1437. switch (c->dst.bytes) {
  1438. case 1:
  1439. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1440. break;
  1441. case 2:
  1442. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1443. break;
  1444. case 4:
  1445. *c->dst.ptr = (u32)c->dst.val;
  1446. break; /* 64b: zero-ext */
  1447. case 8:
  1448. *c->dst.ptr = c->dst.val;
  1449. break;
  1450. }
  1451. break;
  1452. case OP_MEM:
  1453. if (c->lock_prefix)
  1454. rc = ops->cmpxchg_emulated(
  1455. (unsigned long)c->dst.ptr,
  1456. &c->dst.orig_val,
  1457. &c->dst.val,
  1458. c->dst.bytes,
  1459. &err,
  1460. ctxt->vcpu);
  1461. else
  1462. rc = ops->write_emulated(
  1463. (unsigned long)c->dst.ptr,
  1464. &c->dst.val,
  1465. c->dst.bytes,
  1466. &err,
  1467. ctxt->vcpu);
  1468. if (rc == X86EMUL_PROPAGATE_FAULT)
  1469. emulate_pf(ctxt,
  1470. (unsigned long)c->dst.ptr, err);
  1471. if (rc != X86EMUL_CONTINUE)
  1472. return rc;
  1473. break;
  1474. case OP_NONE:
  1475. /* no writeback */
  1476. break;
  1477. default:
  1478. break;
  1479. }
  1480. return X86EMUL_CONTINUE;
  1481. }
  1482. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1483. struct x86_emulate_ops *ops)
  1484. {
  1485. struct decode_cache *c = &ctxt->decode;
  1486. c->dst.type = OP_MEM;
  1487. c->dst.bytes = c->op_bytes;
  1488. c->dst.val = c->src.val;
  1489. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1490. c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
  1491. c->regs[VCPU_REGS_RSP]);
  1492. }
  1493. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1494. struct x86_emulate_ops *ops,
  1495. void *dest, int len)
  1496. {
  1497. struct decode_cache *c = &ctxt->decode;
  1498. int rc;
  1499. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  1500. c->regs[VCPU_REGS_RSP]),
  1501. dest, len);
  1502. if (rc != X86EMUL_CONTINUE)
  1503. return rc;
  1504. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1505. return rc;
  1506. }
  1507. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1508. struct x86_emulate_ops *ops,
  1509. void *dest, int len)
  1510. {
  1511. int rc;
  1512. unsigned long val, change_mask;
  1513. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1514. int cpl = ops->cpl(ctxt->vcpu);
  1515. rc = emulate_pop(ctxt, ops, &val, len);
  1516. if (rc != X86EMUL_CONTINUE)
  1517. return rc;
  1518. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1519. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1520. switch(ctxt->mode) {
  1521. case X86EMUL_MODE_PROT64:
  1522. case X86EMUL_MODE_PROT32:
  1523. case X86EMUL_MODE_PROT16:
  1524. if (cpl == 0)
  1525. change_mask |= EFLG_IOPL;
  1526. if (cpl <= iopl)
  1527. change_mask |= EFLG_IF;
  1528. break;
  1529. case X86EMUL_MODE_VM86:
  1530. if (iopl < 3) {
  1531. emulate_gp(ctxt, 0);
  1532. return X86EMUL_PROPAGATE_FAULT;
  1533. }
  1534. change_mask |= EFLG_IF;
  1535. break;
  1536. default: /* real mode */
  1537. change_mask |= (EFLG_IOPL | EFLG_IF);
  1538. break;
  1539. }
  1540. *(unsigned long *)dest =
  1541. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1542. return rc;
  1543. }
  1544. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1545. struct x86_emulate_ops *ops, int seg)
  1546. {
  1547. struct decode_cache *c = &ctxt->decode;
  1548. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1549. emulate_push(ctxt, ops);
  1550. }
  1551. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1552. struct x86_emulate_ops *ops, int seg)
  1553. {
  1554. struct decode_cache *c = &ctxt->decode;
  1555. unsigned long selector;
  1556. int rc;
  1557. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1558. if (rc != X86EMUL_CONTINUE)
  1559. return rc;
  1560. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1561. return rc;
  1562. }
  1563. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1564. struct x86_emulate_ops *ops)
  1565. {
  1566. struct decode_cache *c = &ctxt->decode;
  1567. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1568. int rc = X86EMUL_CONTINUE;
  1569. int reg = VCPU_REGS_RAX;
  1570. while (reg <= VCPU_REGS_RDI) {
  1571. (reg == VCPU_REGS_RSP) ?
  1572. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1573. emulate_push(ctxt, ops);
  1574. rc = writeback(ctxt, ops);
  1575. if (rc != X86EMUL_CONTINUE)
  1576. return rc;
  1577. ++reg;
  1578. }
  1579. /* Disable writeback. */
  1580. c->dst.type = OP_NONE;
  1581. return rc;
  1582. }
  1583. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1584. struct x86_emulate_ops *ops)
  1585. {
  1586. struct decode_cache *c = &ctxt->decode;
  1587. int rc = X86EMUL_CONTINUE;
  1588. int reg = VCPU_REGS_RDI;
  1589. while (reg >= VCPU_REGS_RAX) {
  1590. if (reg == VCPU_REGS_RSP) {
  1591. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1592. c->op_bytes);
  1593. --reg;
  1594. }
  1595. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1596. if (rc != X86EMUL_CONTINUE)
  1597. break;
  1598. --reg;
  1599. }
  1600. return rc;
  1601. }
  1602. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1603. struct x86_emulate_ops *ops)
  1604. {
  1605. struct decode_cache *c = &ctxt->decode;
  1606. int rc = X86EMUL_CONTINUE;
  1607. unsigned long temp_eip = 0;
  1608. unsigned long temp_eflags = 0;
  1609. unsigned long cs = 0;
  1610. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1611. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1612. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1613. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1614. /* TODO: Add stack limit check */
  1615. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1616. if (rc != X86EMUL_CONTINUE)
  1617. return rc;
  1618. if (temp_eip & ~0xffff) {
  1619. emulate_gp(ctxt, 0);
  1620. return X86EMUL_PROPAGATE_FAULT;
  1621. }
  1622. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1623. if (rc != X86EMUL_CONTINUE)
  1624. return rc;
  1625. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1626. if (rc != X86EMUL_CONTINUE)
  1627. return rc;
  1628. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1629. if (rc != X86EMUL_CONTINUE)
  1630. return rc;
  1631. c->eip = temp_eip;
  1632. if (c->op_bytes == 4)
  1633. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1634. else if (c->op_bytes == 2) {
  1635. ctxt->eflags &= ~0xffff;
  1636. ctxt->eflags |= temp_eflags;
  1637. }
  1638. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1639. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1640. return rc;
  1641. }
  1642. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1643. struct x86_emulate_ops* ops)
  1644. {
  1645. switch(ctxt->mode) {
  1646. case X86EMUL_MODE_REAL:
  1647. return emulate_iret_real(ctxt, ops);
  1648. case X86EMUL_MODE_VM86:
  1649. case X86EMUL_MODE_PROT16:
  1650. case X86EMUL_MODE_PROT32:
  1651. case X86EMUL_MODE_PROT64:
  1652. default:
  1653. /* iret from protected mode unimplemented yet */
  1654. return X86EMUL_UNHANDLEABLE;
  1655. }
  1656. }
  1657. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1658. struct x86_emulate_ops *ops)
  1659. {
  1660. struct decode_cache *c = &ctxt->decode;
  1661. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1662. }
  1663. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1664. {
  1665. struct decode_cache *c = &ctxt->decode;
  1666. switch (c->modrm_reg) {
  1667. case 0: /* rol */
  1668. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1669. break;
  1670. case 1: /* ror */
  1671. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1672. break;
  1673. case 2: /* rcl */
  1674. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1675. break;
  1676. case 3: /* rcr */
  1677. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1678. break;
  1679. case 4: /* sal/shl */
  1680. case 6: /* sal/shl */
  1681. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1682. break;
  1683. case 5: /* shr */
  1684. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1685. break;
  1686. case 7: /* sar */
  1687. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1688. break;
  1689. }
  1690. }
  1691. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1692. struct x86_emulate_ops *ops)
  1693. {
  1694. struct decode_cache *c = &ctxt->decode;
  1695. switch (c->modrm_reg) {
  1696. case 0 ... 1: /* test */
  1697. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1698. break;
  1699. case 2: /* not */
  1700. c->dst.val = ~c->dst.val;
  1701. break;
  1702. case 3: /* neg */
  1703. emulate_1op("neg", c->dst, ctxt->eflags);
  1704. break;
  1705. default:
  1706. return 0;
  1707. }
  1708. return 1;
  1709. }
  1710. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1711. struct x86_emulate_ops *ops)
  1712. {
  1713. struct decode_cache *c = &ctxt->decode;
  1714. switch (c->modrm_reg) {
  1715. case 0: /* inc */
  1716. emulate_1op("inc", c->dst, ctxt->eflags);
  1717. break;
  1718. case 1: /* dec */
  1719. emulate_1op("dec", c->dst, ctxt->eflags);
  1720. break;
  1721. case 2: /* call near abs */ {
  1722. long int old_eip;
  1723. old_eip = c->eip;
  1724. c->eip = c->src.val;
  1725. c->src.val = old_eip;
  1726. emulate_push(ctxt, ops);
  1727. break;
  1728. }
  1729. case 4: /* jmp abs */
  1730. c->eip = c->src.val;
  1731. break;
  1732. case 6: /* push */
  1733. emulate_push(ctxt, ops);
  1734. break;
  1735. }
  1736. return X86EMUL_CONTINUE;
  1737. }
  1738. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1739. struct x86_emulate_ops *ops)
  1740. {
  1741. struct decode_cache *c = &ctxt->decode;
  1742. u64 old = c->dst.orig_val64;
  1743. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1744. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1745. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1746. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1747. ctxt->eflags &= ~EFLG_ZF;
  1748. } else {
  1749. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1750. (u32) c->regs[VCPU_REGS_RBX];
  1751. ctxt->eflags |= EFLG_ZF;
  1752. }
  1753. return X86EMUL_CONTINUE;
  1754. }
  1755. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1756. struct x86_emulate_ops *ops)
  1757. {
  1758. struct decode_cache *c = &ctxt->decode;
  1759. int rc;
  1760. unsigned long cs;
  1761. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1762. if (rc != X86EMUL_CONTINUE)
  1763. return rc;
  1764. if (c->op_bytes == 4)
  1765. c->eip = (u32)c->eip;
  1766. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1767. if (rc != X86EMUL_CONTINUE)
  1768. return rc;
  1769. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1770. return rc;
  1771. }
  1772. static inline void
  1773. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1774. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1775. struct desc_struct *ss)
  1776. {
  1777. memset(cs, 0, sizeof(struct desc_struct));
  1778. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1779. memset(ss, 0, sizeof(struct desc_struct));
  1780. cs->l = 0; /* will be adjusted later */
  1781. set_desc_base(cs, 0); /* flat segment */
  1782. cs->g = 1; /* 4kb granularity */
  1783. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1784. cs->type = 0x0b; /* Read, Execute, Accessed */
  1785. cs->s = 1;
  1786. cs->dpl = 0; /* will be adjusted later */
  1787. cs->p = 1;
  1788. cs->d = 1;
  1789. set_desc_base(ss, 0); /* flat segment */
  1790. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1791. ss->g = 1; /* 4kb granularity */
  1792. ss->s = 1;
  1793. ss->type = 0x03; /* Read/Write, Accessed */
  1794. ss->d = 1; /* 32bit stack segment */
  1795. ss->dpl = 0;
  1796. ss->p = 1;
  1797. }
  1798. static int
  1799. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1800. {
  1801. struct decode_cache *c = &ctxt->decode;
  1802. struct desc_struct cs, ss;
  1803. u64 msr_data;
  1804. u16 cs_sel, ss_sel;
  1805. /* syscall is not available in real mode */
  1806. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1807. ctxt->mode == X86EMUL_MODE_VM86) {
  1808. emulate_ud(ctxt);
  1809. return X86EMUL_PROPAGATE_FAULT;
  1810. }
  1811. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1812. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1813. msr_data >>= 32;
  1814. cs_sel = (u16)(msr_data & 0xfffc);
  1815. ss_sel = (u16)(msr_data + 8);
  1816. if (is_long_mode(ctxt->vcpu)) {
  1817. cs.d = 0;
  1818. cs.l = 1;
  1819. }
  1820. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1821. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1822. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1823. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1824. c->regs[VCPU_REGS_RCX] = c->eip;
  1825. if (is_long_mode(ctxt->vcpu)) {
  1826. #ifdef CONFIG_X86_64
  1827. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1828. ops->get_msr(ctxt->vcpu,
  1829. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1830. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1831. c->eip = msr_data;
  1832. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1833. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1834. #endif
  1835. } else {
  1836. /* legacy mode */
  1837. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1838. c->eip = (u32)msr_data;
  1839. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1840. }
  1841. return X86EMUL_CONTINUE;
  1842. }
  1843. static int
  1844. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1845. {
  1846. struct decode_cache *c = &ctxt->decode;
  1847. struct desc_struct cs, ss;
  1848. u64 msr_data;
  1849. u16 cs_sel, ss_sel;
  1850. /* inject #GP if in real mode */
  1851. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1852. emulate_gp(ctxt, 0);
  1853. return X86EMUL_PROPAGATE_FAULT;
  1854. }
  1855. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1856. * Therefore, we inject an #UD.
  1857. */
  1858. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1859. emulate_ud(ctxt);
  1860. return X86EMUL_PROPAGATE_FAULT;
  1861. }
  1862. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1863. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1864. switch (ctxt->mode) {
  1865. case X86EMUL_MODE_PROT32:
  1866. if ((msr_data & 0xfffc) == 0x0) {
  1867. emulate_gp(ctxt, 0);
  1868. return X86EMUL_PROPAGATE_FAULT;
  1869. }
  1870. break;
  1871. case X86EMUL_MODE_PROT64:
  1872. if (msr_data == 0x0) {
  1873. emulate_gp(ctxt, 0);
  1874. return X86EMUL_PROPAGATE_FAULT;
  1875. }
  1876. break;
  1877. }
  1878. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1879. cs_sel = (u16)msr_data;
  1880. cs_sel &= ~SELECTOR_RPL_MASK;
  1881. ss_sel = cs_sel + 8;
  1882. ss_sel &= ~SELECTOR_RPL_MASK;
  1883. if (ctxt->mode == X86EMUL_MODE_PROT64
  1884. || is_long_mode(ctxt->vcpu)) {
  1885. cs.d = 0;
  1886. cs.l = 1;
  1887. }
  1888. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1889. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1890. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1891. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1892. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1893. c->eip = msr_data;
  1894. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1895. c->regs[VCPU_REGS_RSP] = msr_data;
  1896. return X86EMUL_CONTINUE;
  1897. }
  1898. static int
  1899. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1900. {
  1901. struct decode_cache *c = &ctxt->decode;
  1902. struct desc_struct cs, ss;
  1903. u64 msr_data;
  1904. int usermode;
  1905. u16 cs_sel, ss_sel;
  1906. /* inject #GP if in real mode or Virtual 8086 mode */
  1907. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1908. ctxt->mode == X86EMUL_MODE_VM86) {
  1909. emulate_gp(ctxt, 0);
  1910. return X86EMUL_PROPAGATE_FAULT;
  1911. }
  1912. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1913. if ((c->rex_prefix & 0x8) != 0x0)
  1914. usermode = X86EMUL_MODE_PROT64;
  1915. else
  1916. usermode = X86EMUL_MODE_PROT32;
  1917. cs.dpl = 3;
  1918. ss.dpl = 3;
  1919. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1920. switch (usermode) {
  1921. case X86EMUL_MODE_PROT32:
  1922. cs_sel = (u16)(msr_data + 16);
  1923. if ((msr_data & 0xfffc) == 0x0) {
  1924. emulate_gp(ctxt, 0);
  1925. return X86EMUL_PROPAGATE_FAULT;
  1926. }
  1927. ss_sel = (u16)(msr_data + 24);
  1928. break;
  1929. case X86EMUL_MODE_PROT64:
  1930. cs_sel = (u16)(msr_data + 32);
  1931. if (msr_data == 0x0) {
  1932. emulate_gp(ctxt, 0);
  1933. return X86EMUL_PROPAGATE_FAULT;
  1934. }
  1935. ss_sel = cs_sel + 8;
  1936. cs.d = 0;
  1937. cs.l = 1;
  1938. break;
  1939. }
  1940. cs_sel |= SELECTOR_RPL_MASK;
  1941. ss_sel |= SELECTOR_RPL_MASK;
  1942. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1943. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1944. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1945. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1946. c->eip = c->regs[VCPU_REGS_RDX];
  1947. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1948. return X86EMUL_CONTINUE;
  1949. }
  1950. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1951. struct x86_emulate_ops *ops)
  1952. {
  1953. int iopl;
  1954. if (ctxt->mode == X86EMUL_MODE_REAL)
  1955. return false;
  1956. if (ctxt->mode == X86EMUL_MODE_VM86)
  1957. return true;
  1958. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1959. return ops->cpl(ctxt->vcpu) > iopl;
  1960. }
  1961. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1962. struct x86_emulate_ops *ops,
  1963. u16 port, u16 len)
  1964. {
  1965. struct desc_struct tr_seg;
  1966. int r;
  1967. u16 io_bitmap_ptr;
  1968. u8 perm, bit_idx = port & 0x7;
  1969. unsigned mask = (1 << len) - 1;
  1970. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1971. if (!tr_seg.p)
  1972. return false;
  1973. if (desc_limit_scaled(&tr_seg) < 103)
  1974. return false;
  1975. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1976. ctxt->vcpu, NULL);
  1977. if (r != X86EMUL_CONTINUE)
  1978. return false;
  1979. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1980. return false;
  1981. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1982. &perm, 1, ctxt->vcpu, NULL);
  1983. if (r != X86EMUL_CONTINUE)
  1984. return false;
  1985. if ((perm >> bit_idx) & mask)
  1986. return false;
  1987. return true;
  1988. }
  1989. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1990. struct x86_emulate_ops *ops,
  1991. u16 port, u16 len)
  1992. {
  1993. if (emulator_bad_iopl(ctxt, ops))
  1994. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1995. return false;
  1996. return true;
  1997. }
  1998. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1999. struct x86_emulate_ops *ops,
  2000. struct tss_segment_16 *tss)
  2001. {
  2002. struct decode_cache *c = &ctxt->decode;
  2003. tss->ip = c->eip;
  2004. tss->flag = ctxt->eflags;
  2005. tss->ax = c->regs[VCPU_REGS_RAX];
  2006. tss->cx = c->regs[VCPU_REGS_RCX];
  2007. tss->dx = c->regs[VCPU_REGS_RDX];
  2008. tss->bx = c->regs[VCPU_REGS_RBX];
  2009. tss->sp = c->regs[VCPU_REGS_RSP];
  2010. tss->bp = c->regs[VCPU_REGS_RBP];
  2011. tss->si = c->regs[VCPU_REGS_RSI];
  2012. tss->di = c->regs[VCPU_REGS_RDI];
  2013. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  2014. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2015. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  2016. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  2017. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  2018. }
  2019. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2020. struct x86_emulate_ops *ops,
  2021. struct tss_segment_16 *tss)
  2022. {
  2023. struct decode_cache *c = &ctxt->decode;
  2024. int ret;
  2025. c->eip = tss->ip;
  2026. ctxt->eflags = tss->flag | 2;
  2027. c->regs[VCPU_REGS_RAX] = tss->ax;
  2028. c->regs[VCPU_REGS_RCX] = tss->cx;
  2029. c->regs[VCPU_REGS_RDX] = tss->dx;
  2030. c->regs[VCPU_REGS_RBX] = tss->bx;
  2031. c->regs[VCPU_REGS_RSP] = tss->sp;
  2032. c->regs[VCPU_REGS_RBP] = tss->bp;
  2033. c->regs[VCPU_REGS_RSI] = tss->si;
  2034. c->regs[VCPU_REGS_RDI] = tss->di;
  2035. /*
  2036. * SDM says that segment selectors are loaded before segment
  2037. * descriptors
  2038. */
  2039. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  2040. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2041. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2042. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2043. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2044. /*
  2045. * Now load segment descriptors. If fault happenes at this stage
  2046. * it is handled in a context of new task
  2047. */
  2048. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  2049. if (ret != X86EMUL_CONTINUE)
  2050. return ret;
  2051. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2052. if (ret != X86EMUL_CONTINUE)
  2053. return ret;
  2054. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2055. if (ret != X86EMUL_CONTINUE)
  2056. return ret;
  2057. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2058. if (ret != X86EMUL_CONTINUE)
  2059. return ret;
  2060. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2061. if (ret != X86EMUL_CONTINUE)
  2062. return ret;
  2063. return X86EMUL_CONTINUE;
  2064. }
  2065. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2066. struct x86_emulate_ops *ops,
  2067. u16 tss_selector, u16 old_tss_sel,
  2068. ulong old_tss_base, struct desc_struct *new_desc)
  2069. {
  2070. struct tss_segment_16 tss_seg;
  2071. int ret;
  2072. u32 err, new_tss_base = get_desc_base(new_desc);
  2073. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2074. &err);
  2075. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2076. /* FIXME: need to provide precise fault address */
  2077. emulate_pf(ctxt, old_tss_base, err);
  2078. return ret;
  2079. }
  2080. save_state_to_tss16(ctxt, ops, &tss_seg);
  2081. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2082. &err);
  2083. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2084. /* FIXME: need to provide precise fault address */
  2085. emulate_pf(ctxt, old_tss_base, err);
  2086. return ret;
  2087. }
  2088. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2089. &err);
  2090. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2091. /* FIXME: need to provide precise fault address */
  2092. emulate_pf(ctxt, new_tss_base, err);
  2093. return ret;
  2094. }
  2095. if (old_tss_sel != 0xffff) {
  2096. tss_seg.prev_task_link = old_tss_sel;
  2097. ret = ops->write_std(new_tss_base,
  2098. &tss_seg.prev_task_link,
  2099. sizeof tss_seg.prev_task_link,
  2100. ctxt->vcpu, &err);
  2101. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2102. /* FIXME: need to provide precise fault address */
  2103. emulate_pf(ctxt, new_tss_base, err);
  2104. return ret;
  2105. }
  2106. }
  2107. return load_state_from_tss16(ctxt, ops, &tss_seg);
  2108. }
  2109. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2110. struct x86_emulate_ops *ops,
  2111. struct tss_segment_32 *tss)
  2112. {
  2113. struct decode_cache *c = &ctxt->decode;
  2114. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  2115. tss->eip = c->eip;
  2116. tss->eflags = ctxt->eflags;
  2117. tss->eax = c->regs[VCPU_REGS_RAX];
  2118. tss->ecx = c->regs[VCPU_REGS_RCX];
  2119. tss->edx = c->regs[VCPU_REGS_RDX];
  2120. tss->ebx = c->regs[VCPU_REGS_RBX];
  2121. tss->esp = c->regs[VCPU_REGS_RSP];
  2122. tss->ebp = c->regs[VCPU_REGS_RBP];
  2123. tss->esi = c->regs[VCPU_REGS_RSI];
  2124. tss->edi = c->regs[VCPU_REGS_RDI];
  2125. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  2126. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2127. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  2128. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  2129. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  2130. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  2131. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  2132. }
  2133. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2134. struct x86_emulate_ops *ops,
  2135. struct tss_segment_32 *tss)
  2136. {
  2137. struct decode_cache *c = &ctxt->decode;
  2138. int ret;
  2139. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  2140. emulate_gp(ctxt, 0);
  2141. return X86EMUL_PROPAGATE_FAULT;
  2142. }
  2143. c->eip = tss->eip;
  2144. ctxt->eflags = tss->eflags | 2;
  2145. c->regs[VCPU_REGS_RAX] = tss->eax;
  2146. c->regs[VCPU_REGS_RCX] = tss->ecx;
  2147. c->regs[VCPU_REGS_RDX] = tss->edx;
  2148. c->regs[VCPU_REGS_RBX] = tss->ebx;
  2149. c->regs[VCPU_REGS_RSP] = tss->esp;
  2150. c->regs[VCPU_REGS_RBP] = tss->ebp;
  2151. c->regs[VCPU_REGS_RSI] = tss->esi;
  2152. c->regs[VCPU_REGS_RDI] = tss->edi;
  2153. /*
  2154. * SDM says that segment selectors are loaded before segment
  2155. * descriptors
  2156. */
  2157. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  2158. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2159. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2160. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2161. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2162. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  2163. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  2164. /*
  2165. * Now load segment descriptors. If fault happenes at this stage
  2166. * it is handled in a context of new task
  2167. */
  2168. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  2169. if (ret != X86EMUL_CONTINUE)
  2170. return ret;
  2171. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2172. if (ret != X86EMUL_CONTINUE)
  2173. return ret;
  2174. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2175. if (ret != X86EMUL_CONTINUE)
  2176. return ret;
  2177. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2178. if (ret != X86EMUL_CONTINUE)
  2179. return ret;
  2180. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2181. if (ret != X86EMUL_CONTINUE)
  2182. return ret;
  2183. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  2184. if (ret != X86EMUL_CONTINUE)
  2185. return ret;
  2186. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2187. if (ret != X86EMUL_CONTINUE)
  2188. return ret;
  2189. return X86EMUL_CONTINUE;
  2190. }
  2191. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2192. struct x86_emulate_ops *ops,
  2193. u16 tss_selector, u16 old_tss_sel,
  2194. ulong old_tss_base, struct desc_struct *new_desc)
  2195. {
  2196. struct tss_segment_32 tss_seg;
  2197. int ret;
  2198. u32 err, new_tss_base = get_desc_base(new_desc);
  2199. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2200. &err);
  2201. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2202. /* FIXME: need to provide precise fault address */
  2203. emulate_pf(ctxt, old_tss_base, err);
  2204. return ret;
  2205. }
  2206. save_state_to_tss32(ctxt, ops, &tss_seg);
  2207. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2208. &err);
  2209. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2210. /* FIXME: need to provide precise fault address */
  2211. emulate_pf(ctxt, old_tss_base, err);
  2212. return ret;
  2213. }
  2214. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2215. &err);
  2216. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2217. /* FIXME: need to provide precise fault address */
  2218. emulate_pf(ctxt, new_tss_base, err);
  2219. return ret;
  2220. }
  2221. if (old_tss_sel != 0xffff) {
  2222. tss_seg.prev_task_link = old_tss_sel;
  2223. ret = ops->write_std(new_tss_base,
  2224. &tss_seg.prev_task_link,
  2225. sizeof tss_seg.prev_task_link,
  2226. ctxt->vcpu, &err);
  2227. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2228. /* FIXME: need to provide precise fault address */
  2229. emulate_pf(ctxt, new_tss_base, err);
  2230. return ret;
  2231. }
  2232. }
  2233. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2234. }
  2235. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2236. struct x86_emulate_ops *ops,
  2237. u16 tss_selector, int reason,
  2238. bool has_error_code, u32 error_code)
  2239. {
  2240. struct desc_struct curr_tss_desc, next_tss_desc;
  2241. int ret;
  2242. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  2243. ulong old_tss_base =
  2244. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  2245. u32 desc_limit;
  2246. /* FIXME: old_tss_base == ~0 ? */
  2247. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2248. if (ret != X86EMUL_CONTINUE)
  2249. return ret;
  2250. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2251. if (ret != X86EMUL_CONTINUE)
  2252. return ret;
  2253. /* FIXME: check that next_tss_desc is tss */
  2254. if (reason != TASK_SWITCH_IRET) {
  2255. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2256. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  2257. emulate_gp(ctxt, 0);
  2258. return X86EMUL_PROPAGATE_FAULT;
  2259. }
  2260. }
  2261. desc_limit = desc_limit_scaled(&next_tss_desc);
  2262. if (!next_tss_desc.p ||
  2263. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2264. desc_limit < 0x2b)) {
  2265. emulate_ts(ctxt, tss_selector & 0xfffc);
  2266. return X86EMUL_PROPAGATE_FAULT;
  2267. }
  2268. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2269. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2270. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2271. &curr_tss_desc);
  2272. }
  2273. if (reason == TASK_SWITCH_IRET)
  2274. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2275. /* set back link to prev task only if NT bit is set in eflags
  2276. note that old_tss_sel is not used afetr this point */
  2277. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2278. old_tss_sel = 0xffff;
  2279. if (next_tss_desc.type & 8)
  2280. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2281. old_tss_base, &next_tss_desc);
  2282. else
  2283. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2284. old_tss_base, &next_tss_desc);
  2285. if (ret != X86EMUL_CONTINUE)
  2286. return ret;
  2287. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2288. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2289. if (reason != TASK_SWITCH_IRET) {
  2290. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2291. write_segment_descriptor(ctxt, ops, tss_selector,
  2292. &next_tss_desc);
  2293. }
  2294. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  2295. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  2296. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  2297. if (has_error_code) {
  2298. struct decode_cache *c = &ctxt->decode;
  2299. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2300. c->lock_prefix = 0;
  2301. c->src.val = (unsigned long) error_code;
  2302. emulate_push(ctxt, ops);
  2303. }
  2304. return ret;
  2305. }
  2306. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2307. u16 tss_selector, int reason,
  2308. bool has_error_code, u32 error_code)
  2309. {
  2310. struct x86_emulate_ops *ops = ctxt->ops;
  2311. struct decode_cache *c = &ctxt->decode;
  2312. int rc;
  2313. c->eip = ctxt->eip;
  2314. c->dst.type = OP_NONE;
  2315. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  2316. has_error_code, error_code);
  2317. if (rc == X86EMUL_CONTINUE) {
  2318. rc = writeback(ctxt, ops);
  2319. if (rc == X86EMUL_CONTINUE)
  2320. ctxt->eip = c->eip;
  2321. }
  2322. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2323. }
  2324. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  2325. int reg, struct operand *op)
  2326. {
  2327. struct decode_cache *c = &ctxt->decode;
  2328. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2329. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2330. op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
  2331. }
  2332. int
  2333. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2334. {
  2335. struct x86_emulate_ops *ops = ctxt->ops;
  2336. u64 msr_data;
  2337. struct decode_cache *c = &ctxt->decode;
  2338. int rc = X86EMUL_CONTINUE;
  2339. int saved_dst_type = c->dst.type;
  2340. ctxt->decode.mem_read.pos = 0;
  2341. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2342. emulate_ud(ctxt);
  2343. goto done;
  2344. }
  2345. /* LOCK prefix is allowed only with some instructions */
  2346. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2347. emulate_ud(ctxt);
  2348. goto done;
  2349. }
  2350. /* Privileged instruction can be executed only in CPL=0 */
  2351. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2352. emulate_gp(ctxt, 0);
  2353. goto done;
  2354. }
  2355. if (c->rep_prefix && (c->d & String)) {
  2356. ctxt->restart = true;
  2357. /* All REP prefixes have the same first termination condition */
  2358. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2359. string_done:
  2360. ctxt->restart = false;
  2361. ctxt->eip = c->eip;
  2362. goto done;
  2363. }
  2364. /* The second termination condition only applies for REPE
  2365. * and REPNE. Test if the repeat string operation prefix is
  2366. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2367. * corresponding termination condition according to:
  2368. * - if REPE/REPZ and ZF = 0 then done
  2369. * - if REPNE/REPNZ and ZF = 1 then done
  2370. */
  2371. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2372. (c->b == 0xae) || (c->b == 0xaf)) {
  2373. if ((c->rep_prefix == REPE_PREFIX) &&
  2374. ((ctxt->eflags & EFLG_ZF) == 0))
  2375. goto string_done;
  2376. if ((c->rep_prefix == REPNE_PREFIX) &&
  2377. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2378. goto string_done;
  2379. }
  2380. c->eip = ctxt->eip;
  2381. }
  2382. if (c->src.type == OP_MEM) {
  2383. rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
  2384. c->src.valptr, c->src.bytes);
  2385. if (rc != X86EMUL_CONTINUE)
  2386. goto done;
  2387. c->src.orig_val64 = c->src.val64;
  2388. }
  2389. if (c->src2.type == OP_MEM) {
  2390. rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
  2391. &c->src2.val, c->src2.bytes);
  2392. if (rc != X86EMUL_CONTINUE)
  2393. goto done;
  2394. }
  2395. if ((c->d & DstMask) == ImplicitOps)
  2396. goto special_insn;
  2397. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2398. /* optimisation - avoid slow emulated read if Mov */
  2399. rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
  2400. &c->dst.val, c->dst.bytes);
  2401. if (rc != X86EMUL_CONTINUE)
  2402. goto done;
  2403. }
  2404. c->dst.orig_val = c->dst.val;
  2405. special_insn:
  2406. if (c->twobyte)
  2407. goto twobyte_insn;
  2408. switch (c->b) {
  2409. case 0x00 ... 0x05:
  2410. add: /* add */
  2411. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2412. break;
  2413. case 0x06: /* push es */
  2414. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2415. break;
  2416. case 0x07: /* pop es */
  2417. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2418. if (rc != X86EMUL_CONTINUE)
  2419. goto done;
  2420. break;
  2421. case 0x08 ... 0x0d:
  2422. or: /* or */
  2423. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2424. break;
  2425. case 0x0e: /* push cs */
  2426. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2427. break;
  2428. case 0x10 ... 0x15:
  2429. adc: /* adc */
  2430. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2431. break;
  2432. case 0x16: /* push ss */
  2433. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2434. break;
  2435. case 0x17: /* pop ss */
  2436. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2437. if (rc != X86EMUL_CONTINUE)
  2438. goto done;
  2439. break;
  2440. case 0x18 ... 0x1d:
  2441. sbb: /* sbb */
  2442. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2443. break;
  2444. case 0x1e: /* push ds */
  2445. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2446. break;
  2447. case 0x1f: /* pop ds */
  2448. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2449. if (rc != X86EMUL_CONTINUE)
  2450. goto done;
  2451. break;
  2452. case 0x20 ... 0x25:
  2453. and: /* and */
  2454. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2455. break;
  2456. case 0x28 ... 0x2d:
  2457. sub: /* sub */
  2458. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2459. break;
  2460. case 0x30 ... 0x35:
  2461. xor: /* xor */
  2462. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2463. break;
  2464. case 0x38 ... 0x3d:
  2465. cmp: /* cmp */
  2466. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2467. break;
  2468. case 0x40 ... 0x47: /* inc r16/r32 */
  2469. emulate_1op("inc", c->dst, ctxt->eflags);
  2470. break;
  2471. case 0x48 ... 0x4f: /* dec r16/r32 */
  2472. emulate_1op("dec", c->dst, ctxt->eflags);
  2473. break;
  2474. case 0x50 ... 0x57: /* push reg */
  2475. emulate_push(ctxt, ops);
  2476. break;
  2477. case 0x58 ... 0x5f: /* pop reg */
  2478. pop_instruction:
  2479. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2480. if (rc != X86EMUL_CONTINUE)
  2481. goto done;
  2482. break;
  2483. case 0x60: /* pusha */
  2484. rc = emulate_pusha(ctxt, ops);
  2485. if (rc != X86EMUL_CONTINUE)
  2486. goto done;
  2487. break;
  2488. case 0x61: /* popa */
  2489. rc = emulate_popa(ctxt, ops);
  2490. if (rc != X86EMUL_CONTINUE)
  2491. goto done;
  2492. break;
  2493. case 0x63: /* movsxd */
  2494. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2495. goto cannot_emulate;
  2496. c->dst.val = (s32) c->src.val;
  2497. break;
  2498. case 0x68: /* push imm */
  2499. case 0x6a: /* push imm8 */
  2500. emulate_push(ctxt, ops);
  2501. break;
  2502. case 0x6c: /* insb */
  2503. case 0x6d: /* insw/insd */
  2504. c->dst.bytes = min(c->dst.bytes, 4u);
  2505. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2506. c->dst.bytes)) {
  2507. emulate_gp(ctxt, 0);
  2508. goto done;
  2509. }
  2510. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2511. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2512. goto done; /* IO is needed, skip writeback */
  2513. break;
  2514. case 0x6e: /* outsb */
  2515. case 0x6f: /* outsw/outsd */
  2516. c->src.bytes = min(c->src.bytes, 4u);
  2517. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2518. c->src.bytes)) {
  2519. emulate_gp(ctxt, 0);
  2520. goto done;
  2521. }
  2522. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2523. &c->src.val, 1, ctxt->vcpu);
  2524. c->dst.type = OP_NONE; /* nothing to writeback */
  2525. break;
  2526. case 0x70 ... 0x7f: /* jcc (short) */
  2527. if (test_cc(c->b, ctxt->eflags))
  2528. jmp_rel(c, c->src.val);
  2529. break;
  2530. case 0x80 ... 0x83: /* Grp1 */
  2531. switch (c->modrm_reg) {
  2532. case 0:
  2533. goto add;
  2534. case 1:
  2535. goto or;
  2536. case 2:
  2537. goto adc;
  2538. case 3:
  2539. goto sbb;
  2540. case 4:
  2541. goto and;
  2542. case 5:
  2543. goto sub;
  2544. case 6:
  2545. goto xor;
  2546. case 7:
  2547. goto cmp;
  2548. }
  2549. break;
  2550. case 0x84 ... 0x85:
  2551. test:
  2552. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2553. break;
  2554. case 0x86 ... 0x87: /* xchg */
  2555. xchg:
  2556. /* Write back the register source. */
  2557. switch (c->dst.bytes) {
  2558. case 1:
  2559. *(u8 *) c->src.ptr = (u8) c->dst.val;
  2560. break;
  2561. case 2:
  2562. *(u16 *) c->src.ptr = (u16) c->dst.val;
  2563. break;
  2564. case 4:
  2565. *c->src.ptr = (u32) c->dst.val;
  2566. break; /* 64b reg: zero-extend */
  2567. case 8:
  2568. *c->src.ptr = c->dst.val;
  2569. break;
  2570. }
  2571. /*
  2572. * Write back the memory destination with implicit LOCK
  2573. * prefix.
  2574. */
  2575. c->dst.val = c->src.val;
  2576. c->lock_prefix = 1;
  2577. break;
  2578. case 0x88 ... 0x8b: /* mov */
  2579. goto mov;
  2580. case 0x8c: /* mov r/m, sreg */
  2581. if (c->modrm_reg > VCPU_SREG_GS) {
  2582. emulate_ud(ctxt);
  2583. goto done;
  2584. }
  2585. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2586. break;
  2587. case 0x8d: /* lea r16/r32, m */
  2588. c->dst.val = c->modrm_ea;
  2589. break;
  2590. case 0x8e: { /* mov seg, r/m16 */
  2591. uint16_t sel;
  2592. sel = c->src.val;
  2593. if (c->modrm_reg == VCPU_SREG_CS ||
  2594. c->modrm_reg > VCPU_SREG_GS) {
  2595. emulate_ud(ctxt);
  2596. goto done;
  2597. }
  2598. if (c->modrm_reg == VCPU_SREG_SS)
  2599. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2600. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2601. c->dst.type = OP_NONE; /* Disable writeback. */
  2602. break;
  2603. }
  2604. case 0x8f: /* pop (sole member of Grp1a) */
  2605. rc = emulate_grp1a(ctxt, ops);
  2606. if (rc != X86EMUL_CONTINUE)
  2607. goto done;
  2608. break;
  2609. case 0x90: /* nop / xchg r8,rax */
  2610. if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
  2611. c->dst.type = OP_NONE; /* nop */
  2612. break;
  2613. }
  2614. case 0x91 ... 0x97: /* xchg reg,rax */
  2615. c->src.type = OP_REG;
  2616. c->src.bytes = c->op_bytes;
  2617. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  2618. c->src.val = *(c->src.ptr);
  2619. goto xchg;
  2620. case 0x9c: /* pushf */
  2621. c->src.val = (unsigned long) ctxt->eflags;
  2622. emulate_push(ctxt, ops);
  2623. break;
  2624. case 0x9d: /* popf */
  2625. c->dst.type = OP_REG;
  2626. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  2627. c->dst.bytes = c->op_bytes;
  2628. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2629. if (rc != X86EMUL_CONTINUE)
  2630. goto done;
  2631. break;
  2632. case 0xa0 ... 0xa3: /* mov */
  2633. case 0xa4 ... 0xa5: /* movs */
  2634. goto mov;
  2635. case 0xa6 ... 0xa7: /* cmps */
  2636. c->dst.type = OP_NONE; /* Disable writeback. */
  2637. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  2638. goto cmp;
  2639. case 0xa8 ... 0xa9: /* test ax, imm */
  2640. goto test;
  2641. case 0xaa ... 0xab: /* stos */
  2642. c->dst.val = c->regs[VCPU_REGS_RAX];
  2643. break;
  2644. case 0xac ... 0xad: /* lods */
  2645. goto mov;
  2646. case 0xae ... 0xaf: /* scas */
  2647. DPRINTF("Urk! I don't handle SCAS.\n");
  2648. goto cannot_emulate;
  2649. case 0xb0 ... 0xbf: /* mov r, imm */
  2650. goto mov;
  2651. case 0xc0 ... 0xc1:
  2652. emulate_grp2(ctxt);
  2653. break;
  2654. case 0xc3: /* ret */
  2655. c->dst.type = OP_REG;
  2656. c->dst.ptr = &c->eip;
  2657. c->dst.bytes = c->op_bytes;
  2658. goto pop_instruction;
  2659. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2660. mov:
  2661. c->dst.val = c->src.val;
  2662. break;
  2663. case 0xcb: /* ret far */
  2664. rc = emulate_ret_far(ctxt, ops);
  2665. if (rc != X86EMUL_CONTINUE)
  2666. goto done;
  2667. break;
  2668. case 0xcf: /* iret */
  2669. rc = emulate_iret(ctxt, ops);
  2670. if (rc != X86EMUL_CONTINUE)
  2671. goto done;
  2672. break;
  2673. case 0xd0 ... 0xd1: /* Grp2 */
  2674. c->src.val = 1;
  2675. emulate_grp2(ctxt);
  2676. break;
  2677. case 0xd2 ... 0xd3: /* Grp2 */
  2678. c->src.val = c->regs[VCPU_REGS_RCX];
  2679. emulate_grp2(ctxt);
  2680. break;
  2681. case 0xe4: /* inb */
  2682. case 0xe5: /* in */
  2683. goto do_io_in;
  2684. case 0xe6: /* outb */
  2685. case 0xe7: /* out */
  2686. goto do_io_out;
  2687. case 0xe8: /* call (near) */ {
  2688. long int rel = c->src.val;
  2689. c->src.val = (unsigned long) c->eip;
  2690. jmp_rel(c, rel);
  2691. emulate_push(ctxt, ops);
  2692. break;
  2693. }
  2694. case 0xe9: /* jmp rel */
  2695. goto jmp;
  2696. case 0xea: { /* jmp far */
  2697. unsigned short sel;
  2698. jump_far:
  2699. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2700. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2701. goto done;
  2702. c->eip = 0;
  2703. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2704. break;
  2705. }
  2706. case 0xeb:
  2707. jmp: /* jmp rel short */
  2708. jmp_rel(c, c->src.val);
  2709. c->dst.type = OP_NONE; /* Disable writeback. */
  2710. break;
  2711. case 0xec: /* in al,dx */
  2712. case 0xed: /* in (e/r)ax,dx */
  2713. c->src.val = c->regs[VCPU_REGS_RDX];
  2714. do_io_in:
  2715. c->dst.bytes = min(c->dst.bytes, 4u);
  2716. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2717. emulate_gp(ctxt, 0);
  2718. goto done;
  2719. }
  2720. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2721. &c->dst.val))
  2722. goto done; /* IO is needed */
  2723. break;
  2724. case 0xee: /* out dx,al */
  2725. case 0xef: /* out dx,(e/r)ax */
  2726. c->src.val = c->regs[VCPU_REGS_RDX];
  2727. do_io_out:
  2728. c->dst.bytes = min(c->dst.bytes, 4u);
  2729. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2730. emulate_gp(ctxt, 0);
  2731. goto done;
  2732. }
  2733. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2734. ctxt->vcpu);
  2735. c->dst.type = OP_NONE; /* Disable writeback. */
  2736. break;
  2737. case 0xf4: /* hlt */
  2738. ctxt->vcpu->arch.halt_request = 1;
  2739. break;
  2740. case 0xf5: /* cmc */
  2741. /* complement carry flag from eflags reg */
  2742. ctxt->eflags ^= EFLG_CF;
  2743. c->dst.type = OP_NONE; /* Disable writeback. */
  2744. break;
  2745. case 0xf6 ... 0xf7: /* Grp3 */
  2746. if (!emulate_grp3(ctxt, ops))
  2747. goto cannot_emulate;
  2748. break;
  2749. case 0xf8: /* clc */
  2750. ctxt->eflags &= ~EFLG_CF;
  2751. c->dst.type = OP_NONE; /* Disable writeback. */
  2752. break;
  2753. case 0xfa: /* cli */
  2754. if (emulator_bad_iopl(ctxt, ops)) {
  2755. emulate_gp(ctxt, 0);
  2756. goto done;
  2757. } else {
  2758. ctxt->eflags &= ~X86_EFLAGS_IF;
  2759. c->dst.type = OP_NONE; /* Disable writeback. */
  2760. }
  2761. break;
  2762. case 0xfb: /* sti */
  2763. if (emulator_bad_iopl(ctxt, ops)) {
  2764. emulate_gp(ctxt, 0);
  2765. goto done;
  2766. } else {
  2767. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2768. ctxt->eflags |= X86_EFLAGS_IF;
  2769. c->dst.type = OP_NONE; /* Disable writeback. */
  2770. }
  2771. break;
  2772. case 0xfc: /* cld */
  2773. ctxt->eflags &= ~EFLG_DF;
  2774. c->dst.type = OP_NONE; /* Disable writeback. */
  2775. break;
  2776. case 0xfd: /* std */
  2777. ctxt->eflags |= EFLG_DF;
  2778. c->dst.type = OP_NONE; /* Disable writeback. */
  2779. break;
  2780. case 0xfe: /* Grp4 */
  2781. grp45:
  2782. rc = emulate_grp45(ctxt, ops);
  2783. if (rc != X86EMUL_CONTINUE)
  2784. goto done;
  2785. break;
  2786. case 0xff: /* Grp5 */
  2787. if (c->modrm_reg == 5)
  2788. goto jump_far;
  2789. goto grp45;
  2790. default:
  2791. goto cannot_emulate;
  2792. }
  2793. writeback:
  2794. rc = writeback(ctxt, ops);
  2795. if (rc != X86EMUL_CONTINUE)
  2796. goto done;
  2797. /*
  2798. * restore dst type in case the decoding will be reused
  2799. * (happens for string instruction )
  2800. */
  2801. c->dst.type = saved_dst_type;
  2802. if ((c->d & SrcMask) == SrcSI)
  2803. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2804. VCPU_REGS_RSI, &c->src);
  2805. if ((c->d & DstMask) == DstDI)
  2806. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2807. &c->dst);
  2808. if (c->rep_prefix && (c->d & String)) {
  2809. struct read_cache *rc = &ctxt->decode.io_read;
  2810. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2811. /*
  2812. * Re-enter guest when pio read ahead buffer is empty or,
  2813. * if it is not used, after each 1024 iteration.
  2814. */
  2815. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2816. (rc->end != 0 && rc->end == rc->pos))
  2817. ctxt->restart = false;
  2818. }
  2819. /*
  2820. * reset read cache here in case string instruction is restared
  2821. * without decoding
  2822. */
  2823. ctxt->decode.mem_read.end = 0;
  2824. ctxt->eip = c->eip;
  2825. done:
  2826. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2827. twobyte_insn:
  2828. switch (c->b) {
  2829. case 0x01: /* lgdt, lidt, lmsw */
  2830. switch (c->modrm_reg) {
  2831. u16 size;
  2832. unsigned long address;
  2833. case 0: /* vmcall */
  2834. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2835. goto cannot_emulate;
  2836. rc = kvm_fix_hypercall(ctxt->vcpu);
  2837. if (rc != X86EMUL_CONTINUE)
  2838. goto done;
  2839. /* Let the processor re-execute the fixed hypercall */
  2840. c->eip = ctxt->eip;
  2841. /* Disable writeback. */
  2842. c->dst.type = OP_NONE;
  2843. break;
  2844. case 2: /* lgdt */
  2845. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2846. &size, &address, c->op_bytes);
  2847. if (rc != X86EMUL_CONTINUE)
  2848. goto done;
  2849. realmode_lgdt(ctxt->vcpu, size, address);
  2850. /* Disable writeback. */
  2851. c->dst.type = OP_NONE;
  2852. break;
  2853. case 3: /* lidt/vmmcall */
  2854. if (c->modrm_mod == 3) {
  2855. switch (c->modrm_rm) {
  2856. case 1:
  2857. rc = kvm_fix_hypercall(ctxt->vcpu);
  2858. if (rc != X86EMUL_CONTINUE)
  2859. goto done;
  2860. break;
  2861. default:
  2862. goto cannot_emulate;
  2863. }
  2864. } else {
  2865. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2866. &size, &address,
  2867. c->op_bytes);
  2868. if (rc != X86EMUL_CONTINUE)
  2869. goto done;
  2870. realmode_lidt(ctxt->vcpu, size, address);
  2871. }
  2872. /* Disable writeback. */
  2873. c->dst.type = OP_NONE;
  2874. break;
  2875. case 4: /* smsw */
  2876. c->dst.bytes = 2;
  2877. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2878. break;
  2879. case 6: /* lmsw */
  2880. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
  2881. (c->src.val & 0x0f), ctxt->vcpu);
  2882. c->dst.type = OP_NONE;
  2883. break;
  2884. case 5: /* not defined */
  2885. emulate_ud(ctxt);
  2886. goto done;
  2887. case 7: /* invlpg*/
  2888. emulate_invlpg(ctxt->vcpu, c->modrm_ea);
  2889. /* Disable writeback. */
  2890. c->dst.type = OP_NONE;
  2891. break;
  2892. default:
  2893. goto cannot_emulate;
  2894. }
  2895. break;
  2896. case 0x05: /* syscall */
  2897. rc = emulate_syscall(ctxt, ops);
  2898. if (rc != X86EMUL_CONTINUE)
  2899. goto done;
  2900. else
  2901. goto writeback;
  2902. break;
  2903. case 0x06:
  2904. emulate_clts(ctxt->vcpu);
  2905. c->dst.type = OP_NONE;
  2906. break;
  2907. case 0x09: /* wbinvd */
  2908. kvm_emulate_wbinvd(ctxt->vcpu);
  2909. c->dst.type = OP_NONE;
  2910. break;
  2911. case 0x08: /* invd */
  2912. case 0x0d: /* GrpP (prefetch) */
  2913. case 0x18: /* Grp16 (prefetch/nop) */
  2914. c->dst.type = OP_NONE;
  2915. break;
  2916. case 0x20: /* mov cr, reg */
  2917. switch (c->modrm_reg) {
  2918. case 1:
  2919. case 5 ... 7:
  2920. case 9 ... 15:
  2921. emulate_ud(ctxt);
  2922. goto done;
  2923. }
  2924. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2925. c->dst.type = OP_NONE; /* no writeback */
  2926. break;
  2927. case 0x21: /* mov from dr to reg */
  2928. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2929. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2930. emulate_ud(ctxt);
  2931. goto done;
  2932. }
  2933. ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
  2934. c->dst.type = OP_NONE; /* no writeback */
  2935. break;
  2936. case 0x22: /* mov reg, cr */
  2937. if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
  2938. emulate_gp(ctxt, 0);
  2939. goto done;
  2940. }
  2941. c->dst.type = OP_NONE;
  2942. break;
  2943. case 0x23: /* mov from reg to dr */
  2944. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2945. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2946. emulate_ud(ctxt);
  2947. goto done;
  2948. }
  2949. if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
  2950. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  2951. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  2952. /* #UD condition is already handled by the code above */
  2953. emulate_gp(ctxt, 0);
  2954. goto done;
  2955. }
  2956. c->dst.type = OP_NONE; /* no writeback */
  2957. break;
  2958. case 0x30:
  2959. /* wrmsr */
  2960. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2961. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2962. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2963. emulate_gp(ctxt, 0);
  2964. goto done;
  2965. }
  2966. rc = X86EMUL_CONTINUE;
  2967. c->dst.type = OP_NONE;
  2968. break;
  2969. case 0x32:
  2970. /* rdmsr */
  2971. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2972. emulate_gp(ctxt, 0);
  2973. goto done;
  2974. } else {
  2975. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2976. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2977. }
  2978. rc = X86EMUL_CONTINUE;
  2979. c->dst.type = OP_NONE;
  2980. break;
  2981. case 0x34: /* sysenter */
  2982. rc = emulate_sysenter(ctxt, ops);
  2983. if (rc != X86EMUL_CONTINUE)
  2984. goto done;
  2985. else
  2986. goto writeback;
  2987. break;
  2988. case 0x35: /* sysexit */
  2989. rc = emulate_sysexit(ctxt, ops);
  2990. if (rc != X86EMUL_CONTINUE)
  2991. goto done;
  2992. else
  2993. goto writeback;
  2994. break;
  2995. case 0x40 ... 0x4f: /* cmov */
  2996. c->dst.val = c->dst.orig_val = c->src.val;
  2997. if (!test_cc(c->b, ctxt->eflags))
  2998. c->dst.type = OP_NONE; /* no writeback */
  2999. break;
  3000. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3001. if (test_cc(c->b, ctxt->eflags))
  3002. jmp_rel(c, c->src.val);
  3003. c->dst.type = OP_NONE;
  3004. break;
  3005. case 0xa0: /* push fs */
  3006. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3007. break;
  3008. case 0xa1: /* pop fs */
  3009. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3010. if (rc != X86EMUL_CONTINUE)
  3011. goto done;
  3012. break;
  3013. case 0xa3:
  3014. bt: /* bt */
  3015. c->dst.type = OP_NONE;
  3016. /* only subword offset */
  3017. c->src.val &= (c->dst.bytes << 3) - 1;
  3018. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3019. break;
  3020. case 0xa4: /* shld imm8, r, r/m */
  3021. case 0xa5: /* shld cl, r, r/m */
  3022. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3023. break;
  3024. case 0xa8: /* push gs */
  3025. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3026. break;
  3027. case 0xa9: /* pop gs */
  3028. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3029. if (rc != X86EMUL_CONTINUE)
  3030. goto done;
  3031. break;
  3032. case 0xab:
  3033. bts: /* bts */
  3034. /* only subword offset */
  3035. c->src.val &= (c->dst.bytes << 3) - 1;
  3036. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3037. break;
  3038. case 0xac: /* shrd imm8, r, r/m */
  3039. case 0xad: /* shrd cl, r, r/m */
  3040. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3041. break;
  3042. case 0xae: /* clflush */
  3043. break;
  3044. case 0xb0 ... 0xb1: /* cmpxchg */
  3045. /*
  3046. * Save real source value, then compare EAX against
  3047. * destination.
  3048. */
  3049. c->src.orig_val = c->src.val;
  3050. c->src.val = c->regs[VCPU_REGS_RAX];
  3051. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3052. if (ctxt->eflags & EFLG_ZF) {
  3053. /* Success: write back to memory. */
  3054. c->dst.val = c->src.orig_val;
  3055. } else {
  3056. /* Failure: write the value we saw to EAX. */
  3057. c->dst.type = OP_REG;
  3058. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3059. }
  3060. break;
  3061. case 0xb3:
  3062. btr: /* btr */
  3063. /* only subword offset */
  3064. c->src.val &= (c->dst.bytes << 3) - 1;
  3065. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3066. break;
  3067. case 0xb6 ... 0xb7: /* movzx */
  3068. c->dst.bytes = c->op_bytes;
  3069. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3070. : (u16) c->src.val;
  3071. break;
  3072. case 0xba: /* Grp8 */
  3073. switch (c->modrm_reg & 3) {
  3074. case 0:
  3075. goto bt;
  3076. case 1:
  3077. goto bts;
  3078. case 2:
  3079. goto btr;
  3080. case 3:
  3081. goto btc;
  3082. }
  3083. break;
  3084. case 0xbb:
  3085. btc: /* btc */
  3086. /* only subword offset */
  3087. c->src.val &= (c->dst.bytes << 3) - 1;
  3088. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3089. break;
  3090. case 0xbe ... 0xbf: /* movsx */
  3091. c->dst.bytes = c->op_bytes;
  3092. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3093. (s16) c->src.val;
  3094. break;
  3095. case 0xc3: /* movnti */
  3096. c->dst.bytes = c->op_bytes;
  3097. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3098. (u64) c->src.val;
  3099. break;
  3100. case 0xc7: /* Grp9 (cmpxchg8b) */
  3101. rc = emulate_grp9(ctxt, ops);
  3102. if (rc != X86EMUL_CONTINUE)
  3103. goto done;
  3104. break;
  3105. default:
  3106. goto cannot_emulate;
  3107. }
  3108. goto writeback;
  3109. cannot_emulate:
  3110. DPRINTF("Cannot emulate %02x\n", c->b);
  3111. return -1;
  3112. }