intel_ringbuffer.c 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. /*
  35. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  36. * over cache flushing.
  37. */
  38. struct pipe_control {
  39. struct drm_i915_gem_object *obj;
  40. volatile u32 *cpu_page;
  41. u32 gtt_offset;
  42. };
  43. static inline int ring_space(struct intel_ring_buffer *ring)
  44. {
  45. int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
  46. if (space < 0)
  47. space += ring->size;
  48. return space;
  49. }
  50. static int
  51. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  52. u32 invalidate_domains,
  53. u32 flush_domains)
  54. {
  55. u32 cmd;
  56. int ret;
  57. cmd = MI_FLUSH;
  58. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  59. cmd |= MI_NO_WRITE_FLUSH;
  60. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  61. cmd |= MI_READ_FLUSH;
  62. ret = intel_ring_begin(ring, 2);
  63. if (ret)
  64. return ret;
  65. intel_ring_emit(ring, cmd);
  66. intel_ring_emit(ring, MI_NOOP);
  67. intel_ring_advance(ring);
  68. return 0;
  69. }
  70. static int
  71. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  72. u32 invalidate_domains,
  73. u32 flush_domains)
  74. {
  75. struct drm_device *dev = ring->dev;
  76. u32 cmd;
  77. int ret;
  78. /*
  79. * read/write caches:
  80. *
  81. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  82. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  83. * also flushed at 2d versus 3d pipeline switches.
  84. *
  85. * read-only caches:
  86. *
  87. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  88. * MI_READ_FLUSH is set, and is always flushed on 965.
  89. *
  90. * I915_GEM_DOMAIN_COMMAND may not exist?
  91. *
  92. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  93. * invalidated when MI_EXE_FLUSH is set.
  94. *
  95. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  96. * invalidated with every MI_FLUSH.
  97. *
  98. * TLBs:
  99. *
  100. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  101. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  102. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  103. * are flushed at any MI_FLUSH.
  104. */
  105. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  106. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  107. cmd &= ~MI_NO_WRITE_FLUSH;
  108. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  109. cmd |= MI_EXE_FLUSH;
  110. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  111. (IS_G4X(dev) || IS_GEN5(dev)))
  112. cmd |= MI_INVALIDATE_ISP;
  113. ret = intel_ring_begin(ring, 2);
  114. if (ret)
  115. return ret;
  116. intel_ring_emit(ring, cmd);
  117. intel_ring_emit(ring, MI_NOOP);
  118. intel_ring_advance(ring);
  119. return 0;
  120. }
  121. /**
  122. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  123. * implementing two workarounds on gen6. From section 1.4.7.1
  124. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  125. *
  126. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  127. * produced by non-pipelined state commands), software needs to first
  128. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  129. * 0.
  130. *
  131. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  132. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  133. *
  134. * And the workaround for these two requires this workaround first:
  135. *
  136. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  137. * BEFORE the pipe-control with a post-sync op and no write-cache
  138. * flushes.
  139. *
  140. * And this last workaround is tricky because of the requirements on
  141. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  142. * volume 2 part 1:
  143. *
  144. * "1 of the following must also be set:
  145. * - Render Target Cache Flush Enable ([12] of DW1)
  146. * - Depth Cache Flush Enable ([0] of DW1)
  147. * - Stall at Pixel Scoreboard ([1] of DW1)
  148. * - Depth Stall ([13] of DW1)
  149. * - Post-Sync Operation ([13] of DW1)
  150. * - Notify Enable ([8] of DW1)"
  151. *
  152. * The cache flushes require the workaround flush that triggered this
  153. * one, so we can't use it. Depth stall would trigger the same.
  154. * Post-sync nonzero is what triggered this second workaround, so we
  155. * can't use that one either. Notify enable is IRQs, which aren't
  156. * really our business. That leaves only stall at scoreboard.
  157. */
  158. static int
  159. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  160. {
  161. struct pipe_control *pc = ring->private;
  162. u32 scratch_addr = pc->gtt_offset + 128;
  163. int ret;
  164. ret = intel_ring_begin(ring, 6);
  165. if (ret)
  166. return ret;
  167. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  168. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  169. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  170. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  171. intel_ring_emit(ring, 0); /* low dword */
  172. intel_ring_emit(ring, 0); /* high dword */
  173. intel_ring_emit(ring, MI_NOOP);
  174. intel_ring_advance(ring);
  175. ret = intel_ring_begin(ring, 6);
  176. if (ret)
  177. return ret;
  178. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  179. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  180. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  181. intel_ring_emit(ring, 0);
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, MI_NOOP);
  184. intel_ring_advance(ring);
  185. return 0;
  186. }
  187. static int
  188. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  189. u32 invalidate_domains, u32 flush_domains)
  190. {
  191. u32 flags = 0;
  192. struct pipe_control *pc = ring->private;
  193. u32 scratch_addr = pc->gtt_offset + 128;
  194. int ret;
  195. /* Force SNB workarounds for PIPE_CONTROL flushes */
  196. ret = intel_emit_post_sync_nonzero_flush(ring);
  197. if (ret)
  198. return ret;
  199. /* Just flush everything. Experiments have shown that reducing the
  200. * number of bits based on the write domains has little performance
  201. * impact.
  202. */
  203. if (flush_domains) {
  204. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  205. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  206. /*
  207. * Ensure that any following seqno writes only happen
  208. * when the render cache is indeed flushed.
  209. */
  210. flags |= PIPE_CONTROL_CS_STALL;
  211. }
  212. if (invalidate_domains) {
  213. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  214. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  215. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  216. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  217. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  218. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  219. /*
  220. * TLB invalidate requires a post-sync write.
  221. */
  222. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  223. }
  224. ret = intel_ring_begin(ring, 4);
  225. if (ret)
  226. return ret;
  227. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  228. intel_ring_emit(ring, flags);
  229. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  230. intel_ring_emit(ring, 0);
  231. intel_ring_advance(ring);
  232. return 0;
  233. }
  234. static int
  235. gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
  236. {
  237. int ret;
  238. ret = intel_ring_begin(ring, 4);
  239. if (ret)
  240. return ret;
  241. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  242. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  243. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  244. intel_ring_emit(ring, 0);
  245. intel_ring_emit(ring, 0);
  246. intel_ring_advance(ring);
  247. return 0;
  248. }
  249. static int
  250. gen7_render_ring_flush(struct intel_ring_buffer *ring,
  251. u32 invalidate_domains, u32 flush_domains)
  252. {
  253. u32 flags = 0;
  254. struct pipe_control *pc = ring->private;
  255. u32 scratch_addr = pc->gtt_offset + 128;
  256. int ret;
  257. /*
  258. * Ensure that any following seqno writes only happen when the render
  259. * cache is indeed flushed.
  260. *
  261. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  262. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  263. * don't try to be clever and just set it unconditionally.
  264. */
  265. flags |= PIPE_CONTROL_CS_STALL;
  266. /* Just flush everything. Experiments have shown that reducing the
  267. * number of bits based on the write domains has little performance
  268. * impact.
  269. */
  270. if (flush_domains) {
  271. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  272. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  273. }
  274. if (invalidate_domains) {
  275. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  276. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  277. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  278. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  279. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  280. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  281. /*
  282. * TLB invalidate requires a post-sync write.
  283. */
  284. flags |= PIPE_CONTROL_QW_WRITE;
  285. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  286. /* Workaround: we must issue a pipe_control with CS-stall bit
  287. * set before a pipe_control command that has the state cache
  288. * invalidate bit set. */
  289. gen7_render_ring_cs_stall_wa(ring);
  290. }
  291. ret = intel_ring_begin(ring, 4);
  292. if (ret)
  293. return ret;
  294. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  295. intel_ring_emit(ring, flags);
  296. intel_ring_emit(ring, scratch_addr);
  297. intel_ring_emit(ring, 0);
  298. intel_ring_advance(ring);
  299. return 0;
  300. }
  301. static void ring_write_tail(struct intel_ring_buffer *ring,
  302. u32 value)
  303. {
  304. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  305. I915_WRITE_TAIL(ring, value);
  306. }
  307. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  308. {
  309. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  310. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  311. RING_ACTHD(ring->mmio_base) : ACTHD;
  312. return I915_READ(acthd_reg);
  313. }
  314. static int init_ring_common(struct intel_ring_buffer *ring)
  315. {
  316. struct drm_device *dev = ring->dev;
  317. drm_i915_private_t *dev_priv = dev->dev_private;
  318. struct drm_i915_gem_object *obj = ring->obj;
  319. int ret = 0;
  320. u32 head;
  321. if (HAS_FORCE_WAKE(dev))
  322. gen6_gt_force_wake_get(dev_priv);
  323. /* Stop the ring if it's running. */
  324. I915_WRITE_CTL(ring, 0);
  325. I915_WRITE_HEAD(ring, 0);
  326. ring->write_tail(ring, 0);
  327. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  328. /* G45 ring initialization fails to reset head to zero */
  329. if (head != 0) {
  330. DRM_DEBUG_KMS("%s head not reset to zero "
  331. "ctl %08x head %08x tail %08x start %08x\n",
  332. ring->name,
  333. I915_READ_CTL(ring),
  334. I915_READ_HEAD(ring),
  335. I915_READ_TAIL(ring),
  336. I915_READ_START(ring));
  337. I915_WRITE_HEAD(ring, 0);
  338. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  339. DRM_ERROR("failed to set %s head to zero "
  340. "ctl %08x head %08x tail %08x start %08x\n",
  341. ring->name,
  342. I915_READ_CTL(ring),
  343. I915_READ_HEAD(ring),
  344. I915_READ_TAIL(ring),
  345. I915_READ_START(ring));
  346. }
  347. }
  348. /* Initialize the ring. This must happen _after_ we've cleared the ring
  349. * registers with the above sequence (the readback of the HEAD registers
  350. * also enforces ordering), otherwise the hw might lose the new ring
  351. * register values. */
  352. I915_WRITE_START(ring, obj->gtt_offset);
  353. I915_WRITE_CTL(ring,
  354. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  355. | RING_VALID);
  356. /* If the head is still not zero, the ring is dead */
  357. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  358. I915_READ_START(ring) == obj->gtt_offset &&
  359. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  360. DRM_ERROR("%s initialization failed "
  361. "ctl %08x head %08x tail %08x start %08x\n",
  362. ring->name,
  363. I915_READ_CTL(ring),
  364. I915_READ_HEAD(ring),
  365. I915_READ_TAIL(ring),
  366. I915_READ_START(ring));
  367. ret = -EIO;
  368. goto out;
  369. }
  370. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  371. i915_kernel_lost_context(ring->dev);
  372. else {
  373. ring->head = I915_READ_HEAD(ring);
  374. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  375. ring->space = ring_space(ring);
  376. ring->last_retired_head = -1;
  377. }
  378. out:
  379. if (HAS_FORCE_WAKE(dev))
  380. gen6_gt_force_wake_put(dev_priv);
  381. return ret;
  382. }
  383. static int
  384. init_pipe_control(struct intel_ring_buffer *ring)
  385. {
  386. struct pipe_control *pc;
  387. struct drm_i915_gem_object *obj;
  388. int ret;
  389. if (ring->private)
  390. return 0;
  391. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  392. if (!pc)
  393. return -ENOMEM;
  394. obj = i915_gem_alloc_object(ring->dev, 4096);
  395. if (obj == NULL) {
  396. DRM_ERROR("Failed to allocate seqno page\n");
  397. ret = -ENOMEM;
  398. goto err;
  399. }
  400. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  401. ret = i915_gem_object_pin(obj, 4096, true, false);
  402. if (ret)
  403. goto err_unref;
  404. pc->gtt_offset = obj->gtt_offset;
  405. pc->cpu_page = kmap(sg_page(obj->pages->sgl));
  406. if (pc->cpu_page == NULL) {
  407. ret = -ENOMEM;
  408. goto err_unpin;
  409. }
  410. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  411. ring->name, pc->gtt_offset);
  412. pc->obj = obj;
  413. ring->private = pc;
  414. return 0;
  415. err_unpin:
  416. i915_gem_object_unpin(obj);
  417. err_unref:
  418. drm_gem_object_unreference(&obj->base);
  419. err:
  420. kfree(pc);
  421. return ret;
  422. }
  423. static void
  424. cleanup_pipe_control(struct intel_ring_buffer *ring)
  425. {
  426. struct pipe_control *pc = ring->private;
  427. struct drm_i915_gem_object *obj;
  428. if (!ring->private)
  429. return;
  430. obj = pc->obj;
  431. kunmap(sg_page(obj->pages->sgl));
  432. i915_gem_object_unpin(obj);
  433. drm_gem_object_unreference(&obj->base);
  434. kfree(pc);
  435. ring->private = NULL;
  436. }
  437. static int init_render_ring(struct intel_ring_buffer *ring)
  438. {
  439. struct drm_device *dev = ring->dev;
  440. struct drm_i915_private *dev_priv = dev->dev_private;
  441. int ret = init_ring_common(ring);
  442. if (INTEL_INFO(dev)->gen > 3)
  443. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  444. /* We need to disable the AsyncFlip performance optimisations in order
  445. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  446. * programmed to '1' on all products.
  447. *
  448. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  449. */
  450. if (INTEL_INFO(dev)->gen >= 6)
  451. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  452. /* Required for the hardware to program scanline values for waiting */
  453. if (INTEL_INFO(dev)->gen == 6)
  454. I915_WRITE(GFX_MODE,
  455. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
  456. if (IS_GEN7(dev))
  457. I915_WRITE(GFX_MODE_GEN7,
  458. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  459. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  460. if (INTEL_INFO(dev)->gen >= 5) {
  461. ret = init_pipe_control(ring);
  462. if (ret)
  463. return ret;
  464. }
  465. if (IS_GEN6(dev)) {
  466. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  467. * "If this bit is set, STCunit will have LRA as replacement
  468. * policy. [...] This bit must be reset. LRA replacement
  469. * policy is not supported."
  470. */
  471. I915_WRITE(CACHE_MODE_0,
  472. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  473. /* This is not explicitly set for GEN6, so read the register.
  474. * see intel_ring_mi_set_context() for why we care.
  475. * TODO: consider explicitly setting the bit for GEN5
  476. */
  477. ring->itlb_before_ctx_switch =
  478. !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
  479. }
  480. if (INTEL_INFO(dev)->gen >= 6)
  481. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  482. if (HAS_L3_GPU_CACHE(dev))
  483. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  484. return ret;
  485. }
  486. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  487. {
  488. struct drm_device *dev = ring->dev;
  489. if (!ring->private)
  490. return;
  491. if (HAS_BROKEN_CS_TLB(dev))
  492. drm_gem_object_unreference(to_gem_object(ring->private));
  493. cleanup_pipe_control(ring);
  494. }
  495. static void
  496. update_mboxes(struct intel_ring_buffer *ring,
  497. u32 mmio_offset)
  498. {
  499. /* NB: In order to be able to do semaphore MBOX updates for varying number
  500. * of rings, it's easiest if we round up each individual update to a
  501. * multiple of 2 (since ring updates must always be a multiple of 2)
  502. * even though the actual update only requires 3 dwords.
  503. */
  504. #define MBOX_UPDATE_DWORDS 4
  505. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  506. intel_ring_emit(ring, mmio_offset);
  507. intel_ring_emit(ring, ring->outstanding_lazy_request);
  508. intel_ring_emit(ring, MI_NOOP);
  509. }
  510. /**
  511. * gen6_add_request - Update the semaphore mailbox registers
  512. *
  513. * @ring - ring that is adding a request
  514. * @seqno - return seqno stuck into the ring
  515. *
  516. * Update the mailbox registers in the *other* rings with the current seqno.
  517. * This acts like a signal in the canonical semaphore.
  518. */
  519. static int
  520. gen6_add_request(struct intel_ring_buffer *ring)
  521. {
  522. struct drm_device *dev = ring->dev;
  523. struct drm_i915_private *dev_priv = dev->dev_private;
  524. struct intel_ring_buffer *useless;
  525. int i, ret;
  526. ret = intel_ring_begin(ring, ((I915_NUM_RINGS-1) *
  527. MBOX_UPDATE_DWORDS) +
  528. 4);
  529. if (ret)
  530. return ret;
  531. #undef MBOX_UPDATE_DWORDS
  532. for_each_ring(useless, dev_priv, i) {
  533. u32 mbox_reg = ring->signal_mbox[i];
  534. if (mbox_reg != GEN6_NOSYNC)
  535. update_mboxes(ring, mbox_reg);
  536. }
  537. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  538. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  539. intel_ring_emit(ring, ring->outstanding_lazy_request);
  540. intel_ring_emit(ring, MI_USER_INTERRUPT);
  541. intel_ring_advance(ring);
  542. return 0;
  543. }
  544. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  545. u32 seqno)
  546. {
  547. struct drm_i915_private *dev_priv = dev->dev_private;
  548. return dev_priv->last_seqno < seqno;
  549. }
  550. /**
  551. * intel_ring_sync - sync the waiter to the signaller on seqno
  552. *
  553. * @waiter - ring that is waiting
  554. * @signaller - ring which has, or will signal
  555. * @seqno - seqno which the waiter will block on
  556. */
  557. static int
  558. gen6_ring_sync(struct intel_ring_buffer *waiter,
  559. struct intel_ring_buffer *signaller,
  560. u32 seqno)
  561. {
  562. int ret;
  563. u32 dw1 = MI_SEMAPHORE_MBOX |
  564. MI_SEMAPHORE_COMPARE |
  565. MI_SEMAPHORE_REGISTER;
  566. /* Throughout all of the GEM code, seqno passed implies our current
  567. * seqno is >= the last seqno executed. However for hardware the
  568. * comparison is strictly greater than.
  569. */
  570. seqno -= 1;
  571. WARN_ON(signaller->semaphore_register[waiter->id] ==
  572. MI_SEMAPHORE_SYNC_INVALID);
  573. ret = intel_ring_begin(waiter, 4);
  574. if (ret)
  575. return ret;
  576. /* If seqno wrap happened, omit the wait with no-ops */
  577. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  578. intel_ring_emit(waiter,
  579. dw1 |
  580. signaller->semaphore_register[waiter->id]);
  581. intel_ring_emit(waiter, seqno);
  582. intel_ring_emit(waiter, 0);
  583. intel_ring_emit(waiter, MI_NOOP);
  584. } else {
  585. intel_ring_emit(waiter, MI_NOOP);
  586. intel_ring_emit(waiter, MI_NOOP);
  587. intel_ring_emit(waiter, MI_NOOP);
  588. intel_ring_emit(waiter, MI_NOOP);
  589. }
  590. intel_ring_advance(waiter);
  591. return 0;
  592. }
  593. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  594. do { \
  595. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  596. PIPE_CONTROL_DEPTH_STALL); \
  597. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  598. intel_ring_emit(ring__, 0); \
  599. intel_ring_emit(ring__, 0); \
  600. } while (0)
  601. static int
  602. pc_render_add_request(struct intel_ring_buffer *ring)
  603. {
  604. struct pipe_control *pc = ring->private;
  605. u32 scratch_addr = pc->gtt_offset + 128;
  606. int ret;
  607. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  608. * incoherent with writes to memory, i.e. completely fubar,
  609. * so we need to use PIPE_NOTIFY instead.
  610. *
  611. * However, we also need to workaround the qword write
  612. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  613. * memory before requesting an interrupt.
  614. */
  615. ret = intel_ring_begin(ring, 32);
  616. if (ret)
  617. return ret;
  618. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  619. PIPE_CONTROL_WRITE_FLUSH |
  620. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  621. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  622. intel_ring_emit(ring, ring->outstanding_lazy_request);
  623. intel_ring_emit(ring, 0);
  624. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  625. scratch_addr += 128; /* write to separate cachelines */
  626. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  627. scratch_addr += 128;
  628. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  629. scratch_addr += 128;
  630. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  631. scratch_addr += 128;
  632. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  633. scratch_addr += 128;
  634. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  635. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  636. PIPE_CONTROL_WRITE_FLUSH |
  637. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  638. PIPE_CONTROL_NOTIFY);
  639. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  640. intel_ring_emit(ring, ring->outstanding_lazy_request);
  641. intel_ring_emit(ring, 0);
  642. intel_ring_advance(ring);
  643. return 0;
  644. }
  645. static u32
  646. gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  647. {
  648. /* Workaround to force correct ordering between irq and seqno writes on
  649. * ivb (and maybe also on snb) by reading from a CS register (like
  650. * ACTHD) before reading the status page. */
  651. if (!lazy_coherency)
  652. intel_ring_get_active_head(ring);
  653. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  654. }
  655. static u32
  656. ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  657. {
  658. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  659. }
  660. static void
  661. ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  662. {
  663. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  664. }
  665. static u32
  666. pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  667. {
  668. struct pipe_control *pc = ring->private;
  669. return pc->cpu_page[0];
  670. }
  671. static void
  672. pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  673. {
  674. struct pipe_control *pc = ring->private;
  675. pc->cpu_page[0] = seqno;
  676. }
  677. static bool
  678. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  679. {
  680. struct drm_device *dev = ring->dev;
  681. drm_i915_private_t *dev_priv = dev->dev_private;
  682. unsigned long flags;
  683. if (!dev->irq_enabled)
  684. return false;
  685. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  686. if (ring->irq_refcount++ == 0) {
  687. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  688. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  689. POSTING_READ(GTIMR);
  690. }
  691. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  692. return true;
  693. }
  694. static void
  695. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  696. {
  697. struct drm_device *dev = ring->dev;
  698. drm_i915_private_t *dev_priv = dev->dev_private;
  699. unsigned long flags;
  700. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  701. if (--ring->irq_refcount == 0) {
  702. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  703. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  704. POSTING_READ(GTIMR);
  705. }
  706. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  707. }
  708. static bool
  709. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  710. {
  711. struct drm_device *dev = ring->dev;
  712. drm_i915_private_t *dev_priv = dev->dev_private;
  713. unsigned long flags;
  714. if (!dev->irq_enabled)
  715. return false;
  716. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  717. if (ring->irq_refcount++ == 0) {
  718. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  719. I915_WRITE(IMR, dev_priv->irq_mask);
  720. POSTING_READ(IMR);
  721. }
  722. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  723. return true;
  724. }
  725. static void
  726. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  727. {
  728. struct drm_device *dev = ring->dev;
  729. drm_i915_private_t *dev_priv = dev->dev_private;
  730. unsigned long flags;
  731. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  732. if (--ring->irq_refcount == 0) {
  733. dev_priv->irq_mask |= ring->irq_enable_mask;
  734. I915_WRITE(IMR, dev_priv->irq_mask);
  735. POSTING_READ(IMR);
  736. }
  737. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  738. }
  739. static bool
  740. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  741. {
  742. struct drm_device *dev = ring->dev;
  743. drm_i915_private_t *dev_priv = dev->dev_private;
  744. unsigned long flags;
  745. if (!dev->irq_enabled)
  746. return false;
  747. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  748. if (ring->irq_refcount++ == 0) {
  749. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  750. I915_WRITE16(IMR, dev_priv->irq_mask);
  751. POSTING_READ16(IMR);
  752. }
  753. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  754. return true;
  755. }
  756. static void
  757. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  758. {
  759. struct drm_device *dev = ring->dev;
  760. drm_i915_private_t *dev_priv = dev->dev_private;
  761. unsigned long flags;
  762. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  763. if (--ring->irq_refcount == 0) {
  764. dev_priv->irq_mask |= ring->irq_enable_mask;
  765. I915_WRITE16(IMR, dev_priv->irq_mask);
  766. POSTING_READ16(IMR);
  767. }
  768. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  769. }
  770. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  771. {
  772. struct drm_device *dev = ring->dev;
  773. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  774. u32 mmio = 0;
  775. /* The ring status page addresses are no longer next to the rest of
  776. * the ring registers as of gen7.
  777. */
  778. if (IS_GEN7(dev)) {
  779. switch (ring->id) {
  780. case RCS:
  781. mmio = RENDER_HWS_PGA_GEN7;
  782. break;
  783. case BCS:
  784. mmio = BLT_HWS_PGA_GEN7;
  785. break;
  786. case VCS:
  787. mmio = BSD_HWS_PGA_GEN7;
  788. break;
  789. case VECS:
  790. mmio = VEBOX_HWS_PGA_GEN7;
  791. break;
  792. }
  793. } else if (IS_GEN6(ring->dev)) {
  794. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  795. } else {
  796. mmio = RING_HWS_PGA(ring->mmio_base);
  797. }
  798. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  799. POSTING_READ(mmio);
  800. }
  801. static int
  802. bsd_ring_flush(struct intel_ring_buffer *ring,
  803. u32 invalidate_domains,
  804. u32 flush_domains)
  805. {
  806. int ret;
  807. ret = intel_ring_begin(ring, 2);
  808. if (ret)
  809. return ret;
  810. intel_ring_emit(ring, MI_FLUSH);
  811. intel_ring_emit(ring, MI_NOOP);
  812. intel_ring_advance(ring);
  813. return 0;
  814. }
  815. static int
  816. i9xx_add_request(struct intel_ring_buffer *ring)
  817. {
  818. int ret;
  819. ret = intel_ring_begin(ring, 4);
  820. if (ret)
  821. return ret;
  822. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  823. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  824. intel_ring_emit(ring, ring->outstanding_lazy_request);
  825. intel_ring_emit(ring, MI_USER_INTERRUPT);
  826. intel_ring_advance(ring);
  827. return 0;
  828. }
  829. static bool
  830. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  831. {
  832. struct drm_device *dev = ring->dev;
  833. drm_i915_private_t *dev_priv = dev->dev_private;
  834. unsigned long flags;
  835. if (!dev->irq_enabled)
  836. return false;
  837. /* It looks like we need to prevent the gt from suspending while waiting
  838. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  839. * blt/bsd rings on ivb. */
  840. gen6_gt_force_wake_get(dev_priv);
  841. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  842. if (ring->irq_refcount++ == 0) {
  843. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  844. I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
  845. GEN6_RENDER_L3_PARITY_ERROR));
  846. else
  847. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  848. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  849. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  850. POSTING_READ(GTIMR);
  851. }
  852. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  853. return true;
  854. }
  855. static void
  856. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  857. {
  858. struct drm_device *dev = ring->dev;
  859. drm_i915_private_t *dev_priv = dev->dev_private;
  860. unsigned long flags;
  861. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  862. if (--ring->irq_refcount == 0) {
  863. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  864. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  865. else
  866. I915_WRITE_IMR(ring, ~0);
  867. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  868. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  869. POSTING_READ(GTIMR);
  870. }
  871. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  872. gen6_gt_force_wake_put(dev_priv);
  873. }
  874. static int
  875. i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
  876. u32 offset, u32 length,
  877. unsigned flags)
  878. {
  879. int ret;
  880. ret = intel_ring_begin(ring, 2);
  881. if (ret)
  882. return ret;
  883. intel_ring_emit(ring,
  884. MI_BATCH_BUFFER_START |
  885. MI_BATCH_GTT |
  886. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  887. intel_ring_emit(ring, offset);
  888. intel_ring_advance(ring);
  889. return 0;
  890. }
  891. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  892. #define I830_BATCH_LIMIT (256*1024)
  893. static int
  894. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  895. u32 offset, u32 len,
  896. unsigned flags)
  897. {
  898. int ret;
  899. if (flags & I915_DISPATCH_PINNED) {
  900. ret = intel_ring_begin(ring, 4);
  901. if (ret)
  902. return ret;
  903. intel_ring_emit(ring, MI_BATCH_BUFFER);
  904. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  905. intel_ring_emit(ring, offset + len - 8);
  906. intel_ring_emit(ring, MI_NOOP);
  907. intel_ring_advance(ring);
  908. } else {
  909. struct drm_i915_gem_object *obj = ring->private;
  910. u32 cs_offset = obj->gtt_offset;
  911. if (len > I830_BATCH_LIMIT)
  912. return -ENOSPC;
  913. ret = intel_ring_begin(ring, 9+3);
  914. if (ret)
  915. return ret;
  916. /* Blit the batch (which has now all relocs applied) to the stable batch
  917. * scratch bo area (so that the CS never stumbles over its tlb
  918. * invalidation bug) ... */
  919. intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
  920. XY_SRC_COPY_BLT_WRITE_ALPHA |
  921. XY_SRC_COPY_BLT_WRITE_RGB);
  922. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
  923. intel_ring_emit(ring, 0);
  924. intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
  925. intel_ring_emit(ring, cs_offset);
  926. intel_ring_emit(ring, 0);
  927. intel_ring_emit(ring, 4096);
  928. intel_ring_emit(ring, offset);
  929. intel_ring_emit(ring, MI_FLUSH);
  930. /* ... and execute it. */
  931. intel_ring_emit(ring, MI_BATCH_BUFFER);
  932. intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  933. intel_ring_emit(ring, cs_offset + len - 8);
  934. intel_ring_advance(ring);
  935. }
  936. return 0;
  937. }
  938. static int
  939. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  940. u32 offset, u32 len,
  941. unsigned flags)
  942. {
  943. int ret;
  944. ret = intel_ring_begin(ring, 2);
  945. if (ret)
  946. return ret;
  947. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  948. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  949. intel_ring_advance(ring);
  950. return 0;
  951. }
  952. static void cleanup_status_page(struct intel_ring_buffer *ring)
  953. {
  954. struct drm_i915_gem_object *obj;
  955. obj = ring->status_page.obj;
  956. if (obj == NULL)
  957. return;
  958. kunmap(sg_page(obj->pages->sgl));
  959. i915_gem_object_unpin(obj);
  960. drm_gem_object_unreference(&obj->base);
  961. ring->status_page.obj = NULL;
  962. }
  963. static int init_status_page(struct intel_ring_buffer *ring)
  964. {
  965. struct drm_device *dev = ring->dev;
  966. struct drm_i915_gem_object *obj;
  967. int ret;
  968. obj = i915_gem_alloc_object(dev, 4096);
  969. if (obj == NULL) {
  970. DRM_ERROR("Failed to allocate status page\n");
  971. ret = -ENOMEM;
  972. goto err;
  973. }
  974. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  975. ret = i915_gem_object_pin(obj, 4096, true, false);
  976. if (ret != 0) {
  977. goto err_unref;
  978. }
  979. ring->status_page.gfx_addr = obj->gtt_offset;
  980. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  981. if (ring->status_page.page_addr == NULL) {
  982. ret = -ENOMEM;
  983. goto err_unpin;
  984. }
  985. ring->status_page.obj = obj;
  986. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  987. intel_ring_setup_status_page(ring);
  988. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  989. ring->name, ring->status_page.gfx_addr);
  990. return 0;
  991. err_unpin:
  992. i915_gem_object_unpin(obj);
  993. err_unref:
  994. drm_gem_object_unreference(&obj->base);
  995. err:
  996. return ret;
  997. }
  998. static int init_phys_hws_pga(struct intel_ring_buffer *ring)
  999. {
  1000. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1001. u32 addr;
  1002. if (!dev_priv->status_page_dmah) {
  1003. dev_priv->status_page_dmah =
  1004. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  1005. if (!dev_priv->status_page_dmah)
  1006. return -ENOMEM;
  1007. }
  1008. addr = dev_priv->status_page_dmah->busaddr;
  1009. if (INTEL_INFO(ring->dev)->gen >= 4)
  1010. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  1011. I915_WRITE(HWS_PGA, addr);
  1012. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1013. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1014. return 0;
  1015. }
  1016. static int intel_init_ring_buffer(struct drm_device *dev,
  1017. struct intel_ring_buffer *ring)
  1018. {
  1019. struct drm_i915_gem_object *obj;
  1020. struct drm_i915_private *dev_priv = dev->dev_private;
  1021. int ret;
  1022. ring->dev = dev;
  1023. INIT_LIST_HEAD(&ring->active_list);
  1024. INIT_LIST_HEAD(&ring->request_list);
  1025. ring->size = 32 * PAGE_SIZE;
  1026. memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
  1027. init_waitqueue_head(&ring->irq_queue);
  1028. if (I915_NEED_GFX_HWS(dev)) {
  1029. ret = init_status_page(ring);
  1030. if (ret)
  1031. return ret;
  1032. } else {
  1033. BUG_ON(ring->id != RCS);
  1034. ret = init_phys_hws_pga(ring);
  1035. if (ret)
  1036. return ret;
  1037. }
  1038. obj = NULL;
  1039. if (!HAS_LLC(dev))
  1040. obj = i915_gem_object_create_stolen(dev, ring->size);
  1041. if (obj == NULL)
  1042. obj = i915_gem_alloc_object(dev, ring->size);
  1043. if (obj == NULL) {
  1044. DRM_ERROR("Failed to allocate ringbuffer\n");
  1045. ret = -ENOMEM;
  1046. goto err_hws;
  1047. }
  1048. ring->obj = obj;
  1049. ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
  1050. if (ret)
  1051. goto err_unref;
  1052. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1053. if (ret)
  1054. goto err_unpin;
  1055. ring->virtual_start =
  1056. ioremap_wc(dev_priv->gtt.mappable_base + obj->gtt_offset,
  1057. ring->size);
  1058. if (ring->virtual_start == NULL) {
  1059. DRM_ERROR("Failed to map ringbuffer.\n");
  1060. ret = -EINVAL;
  1061. goto err_unpin;
  1062. }
  1063. ret = ring->init(ring);
  1064. if (ret)
  1065. goto err_unmap;
  1066. /* Workaround an erratum on the i830 which causes a hang if
  1067. * the TAIL pointer points to within the last 2 cachelines
  1068. * of the buffer.
  1069. */
  1070. ring->effective_size = ring->size;
  1071. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1072. ring->effective_size -= 128;
  1073. return 0;
  1074. err_unmap:
  1075. iounmap(ring->virtual_start);
  1076. err_unpin:
  1077. i915_gem_object_unpin(obj);
  1078. err_unref:
  1079. drm_gem_object_unreference(&obj->base);
  1080. ring->obj = NULL;
  1081. err_hws:
  1082. cleanup_status_page(ring);
  1083. return ret;
  1084. }
  1085. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  1086. {
  1087. struct drm_i915_private *dev_priv;
  1088. int ret;
  1089. if (ring->obj == NULL)
  1090. return;
  1091. /* Disable the ring buffer. The ring must be idle at this point */
  1092. dev_priv = ring->dev->dev_private;
  1093. ret = intel_ring_idle(ring);
  1094. if (ret)
  1095. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  1096. ring->name, ret);
  1097. I915_WRITE_CTL(ring, 0);
  1098. iounmap(ring->virtual_start);
  1099. i915_gem_object_unpin(ring->obj);
  1100. drm_gem_object_unreference(&ring->obj->base);
  1101. ring->obj = NULL;
  1102. if (ring->cleanup)
  1103. ring->cleanup(ring);
  1104. cleanup_status_page(ring);
  1105. }
  1106. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1107. {
  1108. int ret;
  1109. ret = i915_wait_seqno(ring, seqno);
  1110. if (!ret)
  1111. i915_gem_retire_requests_ring(ring);
  1112. return ret;
  1113. }
  1114. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  1115. {
  1116. struct drm_i915_gem_request *request;
  1117. u32 seqno = 0;
  1118. int ret;
  1119. i915_gem_retire_requests_ring(ring);
  1120. if (ring->last_retired_head != -1) {
  1121. ring->head = ring->last_retired_head;
  1122. ring->last_retired_head = -1;
  1123. ring->space = ring_space(ring);
  1124. if (ring->space >= n)
  1125. return 0;
  1126. }
  1127. list_for_each_entry(request, &ring->request_list, list) {
  1128. int space;
  1129. if (request->tail == -1)
  1130. continue;
  1131. space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
  1132. if (space < 0)
  1133. space += ring->size;
  1134. if (space >= n) {
  1135. seqno = request->seqno;
  1136. break;
  1137. }
  1138. /* Consume this request in case we need more space than
  1139. * is available and so need to prevent a race between
  1140. * updating last_retired_head and direct reads of
  1141. * I915_RING_HEAD. It also provides a nice sanity check.
  1142. */
  1143. request->tail = -1;
  1144. }
  1145. if (seqno == 0)
  1146. return -ENOSPC;
  1147. ret = intel_ring_wait_seqno(ring, seqno);
  1148. if (ret)
  1149. return ret;
  1150. if (WARN_ON(ring->last_retired_head == -1))
  1151. return -ENOSPC;
  1152. ring->head = ring->last_retired_head;
  1153. ring->last_retired_head = -1;
  1154. ring->space = ring_space(ring);
  1155. if (WARN_ON(ring->space < n))
  1156. return -ENOSPC;
  1157. return 0;
  1158. }
  1159. static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
  1160. {
  1161. struct drm_device *dev = ring->dev;
  1162. struct drm_i915_private *dev_priv = dev->dev_private;
  1163. unsigned long end;
  1164. int ret;
  1165. ret = intel_ring_wait_request(ring, n);
  1166. if (ret != -ENOSPC)
  1167. return ret;
  1168. trace_i915_ring_wait_begin(ring);
  1169. /* With GEM the hangcheck timer should kick us out of the loop,
  1170. * leaving it early runs the risk of corrupting GEM state (due
  1171. * to running on almost untested codepaths). But on resume
  1172. * timers don't work yet, so prevent a complete hang in that
  1173. * case by choosing an insanely large timeout. */
  1174. end = jiffies + 60 * HZ;
  1175. do {
  1176. ring->head = I915_READ_HEAD(ring);
  1177. ring->space = ring_space(ring);
  1178. if (ring->space >= n) {
  1179. trace_i915_ring_wait_end(ring);
  1180. return 0;
  1181. }
  1182. if (dev->primary->master) {
  1183. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1184. if (master_priv->sarea_priv)
  1185. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1186. }
  1187. msleep(1);
  1188. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1189. dev_priv->mm.interruptible);
  1190. if (ret)
  1191. return ret;
  1192. } while (!time_after(jiffies, end));
  1193. trace_i915_ring_wait_end(ring);
  1194. return -EBUSY;
  1195. }
  1196. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  1197. {
  1198. uint32_t __iomem *virt;
  1199. int rem = ring->size - ring->tail;
  1200. if (ring->space < rem) {
  1201. int ret = ring_wait_for_space(ring, rem);
  1202. if (ret)
  1203. return ret;
  1204. }
  1205. virt = ring->virtual_start + ring->tail;
  1206. rem /= 4;
  1207. while (rem--)
  1208. iowrite32(MI_NOOP, virt++);
  1209. ring->tail = 0;
  1210. ring->space = ring_space(ring);
  1211. return 0;
  1212. }
  1213. int intel_ring_idle(struct intel_ring_buffer *ring)
  1214. {
  1215. u32 seqno;
  1216. int ret;
  1217. /* We need to add any requests required to flush the objects and ring */
  1218. if (ring->outstanding_lazy_request) {
  1219. ret = i915_add_request(ring, NULL, NULL);
  1220. if (ret)
  1221. return ret;
  1222. }
  1223. /* Wait upon the last request to be completed */
  1224. if (list_empty(&ring->request_list))
  1225. return 0;
  1226. seqno = list_entry(ring->request_list.prev,
  1227. struct drm_i915_gem_request,
  1228. list)->seqno;
  1229. return i915_wait_seqno(ring, seqno);
  1230. }
  1231. static int
  1232. intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
  1233. {
  1234. if (ring->outstanding_lazy_request)
  1235. return 0;
  1236. return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
  1237. }
  1238. static int __intel_ring_begin(struct intel_ring_buffer *ring,
  1239. int bytes)
  1240. {
  1241. int ret;
  1242. if (unlikely(ring->tail + bytes > ring->effective_size)) {
  1243. ret = intel_wrap_ring_buffer(ring);
  1244. if (unlikely(ret))
  1245. return ret;
  1246. }
  1247. if (unlikely(ring->space < bytes)) {
  1248. ret = ring_wait_for_space(ring, bytes);
  1249. if (unlikely(ret))
  1250. return ret;
  1251. }
  1252. ring->space -= bytes;
  1253. return 0;
  1254. }
  1255. int intel_ring_begin(struct intel_ring_buffer *ring,
  1256. int num_dwords)
  1257. {
  1258. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1259. int ret;
  1260. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1261. dev_priv->mm.interruptible);
  1262. if (ret)
  1263. return ret;
  1264. /* Preallocate the olr before touching the ring */
  1265. ret = intel_ring_alloc_seqno(ring);
  1266. if (ret)
  1267. return ret;
  1268. return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
  1269. }
  1270. void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1271. {
  1272. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1273. BUG_ON(ring->outstanding_lazy_request);
  1274. if (INTEL_INFO(ring->dev)->gen >= 6) {
  1275. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  1276. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  1277. }
  1278. ring->set_seqno(ring, seqno);
  1279. ring->hangcheck.seqno = seqno;
  1280. }
  1281. void intel_ring_advance(struct intel_ring_buffer *ring)
  1282. {
  1283. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1284. ring->tail &= ring->size - 1;
  1285. if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
  1286. return;
  1287. ring->write_tail(ring, ring->tail);
  1288. }
  1289. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1290. u32 value)
  1291. {
  1292. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1293. /* Every tail move must follow the sequence below */
  1294. /* Disable notification that the ring is IDLE. The GT
  1295. * will then assume that it is busy and bring it out of rc6.
  1296. */
  1297. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1298. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1299. /* Clear the context id. Here be magic! */
  1300. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1301. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1302. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1303. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1304. 50))
  1305. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1306. /* Now that the ring is fully powered up, update the tail */
  1307. I915_WRITE_TAIL(ring, value);
  1308. POSTING_READ(RING_TAIL(ring->mmio_base));
  1309. /* Let the ring send IDLE messages to the GT again,
  1310. * and so let it sleep to conserve power when idle.
  1311. */
  1312. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1313. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1314. }
  1315. static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
  1316. u32 invalidate, u32 flush)
  1317. {
  1318. uint32_t cmd;
  1319. int ret;
  1320. ret = intel_ring_begin(ring, 4);
  1321. if (ret)
  1322. return ret;
  1323. cmd = MI_FLUSH_DW;
  1324. /*
  1325. * Bspec vol 1c.5 - video engine command streamer:
  1326. * "If ENABLED, all TLBs will be invalidated once the flush
  1327. * operation is complete. This bit is only valid when the
  1328. * Post-Sync Operation field is a value of 1h or 3h."
  1329. */
  1330. if (invalidate & I915_GEM_GPU_DOMAINS)
  1331. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
  1332. MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1333. intel_ring_emit(ring, cmd);
  1334. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1335. intel_ring_emit(ring, 0);
  1336. intel_ring_emit(ring, MI_NOOP);
  1337. intel_ring_advance(ring);
  1338. return 0;
  1339. }
  1340. static int
  1341. hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1342. u32 offset, u32 len,
  1343. unsigned flags)
  1344. {
  1345. int ret;
  1346. ret = intel_ring_begin(ring, 2);
  1347. if (ret)
  1348. return ret;
  1349. intel_ring_emit(ring,
  1350. MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
  1351. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
  1352. /* bit0-7 is the length on GEN6+ */
  1353. intel_ring_emit(ring, offset);
  1354. intel_ring_advance(ring);
  1355. return 0;
  1356. }
  1357. static int
  1358. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1359. u32 offset, u32 len,
  1360. unsigned flags)
  1361. {
  1362. int ret;
  1363. ret = intel_ring_begin(ring, 2);
  1364. if (ret)
  1365. return ret;
  1366. intel_ring_emit(ring,
  1367. MI_BATCH_BUFFER_START |
  1368. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1369. /* bit0-7 is the length on GEN6+ */
  1370. intel_ring_emit(ring, offset);
  1371. intel_ring_advance(ring);
  1372. return 0;
  1373. }
  1374. /* Blitter support (SandyBridge+) */
  1375. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1376. u32 invalidate, u32 flush)
  1377. {
  1378. uint32_t cmd;
  1379. int ret;
  1380. ret = intel_ring_begin(ring, 4);
  1381. if (ret)
  1382. return ret;
  1383. cmd = MI_FLUSH_DW;
  1384. /*
  1385. * Bspec vol 1c.3 - blitter engine command streamer:
  1386. * "If ENABLED, all TLBs will be invalidated once the flush
  1387. * operation is complete. This bit is only valid when the
  1388. * Post-Sync Operation field is a value of 1h or 3h."
  1389. */
  1390. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1391. cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
  1392. MI_FLUSH_DW_OP_STOREDW;
  1393. intel_ring_emit(ring, cmd);
  1394. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1395. intel_ring_emit(ring, 0);
  1396. intel_ring_emit(ring, MI_NOOP);
  1397. intel_ring_advance(ring);
  1398. return 0;
  1399. }
  1400. int intel_init_render_ring_buffer(struct drm_device *dev)
  1401. {
  1402. drm_i915_private_t *dev_priv = dev->dev_private;
  1403. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1404. ring->name = "render ring";
  1405. ring->id = RCS;
  1406. ring->mmio_base = RENDER_RING_BASE;
  1407. if (INTEL_INFO(dev)->gen >= 6) {
  1408. ring->add_request = gen6_add_request;
  1409. ring->flush = gen7_render_ring_flush;
  1410. if (INTEL_INFO(dev)->gen == 6)
  1411. ring->flush = gen6_render_ring_flush;
  1412. ring->irq_get = gen6_ring_get_irq;
  1413. ring->irq_put = gen6_ring_put_irq;
  1414. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1415. ring->get_seqno = gen6_ring_get_seqno;
  1416. ring->set_seqno = ring_set_seqno;
  1417. ring->sync_to = gen6_ring_sync;
  1418. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  1419. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
  1420. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
  1421. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
  1422. ring->signal_mbox[RCS] = GEN6_NOSYNC;
  1423. ring->signal_mbox[VCS] = GEN6_VRSYNC;
  1424. ring->signal_mbox[BCS] = GEN6_BRSYNC;
  1425. ring->signal_mbox[VECS] = GEN6_VERSYNC;
  1426. } else if (IS_GEN5(dev)) {
  1427. ring->add_request = pc_render_add_request;
  1428. ring->flush = gen4_render_ring_flush;
  1429. ring->get_seqno = pc_render_get_seqno;
  1430. ring->set_seqno = pc_render_set_seqno;
  1431. ring->irq_get = gen5_ring_get_irq;
  1432. ring->irq_put = gen5_ring_put_irq;
  1433. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1434. } else {
  1435. ring->add_request = i9xx_add_request;
  1436. if (INTEL_INFO(dev)->gen < 4)
  1437. ring->flush = gen2_render_ring_flush;
  1438. else
  1439. ring->flush = gen4_render_ring_flush;
  1440. ring->get_seqno = ring_get_seqno;
  1441. ring->set_seqno = ring_set_seqno;
  1442. if (IS_GEN2(dev)) {
  1443. ring->irq_get = i8xx_ring_get_irq;
  1444. ring->irq_put = i8xx_ring_put_irq;
  1445. } else {
  1446. ring->irq_get = i9xx_ring_get_irq;
  1447. ring->irq_put = i9xx_ring_put_irq;
  1448. }
  1449. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1450. }
  1451. ring->write_tail = ring_write_tail;
  1452. if (IS_HASWELL(dev))
  1453. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  1454. else if (INTEL_INFO(dev)->gen >= 6)
  1455. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1456. else if (INTEL_INFO(dev)->gen >= 4)
  1457. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1458. else if (IS_I830(dev) || IS_845G(dev))
  1459. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1460. else
  1461. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1462. ring->init = init_render_ring;
  1463. ring->cleanup = render_ring_cleanup;
  1464. /* Workaround batchbuffer to combat CS tlb bug. */
  1465. if (HAS_BROKEN_CS_TLB(dev)) {
  1466. struct drm_i915_gem_object *obj;
  1467. int ret;
  1468. obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
  1469. if (obj == NULL) {
  1470. DRM_ERROR("Failed to allocate batch bo\n");
  1471. return -ENOMEM;
  1472. }
  1473. ret = i915_gem_object_pin(obj, 0, true, false);
  1474. if (ret != 0) {
  1475. drm_gem_object_unreference(&obj->base);
  1476. DRM_ERROR("Failed to ping batch bo\n");
  1477. return ret;
  1478. }
  1479. ring->private = obj;
  1480. }
  1481. return intel_init_ring_buffer(dev, ring);
  1482. }
  1483. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1484. {
  1485. drm_i915_private_t *dev_priv = dev->dev_private;
  1486. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1487. int ret;
  1488. ring->name = "render ring";
  1489. ring->id = RCS;
  1490. ring->mmio_base = RENDER_RING_BASE;
  1491. if (INTEL_INFO(dev)->gen >= 6) {
  1492. /* non-kms not supported on gen6+ */
  1493. return -ENODEV;
  1494. }
  1495. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1496. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1497. * the special gen5 functions. */
  1498. ring->add_request = i9xx_add_request;
  1499. if (INTEL_INFO(dev)->gen < 4)
  1500. ring->flush = gen2_render_ring_flush;
  1501. else
  1502. ring->flush = gen4_render_ring_flush;
  1503. ring->get_seqno = ring_get_seqno;
  1504. ring->set_seqno = ring_set_seqno;
  1505. if (IS_GEN2(dev)) {
  1506. ring->irq_get = i8xx_ring_get_irq;
  1507. ring->irq_put = i8xx_ring_put_irq;
  1508. } else {
  1509. ring->irq_get = i9xx_ring_get_irq;
  1510. ring->irq_put = i9xx_ring_put_irq;
  1511. }
  1512. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1513. ring->write_tail = ring_write_tail;
  1514. if (INTEL_INFO(dev)->gen >= 4)
  1515. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1516. else if (IS_I830(dev) || IS_845G(dev))
  1517. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1518. else
  1519. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1520. ring->init = init_render_ring;
  1521. ring->cleanup = render_ring_cleanup;
  1522. ring->dev = dev;
  1523. INIT_LIST_HEAD(&ring->active_list);
  1524. INIT_LIST_HEAD(&ring->request_list);
  1525. ring->size = size;
  1526. ring->effective_size = ring->size;
  1527. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1528. ring->effective_size -= 128;
  1529. ring->virtual_start = ioremap_wc(start, size);
  1530. if (ring->virtual_start == NULL) {
  1531. DRM_ERROR("can not ioremap virtual address for"
  1532. " ring buffer\n");
  1533. return -ENOMEM;
  1534. }
  1535. if (!I915_NEED_GFX_HWS(dev)) {
  1536. ret = init_phys_hws_pga(ring);
  1537. if (ret)
  1538. return ret;
  1539. }
  1540. return 0;
  1541. }
  1542. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1543. {
  1544. drm_i915_private_t *dev_priv = dev->dev_private;
  1545. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1546. ring->name = "bsd ring";
  1547. ring->id = VCS;
  1548. ring->write_tail = ring_write_tail;
  1549. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1550. ring->mmio_base = GEN6_BSD_RING_BASE;
  1551. /* gen6 bsd needs a special wa for tail updates */
  1552. if (IS_GEN6(dev))
  1553. ring->write_tail = gen6_bsd_ring_write_tail;
  1554. ring->flush = gen6_bsd_ring_flush;
  1555. ring->add_request = gen6_add_request;
  1556. ring->get_seqno = gen6_ring_get_seqno;
  1557. ring->set_seqno = ring_set_seqno;
  1558. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1559. ring->irq_get = gen6_ring_get_irq;
  1560. ring->irq_put = gen6_ring_put_irq;
  1561. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1562. ring->sync_to = gen6_ring_sync;
  1563. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
  1564. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  1565. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
  1566. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
  1567. ring->signal_mbox[RCS] = GEN6_RVSYNC;
  1568. ring->signal_mbox[VCS] = GEN6_NOSYNC;
  1569. ring->signal_mbox[BCS] = GEN6_BVSYNC;
  1570. ring->signal_mbox[VECS] = GEN6_VEVSYNC;
  1571. } else {
  1572. ring->mmio_base = BSD_RING_BASE;
  1573. ring->flush = bsd_ring_flush;
  1574. ring->add_request = i9xx_add_request;
  1575. ring->get_seqno = ring_get_seqno;
  1576. ring->set_seqno = ring_set_seqno;
  1577. if (IS_GEN5(dev)) {
  1578. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1579. ring->irq_get = gen5_ring_get_irq;
  1580. ring->irq_put = gen5_ring_put_irq;
  1581. } else {
  1582. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1583. ring->irq_get = i9xx_ring_get_irq;
  1584. ring->irq_put = i9xx_ring_put_irq;
  1585. }
  1586. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1587. }
  1588. ring->init = init_ring_common;
  1589. return intel_init_ring_buffer(dev, ring);
  1590. }
  1591. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1592. {
  1593. drm_i915_private_t *dev_priv = dev->dev_private;
  1594. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1595. ring->name = "blitter ring";
  1596. ring->id = BCS;
  1597. ring->mmio_base = BLT_RING_BASE;
  1598. ring->write_tail = ring_write_tail;
  1599. ring->flush = gen6_ring_flush;
  1600. ring->add_request = gen6_add_request;
  1601. ring->get_seqno = gen6_ring_get_seqno;
  1602. ring->set_seqno = ring_set_seqno;
  1603. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1604. ring->irq_get = gen6_ring_get_irq;
  1605. ring->irq_put = gen6_ring_put_irq;
  1606. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1607. ring->sync_to = gen6_ring_sync;
  1608. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
  1609. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
  1610. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  1611. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
  1612. ring->signal_mbox[RCS] = GEN6_RBSYNC;
  1613. ring->signal_mbox[VCS] = GEN6_VBSYNC;
  1614. ring->signal_mbox[BCS] = GEN6_NOSYNC;
  1615. ring->signal_mbox[VECS] = GEN6_VEBSYNC;
  1616. ring->init = init_ring_common;
  1617. return intel_init_ring_buffer(dev, ring);
  1618. }
  1619. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  1620. {
  1621. drm_i915_private_t *dev_priv = dev->dev_private;
  1622. struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
  1623. ring->name = "video enhancement ring";
  1624. ring->id = VECS;
  1625. ring->mmio_base = VEBOX_RING_BASE;
  1626. ring->write_tail = ring_write_tail;
  1627. ring->flush = gen6_ring_flush;
  1628. ring->add_request = gen6_add_request;
  1629. ring->get_seqno = gen6_ring_get_seqno;
  1630. ring->set_seqno = ring_set_seqno;
  1631. ring->irq_enable_mask = 0;
  1632. ring->irq_get = NULL;
  1633. ring->irq_put = NULL;
  1634. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1635. ring->sync_to = gen6_ring_sync;
  1636. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
  1637. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
  1638. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
  1639. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  1640. ring->signal_mbox[RCS] = GEN6_RVESYNC;
  1641. ring->signal_mbox[VCS] = GEN6_VVESYNC;
  1642. ring->signal_mbox[BCS] = GEN6_BVESYNC;
  1643. ring->signal_mbox[VECS] = GEN6_NOSYNC;
  1644. ring->init = init_ring_common;
  1645. return intel_init_ring_buffer(dev, ring);
  1646. }
  1647. int
  1648. intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
  1649. {
  1650. int ret;
  1651. if (!ring->gpu_caches_dirty)
  1652. return 0;
  1653. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1654. if (ret)
  1655. return ret;
  1656. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1657. ring->gpu_caches_dirty = false;
  1658. return 0;
  1659. }
  1660. int
  1661. intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
  1662. {
  1663. uint32_t flush_domains;
  1664. int ret;
  1665. flush_domains = 0;
  1666. if (ring->gpu_caches_dirty)
  1667. flush_domains = I915_GEM_GPU_DOMAINS;
  1668. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1669. if (ret)
  1670. return ret;
  1671. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1672. ring->gpu_caches_dirty = false;
  1673. return 0;
  1674. }