sky2.c 101 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <linux/tcp.h>
  35. #include <linux/in.h>
  36. #include <linux/delay.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/mii.h>
  41. #include <asm/irq.h>
  42. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  43. #define SKY2_VLAN_TAG_USED 1
  44. #endif
  45. #include "sky2.h"
  46. #define DRV_NAME "sky2"
  47. #define DRV_VERSION "1.13"
  48. #define PFX DRV_NAME " "
  49. /*
  50. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  51. * that are organized into three (receive, transmit, status) different rings
  52. * similar to Tigon3.
  53. */
  54. #define RX_LE_SIZE 1024
  55. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  56. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  57. #define RX_DEF_PENDING RX_MAX_PENDING
  58. #define RX_SKB_ALIGN 8
  59. #define RX_BUF_WRITE 16
  60. #define TX_RING_SIZE 512
  61. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  62. #define TX_MIN_PENDING 64
  63. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  64. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  65. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  66. #define TX_WATCHDOG (5 * HZ)
  67. #define NAPI_WEIGHT 64
  68. #define PHY_RETRIES 1000
  69. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  70. static const u32 default_msg =
  71. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  72. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  73. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  74. static int debug = -1; /* defaults above */
  75. module_param(debug, int, 0);
  76. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  77. static int copybreak __read_mostly = 128;
  78. module_param(copybreak, int, 0);
  79. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  80. static int disable_msi = 0;
  81. module_param(disable_msi, int, 0);
  82. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  83. static int idle_timeout = 0;
  84. module_param(idle_timeout, int, 0);
  85. MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
  86. static const struct pci_device_id sky2_id_table[] = {
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  88. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  117. { 0 }
  118. };
  119. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  120. /* Avoid conditionals by using array */
  121. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  122. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  123. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  124. /* This driver supports yukon2 chipset only */
  125. static const char *yukon2_name[] = {
  126. "XL", /* 0xb3 */
  127. "EC Ultra", /* 0xb4 */
  128. "Extreme", /* 0xb5 */
  129. "EC", /* 0xb6 */
  130. "FE", /* 0xb7 */
  131. };
  132. /* Access to external PHY */
  133. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  134. {
  135. int i;
  136. gma_write16(hw, port, GM_SMI_DATA, val);
  137. gma_write16(hw, port, GM_SMI_CTRL,
  138. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  139. for (i = 0; i < PHY_RETRIES; i++) {
  140. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  141. return 0;
  142. udelay(1);
  143. }
  144. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  145. return -ETIMEDOUT;
  146. }
  147. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  148. {
  149. int i;
  150. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  151. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  152. for (i = 0; i < PHY_RETRIES; i++) {
  153. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  154. *val = gma_read16(hw, port, GM_SMI_DATA);
  155. return 0;
  156. }
  157. udelay(1);
  158. }
  159. return -ETIMEDOUT;
  160. }
  161. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  162. {
  163. u16 v;
  164. if (__gm_phy_read(hw, port, reg, &v) != 0)
  165. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  166. return v;
  167. }
  168. static void sky2_power_on(struct sky2_hw *hw)
  169. {
  170. /* switch power to VCC (WA for VAUX problem) */
  171. sky2_write8(hw, B0_POWER_CTRL,
  172. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  173. /* disable Core Clock Division, */
  174. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  175. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  176. /* enable bits are inverted */
  177. sky2_write8(hw, B2_Y2_CLK_GATE,
  178. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  179. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  180. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  181. else
  182. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  183. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
  184. u32 reg1;
  185. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  186. reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
  187. reg1 &= P_ASPM_CONTROL_MSK;
  188. sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
  189. sky2_pci_write32(hw, PCI_DEV_REG5, 0);
  190. }
  191. }
  192. static void sky2_power_aux(struct sky2_hw *hw)
  193. {
  194. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  195. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  196. else
  197. /* enable bits are inverted */
  198. sky2_write8(hw, B2_Y2_CLK_GATE,
  199. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  200. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  201. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  202. /* switch power to VAUX */
  203. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  204. sky2_write8(hw, B0_POWER_CTRL,
  205. (PC_VAUX_ENA | PC_VCC_ENA |
  206. PC_VAUX_ON | PC_VCC_OFF));
  207. }
  208. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  209. {
  210. u16 reg;
  211. /* disable all GMAC IRQ's */
  212. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  213. /* disable PHY IRQs */
  214. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  215. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  216. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  217. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  218. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  219. reg = gma_read16(hw, port, GM_RX_CTRL);
  220. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  221. gma_write16(hw, port, GM_RX_CTRL, reg);
  222. }
  223. /* flow control to advertise bits */
  224. static const u16 copper_fc_adv[] = {
  225. [FC_NONE] = 0,
  226. [FC_TX] = PHY_M_AN_ASP,
  227. [FC_RX] = PHY_M_AN_PC,
  228. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  229. };
  230. /* flow control to advertise bits when using 1000BaseX */
  231. static const u16 fiber_fc_adv[] = {
  232. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  233. [FC_TX] = PHY_M_P_ASYM_MD_X,
  234. [FC_RX] = PHY_M_P_SYM_MD_X,
  235. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  236. };
  237. /* flow control to GMA disable bits */
  238. static const u16 gm_fc_disable[] = {
  239. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  240. [FC_TX] = GM_GPCR_FC_RX_DIS,
  241. [FC_RX] = GM_GPCR_FC_TX_DIS,
  242. [FC_BOTH] = 0,
  243. };
  244. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  245. {
  246. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  247. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  248. if (sky2->autoneg == AUTONEG_ENABLE
  249. && !(hw->chip_id == CHIP_ID_YUKON_XL
  250. || hw->chip_id == CHIP_ID_YUKON_EC_U
  251. || hw->chip_id == CHIP_ID_YUKON_EX)) {
  252. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  253. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  254. PHY_M_EC_MAC_S_MSK);
  255. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  256. if (hw->chip_id == CHIP_ID_YUKON_EC)
  257. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  258. else
  259. ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
  260. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  261. }
  262. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  263. if (sky2_is_copper(hw)) {
  264. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  265. /* enable automatic crossover */
  266. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  267. } else {
  268. /* disable energy detect */
  269. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  270. /* enable automatic crossover */
  271. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  272. if (sky2->autoneg == AUTONEG_ENABLE
  273. && (hw->chip_id == CHIP_ID_YUKON_XL
  274. || hw->chip_id == CHIP_ID_YUKON_EC_U
  275. || hw->chip_id == CHIP_ID_YUKON_EX)) {
  276. ctrl &= ~PHY_M_PC_DSC_MSK;
  277. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  278. }
  279. }
  280. } else {
  281. /* workaround for deviation #4.88 (CRC errors) */
  282. /* disable Automatic Crossover */
  283. ctrl &= ~PHY_M_PC_MDIX_MSK;
  284. }
  285. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  286. /* special setup for PHY 88E1112 Fiber */
  287. if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
  288. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  289. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  290. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  291. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  292. ctrl &= ~PHY_M_MAC_MD_MSK;
  293. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  294. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  295. if (hw->pmd_type == 'P') {
  296. /* select page 1 to access Fiber registers */
  297. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  298. /* for SFP-module set SIGDET polarity to low */
  299. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  300. ctrl |= PHY_M_FIB_SIGD_POL;
  301. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  302. }
  303. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  304. }
  305. ctrl = PHY_CT_RESET;
  306. ct1000 = 0;
  307. adv = PHY_AN_CSMA;
  308. reg = 0;
  309. if (sky2->autoneg == AUTONEG_ENABLE) {
  310. if (sky2_is_copper(hw)) {
  311. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  312. ct1000 |= PHY_M_1000C_AFD;
  313. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  314. ct1000 |= PHY_M_1000C_AHD;
  315. if (sky2->advertising & ADVERTISED_100baseT_Full)
  316. adv |= PHY_M_AN_100_FD;
  317. if (sky2->advertising & ADVERTISED_100baseT_Half)
  318. adv |= PHY_M_AN_100_HD;
  319. if (sky2->advertising & ADVERTISED_10baseT_Full)
  320. adv |= PHY_M_AN_10_FD;
  321. if (sky2->advertising & ADVERTISED_10baseT_Half)
  322. adv |= PHY_M_AN_10_HD;
  323. adv |= copper_fc_adv[sky2->flow_mode];
  324. } else { /* special defines for FIBER (88E1040S only) */
  325. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  326. adv |= PHY_M_AN_1000X_AFD;
  327. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  328. adv |= PHY_M_AN_1000X_AHD;
  329. adv |= fiber_fc_adv[sky2->flow_mode];
  330. }
  331. /* Restart Auto-negotiation */
  332. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  333. } else {
  334. /* forced speed/duplex settings */
  335. ct1000 = PHY_M_1000C_MSE;
  336. /* Disable auto update for duplex flow control and speed */
  337. reg |= GM_GPCR_AU_ALL_DIS;
  338. switch (sky2->speed) {
  339. case SPEED_1000:
  340. ctrl |= PHY_CT_SP1000;
  341. reg |= GM_GPCR_SPEED_1000;
  342. break;
  343. case SPEED_100:
  344. ctrl |= PHY_CT_SP100;
  345. reg |= GM_GPCR_SPEED_100;
  346. break;
  347. }
  348. if (sky2->duplex == DUPLEX_FULL) {
  349. reg |= GM_GPCR_DUP_FULL;
  350. ctrl |= PHY_CT_DUP_MD;
  351. } else if (sky2->speed < SPEED_1000)
  352. sky2->flow_mode = FC_NONE;
  353. reg |= gm_fc_disable[sky2->flow_mode];
  354. /* Forward pause packets to GMAC? */
  355. if (sky2->flow_mode & FC_RX)
  356. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  357. else
  358. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  359. }
  360. gma_write16(hw, port, GM_GP_CTRL, reg);
  361. if (hw->chip_id != CHIP_ID_YUKON_FE)
  362. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  363. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  364. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  365. /* Setup Phy LED's */
  366. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  367. ledover = 0;
  368. switch (hw->chip_id) {
  369. case CHIP_ID_YUKON_FE:
  370. /* on 88E3082 these bits are at 11..9 (shifted left) */
  371. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  372. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  373. /* delete ACT LED control bits */
  374. ctrl &= ~PHY_M_FELP_LED1_MSK;
  375. /* change ACT LED control to blink mode */
  376. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  377. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  378. break;
  379. case CHIP_ID_YUKON_XL:
  380. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  381. /* select page 3 to access LED control register */
  382. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  383. /* set LED Function Control register */
  384. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  385. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  386. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  387. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  388. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  389. /* set Polarity Control register */
  390. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  391. (PHY_M_POLC_LS1_P_MIX(4) |
  392. PHY_M_POLC_IS0_P_MIX(4) |
  393. PHY_M_POLC_LOS_CTRL(2) |
  394. PHY_M_POLC_INIT_CTRL(2) |
  395. PHY_M_POLC_STA1_CTRL(2) |
  396. PHY_M_POLC_STA0_CTRL(2)));
  397. /* restore page register */
  398. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  399. break;
  400. case CHIP_ID_YUKON_EC_U:
  401. case CHIP_ID_YUKON_EX:
  402. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  403. /* select page 3 to access LED control register */
  404. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  405. /* set LED Function Control register */
  406. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  407. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  408. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  409. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  410. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  411. /* set Blink Rate in LED Timer Control Register */
  412. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  413. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  414. /* restore page register */
  415. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  416. break;
  417. default:
  418. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  419. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  420. /* turn off the Rx LED (LED_RX) */
  421. ledover &= ~PHY_M_LED_MO_RX;
  422. }
  423. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == CHIP_REV_YU_EC_A1) {
  424. /* apply fixes in PHY AFE */
  425. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  426. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  427. /* increase differential signal amplitude in 10BASE-T */
  428. gm_phy_write(hw, port, 0x18, 0xaa99);
  429. gm_phy_write(hw, port, 0x17, 0x2011);
  430. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  431. gm_phy_write(hw, port, 0x18, 0xa204);
  432. gm_phy_write(hw, port, 0x17, 0x2002);
  433. /* set page register to 0 */
  434. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  435. } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
  436. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  437. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  438. /* turn on 100 Mbps LED (LED_LINK100) */
  439. ledover |= PHY_M_LED_MO_100;
  440. }
  441. if (ledover)
  442. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  443. }
  444. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  445. if (sky2->autoneg == AUTONEG_ENABLE)
  446. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  447. else
  448. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  449. }
  450. static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
  451. {
  452. u32 reg1;
  453. static const u32 phy_power[]
  454. = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  455. /* looks like this XL is back asswards .. */
  456. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  457. onoff = !onoff;
  458. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  459. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  460. if (onoff)
  461. /* Turn off phy power saving */
  462. reg1 &= ~phy_power[port];
  463. else
  464. reg1 |= phy_power[port];
  465. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  466. sky2_pci_read32(hw, PCI_DEV_REG1);
  467. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  468. udelay(100);
  469. }
  470. /* Force a renegotiation */
  471. static void sky2_phy_reinit(struct sky2_port *sky2)
  472. {
  473. spin_lock_bh(&sky2->phy_lock);
  474. sky2_phy_init(sky2->hw, sky2->port);
  475. spin_unlock_bh(&sky2->phy_lock);
  476. }
  477. /* Put device in state to listen for Wake On Lan */
  478. static void sky2_wol_init(struct sky2_port *sky2)
  479. {
  480. struct sky2_hw *hw = sky2->hw;
  481. unsigned port = sky2->port;
  482. enum flow_control save_mode;
  483. u16 ctrl;
  484. u32 reg1;
  485. /* Bring hardware out of reset */
  486. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  487. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  488. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  489. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  490. /* Force to 10/100
  491. * sky2_reset will re-enable on resume
  492. */
  493. save_mode = sky2->flow_mode;
  494. ctrl = sky2->advertising;
  495. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  496. sky2->flow_mode = FC_NONE;
  497. sky2_phy_power(hw, port, 1);
  498. sky2_phy_reinit(sky2);
  499. sky2->flow_mode = save_mode;
  500. sky2->advertising = ctrl;
  501. /* Set GMAC to no flow control and auto update for speed/duplex */
  502. gma_write16(hw, port, GM_GP_CTRL,
  503. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  504. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  505. /* Set WOL address */
  506. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  507. sky2->netdev->dev_addr, ETH_ALEN);
  508. /* Turn on appropriate WOL control bits */
  509. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  510. ctrl = 0;
  511. if (sky2->wol & WAKE_PHY)
  512. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  513. else
  514. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  515. if (sky2->wol & WAKE_MAGIC)
  516. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  517. else
  518. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  519. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  520. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  521. /* Turn on legacy PCI-Express PME mode */
  522. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  523. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  524. reg1 |= PCI_Y2_PME_LEGACY;
  525. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  526. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  527. /* block receiver */
  528. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  529. }
  530. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  531. {
  532. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  533. u16 reg;
  534. int i;
  535. const u8 *addr = hw->dev[port]->dev_addr;
  536. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  537. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
  538. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  539. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  540. /* WA DEV_472 -- looks like crossed wires on port 2 */
  541. /* clear GMAC 1 Control reset */
  542. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  543. do {
  544. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  545. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  546. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  547. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  548. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  549. }
  550. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  551. /* Enable Transmit FIFO Underrun */
  552. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  553. spin_lock_bh(&sky2->phy_lock);
  554. sky2_phy_init(hw, port);
  555. spin_unlock_bh(&sky2->phy_lock);
  556. /* MIB clear */
  557. reg = gma_read16(hw, port, GM_PHY_ADDR);
  558. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  559. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  560. gma_read16(hw, port, i);
  561. gma_write16(hw, port, GM_PHY_ADDR, reg);
  562. /* transmit control */
  563. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  564. /* receive control reg: unicast + multicast + no FCS */
  565. gma_write16(hw, port, GM_RX_CTRL,
  566. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  567. /* transmit flow control */
  568. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  569. /* transmit parameter */
  570. gma_write16(hw, port, GM_TX_PARAM,
  571. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  572. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  573. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  574. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  575. /* serial mode register */
  576. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  577. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  578. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  579. reg |= GM_SMOD_JUMBO_ENA;
  580. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  581. /* virtual address for data */
  582. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  583. /* physical address: used for pause frames */
  584. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  585. /* ignore counter overflows */
  586. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  587. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  588. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  589. /* Configure Rx MAC FIFO */
  590. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  591. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  592. GMF_OPER_ON | GMF_RX_F_FL_ON);
  593. /* Flush Rx MAC FIFO on any flow control or error */
  594. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  595. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  596. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  597. /* Configure Tx MAC FIFO */
  598. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  599. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  600. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
  601. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  602. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  603. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  604. /* set Tx GMAC FIFO Almost Empty Threshold */
  605. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
  606. /* Disable Store & Forward mode for TX */
  607. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  608. }
  609. }
  610. }
  611. /* Assign Ram Buffer allocation to queue */
  612. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  613. {
  614. u32 end;
  615. /* convert from K bytes to qwords used for hw register */
  616. start *= 1024/8;
  617. space *= 1024/8;
  618. end = start + space - 1;
  619. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  620. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  621. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  622. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  623. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  624. if (q == Q_R1 || q == Q_R2) {
  625. u32 tp = space - space/4;
  626. /* On receive queue's set the thresholds
  627. * give receiver priority when > 3/4 full
  628. * send pause when down to 2K
  629. */
  630. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  631. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  632. tp = space - 2048/8;
  633. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  634. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  635. } else {
  636. /* Enable store & forward on Tx queue's because
  637. * Tx FIFO is only 1K on Yukon
  638. */
  639. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  640. }
  641. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  642. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  643. }
  644. /* Setup Bus Memory Interface */
  645. static void sky2_qset(struct sky2_hw *hw, u16 q)
  646. {
  647. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  648. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  649. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  650. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  651. }
  652. /* Setup prefetch unit registers. This is the interface between
  653. * hardware and driver list elements
  654. */
  655. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  656. u64 addr, u32 last)
  657. {
  658. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  659. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  660. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  661. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  662. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  663. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  664. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  665. }
  666. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  667. {
  668. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  669. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  670. le->ctrl = 0;
  671. return le;
  672. }
  673. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  674. struct sky2_tx_le *le)
  675. {
  676. return sky2->tx_ring + (le - sky2->tx_le);
  677. }
  678. /* Update chip's next pointer */
  679. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  680. {
  681. q = Y2_QADDR(q, PREF_UNIT_PUT_IDX);
  682. wmb();
  683. sky2_write16(hw, q, idx);
  684. sky2_read16(hw, q);
  685. }
  686. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  687. {
  688. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  689. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  690. le->ctrl = 0;
  691. return le;
  692. }
  693. /* Return high part of DMA address (could be 32 or 64 bit) */
  694. static inline u32 high32(dma_addr_t a)
  695. {
  696. return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
  697. }
  698. /* Build description to hardware for one receive segment */
  699. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  700. dma_addr_t map, unsigned len)
  701. {
  702. struct sky2_rx_le *le;
  703. u32 hi = high32(map);
  704. if (sky2->rx_addr64 != hi) {
  705. le = sky2_next_rx(sky2);
  706. le->addr = cpu_to_le32(hi);
  707. le->opcode = OP_ADDR64 | HW_OWNER;
  708. sky2->rx_addr64 = high32(map + len);
  709. }
  710. le = sky2_next_rx(sky2);
  711. le->addr = cpu_to_le32((u32) map);
  712. le->length = cpu_to_le16(len);
  713. le->opcode = op | HW_OWNER;
  714. }
  715. /* Build description to hardware for one possibly fragmented skb */
  716. static void sky2_rx_submit(struct sky2_port *sky2,
  717. const struct rx_ring_info *re)
  718. {
  719. int i;
  720. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  721. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  722. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  723. }
  724. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  725. unsigned size)
  726. {
  727. struct sk_buff *skb = re->skb;
  728. int i;
  729. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  730. pci_unmap_len_set(re, data_size, size);
  731. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  732. re->frag_addr[i] = pci_map_page(pdev,
  733. skb_shinfo(skb)->frags[i].page,
  734. skb_shinfo(skb)->frags[i].page_offset,
  735. skb_shinfo(skb)->frags[i].size,
  736. PCI_DMA_FROMDEVICE);
  737. }
  738. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  739. {
  740. struct sk_buff *skb = re->skb;
  741. int i;
  742. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  743. PCI_DMA_FROMDEVICE);
  744. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  745. pci_unmap_page(pdev, re->frag_addr[i],
  746. skb_shinfo(skb)->frags[i].size,
  747. PCI_DMA_FROMDEVICE);
  748. }
  749. /* Tell chip where to start receive checksum.
  750. * Actually has two checksums, but set both same to avoid possible byte
  751. * order problems.
  752. */
  753. static void rx_set_checksum(struct sky2_port *sky2)
  754. {
  755. struct sky2_rx_le *le;
  756. le = sky2_next_rx(sky2);
  757. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  758. le->ctrl = 0;
  759. le->opcode = OP_TCPSTART | HW_OWNER;
  760. sky2_write32(sky2->hw,
  761. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  762. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  763. }
  764. /*
  765. * The RX Stop command will not work for Yukon-2 if the BMU does not
  766. * reach the end of packet and since we can't make sure that we have
  767. * incoming data, we must reset the BMU while it is not doing a DMA
  768. * transfer. Since it is possible that the RX path is still active,
  769. * the RX RAM buffer will be stopped first, so any possible incoming
  770. * data will not trigger a DMA. After the RAM buffer is stopped, the
  771. * BMU is polled until any DMA in progress is ended and only then it
  772. * will be reset.
  773. */
  774. static void sky2_rx_stop(struct sky2_port *sky2)
  775. {
  776. struct sky2_hw *hw = sky2->hw;
  777. unsigned rxq = rxqaddr[sky2->port];
  778. int i;
  779. /* disable the RAM Buffer receive queue */
  780. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  781. for (i = 0; i < 0xffff; i++)
  782. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  783. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  784. goto stopped;
  785. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  786. sky2->netdev->name);
  787. stopped:
  788. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  789. /* reset the Rx prefetch unit */
  790. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  791. }
  792. /* Clean out receive buffer area, assumes receiver hardware stopped */
  793. static void sky2_rx_clean(struct sky2_port *sky2)
  794. {
  795. unsigned i;
  796. memset(sky2->rx_le, 0, RX_LE_BYTES);
  797. for (i = 0; i < sky2->rx_pending; i++) {
  798. struct rx_ring_info *re = sky2->rx_ring + i;
  799. if (re->skb) {
  800. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  801. kfree_skb(re->skb);
  802. re->skb = NULL;
  803. }
  804. }
  805. }
  806. /* Basic MII support */
  807. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  808. {
  809. struct mii_ioctl_data *data = if_mii(ifr);
  810. struct sky2_port *sky2 = netdev_priv(dev);
  811. struct sky2_hw *hw = sky2->hw;
  812. int err = -EOPNOTSUPP;
  813. if (!netif_running(dev))
  814. return -ENODEV; /* Phy still in reset */
  815. switch (cmd) {
  816. case SIOCGMIIPHY:
  817. data->phy_id = PHY_ADDR_MARV;
  818. /* fallthru */
  819. case SIOCGMIIREG: {
  820. u16 val = 0;
  821. spin_lock_bh(&sky2->phy_lock);
  822. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  823. spin_unlock_bh(&sky2->phy_lock);
  824. data->val_out = val;
  825. break;
  826. }
  827. case SIOCSMIIREG:
  828. if (!capable(CAP_NET_ADMIN))
  829. return -EPERM;
  830. spin_lock_bh(&sky2->phy_lock);
  831. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  832. data->val_in);
  833. spin_unlock_bh(&sky2->phy_lock);
  834. break;
  835. }
  836. return err;
  837. }
  838. #ifdef SKY2_VLAN_TAG_USED
  839. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  840. {
  841. struct sky2_port *sky2 = netdev_priv(dev);
  842. struct sky2_hw *hw = sky2->hw;
  843. u16 port = sky2->port;
  844. netif_tx_lock_bh(dev);
  845. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
  846. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
  847. sky2->vlgrp = grp;
  848. netif_tx_unlock_bh(dev);
  849. }
  850. static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  851. {
  852. struct sky2_port *sky2 = netdev_priv(dev);
  853. struct sky2_hw *hw = sky2->hw;
  854. u16 port = sky2->port;
  855. netif_tx_lock_bh(dev);
  856. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
  857. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
  858. vlan_group_set_device(sky2->vlgrp, vid, NULL);
  859. netif_tx_unlock_bh(dev);
  860. }
  861. #endif
  862. /*
  863. * Allocate an skb for receiving. If the MTU is large enough
  864. * make the skb non-linear with a fragment list of pages.
  865. *
  866. * It appears the hardware has a bug in the FIFO logic that
  867. * cause it to hang if the FIFO gets overrun and the receive buffer
  868. * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
  869. * aligned except if slab debugging is enabled.
  870. */
  871. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  872. {
  873. struct sk_buff *skb;
  874. unsigned long p;
  875. int i;
  876. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
  877. if (!skb)
  878. goto nomem;
  879. p = (unsigned long) skb->data;
  880. skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
  881. for (i = 0; i < sky2->rx_nfrags; i++) {
  882. struct page *page = alloc_page(GFP_ATOMIC);
  883. if (!page)
  884. goto free_partial;
  885. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  886. }
  887. return skb;
  888. free_partial:
  889. kfree_skb(skb);
  890. nomem:
  891. return NULL;
  892. }
  893. /*
  894. * Allocate and setup receiver buffer pool.
  895. * Normal case this ends up creating one list element for skb
  896. * in the receive ring. Worst case if using large MTU and each
  897. * allocation falls on a different 64 bit region, that results
  898. * in 6 list elements per ring entry.
  899. * One element is used for checksum enable/disable, and one
  900. * extra to avoid wrap.
  901. */
  902. static int sky2_rx_start(struct sky2_port *sky2)
  903. {
  904. struct sky2_hw *hw = sky2->hw;
  905. struct rx_ring_info *re;
  906. unsigned rxq = rxqaddr[sky2->port];
  907. unsigned i, size, space, thresh;
  908. sky2->rx_put = sky2->rx_next = 0;
  909. sky2_qset(hw, rxq);
  910. /* On PCI express lowering the watermark gives better performance */
  911. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  912. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  913. /* These chips have no ram buffer?
  914. * MAC Rx RAM Read is controlled by hardware */
  915. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  916. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  917. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  918. sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
  919. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  920. rx_set_checksum(sky2);
  921. /* Space needed for frame data + headers rounded up */
  922. size = ALIGN(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8)
  923. + 8;
  924. /* Stopping point for hardware truncation */
  925. thresh = (size - 8) / sizeof(u32);
  926. /* Account for overhead of skb - to avoid order > 0 allocation */
  927. space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
  928. + sizeof(struct skb_shared_info);
  929. sky2->rx_nfrags = space >> PAGE_SHIFT;
  930. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  931. if (sky2->rx_nfrags != 0) {
  932. /* Compute residue after pages */
  933. space = sky2->rx_nfrags << PAGE_SHIFT;
  934. if (space < size)
  935. size -= space;
  936. else
  937. size = 0;
  938. /* Optimize to handle small packets and headers */
  939. if (size < copybreak)
  940. size = copybreak;
  941. if (size < ETH_HLEN)
  942. size = ETH_HLEN;
  943. }
  944. sky2->rx_data_size = size;
  945. /* Fill Rx ring */
  946. for (i = 0; i < sky2->rx_pending; i++) {
  947. re = sky2->rx_ring + i;
  948. re->skb = sky2_rx_alloc(sky2);
  949. if (!re->skb)
  950. goto nomem;
  951. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  952. sky2_rx_submit(sky2, re);
  953. }
  954. /*
  955. * The receiver hangs if it receives frames larger than the
  956. * packet buffer. As a workaround, truncate oversize frames, but
  957. * the register is limited to 9 bits, so if you do frames > 2052
  958. * you better get the MTU right!
  959. */
  960. if (thresh > 0x1ff)
  961. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  962. else {
  963. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  964. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  965. }
  966. /* Tell chip about available buffers */
  967. sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
  968. return 0;
  969. nomem:
  970. sky2_rx_clean(sky2);
  971. return -ENOMEM;
  972. }
  973. /* Bring up network interface. */
  974. static int sky2_up(struct net_device *dev)
  975. {
  976. struct sky2_port *sky2 = netdev_priv(dev);
  977. struct sky2_hw *hw = sky2->hw;
  978. unsigned port = sky2->port;
  979. u32 ramsize, imask;
  980. int cap, err = -ENOMEM;
  981. struct net_device *otherdev = hw->dev[sky2->port^1];
  982. /*
  983. * On dual port PCI-X card, there is an problem where status
  984. * can be received out of order due to split transactions
  985. */
  986. if (otherdev && netif_running(otherdev) &&
  987. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  988. struct sky2_port *osky2 = netdev_priv(otherdev);
  989. u16 cmd;
  990. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  991. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  992. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  993. sky2->rx_csum = 0;
  994. osky2->rx_csum = 0;
  995. }
  996. if (netif_msg_ifup(sky2))
  997. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  998. /* must be power of 2 */
  999. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1000. TX_RING_SIZE *
  1001. sizeof(struct sky2_tx_le),
  1002. &sky2->tx_le_map);
  1003. if (!sky2->tx_le)
  1004. goto err_out;
  1005. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1006. GFP_KERNEL);
  1007. if (!sky2->tx_ring)
  1008. goto err_out;
  1009. sky2->tx_prod = sky2->tx_cons = 0;
  1010. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1011. &sky2->rx_le_map);
  1012. if (!sky2->rx_le)
  1013. goto err_out;
  1014. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1015. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1016. GFP_KERNEL);
  1017. if (!sky2->rx_ring)
  1018. goto err_out;
  1019. sky2_phy_power(hw, port, 1);
  1020. sky2_mac_init(hw, port);
  1021. /* Register is number of 4K blocks on internal RAM buffer. */
  1022. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1023. printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1024. if (ramsize > 0) {
  1025. u32 rxspace;
  1026. if (ramsize < 16)
  1027. rxspace = ramsize / 2;
  1028. else
  1029. rxspace = 8 + (2*(ramsize - 16))/3;
  1030. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1031. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1032. /* Make sure SyncQ is disabled */
  1033. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1034. RB_RST_SET);
  1035. }
  1036. sky2_qset(hw, txqaddr[port]);
  1037. /* Set almost empty threshold */
  1038. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1039. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1040. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
  1041. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1042. TX_RING_SIZE - 1);
  1043. err = sky2_rx_start(sky2);
  1044. if (err)
  1045. goto err_out;
  1046. /* Enable interrupts from phy/mac for port */
  1047. imask = sky2_read32(hw, B0_IMSK);
  1048. imask |= portirq_msk[port];
  1049. sky2_write32(hw, B0_IMSK, imask);
  1050. return 0;
  1051. err_out:
  1052. if (sky2->rx_le) {
  1053. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1054. sky2->rx_le, sky2->rx_le_map);
  1055. sky2->rx_le = NULL;
  1056. }
  1057. if (sky2->tx_le) {
  1058. pci_free_consistent(hw->pdev,
  1059. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1060. sky2->tx_le, sky2->tx_le_map);
  1061. sky2->tx_le = NULL;
  1062. }
  1063. kfree(sky2->tx_ring);
  1064. kfree(sky2->rx_ring);
  1065. sky2->tx_ring = NULL;
  1066. sky2->rx_ring = NULL;
  1067. return err;
  1068. }
  1069. /* Modular subtraction in ring */
  1070. static inline int tx_dist(unsigned tail, unsigned head)
  1071. {
  1072. return (head - tail) & (TX_RING_SIZE - 1);
  1073. }
  1074. /* Number of list elements available for next tx */
  1075. static inline int tx_avail(const struct sky2_port *sky2)
  1076. {
  1077. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1078. }
  1079. /* Estimate of number of transmit list elements required */
  1080. static unsigned tx_le_req(const struct sk_buff *skb)
  1081. {
  1082. unsigned count;
  1083. count = sizeof(dma_addr_t) / sizeof(u32);
  1084. count += skb_shinfo(skb)->nr_frags * count;
  1085. if (skb_is_gso(skb))
  1086. ++count;
  1087. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1088. ++count;
  1089. return count;
  1090. }
  1091. /*
  1092. * Put one packet in ring for transmit.
  1093. * A single packet can generate multiple list elements, and
  1094. * the number of ring elements will probably be less than the number
  1095. * of list elements used.
  1096. */
  1097. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1098. {
  1099. struct sky2_port *sky2 = netdev_priv(dev);
  1100. struct sky2_hw *hw = sky2->hw;
  1101. struct sky2_tx_le *le = NULL;
  1102. struct tx_ring_info *re;
  1103. unsigned i, len;
  1104. dma_addr_t mapping;
  1105. u32 addr64;
  1106. u16 mss;
  1107. u8 ctrl;
  1108. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1109. return NETDEV_TX_BUSY;
  1110. if (unlikely(netif_msg_tx_queued(sky2)))
  1111. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1112. dev->name, sky2->tx_prod, skb->len);
  1113. len = skb_headlen(skb);
  1114. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1115. addr64 = high32(mapping);
  1116. /* Send high bits if changed or crosses boundary */
  1117. if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
  1118. le = get_tx_le(sky2);
  1119. le->addr = cpu_to_le32(addr64);
  1120. le->opcode = OP_ADDR64 | HW_OWNER;
  1121. sky2->tx_addr64 = high32(mapping + len);
  1122. }
  1123. /* Check for TCP Segmentation Offload */
  1124. mss = skb_shinfo(skb)->gso_size;
  1125. if (mss != 0) {
  1126. mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
  1127. mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  1128. mss += ETH_HLEN;
  1129. if (mss != sky2->tx_last_mss) {
  1130. le = get_tx_le(sky2);
  1131. le->addr = cpu_to_le32(mss);
  1132. le->opcode = OP_LRGLEN | HW_OWNER;
  1133. sky2->tx_last_mss = mss;
  1134. }
  1135. }
  1136. ctrl = 0;
  1137. #ifdef SKY2_VLAN_TAG_USED
  1138. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1139. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1140. if (!le) {
  1141. le = get_tx_le(sky2);
  1142. le->addr = 0;
  1143. le->opcode = OP_VLAN|HW_OWNER;
  1144. } else
  1145. le->opcode |= OP_VLAN;
  1146. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1147. ctrl |= INS_VLAN;
  1148. }
  1149. #endif
  1150. /* Handle TCP checksum offload */
  1151. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1152. unsigned offset = skb->h.raw - skb->data;
  1153. u32 tcpsum;
  1154. tcpsum = offset << 16; /* sum start */
  1155. tcpsum |= offset + skb->csum_offset; /* sum write */
  1156. ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1157. if (skb->nh.iph->protocol == IPPROTO_UDP)
  1158. ctrl |= UDPTCP;
  1159. if (tcpsum != sky2->tx_tcpsum) {
  1160. sky2->tx_tcpsum = tcpsum;
  1161. le = get_tx_le(sky2);
  1162. le->addr = cpu_to_le32(tcpsum);
  1163. le->length = 0; /* initial checksum value */
  1164. le->ctrl = 1; /* one packet */
  1165. le->opcode = OP_TCPLISW | HW_OWNER;
  1166. }
  1167. }
  1168. le = get_tx_le(sky2);
  1169. le->addr = cpu_to_le32((u32) mapping);
  1170. le->length = cpu_to_le16(len);
  1171. le->ctrl = ctrl;
  1172. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1173. re = tx_le_re(sky2, le);
  1174. re->skb = skb;
  1175. pci_unmap_addr_set(re, mapaddr, mapping);
  1176. pci_unmap_len_set(re, maplen, len);
  1177. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1178. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1179. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1180. frag->size, PCI_DMA_TODEVICE);
  1181. addr64 = high32(mapping);
  1182. if (addr64 != sky2->tx_addr64) {
  1183. le = get_tx_le(sky2);
  1184. le->addr = cpu_to_le32(addr64);
  1185. le->ctrl = 0;
  1186. le->opcode = OP_ADDR64 | HW_OWNER;
  1187. sky2->tx_addr64 = addr64;
  1188. }
  1189. le = get_tx_le(sky2);
  1190. le->addr = cpu_to_le32((u32) mapping);
  1191. le->length = cpu_to_le16(frag->size);
  1192. le->ctrl = ctrl;
  1193. le->opcode = OP_BUFFER | HW_OWNER;
  1194. re = tx_le_re(sky2, le);
  1195. re->skb = skb;
  1196. pci_unmap_addr_set(re, mapaddr, mapping);
  1197. pci_unmap_len_set(re, maplen, frag->size);
  1198. }
  1199. le->ctrl |= EOP;
  1200. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1201. netif_stop_queue(dev);
  1202. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1203. dev->trans_start = jiffies;
  1204. return NETDEV_TX_OK;
  1205. }
  1206. /*
  1207. * Free ring elements from starting at tx_cons until "done"
  1208. *
  1209. * NB: the hardware will tell us about partial completion of multi-part
  1210. * buffers so make sure not to free skb to early.
  1211. */
  1212. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1213. {
  1214. struct net_device *dev = sky2->netdev;
  1215. struct pci_dev *pdev = sky2->hw->pdev;
  1216. unsigned idx;
  1217. BUG_ON(done >= TX_RING_SIZE);
  1218. for (idx = sky2->tx_cons; idx != done;
  1219. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1220. struct sky2_tx_le *le = sky2->tx_le + idx;
  1221. struct tx_ring_info *re = sky2->tx_ring + idx;
  1222. switch(le->opcode & ~HW_OWNER) {
  1223. case OP_LARGESEND:
  1224. case OP_PACKET:
  1225. pci_unmap_single(pdev,
  1226. pci_unmap_addr(re, mapaddr),
  1227. pci_unmap_len(re, maplen),
  1228. PCI_DMA_TODEVICE);
  1229. break;
  1230. case OP_BUFFER:
  1231. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1232. pci_unmap_len(re, maplen),
  1233. PCI_DMA_TODEVICE);
  1234. break;
  1235. }
  1236. if (le->ctrl & EOP) {
  1237. if (unlikely(netif_msg_tx_done(sky2)))
  1238. printk(KERN_DEBUG "%s: tx done %u\n",
  1239. dev->name, idx);
  1240. sky2->net_stats.tx_packets++;
  1241. sky2->net_stats.tx_bytes += re->skb->len;
  1242. dev_kfree_skb_any(re->skb);
  1243. }
  1244. le->opcode = 0; /* paranoia */
  1245. }
  1246. sky2->tx_cons = idx;
  1247. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1248. netif_wake_queue(dev);
  1249. }
  1250. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1251. static void sky2_tx_clean(struct net_device *dev)
  1252. {
  1253. struct sky2_port *sky2 = netdev_priv(dev);
  1254. netif_tx_lock_bh(dev);
  1255. sky2_tx_complete(sky2, sky2->tx_prod);
  1256. netif_tx_unlock_bh(dev);
  1257. }
  1258. /* Network shutdown */
  1259. static int sky2_down(struct net_device *dev)
  1260. {
  1261. struct sky2_port *sky2 = netdev_priv(dev);
  1262. struct sky2_hw *hw = sky2->hw;
  1263. unsigned port = sky2->port;
  1264. u16 ctrl;
  1265. u32 imask;
  1266. /* Never really got started! */
  1267. if (!sky2->tx_le)
  1268. return 0;
  1269. if (netif_msg_ifdown(sky2))
  1270. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1271. /* Stop more packets from being queued */
  1272. netif_stop_queue(dev);
  1273. netif_carrier_off(dev);
  1274. /* Disable port IRQ */
  1275. imask = sky2_read32(hw, B0_IMSK);
  1276. imask &= ~portirq_msk[port];
  1277. sky2_write32(hw, B0_IMSK, imask);
  1278. /*
  1279. * Both ports share the NAPI poll on port 0, so if necessary undo the
  1280. * the disable that is done in dev_close.
  1281. */
  1282. if (sky2->port == 0 && hw->ports > 1)
  1283. netif_poll_enable(dev);
  1284. sky2_gmac_reset(hw, port);
  1285. /* Stop transmitter */
  1286. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1287. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1288. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1289. RB_RST_SET | RB_DIS_OP_MD);
  1290. /* WA for dev. #4.209 */
  1291. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1292. && (hw->chip_rev == CHIP_REV_YU_EC_U_A1 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1293. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1294. sky2->speed != SPEED_1000 ?
  1295. TX_STFW_ENA : TX_STFW_DIS);
  1296. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1297. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1298. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1299. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1300. /* Workaround shared GMAC reset */
  1301. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1302. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1303. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1304. /* Disable Force Sync bit and Enable Alloc bit */
  1305. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1306. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1307. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1308. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1309. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1310. /* Reset the PCI FIFO of the async Tx queue */
  1311. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1312. BMU_RST_SET | BMU_FIFO_RST);
  1313. /* Reset the Tx prefetch units */
  1314. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1315. PREF_UNIT_RST_SET);
  1316. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1317. sky2_rx_stop(sky2);
  1318. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1319. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1320. sky2_phy_power(hw, port, 0);
  1321. /* turn off LED's */
  1322. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1323. synchronize_irq(hw->pdev->irq);
  1324. sky2_tx_clean(dev);
  1325. sky2_rx_clean(sky2);
  1326. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1327. sky2->rx_le, sky2->rx_le_map);
  1328. kfree(sky2->rx_ring);
  1329. pci_free_consistent(hw->pdev,
  1330. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1331. sky2->tx_le, sky2->tx_le_map);
  1332. kfree(sky2->tx_ring);
  1333. sky2->tx_le = NULL;
  1334. sky2->rx_le = NULL;
  1335. sky2->rx_ring = NULL;
  1336. sky2->tx_ring = NULL;
  1337. return 0;
  1338. }
  1339. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1340. {
  1341. if (!sky2_is_copper(hw))
  1342. return SPEED_1000;
  1343. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1344. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1345. switch (aux & PHY_M_PS_SPEED_MSK) {
  1346. case PHY_M_PS_SPEED_1000:
  1347. return SPEED_1000;
  1348. case PHY_M_PS_SPEED_100:
  1349. return SPEED_100;
  1350. default:
  1351. return SPEED_10;
  1352. }
  1353. }
  1354. static void sky2_link_up(struct sky2_port *sky2)
  1355. {
  1356. struct sky2_hw *hw = sky2->hw;
  1357. unsigned port = sky2->port;
  1358. u16 reg;
  1359. static const char *fc_name[] = {
  1360. [FC_NONE] = "none",
  1361. [FC_TX] = "tx",
  1362. [FC_RX] = "rx",
  1363. [FC_BOTH] = "both",
  1364. };
  1365. /* enable Rx/Tx */
  1366. reg = gma_read16(hw, port, GM_GP_CTRL);
  1367. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1368. gma_write16(hw, port, GM_GP_CTRL, reg);
  1369. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1370. netif_carrier_on(sky2->netdev);
  1371. netif_wake_queue(sky2->netdev);
  1372. /* Turn on link LED */
  1373. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1374. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1375. if (hw->chip_id == CHIP_ID_YUKON_XL
  1376. || hw->chip_id == CHIP_ID_YUKON_EC_U
  1377. || hw->chip_id == CHIP_ID_YUKON_EX) {
  1378. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1379. u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
  1380. switch(sky2->speed) {
  1381. case SPEED_10:
  1382. led |= PHY_M_LEDC_INIT_CTRL(7);
  1383. break;
  1384. case SPEED_100:
  1385. led |= PHY_M_LEDC_STA1_CTRL(7);
  1386. break;
  1387. case SPEED_1000:
  1388. led |= PHY_M_LEDC_STA0_CTRL(7);
  1389. break;
  1390. }
  1391. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1392. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
  1393. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1394. }
  1395. if (netif_msg_link(sky2))
  1396. printk(KERN_INFO PFX
  1397. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1398. sky2->netdev->name, sky2->speed,
  1399. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1400. fc_name[sky2->flow_status]);
  1401. }
  1402. static void sky2_link_down(struct sky2_port *sky2)
  1403. {
  1404. struct sky2_hw *hw = sky2->hw;
  1405. unsigned port = sky2->port;
  1406. u16 reg;
  1407. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1408. reg = gma_read16(hw, port, GM_GP_CTRL);
  1409. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1410. gma_write16(hw, port, GM_GP_CTRL, reg);
  1411. netif_carrier_off(sky2->netdev);
  1412. netif_stop_queue(sky2->netdev);
  1413. /* Turn on link LED */
  1414. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1415. if (netif_msg_link(sky2))
  1416. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1417. sky2_phy_init(hw, port);
  1418. }
  1419. static enum flow_control sky2_flow(int rx, int tx)
  1420. {
  1421. if (rx)
  1422. return tx ? FC_BOTH : FC_RX;
  1423. else
  1424. return tx ? FC_TX : FC_NONE;
  1425. }
  1426. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1427. {
  1428. struct sky2_hw *hw = sky2->hw;
  1429. unsigned port = sky2->port;
  1430. u16 advert, lpa;
  1431. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1432. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1433. if (lpa & PHY_M_AN_RF) {
  1434. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1435. return -1;
  1436. }
  1437. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1438. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1439. sky2->netdev->name);
  1440. return -1;
  1441. }
  1442. sky2->speed = sky2_phy_speed(hw, aux);
  1443. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1444. /* Since the pause result bits seem to in different positions on
  1445. * different chips. look at registers.
  1446. */
  1447. if (!sky2_is_copper(hw)) {
  1448. /* Shift for bits in fiber PHY */
  1449. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1450. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1451. if (advert & ADVERTISE_1000XPAUSE)
  1452. advert |= ADVERTISE_PAUSE_CAP;
  1453. if (advert & ADVERTISE_1000XPSE_ASYM)
  1454. advert |= ADVERTISE_PAUSE_ASYM;
  1455. if (lpa & LPA_1000XPAUSE)
  1456. lpa |= LPA_PAUSE_CAP;
  1457. if (lpa & LPA_1000XPAUSE_ASYM)
  1458. lpa |= LPA_PAUSE_ASYM;
  1459. }
  1460. sky2->flow_status = FC_NONE;
  1461. if (advert & ADVERTISE_PAUSE_CAP) {
  1462. if (lpa & LPA_PAUSE_CAP)
  1463. sky2->flow_status = FC_BOTH;
  1464. else if (advert & ADVERTISE_PAUSE_ASYM)
  1465. sky2->flow_status = FC_RX;
  1466. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1467. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1468. sky2->flow_status = FC_TX;
  1469. }
  1470. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1471. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1472. sky2->flow_status = FC_NONE;
  1473. if (sky2->flow_status & FC_TX)
  1474. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1475. else
  1476. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1477. return 0;
  1478. }
  1479. /* Interrupt from PHY */
  1480. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1481. {
  1482. struct net_device *dev = hw->dev[port];
  1483. struct sky2_port *sky2 = netdev_priv(dev);
  1484. u16 istatus, phystat;
  1485. if (!netif_running(dev))
  1486. return;
  1487. spin_lock(&sky2->phy_lock);
  1488. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1489. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1490. if (netif_msg_intr(sky2))
  1491. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1492. sky2->netdev->name, istatus, phystat);
  1493. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1494. if (sky2_autoneg_done(sky2, phystat) == 0)
  1495. sky2_link_up(sky2);
  1496. goto out;
  1497. }
  1498. if (istatus & PHY_M_IS_LSP_CHANGE)
  1499. sky2->speed = sky2_phy_speed(hw, phystat);
  1500. if (istatus & PHY_M_IS_DUP_CHANGE)
  1501. sky2->duplex =
  1502. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1503. if (istatus & PHY_M_IS_LST_CHANGE) {
  1504. if (phystat & PHY_M_PS_LINK_UP)
  1505. sky2_link_up(sky2);
  1506. else
  1507. sky2_link_down(sky2);
  1508. }
  1509. out:
  1510. spin_unlock(&sky2->phy_lock);
  1511. }
  1512. /* Transmit timeout is only called if we are running, carrier is up
  1513. * and tx queue is full (stopped).
  1514. */
  1515. static void sky2_tx_timeout(struct net_device *dev)
  1516. {
  1517. struct sky2_port *sky2 = netdev_priv(dev);
  1518. struct sky2_hw *hw = sky2->hw;
  1519. if (netif_msg_timer(sky2))
  1520. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1521. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1522. dev->name, sky2->tx_cons, sky2->tx_prod,
  1523. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1524. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1525. /* can't restart safely under softirq */
  1526. schedule_work(&hw->restart_work);
  1527. }
  1528. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1529. {
  1530. struct sky2_port *sky2 = netdev_priv(dev);
  1531. struct sky2_hw *hw = sky2->hw;
  1532. int err;
  1533. u16 ctl, mode;
  1534. u32 imask;
  1535. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1536. return -EINVAL;
  1537. /* TSO on Yukon Ultra and MTU > 1500 not supported */
  1538. if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
  1539. dev->features &= ~NETIF_F_TSO;
  1540. if (!netif_running(dev)) {
  1541. dev->mtu = new_mtu;
  1542. return 0;
  1543. }
  1544. imask = sky2_read32(hw, B0_IMSK);
  1545. sky2_write32(hw, B0_IMSK, 0);
  1546. dev->trans_start = jiffies; /* prevent tx timeout */
  1547. netif_stop_queue(dev);
  1548. netif_poll_disable(hw->dev[0]);
  1549. synchronize_irq(hw->pdev->irq);
  1550. ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
  1551. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1552. sky2_rx_stop(sky2);
  1553. sky2_rx_clean(sky2);
  1554. dev->mtu = new_mtu;
  1555. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1556. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1557. if (dev->mtu > ETH_DATA_LEN)
  1558. mode |= GM_SMOD_JUMBO_ENA;
  1559. gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
  1560. sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
  1561. err = sky2_rx_start(sky2);
  1562. sky2_write32(hw, B0_IMSK, imask);
  1563. if (err)
  1564. dev_close(dev);
  1565. else {
  1566. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
  1567. netif_poll_enable(hw->dev[0]);
  1568. netif_wake_queue(dev);
  1569. }
  1570. return err;
  1571. }
  1572. /* For small just reuse existing skb for next receive */
  1573. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1574. const struct rx_ring_info *re,
  1575. unsigned length)
  1576. {
  1577. struct sk_buff *skb;
  1578. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1579. if (likely(skb)) {
  1580. skb_reserve(skb, 2);
  1581. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1582. length, PCI_DMA_FROMDEVICE);
  1583. memcpy(skb->data, re->skb->data, length);
  1584. skb->ip_summed = re->skb->ip_summed;
  1585. skb->csum = re->skb->csum;
  1586. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1587. length, PCI_DMA_FROMDEVICE);
  1588. re->skb->ip_summed = CHECKSUM_NONE;
  1589. skb_put(skb, length);
  1590. }
  1591. return skb;
  1592. }
  1593. /* Adjust length of skb with fragments to match received data */
  1594. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1595. unsigned int length)
  1596. {
  1597. int i, num_frags;
  1598. unsigned int size;
  1599. /* put header into skb */
  1600. size = min(length, hdr_space);
  1601. skb->tail += size;
  1602. skb->len += size;
  1603. length -= size;
  1604. num_frags = skb_shinfo(skb)->nr_frags;
  1605. for (i = 0; i < num_frags; i++) {
  1606. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1607. if (length == 0) {
  1608. /* don't need this page */
  1609. __free_page(frag->page);
  1610. --skb_shinfo(skb)->nr_frags;
  1611. } else {
  1612. size = min(length, (unsigned) PAGE_SIZE);
  1613. frag->size = size;
  1614. skb->data_len += size;
  1615. skb->truesize += size;
  1616. skb->len += size;
  1617. length -= size;
  1618. }
  1619. }
  1620. }
  1621. /* Normal packet - take skb from ring element and put in a new one */
  1622. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1623. struct rx_ring_info *re,
  1624. unsigned int length)
  1625. {
  1626. struct sk_buff *skb, *nskb;
  1627. unsigned hdr_space = sky2->rx_data_size;
  1628. pr_debug(PFX "receive new length=%d\n", length);
  1629. /* Don't be tricky about reusing pages (yet) */
  1630. nskb = sky2_rx_alloc(sky2);
  1631. if (unlikely(!nskb))
  1632. return NULL;
  1633. skb = re->skb;
  1634. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1635. prefetch(skb->data);
  1636. re->skb = nskb;
  1637. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1638. if (skb_shinfo(skb)->nr_frags)
  1639. skb_put_frags(skb, hdr_space, length);
  1640. else
  1641. skb_put(skb, length);
  1642. return skb;
  1643. }
  1644. /*
  1645. * Receive one packet.
  1646. * For larger packets, get new buffer.
  1647. */
  1648. static struct sk_buff *sky2_receive(struct net_device *dev,
  1649. u16 length, u32 status)
  1650. {
  1651. struct sky2_port *sky2 = netdev_priv(dev);
  1652. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1653. struct sk_buff *skb = NULL;
  1654. if (unlikely(netif_msg_rx_status(sky2)))
  1655. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1656. dev->name, sky2->rx_next, status, length);
  1657. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1658. prefetch(sky2->rx_ring + sky2->rx_next);
  1659. if (status & GMR_FS_ANY_ERR)
  1660. goto error;
  1661. if (!(status & GMR_FS_RX_OK))
  1662. goto resubmit;
  1663. if (length < copybreak)
  1664. skb = receive_copy(sky2, re, length);
  1665. else
  1666. skb = receive_new(sky2, re, length);
  1667. resubmit:
  1668. sky2_rx_submit(sky2, re);
  1669. return skb;
  1670. error:
  1671. ++sky2->net_stats.rx_errors;
  1672. if (status & GMR_FS_RX_FF_OV) {
  1673. sky2->net_stats.rx_over_errors++;
  1674. goto resubmit;
  1675. }
  1676. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1677. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1678. dev->name, status, length);
  1679. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1680. sky2->net_stats.rx_length_errors++;
  1681. if (status & GMR_FS_FRAGMENT)
  1682. sky2->net_stats.rx_frame_errors++;
  1683. if (status & GMR_FS_CRC_ERR)
  1684. sky2->net_stats.rx_crc_errors++;
  1685. goto resubmit;
  1686. }
  1687. /* Transmit complete */
  1688. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1689. {
  1690. struct sky2_port *sky2 = netdev_priv(dev);
  1691. if (netif_running(dev)) {
  1692. netif_tx_lock(dev);
  1693. sky2_tx_complete(sky2, last);
  1694. netif_tx_unlock(dev);
  1695. }
  1696. }
  1697. /* Process status response ring */
  1698. static int sky2_status_intr(struct sky2_hw *hw, int to_do)
  1699. {
  1700. struct sky2_port *sky2;
  1701. int work_done = 0;
  1702. unsigned buf_write[2] = { 0, 0 };
  1703. u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1704. rmb();
  1705. while (hw->st_idx != hwidx) {
  1706. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1707. struct net_device *dev;
  1708. struct sk_buff *skb;
  1709. u32 status;
  1710. u16 length;
  1711. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1712. BUG_ON(le->link >= 2);
  1713. dev = hw->dev[le->link];
  1714. sky2 = netdev_priv(dev);
  1715. length = le16_to_cpu(le->length);
  1716. status = le32_to_cpu(le->status);
  1717. switch (le->opcode & ~HW_OWNER) {
  1718. case OP_RXSTAT:
  1719. skb = sky2_receive(dev, length, status);
  1720. if (!skb)
  1721. goto force_update;
  1722. skb->protocol = eth_type_trans(skb, dev);
  1723. sky2->net_stats.rx_packets++;
  1724. sky2->net_stats.rx_bytes += skb->len;
  1725. dev->last_rx = jiffies;
  1726. #ifdef SKY2_VLAN_TAG_USED
  1727. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1728. vlan_hwaccel_receive_skb(skb,
  1729. sky2->vlgrp,
  1730. be16_to_cpu(sky2->rx_tag));
  1731. } else
  1732. #endif
  1733. netif_receive_skb(skb);
  1734. /* Update receiver after 16 frames */
  1735. if (++buf_write[le->link] == RX_BUF_WRITE) {
  1736. force_update:
  1737. sky2_put_idx(hw, rxqaddr[le->link], sky2->rx_put);
  1738. buf_write[le->link] = 0;
  1739. }
  1740. /* Stop after net poll weight */
  1741. if (++work_done >= to_do)
  1742. goto exit_loop;
  1743. break;
  1744. #ifdef SKY2_VLAN_TAG_USED
  1745. case OP_RXVLAN:
  1746. sky2->rx_tag = length;
  1747. break;
  1748. case OP_RXCHKSVLAN:
  1749. sky2->rx_tag = length;
  1750. /* fall through */
  1751. #endif
  1752. case OP_RXCHKS:
  1753. if (!sky2->rx_csum)
  1754. break;
  1755. /* Both checksum counters are programmed to start at
  1756. * the same offset, so unless there is a problem they
  1757. * should match. This failure is an early indication that
  1758. * hardware receive checksumming won't work.
  1759. */
  1760. if (likely(status >> 16 == (status & 0xffff))) {
  1761. skb = sky2->rx_ring[sky2->rx_next].skb;
  1762. skb->ip_summed = CHECKSUM_COMPLETE;
  1763. skb->csum = status & 0xffff;
  1764. } else {
  1765. printk(KERN_NOTICE PFX "%s: hardware receive "
  1766. "checksum problem (status = %#x)\n",
  1767. dev->name, status);
  1768. sky2->rx_csum = 0;
  1769. sky2_write32(sky2->hw,
  1770. Q_ADDR(rxqaddr[le->link], Q_CSR),
  1771. BMU_DIS_RX_CHKSUM);
  1772. }
  1773. break;
  1774. case OP_TXINDEXLE:
  1775. /* TX index reports status for both ports */
  1776. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1777. sky2_tx_done(hw->dev[0], status & 0xfff);
  1778. if (hw->dev[1])
  1779. sky2_tx_done(hw->dev[1],
  1780. ((status >> 24) & 0xff)
  1781. | (u16)(length & 0xf) << 8);
  1782. break;
  1783. default:
  1784. if (net_ratelimit())
  1785. printk(KERN_WARNING PFX
  1786. "unknown status opcode 0x%x\n", le->opcode);
  1787. goto exit_loop;
  1788. }
  1789. }
  1790. /* Fully processed status ring so clear irq */
  1791. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1792. exit_loop:
  1793. if (buf_write[0]) {
  1794. sky2 = netdev_priv(hw->dev[0]);
  1795. sky2_put_idx(hw, Q_R1, sky2->rx_put);
  1796. }
  1797. if (buf_write[1]) {
  1798. sky2 = netdev_priv(hw->dev[1]);
  1799. sky2_put_idx(hw, Q_R2, sky2->rx_put);
  1800. }
  1801. return work_done;
  1802. }
  1803. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1804. {
  1805. struct net_device *dev = hw->dev[port];
  1806. if (net_ratelimit())
  1807. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1808. dev->name, status);
  1809. if (status & Y2_IS_PAR_RD1) {
  1810. if (net_ratelimit())
  1811. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1812. dev->name);
  1813. /* Clear IRQ */
  1814. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1815. }
  1816. if (status & Y2_IS_PAR_WR1) {
  1817. if (net_ratelimit())
  1818. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1819. dev->name);
  1820. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1821. }
  1822. if (status & Y2_IS_PAR_MAC1) {
  1823. if (net_ratelimit())
  1824. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1825. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1826. }
  1827. if (status & Y2_IS_PAR_RX1) {
  1828. if (net_ratelimit())
  1829. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1830. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1831. }
  1832. if (status & Y2_IS_TCP_TXA1) {
  1833. if (net_ratelimit())
  1834. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1835. dev->name);
  1836. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1837. }
  1838. }
  1839. static void sky2_hw_intr(struct sky2_hw *hw)
  1840. {
  1841. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1842. if (status & Y2_IS_TIST_OV)
  1843. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1844. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1845. u16 pci_err;
  1846. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1847. if (net_ratelimit())
  1848. dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
  1849. pci_err);
  1850. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1851. sky2_pci_write16(hw, PCI_STATUS,
  1852. pci_err | PCI_STATUS_ERROR_BITS);
  1853. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1854. }
  1855. if (status & Y2_IS_PCI_EXP) {
  1856. /* PCI-Express uncorrectable Error occurred */
  1857. u32 pex_err;
  1858. pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
  1859. if (net_ratelimit())
  1860. dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
  1861. pex_err);
  1862. /* clear the interrupt */
  1863. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1864. sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
  1865. 0xffffffffUL);
  1866. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1867. if (pex_err & PEX_FATAL_ERRORS) {
  1868. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1869. hwmsk &= ~Y2_IS_PCI_EXP;
  1870. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1871. }
  1872. }
  1873. if (status & Y2_HWE_L1_MASK)
  1874. sky2_hw_error(hw, 0, status);
  1875. status >>= 8;
  1876. if (status & Y2_HWE_L1_MASK)
  1877. sky2_hw_error(hw, 1, status);
  1878. }
  1879. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1880. {
  1881. struct net_device *dev = hw->dev[port];
  1882. struct sky2_port *sky2 = netdev_priv(dev);
  1883. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1884. if (netif_msg_intr(sky2))
  1885. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1886. dev->name, status);
  1887. if (status & GM_IS_RX_FF_OR) {
  1888. ++sky2->net_stats.rx_fifo_errors;
  1889. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1890. }
  1891. if (status & GM_IS_TX_FF_UR) {
  1892. ++sky2->net_stats.tx_fifo_errors;
  1893. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1894. }
  1895. }
  1896. /* This should never happen it is a fatal situation */
  1897. static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
  1898. const char *rxtx, u32 mask)
  1899. {
  1900. struct net_device *dev = hw->dev[port];
  1901. struct sky2_port *sky2 = netdev_priv(dev);
  1902. u32 imask;
  1903. printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
  1904. dev ? dev->name : "<not registered>", rxtx);
  1905. imask = sky2_read32(hw, B0_IMSK);
  1906. imask &= ~mask;
  1907. sky2_write32(hw, B0_IMSK, imask);
  1908. if (dev) {
  1909. spin_lock(&sky2->phy_lock);
  1910. sky2_link_down(sky2);
  1911. spin_unlock(&sky2->phy_lock);
  1912. }
  1913. }
  1914. /* If idle then force a fake soft NAPI poll once a second
  1915. * to work around cases where sharing an edge triggered interrupt.
  1916. */
  1917. static inline void sky2_idle_start(struct sky2_hw *hw)
  1918. {
  1919. if (idle_timeout > 0)
  1920. mod_timer(&hw->idle_timer,
  1921. jiffies + msecs_to_jiffies(idle_timeout));
  1922. }
  1923. static void sky2_idle(unsigned long arg)
  1924. {
  1925. struct sky2_hw *hw = (struct sky2_hw *) arg;
  1926. struct net_device *dev = hw->dev[0];
  1927. if (__netif_rx_schedule_prep(dev))
  1928. __netif_rx_schedule(dev);
  1929. mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
  1930. }
  1931. static int sky2_poll(struct net_device *dev0, int *budget)
  1932. {
  1933. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  1934. int work_limit = min(dev0->quota, *budget);
  1935. int work_done = 0;
  1936. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  1937. if (status & Y2_IS_HW_ERR)
  1938. sky2_hw_intr(hw);
  1939. if (status & Y2_IS_IRQ_PHY1)
  1940. sky2_phy_intr(hw, 0);
  1941. if (status & Y2_IS_IRQ_PHY2)
  1942. sky2_phy_intr(hw, 1);
  1943. if (status & Y2_IS_IRQ_MAC1)
  1944. sky2_mac_intr(hw, 0);
  1945. if (status & Y2_IS_IRQ_MAC2)
  1946. sky2_mac_intr(hw, 1);
  1947. if (status & Y2_IS_CHK_RX1)
  1948. sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
  1949. if (status & Y2_IS_CHK_RX2)
  1950. sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
  1951. if (status & Y2_IS_CHK_TXA1)
  1952. sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
  1953. if (status & Y2_IS_CHK_TXA2)
  1954. sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
  1955. work_done = sky2_status_intr(hw, work_limit);
  1956. if (work_done < work_limit) {
  1957. netif_rx_complete(dev0);
  1958. sky2_read32(hw, B0_Y2_SP_LISR);
  1959. return 0;
  1960. } else {
  1961. *budget -= work_done;
  1962. dev0->quota -= work_done;
  1963. return 1;
  1964. }
  1965. }
  1966. static irqreturn_t sky2_intr(int irq, void *dev_id)
  1967. {
  1968. struct sky2_hw *hw = dev_id;
  1969. struct net_device *dev0 = hw->dev[0];
  1970. u32 status;
  1971. /* Reading this mask interrupts as side effect */
  1972. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  1973. if (status == 0 || status == ~0)
  1974. return IRQ_NONE;
  1975. prefetch(&hw->st_le[hw->st_idx]);
  1976. if (likely(__netif_rx_schedule_prep(dev0)))
  1977. __netif_rx_schedule(dev0);
  1978. return IRQ_HANDLED;
  1979. }
  1980. #ifdef CONFIG_NET_POLL_CONTROLLER
  1981. static void sky2_netpoll(struct net_device *dev)
  1982. {
  1983. struct sky2_port *sky2 = netdev_priv(dev);
  1984. struct net_device *dev0 = sky2->hw->dev[0];
  1985. if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
  1986. __netif_rx_schedule(dev0);
  1987. }
  1988. #endif
  1989. /* Chip internal frequency for clock calculations */
  1990. static inline u32 sky2_mhz(const struct sky2_hw *hw)
  1991. {
  1992. switch (hw->chip_id) {
  1993. case CHIP_ID_YUKON_EC:
  1994. case CHIP_ID_YUKON_EC_U:
  1995. case CHIP_ID_YUKON_EX:
  1996. return 125; /* 125 Mhz */
  1997. case CHIP_ID_YUKON_FE:
  1998. return 100; /* 100 Mhz */
  1999. default: /* YUKON_XL */
  2000. return 156; /* 156 Mhz */
  2001. }
  2002. }
  2003. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2004. {
  2005. return sky2_mhz(hw) * us;
  2006. }
  2007. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2008. {
  2009. return clk / sky2_mhz(hw);
  2010. }
  2011. static int __devinit sky2_init(struct sky2_hw *hw)
  2012. {
  2013. u8 t8;
  2014. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2015. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2016. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  2017. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2018. hw->chip_id);
  2019. return -EOPNOTSUPP;
  2020. }
  2021. if (hw->chip_id == CHIP_ID_YUKON_EX)
  2022. dev_warn(&hw->pdev->dev, "this driver not yet tested on this chip type\n"
  2023. "Please report success or failure to <netdev@vger.kernel.org>\n");
  2024. /* Make sure and enable all clocks */
  2025. if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
  2026. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2027. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2028. /* This rev is really old, and requires untested workarounds */
  2029. if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2030. dev_err(&hw->pdev->dev, "unsupported revision Yukon-%s (0x%x) rev %d\n",
  2031. yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2032. hw->chip_id, hw->chip_rev);
  2033. return -EOPNOTSUPP;
  2034. }
  2035. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2036. hw->ports = 1;
  2037. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2038. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2039. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2040. ++hw->ports;
  2041. }
  2042. return 0;
  2043. }
  2044. static void sky2_reset(struct sky2_hw *hw)
  2045. {
  2046. u16 status;
  2047. int i;
  2048. /* disable ASF */
  2049. if (hw->chip_id <= CHIP_ID_YUKON_EC) {
  2050. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2051. status = sky2_read16(hw, HCU_CCSR);
  2052. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2053. HCU_CCSR_UC_STATE_MSK);
  2054. sky2_write16(hw, HCU_CCSR, status);
  2055. } else
  2056. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2057. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2058. }
  2059. /* do a SW reset */
  2060. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2061. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2062. /* clear PCI errors, if any */
  2063. status = sky2_pci_read16(hw, PCI_STATUS);
  2064. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2065. sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
  2066. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2067. /* clear any PEX errors */
  2068. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  2069. sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
  2070. sky2_power_on(hw);
  2071. for (i = 0; i < hw->ports; i++) {
  2072. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2073. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2074. }
  2075. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2076. /* Clear I2C IRQ noise */
  2077. sky2_write32(hw, B2_I2C_IRQ, 1);
  2078. /* turn off hardware timer (unused) */
  2079. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2080. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2081. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2082. /* Turn off descriptor polling */
  2083. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2084. /* Turn off receive timestamp */
  2085. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2086. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2087. /* enable the Tx Arbiters */
  2088. for (i = 0; i < hw->ports; i++)
  2089. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2090. /* Initialize ram interface */
  2091. for (i = 0; i < hw->ports; i++) {
  2092. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2093. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2094. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2095. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2096. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2097. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2098. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2099. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2100. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2101. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2102. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2103. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2104. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2105. }
  2106. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  2107. for (i = 0; i < hw->ports; i++)
  2108. sky2_gmac_reset(hw, i);
  2109. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2110. hw->st_idx = 0;
  2111. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2112. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2113. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2114. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2115. /* Set the list last index */
  2116. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2117. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2118. sky2_write8(hw, STAT_FIFO_WM, 16);
  2119. /* set Status-FIFO ISR watermark */
  2120. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2121. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2122. else
  2123. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2124. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2125. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2126. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2127. /* enable status unit */
  2128. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2129. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2130. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2131. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2132. }
  2133. static void sky2_restart(struct work_struct *work)
  2134. {
  2135. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2136. struct net_device *dev;
  2137. int i, err;
  2138. dev_dbg(&hw->pdev->dev, "restarting\n");
  2139. del_timer_sync(&hw->idle_timer);
  2140. rtnl_lock();
  2141. sky2_write32(hw, B0_IMSK, 0);
  2142. sky2_read32(hw, B0_IMSK);
  2143. netif_poll_disable(hw->dev[0]);
  2144. for (i = 0; i < hw->ports; i++) {
  2145. dev = hw->dev[i];
  2146. if (netif_running(dev))
  2147. sky2_down(dev);
  2148. }
  2149. sky2_reset(hw);
  2150. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2151. netif_poll_enable(hw->dev[0]);
  2152. for (i = 0; i < hw->ports; i++) {
  2153. dev = hw->dev[i];
  2154. if (netif_running(dev)) {
  2155. err = sky2_up(dev);
  2156. if (err) {
  2157. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2158. dev->name, err);
  2159. dev_close(dev);
  2160. }
  2161. }
  2162. }
  2163. sky2_idle_start(hw);
  2164. rtnl_unlock();
  2165. }
  2166. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2167. {
  2168. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2169. }
  2170. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2171. {
  2172. const struct sky2_port *sky2 = netdev_priv(dev);
  2173. wol->supported = sky2_wol_supported(sky2->hw);
  2174. wol->wolopts = sky2->wol;
  2175. }
  2176. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2177. {
  2178. struct sky2_port *sky2 = netdev_priv(dev);
  2179. struct sky2_hw *hw = sky2->hw;
  2180. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2181. return -EOPNOTSUPP;
  2182. sky2->wol = wol->wolopts;
  2183. if (hw->chip_id == CHIP_ID_YUKON_EC_U)
  2184. sky2_write32(hw, B0_CTST, sky2->wol
  2185. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2186. if (!netif_running(dev))
  2187. sky2_wol_init(sky2);
  2188. return 0;
  2189. }
  2190. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2191. {
  2192. if (sky2_is_copper(hw)) {
  2193. u32 modes = SUPPORTED_10baseT_Half
  2194. | SUPPORTED_10baseT_Full
  2195. | SUPPORTED_100baseT_Half
  2196. | SUPPORTED_100baseT_Full
  2197. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2198. if (hw->chip_id != CHIP_ID_YUKON_FE)
  2199. modes |= SUPPORTED_1000baseT_Half
  2200. | SUPPORTED_1000baseT_Full;
  2201. return modes;
  2202. } else
  2203. return SUPPORTED_1000baseT_Half
  2204. | SUPPORTED_1000baseT_Full
  2205. | SUPPORTED_Autoneg
  2206. | SUPPORTED_FIBRE;
  2207. }
  2208. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2209. {
  2210. struct sky2_port *sky2 = netdev_priv(dev);
  2211. struct sky2_hw *hw = sky2->hw;
  2212. ecmd->transceiver = XCVR_INTERNAL;
  2213. ecmd->supported = sky2_supported_modes(hw);
  2214. ecmd->phy_address = PHY_ADDR_MARV;
  2215. if (sky2_is_copper(hw)) {
  2216. ecmd->supported = SUPPORTED_10baseT_Half
  2217. | SUPPORTED_10baseT_Full
  2218. | SUPPORTED_100baseT_Half
  2219. | SUPPORTED_100baseT_Full
  2220. | SUPPORTED_1000baseT_Half
  2221. | SUPPORTED_1000baseT_Full
  2222. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2223. ecmd->port = PORT_TP;
  2224. ecmd->speed = sky2->speed;
  2225. } else {
  2226. ecmd->speed = SPEED_1000;
  2227. ecmd->port = PORT_FIBRE;
  2228. }
  2229. ecmd->advertising = sky2->advertising;
  2230. ecmd->autoneg = sky2->autoneg;
  2231. ecmd->duplex = sky2->duplex;
  2232. return 0;
  2233. }
  2234. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2235. {
  2236. struct sky2_port *sky2 = netdev_priv(dev);
  2237. const struct sky2_hw *hw = sky2->hw;
  2238. u32 supported = sky2_supported_modes(hw);
  2239. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2240. ecmd->advertising = supported;
  2241. sky2->duplex = -1;
  2242. sky2->speed = -1;
  2243. } else {
  2244. u32 setting;
  2245. switch (ecmd->speed) {
  2246. case SPEED_1000:
  2247. if (ecmd->duplex == DUPLEX_FULL)
  2248. setting = SUPPORTED_1000baseT_Full;
  2249. else if (ecmd->duplex == DUPLEX_HALF)
  2250. setting = SUPPORTED_1000baseT_Half;
  2251. else
  2252. return -EINVAL;
  2253. break;
  2254. case SPEED_100:
  2255. if (ecmd->duplex == DUPLEX_FULL)
  2256. setting = SUPPORTED_100baseT_Full;
  2257. else if (ecmd->duplex == DUPLEX_HALF)
  2258. setting = SUPPORTED_100baseT_Half;
  2259. else
  2260. return -EINVAL;
  2261. break;
  2262. case SPEED_10:
  2263. if (ecmd->duplex == DUPLEX_FULL)
  2264. setting = SUPPORTED_10baseT_Full;
  2265. else if (ecmd->duplex == DUPLEX_HALF)
  2266. setting = SUPPORTED_10baseT_Half;
  2267. else
  2268. return -EINVAL;
  2269. break;
  2270. default:
  2271. return -EINVAL;
  2272. }
  2273. if ((setting & supported) == 0)
  2274. return -EINVAL;
  2275. sky2->speed = ecmd->speed;
  2276. sky2->duplex = ecmd->duplex;
  2277. }
  2278. sky2->autoneg = ecmd->autoneg;
  2279. sky2->advertising = ecmd->advertising;
  2280. if (netif_running(dev))
  2281. sky2_phy_reinit(sky2);
  2282. return 0;
  2283. }
  2284. static void sky2_get_drvinfo(struct net_device *dev,
  2285. struct ethtool_drvinfo *info)
  2286. {
  2287. struct sky2_port *sky2 = netdev_priv(dev);
  2288. strcpy(info->driver, DRV_NAME);
  2289. strcpy(info->version, DRV_VERSION);
  2290. strcpy(info->fw_version, "N/A");
  2291. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2292. }
  2293. static const struct sky2_stat {
  2294. char name[ETH_GSTRING_LEN];
  2295. u16 offset;
  2296. } sky2_stats[] = {
  2297. { "tx_bytes", GM_TXO_OK_HI },
  2298. { "rx_bytes", GM_RXO_OK_HI },
  2299. { "tx_broadcast", GM_TXF_BC_OK },
  2300. { "rx_broadcast", GM_RXF_BC_OK },
  2301. { "tx_multicast", GM_TXF_MC_OK },
  2302. { "rx_multicast", GM_RXF_MC_OK },
  2303. { "tx_unicast", GM_TXF_UC_OK },
  2304. { "rx_unicast", GM_RXF_UC_OK },
  2305. { "tx_mac_pause", GM_TXF_MPAUSE },
  2306. { "rx_mac_pause", GM_RXF_MPAUSE },
  2307. { "collisions", GM_TXF_COL },
  2308. { "late_collision",GM_TXF_LAT_COL },
  2309. { "aborted", GM_TXF_ABO_COL },
  2310. { "single_collisions", GM_TXF_SNG_COL },
  2311. { "multi_collisions", GM_TXF_MUL_COL },
  2312. { "rx_short", GM_RXF_SHT },
  2313. { "rx_runt", GM_RXE_FRAG },
  2314. { "rx_64_byte_packets", GM_RXF_64B },
  2315. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2316. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2317. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2318. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2319. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2320. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2321. { "rx_too_long", GM_RXF_LNG_ERR },
  2322. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2323. { "rx_jabber", GM_RXF_JAB_PKT },
  2324. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2325. { "tx_64_byte_packets", GM_TXF_64B },
  2326. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2327. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2328. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2329. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2330. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2331. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2332. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2333. };
  2334. static u32 sky2_get_rx_csum(struct net_device *dev)
  2335. {
  2336. struct sky2_port *sky2 = netdev_priv(dev);
  2337. return sky2->rx_csum;
  2338. }
  2339. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2340. {
  2341. struct sky2_port *sky2 = netdev_priv(dev);
  2342. sky2->rx_csum = data;
  2343. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2344. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2345. return 0;
  2346. }
  2347. static u32 sky2_get_msglevel(struct net_device *netdev)
  2348. {
  2349. struct sky2_port *sky2 = netdev_priv(netdev);
  2350. return sky2->msg_enable;
  2351. }
  2352. static int sky2_nway_reset(struct net_device *dev)
  2353. {
  2354. struct sky2_port *sky2 = netdev_priv(dev);
  2355. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2356. return -EINVAL;
  2357. sky2_phy_reinit(sky2);
  2358. return 0;
  2359. }
  2360. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2361. {
  2362. struct sky2_hw *hw = sky2->hw;
  2363. unsigned port = sky2->port;
  2364. int i;
  2365. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2366. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2367. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2368. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2369. for (i = 2; i < count; i++)
  2370. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2371. }
  2372. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2373. {
  2374. struct sky2_port *sky2 = netdev_priv(netdev);
  2375. sky2->msg_enable = value;
  2376. }
  2377. static int sky2_get_stats_count(struct net_device *dev)
  2378. {
  2379. return ARRAY_SIZE(sky2_stats);
  2380. }
  2381. static void sky2_get_ethtool_stats(struct net_device *dev,
  2382. struct ethtool_stats *stats, u64 * data)
  2383. {
  2384. struct sky2_port *sky2 = netdev_priv(dev);
  2385. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2386. }
  2387. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2388. {
  2389. int i;
  2390. switch (stringset) {
  2391. case ETH_SS_STATS:
  2392. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2393. memcpy(data + i * ETH_GSTRING_LEN,
  2394. sky2_stats[i].name, ETH_GSTRING_LEN);
  2395. break;
  2396. }
  2397. }
  2398. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2399. {
  2400. struct sky2_port *sky2 = netdev_priv(dev);
  2401. return &sky2->net_stats;
  2402. }
  2403. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2404. {
  2405. struct sky2_port *sky2 = netdev_priv(dev);
  2406. struct sky2_hw *hw = sky2->hw;
  2407. unsigned port = sky2->port;
  2408. const struct sockaddr *addr = p;
  2409. if (!is_valid_ether_addr(addr->sa_data))
  2410. return -EADDRNOTAVAIL;
  2411. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2412. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2413. dev->dev_addr, ETH_ALEN);
  2414. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2415. dev->dev_addr, ETH_ALEN);
  2416. /* virtual address for data */
  2417. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2418. /* physical address: used for pause frames */
  2419. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2420. return 0;
  2421. }
  2422. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2423. {
  2424. u32 bit;
  2425. bit = ether_crc(ETH_ALEN, addr) & 63;
  2426. filter[bit >> 3] |= 1 << (bit & 7);
  2427. }
  2428. static void sky2_set_multicast(struct net_device *dev)
  2429. {
  2430. struct sky2_port *sky2 = netdev_priv(dev);
  2431. struct sky2_hw *hw = sky2->hw;
  2432. unsigned port = sky2->port;
  2433. struct dev_mc_list *list = dev->mc_list;
  2434. u16 reg;
  2435. u8 filter[8];
  2436. int rx_pause;
  2437. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2438. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2439. memset(filter, 0, sizeof(filter));
  2440. reg = gma_read16(hw, port, GM_RX_CTRL);
  2441. reg |= GM_RXCR_UCF_ENA;
  2442. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2443. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2444. else if (dev->flags & IFF_ALLMULTI)
  2445. memset(filter, 0xff, sizeof(filter));
  2446. else if (dev->mc_count == 0 && !rx_pause)
  2447. reg &= ~GM_RXCR_MCF_ENA;
  2448. else {
  2449. int i;
  2450. reg |= GM_RXCR_MCF_ENA;
  2451. if (rx_pause)
  2452. sky2_add_filter(filter, pause_mc_addr);
  2453. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2454. sky2_add_filter(filter, list->dmi_addr);
  2455. }
  2456. gma_write16(hw, port, GM_MC_ADDR_H1,
  2457. (u16) filter[0] | ((u16) filter[1] << 8));
  2458. gma_write16(hw, port, GM_MC_ADDR_H2,
  2459. (u16) filter[2] | ((u16) filter[3] << 8));
  2460. gma_write16(hw, port, GM_MC_ADDR_H3,
  2461. (u16) filter[4] | ((u16) filter[5] << 8));
  2462. gma_write16(hw, port, GM_MC_ADDR_H4,
  2463. (u16) filter[6] | ((u16) filter[7] << 8));
  2464. gma_write16(hw, port, GM_RX_CTRL, reg);
  2465. }
  2466. /* Can have one global because blinking is controlled by
  2467. * ethtool and that is always under RTNL mutex
  2468. */
  2469. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2470. {
  2471. u16 pg;
  2472. switch (hw->chip_id) {
  2473. case CHIP_ID_YUKON_XL:
  2474. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2475. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2476. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2477. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2478. PHY_M_LEDC_INIT_CTRL(7) |
  2479. PHY_M_LEDC_STA1_CTRL(7) |
  2480. PHY_M_LEDC_STA0_CTRL(7))
  2481. : 0);
  2482. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2483. break;
  2484. default:
  2485. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2486. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2487. on ? PHY_M_LED_ALL : 0);
  2488. }
  2489. }
  2490. /* blink LED's for finding board */
  2491. static int sky2_phys_id(struct net_device *dev, u32 data)
  2492. {
  2493. struct sky2_port *sky2 = netdev_priv(dev);
  2494. struct sky2_hw *hw = sky2->hw;
  2495. unsigned port = sky2->port;
  2496. u16 ledctrl, ledover = 0;
  2497. long ms;
  2498. int interrupted;
  2499. int onoff = 1;
  2500. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2501. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2502. else
  2503. ms = data * 1000;
  2504. /* save initial values */
  2505. spin_lock_bh(&sky2->phy_lock);
  2506. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2507. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2508. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2509. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2510. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2511. } else {
  2512. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2513. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2514. }
  2515. interrupted = 0;
  2516. while (!interrupted && ms > 0) {
  2517. sky2_led(hw, port, onoff);
  2518. onoff = !onoff;
  2519. spin_unlock_bh(&sky2->phy_lock);
  2520. interrupted = msleep_interruptible(250);
  2521. spin_lock_bh(&sky2->phy_lock);
  2522. ms -= 250;
  2523. }
  2524. /* resume regularly scheduled programming */
  2525. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2526. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2527. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2528. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2529. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2530. } else {
  2531. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2532. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2533. }
  2534. spin_unlock_bh(&sky2->phy_lock);
  2535. return 0;
  2536. }
  2537. static void sky2_get_pauseparam(struct net_device *dev,
  2538. struct ethtool_pauseparam *ecmd)
  2539. {
  2540. struct sky2_port *sky2 = netdev_priv(dev);
  2541. switch (sky2->flow_mode) {
  2542. case FC_NONE:
  2543. ecmd->tx_pause = ecmd->rx_pause = 0;
  2544. break;
  2545. case FC_TX:
  2546. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2547. break;
  2548. case FC_RX:
  2549. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2550. break;
  2551. case FC_BOTH:
  2552. ecmd->tx_pause = ecmd->rx_pause = 1;
  2553. }
  2554. ecmd->autoneg = sky2->autoneg;
  2555. }
  2556. static int sky2_set_pauseparam(struct net_device *dev,
  2557. struct ethtool_pauseparam *ecmd)
  2558. {
  2559. struct sky2_port *sky2 = netdev_priv(dev);
  2560. sky2->autoneg = ecmd->autoneg;
  2561. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2562. if (netif_running(dev))
  2563. sky2_phy_reinit(sky2);
  2564. return 0;
  2565. }
  2566. static int sky2_get_coalesce(struct net_device *dev,
  2567. struct ethtool_coalesce *ecmd)
  2568. {
  2569. struct sky2_port *sky2 = netdev_priv(dev);
  2570. struct sky2_hw *hw = sky2->hw;
  2571. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2572. ecmd->tx_coalesce_usecs = 0;
  2573. else {
  2574. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2575. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2576. }
  2577. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2578. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2579. ecmd->rx_coalesce_usecs = 0;
  2580. else {
  2581. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2582. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2583. }
  2584. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2585. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2586. ecmd->rx_coalesce_usecs_irq = 0;
  2587. else {
  2588. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2589. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2590. }
  2591. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2592. return 0;
  2593. }
  2594. /* Note: this affect both ports */
  2595. static int sky2_set_coalesce(struct net_device *dev,
  2596. struct ethtool_coalesce *ecmd)
  2597. {
  2598. struct sky2_port *sky2 = netdev_priv(dev);
  2599. struct sky2_hw *hw = sky2->hw;
  2600. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2601. if (ecmd->tx_coalesce_usecs > tmax ||
  2602. ecmd->rx_coalesce_usecs > tmax ||
  2603. ecmd->rx_coalesce_usecs_irq > tmax)
  2604. return -EINVAL;
  2605. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2606. return -EINVAL;
  2607. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2608. return -EINVAL;
  2609. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2610. return -EINVAL;
  2611. if (ecmd->tx_coalesce_usecs == 0)
  2612. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2613. else {
  2614. sky2_write32(hw, STAT_TX_TIMER_INI,
  2615. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2616. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2617. }
  2618. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2619. if (ecmd->rx_coalesce_usecs == 0)
  2620. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2621. else {
  2622. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2623. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2624. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2625. }
  2626. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2627. if (ecmd->rx_coalesce_usecs_irq == 0)
  2628. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2629. else {
  2630. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2631. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2632. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2633. }
  2634. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2635. return 0;
  2636. }
  2637. static void sky2_get_ringparam(struct net_device *dev,
  2638. struct ethtool_ringparam *ering)
  2639. {
  2640. struct sky2_port *sky2 = netdev_priv(dev);
  2641. ering->rx_max_pending = RX_MAX_PENDING;
  2642. ering->rx_mini_max_pending = 0;
  2643. ering->rx_jumbo_max_pending = 0;
  2644. ering->tx_max_pending = TX_RING_SIZE - 1;
  2645. ering->rx_pending = sky2->rx_pending;
  2646. ering->rx_mini_pending = 0;
  2647. ering->rx_jumbo_pending = 0;
  2648. ering->tx_pending = sky2->tx_pending;
  2649. }
  2650. static int sky2_set_ringparam(struct net_device *dev,
  2651. struct ethtool_ringparam *ering)
  2652. {
  2653. struct sky2_port *sky2 = netdev_priv(dev);
  2654. int err = 0;
  2655. if (ering->rx_pending > RX_MAX_PENDING ||
  2656. ering->rx_pending < 8 ||
  2657. ering->tx_pending < MAX_SKB_TX_LE ||
  2658. ering->tx_pending > TX_RING_SIZE - 1)
  2659. return -EINVAL;
  2660. if (netif_running(dev))
  2661. sky2_down(dev);
  2662. sky2->rx_pending = ering->rx_pending;
  2663. sky2->tx_pending = ering->tx_pending;
  2664. if (netif_running(dev)) {
  2665. err = sky2_up(dev);
  2666. if (err)
  2667. dev_close(dev);
  2668. else
  2669. sky2_set_multicast(dev);
  2670. }
  2671. return err;
  2672. }
  2673. static int sky2_get_regs_len(struct net_device *dev)
  2674. {
  2675. return 0x4000;
  2676. }
  2677. /*
  2678. * Returns copy of control register region
  2679. * Note: access to the RAM address register set will cause timeouts.
  2680. */
  2681. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2682. void *p)
  2683. {
  2684. const struct sky2_port *sky2 = netdev_priv(dev);
  2685. const void __iomem *io = sky2->hw->regs;
  2686. BUG_ON(regs->len < B3_RI_WTO_R1);
  2687. regs->version = 1;
  2688. memset(p, 0, regs->len);
  2689. memcpy_fromio(p, io, B3_RAM_ADDR);
  2690. memcpy_fromio(p + B3_RI_WTO_R1,
  2691. io + B3_RI_WTO_R1,
  2692. regs->len - B3_RI_WTO_R1);
  2693. }
  2694. static const struct ethtool_ops sky2_ethtool_ops = {
  2695. .get_settings = sky2_get_settings,
  2696. .set_settings = sky2_set_settings,
  2697. .get_drvinfo = sky2_get_drvinfo,
  2698. .get_wol = sky2_get_wol,
  2699. .set_wol = sky2_set_wol,
  2700. .get_msglevel = sky2_get_msglevel,
  2701. .set_msglevel = sky2_set_msglevel,
  2702. .nway_reset = sky2_nway_reset,
  2703. .get_regs_len = sky2_get_regs_len,
  2704. .get_regs = sky2_get_regs,
  2705. .get_link = ethtool_op_get_link,
  2706. .get_sg = ethtool_op_get_sg,
  2707. .set_sg = ethtool_op_set_sg,
  2708. .get_tx_csum = ethtool_op_get_tx_csum,
  2709. .set_tx_csum = ethtool_op_set_tx_csum,
  2710. .get_tso = ethtool_op_get_tso,
  2711. .set_tso = ethtool_op_set_tso,
  2712. .get_rx_csum = sky2_get_rx_csum,
  2713. .set_rx_csum = sky2_set_rx_csum,
  2714. .get_strings = sky2_get_strings,
  2715. .get_coalesce = sky2_get_coalesce,
  2716. .set_coalesce = sky2_set_coalesce,
  2717. .get_ringparam = sky2_get_ringparam,
  2718. .set_ringparam = sky2_set_ringparam,
  2719. .get_pauseparam = sky2_get_pauseparam,
  2720. .set_pauseparam = sky2_set_pauseparam,
  2721. .phys_id = sky2_phys_id,
  2722. .get_stats_count = sky2_get_stats_count,
  2723. .get_ethtool_stats = sky2_get_ethtool_stats,
  2724. .get_perm_addr = ethtool_op_get_perm_addr,
  2725. };
  2726. /* Initialize network device */
  2727. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2728. unsigned port,
  2729. int highmem, int wol)
  2730. {
  2731. struct sky2_port *sky2;
  2732. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2733. if (!dev) {
  2734. dev_err(&hw->pdev->dev, "etherdev alloc failed");
  2735. return NULL;
  2736. }
  2737. SET_MODULE_OWNER(dev);
  2738. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2739. dev->irq = hw->pdev->irq;
  2740. dev->open = sky2_up;
  2741. dev->stop = sky2_down;
  2742. dev->do_ioctl = sky2_ioctl;
  2743. dev->hard_start_xmit = sky2_xmit_frame;
  2744. dev->get_stats = sky2_get_stats;
  2745. dev->set_multicast_list = sky2_set_multicast;
  2746. dev->set_mac_address = sky2_set_mac_address;
  2747. dev->change_mtu = sky2_change_mtu;
  2748. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2749. dev->tx_timeout = sky2_tx_timeout;
  2750. dev->watchdog_timeo = TX_WATCHDOG;
  2751. if (port == 0)
  2752. dev->poll = sky2_poll;
  2753. dev->weight = NAPI_WEIGHT;
  2754. #ifdef CONFIG_NET_POLL_CONTROLLER
  2755. /* Network console (only works on port 0)
  2756. * because netpoll makes assumptions about NAPI
  2757. */
  2758. if (port == 0)
  2759. dev->poll_controller = sky2_netpoll;
  2760. #endif
  2761. sky2 = netdev_priv(dev);
  2762. sky2->netdev = dev;
  2763. sky2->hw = hw;
  2764. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2765. /* Auto speed and flow control */
  2766. sky2->autoneg = AUTONEG_ENABLE;
  2767. sky2->flow_mode = FC_BOTH;
  2768. sky2->duplex = -1;
  2769. sky2->speed = -1;
  2770. sky2->advertising = sky2_supported_modes(hw);
  2771. sky2->rx_csum = 1;
  2772. sky2->wol = wol;
  2773. spin_lock_init(&sky2->phy_lock);
  2774. sky2->tx_pending = TX_DEF_PENDING;
  2775. sky2->rx_pending = RX_DEF_PENDING;
  2776. hw->dev[port] = dev;
  2777. sky2->port = port;
  2778. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  2779. if (highmem)
  2780. dev->features |= NETIF_F_HIGHDMA;
  2781. #ifdef SKY2_VLAN_TAG_USED
  2782. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  2783. dev->vlan_rx_register = sky2_vlan_rx_register;
  2784. dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
  2785. #endif
  2786. /* read the mac address */
  2787. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2788. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2789. /* device is off until link detection */
  2790. netif_carrier_off(dev);
  2791. netif_stop_queue(dev);
  2792. return dev;
  2793. }
  2794. static void __devinit sky2_show_addr(struct net_device *dev)
  2795. {
  2796. const struct sky2_port *sky2 = netdev_priv(dev);
  2797. if (netif_msg_probe(sky2))
  2798. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2799. dev->name,
  2800. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2801. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2802. }
  2803. /* Handle software interrupt used during MSI test */
  2804. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  2805. {
  2806. struct sky2_hw *hw = dev_id;
  2807. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2808. if (status == 0)
  2809. return IRQ_NONE;
  2810. if (status & Y2_IS_IRQ_SW) {
  2811. hw->msi = 1;
  2812. wake_up(&hw->msi_wait);
  2813. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2814. }
  2815. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  2816. return IRQ_HANDLED;
  2817. }
  2818. /* Test interrupt path by forcing a a software IRQ */
  2819. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  2820. {
  2821. struct pci_dev *pdev = hw->pdev;
  2822. int err;
  2823. init_waitqueue_head (&hw->msi_wait);
  2824. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  2825. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  2826. if (err) {
  2827. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  2828. return err;
  2829. }
  2830. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  2831. sky2_read8(hw, B0_CTST);
  2832. wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
  2833. if (!hw->msi) {
  2834. /* MSI test failed, go back to INTx mode */
  2835. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  2836. "switching to INTx mode.\n");
  2837. err = -EOPNOTSUPP;
  2838. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2839. }
  2840. sky2_write32(hw, B0_IMSK, 0);
  2841. sky2_read32(hw, B0_IMSK);
  2842. free_irq(pdev->irq, hw);
  2843. return err;
  2844. }
  2845. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  2846. {
  2847. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  2848. u16 value;
  2849. if (!pm)
  2850. return 0;
  2851. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  2852. return 0;
  2853. return value & PCI_PM_CTRL_PME_ENABLE;
  2854. }
  2855. static int __devinit sky2_probe(struct pci_dev *pdev,
  2856. const struct pci_device_id *ent)
  2857. {
  2858. struct net_device *dev;
  2859. struct sky2_hw *hw;
  2860. int err, using_dac = 0, wol_default;
  2861. err = pci_enable_device(pdev);
  2862. if (err) {
  2863. dev_err(&pdev->dev, "cannot enable PCI device\n");
  2864. goto err_out;
  2865. }
  2866. err = pci_request_regions(pdev, DRV_NAME);
  2867. if (err) {
  2868. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  2869. goto err_out;
  2870. }
  2871. pci_set_master(pdev);
  2872. if (sizeof(dma_addr_t) > sizeof(u32) &&
  2873. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  2874. using_dac = 1;
  2875. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2876. if (err < 0) {
  2877. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  2878. "for consistent allocations\n");
  2879. goto err_out_free_regions;
  2880. }
  2881. } else {
  2882. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2883. if (err) {
  2884. dev_err(&pdev->dev, "no usable DMA configuration\n");
  2885. goto err_out_free_regions;
  2886. }
  2887. }
  2888. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  2889. err = -ENOMEM;
  2890. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  2891. if (!hw) {
  2892. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  2893. goto err_out_free_regions;
  2894. }
  2895. hw->pdev = pdev;
  2896. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2897. if (!hw->regs) {
  2898. dev_err(&pdev->dev, "cannot map device registers\n");
  2899. goto err_out_free_hw;
  2900. }
  2901. #ifdef __BIG_ENDIAN
  2902. /* The sk98lin vendor driver uses hardware byte swapping but
  2903. * this driver uses software swapping.
  2904. */
  2905. {
  2906. u32 reg;
  2907. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  2908. reg &= ~PCI_REV_DESC;
  2909. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  2910. }
  2911. #endif
  2912. /* ring for status responses */
  2913. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  2914. &hw->st_dma);
  2915. if (!hw->st_le)
  2916. goto err_out_iounmap;
  2917. err = sky2_init(hw);
  2918. if (err)
  2919. goto err_out_iounmap;
  2920. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  2921. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  2922. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2923. hw->chip_id, hw->chip_rev);
  2924. sky2_reset(hw);
  2925. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  2926. if (!dev) {
  2927. err = -ENOMEM;
  2928. goto err_out_free_pci;
  2929. }
  2930. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  2931. err = sky2_test_msi(hw);
  2932. if (err == -EOPNOTSUPP)
  2933. pci_disable_msi(pdev);
  2934. else if (err)
  2935. goto err_out_free_netdev;
  2936. }
  2937. err = register_netdev(dev);
  2938. if (err) {
  2939. dev_err(&pdev->dev, "cannot register net device\n");
  2940. goto err_out_free_netdev;
  2941. }
  2942. err = request_irq(pdev->irq, sky2_intr, hw->msi ? 0 : IRQF_SHARED,
  2943. dev->name, hw);
  2944. if (err) {
  2945. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  2946. goto err_out_unregister;
  2947. }
  2948. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2949. sky2_show_addr(dev);
  2950. if (hw->ports > 1) {
  2951. struct net_device *dev1;
  2952. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  2953. if (!dev1)
  2954. dev_warn(&pdev->dev, "allocation for second device failed\n");
  2955. else if ((err = register_netdev(dev1))) {
  2956. dev_warn(&pdev->dev,
  2957. "register of second port failed (%d)\n", err);
  2958. hw->dev[1] = NULL;
  2959. free_netdev(dev1);
  2960. } else
  2961. sky2_show_addr(dev1);
  2962. }
  2963. setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
  2964. INIT_WORK(&hw->restart_work, sky2_restart);
  2965. sky2_idle_start(hw);
  2966. pci_set_drvdata(pdev, hw);
  2967. return 0;
  2968. err_out_unregister:
  2969. if (hw->msi)
  2970. pci_disable_msi(pdev);
  2971. unregister_netdev(dev);
  2972. err_out_free_netdev:
  2973. free_netdev(dev);
  2974. err_out_free_pci:
  2975. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2976. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2977. err_out_iounmap:
  2978. iounmap(hw->regs);
  2979. err_out_free_hw:
  2980. kfree(hw);
  2981. err_out_free_regions:
  2982. pci_release_regions(pdev);
  2983. pci_disable_device(pdev);
  2984. err_out:
  2985. return err;
  2986. }
  2987. static void __devexit sky2_remove(struct pci_dev *pdev)
  2988. {
  2989. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2990. struct net_device *dev0, *dev1;
  2991. if (!hw)
  2992. return;
  2993. del_timer_sync(&hw->idle_timer);
  2994. flush_scheduled_work();
  2995. sky2_write32(hw, B0_IMSK, 0);
  2996. synchronize_irq(hw->pdev->irq);
  2997. dev0 = hw->dev[0];
  2998. dev1 = hw->dev[1];
  2999. if (dev1)
  3000. unregister_netdev(dev1);
  3001. unregister_netdev(dev0);
  3002. sky2_power_aux(hw);
  3003. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3004. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3005. sky2_read8(hw, B0_CTST);
  3006. free_irq(pdev->irq, hw);
  3007. if (hw->msi)
  3008. pci_disable_msi(pdev);
  3009. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3010. pci_release_regions(pdev);
  3011. pci_disable_device(pdev);
  3012. if (dev1)
  3013. free_netdev(dev1);
  3014. free_netdev(dev0);
  3015. iounmap(hw->regs);
  3016. kfree(hw);
  3017. pci_set_drvdata(pdev, NULL);
  3018. }
  3019. #ifdef CONFIG_PM
  3020. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3021. {
  3022. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3023. int i, wol = 0;
  3024. del_timer_sync(&hw->idle_timer);
  3025. netif_poll_disable(hw->dev[0]);
  3026. for (i = 0; i < hw->ports; i++) {
  3027. struct net_device *dev = hw->dev[i];
  3028. struct sky2_port *sky2 = netdev_priv(dev);
  3029. if (netif_running(dev))
  3030. sky2_down(dev);
  3031. if (sky2->wol)
  3032. sky2_wol_init(sky2);
  3033. wol |= sky2->wol;
  3034. }
  3035. sky2_write32(hw, B0_IMSK, 0);
  3036. sky2_power_aux(hw);
  3037. pci_save_state(pdev);
  3038. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3039. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3040. return 0;
  3041. }
  3042. static int sky2_resume(struct pci_dev *pdev)
  3043. {
  3044. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3045. int i, err;
  3046. err = pci_set_power_state(pdev, PCI_D0);
  3047. if (err)
  3048. goto out;
  3049. err = pci_restore_state(pdev);
  3050. if (err)
  3051. goto out;
  3052. pci_enable_wake(pdev, PCI_D0, 0);
  3053. sky2_reset(hw);
  3054. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3055. for (i = 0; i < hw->ports; i++) {
  3056. struct net_device *dev = hw->dev[i];
  3057. if (netif_running(dev)) {
  3058. err = sky2_up(dev);
  3059. if (err) {
  3060. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3061. dev->name, err);
  3062. dev_close(dev);
  3063. goto out;
  3064. }
  3065. }
  3066. }
  3067. netif_poll_enable(hw->dev[0]);
  3068. sky2_idle_start(hw);
  3069. return 0;
  3070. out:
  3071. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3072. pci_disable_device(pdev);
  3073. return err;
  3074. }
  3075. #endif
  3076. static void sky2_shutdown(struct pci_dev *pdev)
  3077. {
  3078. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3079. int i, wol = 0;
  3080. del_timer_sync(&hw->idle_timer);
  3081. netif_poll_disable(hw->dev[0]);
  3082. for (i = 0; i < hw->ports; i++) {
  3083. struct net_device *dev = hw->dev[i];
  3084. struct sky2_port *sky2 = netdev_priv(dev);
  3085. if (sky2->wol) {
  3086. wol = 1;
  3087. sky2_wol_init(sky2);
  3088. }
  3089. }
  3090. if (wol)
  3091. sky2_power_aux(hw);
  3092. pci_enable_wake(pdev, PCI_D3hot, wol);
  3093. pci_enable_wake(pdev, PCI_D3cold, wol);
  3094. pci_disable_device(pdev);
  3095. pci_set_power_state(pdev, PCI_D3hot);
  3096. }
  3097. static struct pci_driver sky2_driver = {
  3098. .name = DRV_NAME,
  3099. .id_table = sky2_id_table,
  3100. .probe = sky2_probe,
  3101. .remove = __devexit_p(sky2_remove),
  3102. #ifdef CONFIG_PM
  3103. .suspend = sky2_suspend,
  3104. .resume = sky2_resume,
  3105. #endif
  3106. .shutdown = sky2_shutdown,
  3107. };
  3108. static int __init sky2_init_module(void)
  3109. {
  3110. return pci_register_driver(&sky2_driver);
  3111. }
  3112. static void __exit sky2_cleanup_module(void)
  3113. {
  3114. pci_unregister_driver(&sky2_driver);
  3115. }
  3116. module_init(sky2_init_module);
  3117. module_exit(sky2_cleanup_module);
  3118. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3119. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3120. MODULE_LICENSE("GPL");
  3121. MODULE_VERSION(DRV_VERSION);