amd_iommu_init.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074
  1. /*
  2. * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
  3. * Author: Joerg Roedel <joerg.roedel@amd.com>
  4. * Leo Duran <leo.duran@amd.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/pci.h>
  20. #include <linux/acpi.h>
  21. #include <linux/gfp.h>
  22. #include <linux/list.h>
  23. #include <linux/sysdev.h>
  24. #include <asm/pci-direct.h>
  25. #include <asm/amd_iommu_types.h>
  26. #include <asm/amd_iommu.h>
  27. #include <asm/gart.h>
  28. /*
  29. * definitions for the ACPI scanning code
  30. */
  31. #define DEVID(bus, devfn) (((bus) << 8) | (devfn))
  32. #define PCI_BUS(x) (((x) >> 8) & 0xff)
  33. #define IVRS_HEADER_LENGTH 48
  34. #define ACPI_IVHD_TYPE 0x10
  35. #define ACPI_IVMD_TYPE_ALL 0x20
  36. #define ACPI_IVMD_TYPE 0x21
  37. #define ACPI_IVMD_TYPE_RANGE 0x22
  38. #define IVHD_DEV_ALL 0x01
  39. #define IVHD_DEV_SELECT 0x02
  40. #define IVHD_DEV_SELECT_RANGE_START 0x03
  41. #define IVHD_DEV_RANGE_END 0x04
  42. #define IVHD_DEV_ALIAS 0x42
  43. #define IVHD_DEV_ALIAS_RANGE 0x43
  44. #define IVHD_DEV_EXT_SELECT 0x46
  45. #define IVHD_DEV_EXT_SELECT_RANGE 0x47
  46. #define IVHD_FLAG_HT_TUN_EN 0x00
  47. #define IVHD_FLAG_PASSPW_EN 0x01
  48. #define IVHD_FLAG_RESPASSPW_EN 0x02
  49. #define IVHD_FLAG_ISOC_EN 0x03
  50. #define IVMD_FLAG_EXCL_RANGE 0x08
  51. #define IVMD_FLAG_UNITY_MAP 0x01
  52. #define ACPI_DEVFLAG_INITPASS 0x01
  53. #define ACPI_DEVFLAG_EXTINT 0x02
  54. #define ACPI_DEVFLAG_NMI 0x04
  55. #define ACPI_DEVFLAG_SYSMGT1 0x10
  56. #define ACPI_DEVFLAG_SYSMGT2 0x20
  57. #define ACPI_DEVFLAG_LINT0 0x40
  58. #define ACPI_DEVFLAG_LINT1 0x80
  59. #define ACPI_DEVFLAG_ATSDIS 0x10000000
  60. /*
  61. * ACPI table definitions
  62. *
  63. * These data structures are laid over the table to parse the important values
  64. * out of it.
  65. */
  66. /*
  67. * structure describing one IOMMU in the ACPI table. Typically followed by one
  68. * or more ivhd_entrys.
  69. */
  70. struct ivhd_header {
  71. u8 type;
  72. u8 flags;
  73. u16 length;
  74. u16 devid;
  75. u16 cap_ptr;
  76. u64 mmio_phys;
  77. u16 pci_seg;
  78. u16 info;
  79. u32 reserved;
  80. } __attribute__((packed));
  81. /*
  82. * A device entry describing which devices a specific IOMMU translates and
  83. * which requestor ids they use.
  84. */
  85. struct ivhd_entry {
  86. u8 type;
  87. u16 devid;
  88. u8 flags;
  89. u32 ext;
  90. } __attribute__((packed));
  91. /*
  92. * An AMD IOMMU memory definition structure. It defines things like exclusion
  93. * ranges for devices and regions that should be unity mapped.
  94. */
  95. struct ivmd_header {
  96. u8 type;
  97. u8 flags;
  98. u16 length;
  99. u16 devid;
  100. u16 aux;
  101. u64 resv;
  102. u64 range_start;
  103. u64 range_length;
  104. } __attribute__((packed));
  105. static int __initdata amd_iommu_detected;
  106. u16 amd_iommu_last_bdf; /* largest PCI device id we have
  107. to handle */
  108. struct list_head amd_iommu_unity_map; /* a list of required unity mappings
  109. we find in ACPI */
  110. unsigned amd_iommu_aperture_order = 26; /* size of aperture in power of 2 */
  111. int amd_iommu_isolate; /* if 1, device isolation is enabled */
  112. struct list_head amd_iommu_list; /* list of all AMD IOMMUs in the
  113. system */
  114. /*
  115. * Pointer to the device table which is shared by all AMD IOMMUs
  116. * it is indexed by the PCI device id or the HT unit id and contains
  117. * information about the domain the device belongs to as well as the
  118. * page table root pointer.
  119. */
  120. struct dev_table_entry *amd_iommu_dev_table;
  121. /*
  122. * The alias table is a driver specific data structure which contains the
  123. * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
  124. * More than one device can share the same requestor id.
  125. */
  126. u16 *amd_iommu_alias_table;
  127. /*
  128. * The rlookup table is used to find the IOMMU which is responsible
  129. * for a specific device. It is also indexed by the PCI device id.
  130. */
  131. struct amd_iommu **amd_iommu_rlookup_table;
  132. /*
  133. * The pd table (protection domain table) is used to find the protection domain
  134. * data structure a device belongs to. Indexed with the PCI device id too.
  135. */
  136. struct protection_domain **amd_iommu_pd_table;
  137. /*
  138. * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
  139. * to know which ones are already in use.
  140. */
  141. unsigned long *amd_iommu_pd_alloc_bitmap;
  142. static u32 dev_table_size; /* size of the device table */
  143. static u32 alias_table_size; /* size of the alias table */
  144. static u32 rlookup_table_size; /* size if the rlookup table */
  145. static inline void update_last_devid(u16 devid)
  146. {
  147. if (devid > amd_iommu_last_bdf)
  148. amd_iommu_last_bdf = devid;
  149. }
  150. static inline unsigned long tbl_size(int entry_size)
  151. {
  152. unsigned shift = PAGE_SHIFT +
  153. get_order(amd_iommu_last_bdf * entry_size);
  154. return 1UL << shift;
  155. }
  156. /****************************************************************************
  157. *
  158. * AMD IOMMU MMIO register space handling functions
  159. *
  160. * These functions are used to program the IOMMU device registers in
  161. * MMIO space required for that driver.
  162. *
  163. ****************************************************************************/
  164. /*
  165. * This function set the exclusion range in the IOMMU. DMA accesses to the
  166. * exclusion range are passed through untranslated
  167. */
  168. static void __init iommu_set_exclusion_range(struct amd_iommu *iommu)
  169. {
  170. u64 start = iommu->exclusion_start & PAGE_MASK;
  171. u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
  172. u64 entry;
  173. if (!iommu->exclusion_start)
  174. return;
  175. entry = start | MMIO_EXCL_ENABLE_MASK;
  176. memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
  177. &entry, sizeof(entry));
  178. entry = limit;
  179. memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
  180. &entry, sizeof(entry));
  181. }
  182. /* Programs the physical address of the device table into the IOMMU hardware */
  183. static void __init iommu_set_device_table(struct amd_iommu *iommu)
  184. {
  185. u32 entry;
  186. BUG_ON(iommu->mmio_base == NULL);
  187. entry = virt_to_phys(amd_iommu_dev_table);
  188. entry |= (dev_table_size >> 12) - 1;
  189. memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
  190. &entry, sizeof(entry));
  191. }
  192. /* Generic functions to enable/disable certain features of the IOMMU. */
  193. static void __init iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
  194. {
  195. u32 ctrl;
  196. ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
  197. ctrl |= (1 << bit);
  198. writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
  199. }
  200. static void __init iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
  201. {
  202. u32 ctrl;
  203. ctrl = (u64)readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
  204. ctrl &= ~(1 << bit);
  205. writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
  206. }
  207. /* Function to enable the hardware */
  208. void __init iommu_enable(struct amd_iommu *iommu)
  209. {
  210. printk(KERN_INFO "AMD IOMMU: Enabling IOMMU at ");
  211. print_devid(iommu->devid, 0);
  212. printk(" cap 0x%hx\n", iommu->cap_ptr);
  213. iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
  214. }
  215. /*
  216. * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
  217. * the system has one.
  218. */
  219. static u8 * __init iommu_map_mmio_space(u64 address)
  220. {
  221. u8 *ret;
  222. if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu"))
  223. return NULL;
  224. ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
  225. if (ret != NULL)
  226. return ret;
  227. release_mem_region(address, MMIO_REGION_LENGTH);
  228. return NULL;
  229. }
  230. static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
  231. {
  232. if (iommu->mmio_base)
  233. iounmap(iommu->mmio_base);
  234. release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
  235. }
  236. /****************************************************************************
  237. *
  238. * The functions below belong to the first pass of AMD IOMMU ACPI table
  239. * parsing. In this pass we try to find out the highest device id this
  240. * code has to handle. Upon this information the size of the shared data
  241. * structures is determined later.
  242. *
  243. ****************************************************************************/
  244. /*
  245. * This function reads the last device id the IOMMU has to handle from the PCI
  246. * capability header for this IOMMU
  247. */
  248. static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
  249. {
  250. u32 cap;
  251. cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
  252. update_last_devid(DEVID(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
  253. return 0;
  254. }
  255. /*
  256. * After reading the highest device id from the IOMMU PCI capability header
  257. * this function looks if there is a higher device id defined in the ACPI table
  258. */
  259. static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
  260. {
  261. u8 *p = (void *)h, *end = (void *)h;
  262. struct ivhd_entry *dev;
  263. p += sizeof(*h);
  264. end += h->length;
  265. find_last_devid_on_pci(PCI_BUS(h->devid),
  266. PCI_SLOT(h->devid),
  267. PCI_FUNC(h->devid),
  268. h->cap_ptr);
  269. while (p < end) {
  270. dev = (struct ivhd_entry *)p;
  271. switch (dev->type) {
  272. case IVHD_DEV_SELECT:
  273. case IVHD_DEV_RANGE_END:
  274. case IVHD_DEV_ALIAS:
  275. case IVHD_DEV_EXT_SELECT:
  276. /* all the above subfield types refer to device ids */
  277. update_last_devid(dev->devid);
  278. break;
  279. default:
  280. break;
  281. }
  282. p += 0x04 << (*p >> 6);
  283. }
  284. WARN_ON(p != end);
  285. return 0;
  286. }
  287. /*
  288. * Iterate over all IVHD entries in the ACPI table and find the highest device
  289. * id which we need to handle. This is the first of three functions which parse
  290. * the ACPI table. So we check the checksum here.
  291. */
  292. static int __init find_last_devid_acpi(struct acpi_table_header *table)
  293. {
  294. int i;
  295. u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
  296. struct ivhd_header *h;
  297. /*
  298. * Validate checksum here so we don't need to do it when
  299. * we actually parse the table
  300. */
  301. for (i = 0; i < table->length; ++i)
  302. checksum += p[i];
  303. if (checksum != 0)
  304. /* ACPI table corrupt */
  305. return -ENODEV;
  306. p += IVRS_HEADER_LENGTH;
  307. end += table->length;
  308. while (p < end) {
  309. h = (struct ivhd_header *)p;
  310. switch (h->type) {
  311. case ACPI_IVHD_TYPE:
  312. find_last_devid_from_ivhd(h);
  313. break;
  314. default:
  315. break;
  316. }
  317. p += h->length;
  318. }
  319. WARN_ON(p != end);
  320. return 0;
  321. }
  322. /****************************************************************************
  323. *
  324. * The following functions belong the the code path which parses the ACPI table
  325. * the second time. In this ACPI parsing iteration we allocate IOMMU specific
  326. * data structures, initialize the device/alias/rlookup table and also
  327. * basically initialize the hardware.
  328. *
  329. ****************************************************************************/
  330. /*
  331. * Allocates the command buffer. This buffer is per AMD IOMMU. We can
  332. * write commands to that buffer later and the IOMMU will execute them
  333. * asynchronously
  334. */
  335. static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
  336. {
  337. u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL,
  338. get_order(CMD_BUFFER_SIZE));
  339. u64 entry = 0;
  340. if (cmd_buf == NULL)
  341. return NULL;
  342. iommu->cmd_buf_size = CMD_BUFFER_SIZE;
  343. memset(cmd_buf, 0, CMD_BUFFER_SIZE);
  344. entry = (u64)virt_to_phys(cmd_buf);
  345. entry |= MMIO_CMD_SIZE_512;
  346. memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
  347. &entry, sizeof(entry));
  348. iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
  349. return cmd_buf;
  350. }
  351. static void __init free_command_buffer(struct amd_iommu *iommu)
  352. {
  353. free_pages((unsigned long)iommu->cmd_buf, get_order(CMD_BUFFER_SIZE));
  354. }
  355. /* sets a specific bit in the device table entry. */
  356. static void set_dev_entry_bit(u16 devid, u8 bit)
  357. {
  358. int i = (bit >> 5) & 0x07;
  359. int _bit = bit & 0x1f;
  360. amd_iommu_dev_table[devid].data[i] |= (1 << _bit);
  361. }
  362. /*
  363. * This function takes the device specific flags read from the ACPI
  364. * table and sets up the device table entry with that information
  365. */
  366. static void __init set_dev_entry_from_acpi(u16 devid, u32 flags, u32 ext_flags)
  367. {
  368. if (flags & ACPI_DEVFLAG_INITPASS)
  369. set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
  370. if (flags & ACPI_DEVFLAG_EXTINT)
  371. set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
  372. if (flags & ACPI_DEVFLAG_NMI)
  373. set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
  374. if (flags & ACPI_DEVFLAG_SYSMGT1)
  375. set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
  376. if (flags & ACPI_DEVFLAG_SYSMGT2)
  377. set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
  378. if (flags & ACPI_DEVFLAG_LINT0)
  379. set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
  380. if (flags & ACPI_DEVFLAG_LINT1)
  381. set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
  382. }
  383. /* Writes the specific IOMMU for a device into the rlookup table */
  384. static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
  385. {
  386. amd_iommu_rlookup_table[devid] = iommu;
  387. }
  388. /*
  389. * Reads the device exclusion range from ACPI and initialize IOMMU with
  390. * it
  391. */
  392. static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
  393. {
  394. struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
  395. if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
  396. return;
  397. if (iommu) {
  398. /*
  399. * We only can configure exclusion ranges per IOMMU, not
  400. * per device. But we can enable the exclusion range per
  401. * device. This is done here
  402. */
  403. set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
  404. iommu->exclusion_start = m->range_start;
  405. iommu->exclusion_length = m->range_length;
  406. }
  407. }
  408. /*
  409. * This function reads some important data from the IOMMU PCI space and
  410. * initializes the driver data structure with it. It reads the hardware
  411. * capabilities and the first/last device entries
  412. */
  413. static void __init init_iommu_from_pci(struct amd_iommu *iommu)
  414. {
  415. int bus = PCI_BUS(iommu->devid);
  416. int dev = PCI_SLOT(iommu->devid);
  417. int fn = PCI_FUNC(iommu->devid);
  418. int cap_ptr = iommu->cap_ptr;
  419. u32 range;
  420. iommu->cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_CAP_HDR_OFFSET);
  421. range = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
  422. iommu->first_device = DEVID(MMIO_GET_BUS(range), MMIO_GET_FD(range));
  423. iommu->last_device = DEVID(MMIO_GET_BUS(range), MMIO_GET_LD(range));
  424. }
  425. /*
  426. * Takes a pointer to an AMD IOMMU entry in the ACPI table and
  427. * initializes the hardware and our data structures with it.
  428. */
  429. static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
  430. struct ivhd_header *h)
  431. {
  432. u8 *p = (u8 *)h;
  433. u8 *end = p, flags = 0;
  434. u16 dev_i, devid = 0, devid_start = 0, devid_to = 0;
  435. u32 ext_flags = 0;
  436. bool alias = 0;
  437. struct ivhd_entry *e;
  438. /*
  439. * First set the recommended feature enable bits from ACPI
  440. * into the IOMMU control registers
  441. */
  442. h->flags & IVHD_FLAG_HT_TUN_EN ?
  443. iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
  444. iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
  445. h->flags & IVHD_FLAG_PASSPW_EN ?
  446. iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
  447. iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
  448. h->flags & IVHD_FLAG_RESPASSPW_EN ?
  449. iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
  450. iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
  451. h->flags & IVHD_FLAG_ISOC_EN ?
  452. iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
  453. iommu_feature_disable(iommu, CONTROL_ISOC_EN);
  454. /*
  455. * make IOMMU memory accesses cache coherent
  456. */
  457. iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
  458. /*
  459. * Done. Now parse the device entries
  460. */
  461. p += sizeof(struct ivhd_header);
  462. end += h->length;
  463. while (p < end) {
  464. e = (struct ivhd_entry *)p;
  465. switch (e->type) {
  466. case IVHD_DEV_ALL:
  467. for (dev_i = iommu->first_device;
  468. dev_i <= iommu->last_device; ++dev_i)
  469. set_dev_entry_from_acpi(dev_i, e->flags, 0);
  470. break;
  471. case IVHD_DEV_SELECT:
  472. devid = e->devid;
  473. set_dev_entry_from_acpi(devid, e->flags, 0);
  474. break;
  475. case IVHD_DEV_SELECT_RANGE_START:
  476. devid_start = e->devid;
  477. flags = e->flags;
  478. ext_flags = 0;
  479. alias = 0;
  480. break;
  481. case IVHD_DEV_ALIAS:
  482. devid = e->devid;
  483. devid_to = e->ext >> 8;
  484. set_dev_entry_from_acpi(devid, e->flags, 0);
  485. amd_iommu_alias_table[devid] = devid_to;
  486. break;
  487. case IVHD_DEV_ALIAS_RANGE:
  488. devid_start = e->devid;
  489. flags = e->flags;
  490. devid_to = e->ext >> 8;
  491. ext_flags = 0;
  492. alias = 1;
  493. break;
  494. case IVHD_DEV_EXT_SELECT:
  495. devid = e->devid;
  496. set_dev_entry_from_acpi(devid, e->flags, e->ext);
  497. break;
  498. case IVHD_DEV_EXT_SELECT_RANGE:
  499. devid_start = e->devid;
  500. flags = e->flags;
  501. ext_flags = e->ext;
  502. alias = 0;
  503. break;
  504. case IVHD_DEV_RANGE_END:
  505. devid = e->devid;
  506. for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
  507. if (alias)
  508. amd_iommu_alias_table[dev_i] = devid_to;
  509. set_dev_entry_from_acpi(
  510. amd_iommu_alias_table[dev_i],
  511. flags, ext_flags);
  512. }
  513. break;
  514. default:
  515. break;
  516. }
  517. p += 0x04 << (e->type >> 6);
  518. }
  519. }
  520. /* Initializes the device->iommu mapping for the driver */
  521. static int __init init_iommu_devices(struct amd_iommu *iommu)
  522. {
  523. u16 i;
  524. for (i = iommu->first_device; i <= iommu->last_device; ++i)
  525. set_iommu_for_device(iommu, i);
  526. return 0;
  527. }
  528. static void __init free_iommu_one(struct amd_iommu *iommu)
  529. {
  530. free_command_buffer(iommu);
  531. iommu_unmap_mmio_space(iommu);
  532. }
  533. static void __init free_iommu_all(void)
  534. {
  535. struct amd_iommu *iommu, *next;
  536. list_for_each_entry_safe(iommu, next, &amd_iommu_list, list) {
  537. list_del(&iommu->list);
  538. free_iommu_one(iommu);
  539. kfree(iommu);
  540. }
  541. }
  542. /*
  543. * This function clues the initialization function for one IOMMU
  544. * together and also allocates the command buffer and programs the
  545. * hardware. It does NOT enable the IOMMU. This is done afterwards.
  546. */
  547. static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
  548. {
  549. spin_lock_init(&iommu->lock);
  550. list_add_tail(&iommu->list, &amd_iommu_list);
  551. /*
  552. * Copy data from ACPI table entry to the iommu struct
  553. */
  554. iommu->devid = h->devid;
  555. iommu->cap_ptr = h->cap_ptr;
  556. iommu->mmio_phys = h->mmio_phys;
  557. iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
  558. if (!iommu->mmio_base)
  559. return -ENOMEM;
  560. iommu_set_device_table(iommu);
  561. iommu->cmd_buf = alloc_command_buffer(iommu);
  562. if (!iommu->cmd_buf)
  563. return -ENOMEM;
  564. init_iommu_from_pci(iommu);
  565. init_iommu_from_acpi(iommu, h);
  566. init_iommu_devices(iommu);
  567. return 0;
  568. }
  569. /*
  570. * Iterates over all IOMMU entries in the ACPI table, allocates the
  571. * IOMMU structure and initializes it with init_iommu_one()
  572. */
  573. static int __init init_iommu_all(struct acpi_table_header *table)
  574. {
  575. u8 *p = (u8 *)table, *end = (u8 *)table;
  576. struct ivhd_header *h;
  577. struct amd_iommu *iommu;
  578. int ret;
  579. INIT_LIST_HEAD(&amd_iommu_list);
  580. end += table->length;
  581. p += IVRS_HEADER_LENGTH;
  582. while (p < end) {
  583. h = (struct ivhd_header *)p;
  584. switch (*p) {
  585. case ACPI_IVHD_TYPE:
  586. iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
  587. if (iommu == NULL)
  588. return -ENOMEM;
  589. ret = init_iommu_one(iommu, h);
  590. if (ret)
  591. return ret;
  592. break;
  593. default:
  594. break;
  595. }
  596. p += h->length;
  597. }
  598. WARN_ON(p != end);
  599. return 0;
  600. }
  601. /****************************************************************************
  602. *
  603. * The next functions belong to the third pass of parsing the ACPI
  604. * table. In this last pass the memory mapping requirements are
  605. * gathered (like exclusion and unity mapping reanges).
  606. *
  607. ****************************************************************************/
  608. static void __init free_unity_maps(void)
  609. {
  610. struct unity_map_entry *entry, *next;
  611. list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
  612. list_del(&entry->list);
  613. kfree(entry);
  614. }
  615. }
  616. /* called when we find an exclusion range definition in ACPI */
  617. static int __init init_exclusion_range(struct ivmd_header *m)
  618. {
  619. int i;
  620. switch (m->type) {
  621. case ACPI_IVMD_TYPE:
  622. set_device_exclusion_range(m->devid, m);
  623. break;
  624. case ACPI_IVMD_TYPE_ALL:
  625. for (i = 0; i < amd_iommu_last_bdf; ++i)
  626. set_device_exclusion_range(i, m);
  627. break;
  628. case ACPI_IVMD_TYPE_RANGE:
  629. for (i = m->devid; i <= m->aux; ++i)
  630. set_device_exclusion_range(i, m);
  631. break;
  632. default:
  633. break;
  634. }
  635. return 0;
  636. }
  637. /* called for unity map ACPI definition */
  638. static int __init init_unity_map_range(struct ivmd_header *m)
  639. {
  640. struct unity_map_entry *e = 0;
  641. e = kzalloc(sizeof(*e), GFP_KERNEL);
  642. if (e == NULL)
  643. return -ENOMEM;
  644. switch (m->type) {
  645. default:
  646. case ACPI_IVMD_TYPE:
  647. e->devid_start = e->devid_end = m->devid;
  648. break;
  649. case ACPI_IVMD_TYPE_ALL:
  650. e->devid_start = 0;
  651. e->devid_end = amd_iommu_last_bdf;
  652. break;
  653. case ACPI_IVMD_TYPE_RANGE:
  654. e->devid_start = m->devid;
  655. e->devid_end = m->aux;
  656. break;
  657. }
  658. e->address_start = PAGE_ALIGN(m->range_start);
  659. e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
  660. e->prot = m->flags >> 1;
  661. list_add_tail(&e->list, &amd_iommu_unity_map);
  662. return 0;
  663. }
  664. /* iterates over all memory definitions we find in the ACPI table */
  665. static int __init init_memory_definitions(struct acpi_table_header *table)
  666. {
  667. u8 *p = (u8 *)table, *end = (u8 *)table;
  668. struct ivmd_header *m;
  669. INIT_LIST_HEAD(&amd_iommu_unity_map);
  670. end += table->length;
  671. p += IVRS_HEADER_LENGTH;
  672. while (p < end) {
  673. m = (struct ivmd_header *)p;
  674. if (m->flags & IVMD_FLAG_EXCL_RANGE)
  675. init_exclusion_range(m);
  676. else if (m->flags & IVMD_FLAG_UNITY_MAP)
  677. init_unity_map_range(m);
  678. p += m->length;
  679. }
  680. return 0;
  681. }
  682. /*
  683. * This function finally enables all IOMMUs found in the system after
  684. * they have been initialized
  685. */
  686. static void __init enable_iommus(void)
  687. {
  688. struct amd_iommu *iommu;
  689. list_for_each_entry(iommu, &amd_iommu_list, list) {
  690. iommu_set_exclusion_range(iommu);
  691. iommu_enable(iommu);
  692. }
  693. }
  694. /*
  695. * Suspend/Resume support
  696. * disable suspend until real resume implemented
  697. */
  698. static int amd_iommu_resume(struct sys_device *dev)
  699. {
  700. return 0;
  701. }
  702. static int amd_iommu_suspend(struct sys_device *dev, pm_message_t state)
  703. {
  704. return -EINVAL;
  705. }
  706. static struct sysdev_class amd_iommu_sysdev_class = {
  707. .name = "amd_iommu",
  708. .suspend = amd_iommu_suspend,
  709. .resume = amd_iommu_resume,
  710. };
  711. static struct sys_device device_amd_iommu = {
  712. .id = 0,
  713. .cls = &amd_iommu_sysdev_class,
  714. };
  715. /*
  716. * This is the core init function for AMD IOMMU hardware in the system.
  717. * This function is called from the generic x86 DMA layer initialization
  718. * code.
  719. *
  720. * This function basically parses the ACPI table for AMD IOMMU (IVRS)
  721. * three times:
  722. *
  723. * 1 pass) Find the highest PCI device id the driver has to handle.
  724. * Upon this information the size of the data structures is
  725. * determined that needs to be allocated.
  726. *
  727. * 2 pass) Initialize the data structures just allocated with the
  728. * information in the ACPI table about available AMD IOMMUs
  729. * in the system. It also maps the PCI devices in the
  730. * system to specific IOMMUs
  731. *
  732. * 3 pass) After the basic data structures are allocated and
  733. * initialized we update them with information about memory
  734. * remapping requirements parsed out of the ACPI table in
  735. * this last pass.
  736. *
  737. * After that the hardware is initialized and ready to go. In the last
  738. * step we do some Linux specific things like registering the driver in
  739. * the dma_ops interface and initializing the suspend/resume support
  740. * functions. Finally it prints some information about AMD IOMMUs and
  741. * the driver state and enables the hardware.
  742. */
  743. int __init amd_iommu_init(void)
  744. {
  745. int i, ret = 0;
  746. if (no_iommu) {
  747. printk(KERN_INFO "AMD IOMMU disabled by kernel command line\n");
  748. return 0;
  749. }
  750. if (!amd_iommu_detected)
  751. return -ENODEV;
  752. /*
  753. * First parse ACPI tables to find the largest Bus/Dev/Func
  754. * we need to handle. Upon this information the shared data
  755. * structures for the IOMMUs in the system will be allocated
  756. */
  757. if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
  758. return -ENODEV;
  759. dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
  760. alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
  761. rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
  762. ret = -ENOMEM;
  763. /* Device table - directly used by all IOMMUs */
  764. amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL,
  765. get_order(dev_table_size));
  766. if (amd_iommu_dev_table == NULL)
  767. goto out;
  768. /*
  769. * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
  770. * IOMMU see for that device
  771. */
  772. amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
  773. get_order(alias_table_size));
  774. if (amd_iommu_alias_table == NULL)
  775. goto free;
  776. /* IOMMU rlookup table - find the IOMMU for a specific device */
  777. amd_iommu_rlookup_table = (void *)__get_free_pages(GFP_KERNEL,
  778. get_order(rlookup_table_size));
  779. if (amd_iommu_rlookup_table == NULL)
  780. goto free;
  781. /*
  782. * Protection Domain table - maps devices to protection domains
  783. * This table has the same size as the rlookup_table
  784. */
  785. amd_iommu_pd_table = (void *)__get_free_pages(GFP_KERNEL,
  786. get_order(rlookup_table_size));
  787. if (amd_iommu_pd_table == NULL)
  788. goto free;
  789. amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(GFP_KERNEL,
  790. get_order(MAX_DOMAIN_ID/8));
  791. if (amd_iommu_pd_alloc_bitmap == NULL)
  792. goto free;
  793. /*
  794. * memory is allocated now; initialize the device table with all zeroes
  795. * and let all alias entries point to itself
  796. */
  797. memset(amd_iommu_dev_table, 0, dev_table_size);
  798. for (i = 0; i < amd_iommu_last_bdf; ++i)
  799. amd_iommu_alias_table[i] = i;
  800. memset(amd_iommu_pd_table, 0, rlookup_table_size);
  801. memset(amd_iommu_pd_alloc_bitmap, 0, MAX_DOMAIN_ID / 8);
  802. /*
  803. * never allocate domain 0 because its used as the non-allocated and
  804. * error value placeholder
  805. */
  806. amd_iommu_pd_alloc_bitmap[0] = 1;
  807. /*
  808. * now the data structures are allocated and basically initialized
  809. * start the real acpi table scan
  810. */
  811. ret = -ENODEV;
  812. if (acpi_table_parse("IVRS", init_iommu_all) != 0)
  813. goto free;
  814. if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
  815. goto free;
  816. ret = amd_iommu_init_dma_ops();
  817. if (ret)
  818. goto free;
  819. ret = sysdev_class_register(&amd_iommu_sysdev_class);
  820. if (ret)
  821. goto free;
  822. ret = sysdev_register(&device_amd_iommu);
  823. if (ret)
  824. goto free;
  825. enable_iommus();
  826. printk(KERN_INFO "AMD IOMMU: aperture size is %d MB\n",
  827. (1 << (amd_iommu_aperture_order-20)));
  828. printk(KERN_INFO "AMD IOMMU: device isolation ");
  829. if (amd_iommu_isolate)
  830. printk("enabled\n");
  831. else
  832. printk("disabled\n");
  833. out:
  834. return ret;
  835. free:
  836. free_pages((unsigned long)amd_iommu_pd_alloc_bitmap, 1);
  837. free_pages((unsigned long)amd_iommu_pd_table,
  838. get_order(rlookup_table_size));
  839. free_pages((unsigned long)amd_iommu_rlookup_table,
  840. get_order(rlookup_table_size));
  841. free_pages((unsigned long)amd_iommu_alias_table,
  842. get_order(alias_table_size));
  843. free_pages((unsigned long)amd_iommu_dev_table,
  844. get_order(dev_table_size));
  845. free_iommu_all();
  846. free_unity_maps();
  847. goto out;
  848. }
  849. /****************************************************************************
  850. *
  851. * Early detect code. This code runs at IOMMU detection time in the DMA
  852. * layer. It just looks if there is an IVRS ACPI table to detect AMD
  853. * IOMMUs
  854. *
  855. ****************************************************************************/
  856. static int __init early_amd_iommu_detect(struct acpi_table_header *table)
  857. {
  858. return 0;
  859. }
  860. void __init amd_iommu_detect(void)
  861. {
  862. if (swiotlb || no_iommu || (iommu_detected && !gart_iommu_aperture))
  863. return;
  864. if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
  865. iommu_detected = 1;
  866. amd_iommu_detected = 1;
  867. #ifdef CONFIG_GART_IOMMU
  868. gart_iommu_aperture_disabled = 1;
  869. gart_iommu_aperture = 0;
  870. #endif
  871. }
  872. }
  873. /****************************************************************************
  874. *
  875. * Parsing functions for the AMD IOMMU specific kernel command line
  876. * options.
  877. *
  878. ****************************************************************************/
  879. static int __init parse_amd_iommu_options(char *str)
  880. {
  881. for (; *str; ++str) {
  882. if (strcmp(str, "isolate") == 0)
  883. amd_iommu_isolate = 1;
  884. }
  885. return 1;
  886. }
  887. static int __init parse_amd_iommu_size_options(char *str)
  888. {
  889. for (; *str; ++str) {
  890. if (strcmp(str, "32M") == 0)
  891. amd_iommu_aperture_order = 25;
  892. if (strcmp(str, "64M") == 0)
  893. amd_iommu_aperture_order = 26;
  894. if (strcmp(str, "128M") == 0)
  895. amd_iommu_aperture_order = 27;
  896. if (strcmp(str, "256M") == 0)
  897. amd_iommu_aperture_order = 28;
  898. if (strcmp(str, "512M") == 0)
  899. amd_iommu_aperture_order = 29;
  900. if (strcmp(str, "1G") == 0)
  901. amd_iommu_aperture_order = 30;
  902. }
  903. return 1;
  904. }
  905. __setup("amd_iommu=", parse_amd_iommu_options);
  906. __setup("amd_iommu_size=", parse_amd_iommu_size_options);