intel_display.c 294 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/module.h>
  28. #include <linux/input.h>
  29. #include <linux/i2c.h>
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/drm_edid.h>
  34. #include <drm/drmP.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. #include "i915_trace.h"
  39. #include <drm/drm_dp_helper.h>
  40. #include <drm/drm_crtc_helper.h>
  41. #include <linux/dma_remapping.h>
  42. bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
  43. static void intel_increase_pllclock(struct drm_crtc *crtc);
  44. static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
  45. static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
  46. struct intel_crtc_config *pipe_config);
  47. static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
  48. struct intel_crtc_config *pipe_config);
  49. static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
  50. int x, int y, struct drm_framebuffer *old_fb);
  51. typedef struct {
  52. int min, max;
  53. } intel_range_t;
  54. typedef struct {
  55. int dot_limit;
  56. int p2_slow, p2_fast;
  57. } intel_p2_t;
  58. typedef struct intel_limit intel_limit_t;
  59. struct intel_limit {
  60. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  61. intel_p2_t p2;
  62. };
  63. /* FDI */
  64. #define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
  65. int
  66. intel_pch_rawclk(struct drm_device *dev)
  67. {
  68. struct drm_i915_private *dev_priv = dev->dev_private;
  69. WARN_ON(!HAS_PCH_SPLIT(dev));
  70. return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
  71. }
  72. static inline u32 /* units of 100MHz */
  73. intel_fdi_link_freq(struct drm_device *dev)
  74. {
  75. if (IS_GEN5(dev)) {
  76. struct drm_i915_private *dev_priv = dev->dev_private;
  77. return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
  78. } else
  79. return 27;
  80. }
  81. static const intel_limit_t intel_limits_i8xx_dac = {
  82. .dot = { .min = 25000, .max = 350000 },
  83. .vco = { .min = 930000, .max = 1400000 },
  84. .n = { .min = 3, .max = 16 },
  85. .m = { .min = 96, .max = 140 },
  86. .m1 = { .min = 18, .max = 26 },
  87. .m2 = { .min = 6, .max = 16 },
  88. .p = { .min = 4, .max = 128 },
  89. .p1 = { .min = 2, .max = 33 },
  90. .p2 = { .dot_limit = 165000,
  91. .p2_slow = 4, .p2_fast = 2 },
  92. };
  93. static const intel_limit_t intel_limits_i8xx_dvo = {
  94. .dot = { .min = 25000, .max = 350000 },
  95. .vco = { .min = 930000, .max = 1400000 },
  96. .n = { .min = 3, .max = 16 },
  97. .m = { .min = 96, .max = 140 },
  98. .m1 = { .min = 18, .max = 26 },
  99. .m2 = { .min = 6, .max = 16 },
  100. .p = { .min = 4, .max = 128 },
  101. .p1 = { .min = 2, .max = 33 },
  102. .p2 = { .dot_limit = 165000,
  103. .p2_slow = 4, .p2_fast = 4 },
  104. };
  105. static const intel_limit_t intel_limits_i8xx_lvds = {
  106. .dot = { .min = 25000, .max = 350000 },
  107. .vco = { .min = 930000, .max = 1400000 },
  108. .n = { .min = 3, .max = 16 },
  109. .m = { .min = 96, .max = 140 },
  110. .m1 = { .min = 18, .max = 26 },
  111. .m2 = { .min = 6, .max = 16 },
  112. .p = { .min = 4, .max = 128 },
  113. .p1 = { .min = 1, .max = 6 },
  114. .p2 = { .dot_limit = 165000,
  115. .p2_slow = 14, .p2_fast = 7 },
  116. };
  117. static const intel_limit_t intel_limits_i9xx_sdvo = {
  118. .dot = { .min = 20000, .max = 400000 },
  119. .vco = { .min = 1400000, .max = 2800000 },
  120. .n = { .min = 1, .max = 6 },
  121. .m = { .min = 70, .max = 120 },
  122. .m1 = { .min = 8, .max = 18 },
  123. .m2 = { .min = 3, .max = 7 },
  124. .p = { .min = 5, .max = 80 },
  125. .p1 = { .min = 1, .max = 8 },
  126. .p2 = { .dot_limit = 200000,
  127. .p2_slow = 10, .p2_fast = 5 },
  128. };
  129. static const intel_limit_t intel_limits_i9xx_lvds = {
  130. .dot = { .min = 20000, .max = 400000 },
  131. .vco = { .min = 1400000, .max = 2800000 },
  132. .n = { .min = 1, .max = 6 },
  133. .m = { .min = 70, .max = 120 },
  134. .m1 = { .min = 8, .max = 18 },
  135. .m2 = { .min = 3, .max = 7 },
  136. .p = { .min = 7, .max = 98 },
  137. .p1 = { .min = 1, .max = 8 },
  138. .p2 = { .dot_limit = 112000,
  139. .p2_slow = 14, .p2_fast = 7 },
  140. };
  141. static const intel_limit_t intel_limits_g4x_sdvo = {
  142. .dot = { .min = 25000, .max = 270000 },
  143. .vco = { .min = 1750000, .max = 3500000},
  144. .n = { .min = 1, .max = 4 },
  145. .m = { .min = 104, .max = 138 },
  146. .m1 = { .min = 17, .max = 23 },
  147. .m2 = { .min = 5, .max = 11 },
  148. .p = { .min = 10, .max = 30 },
  149. .p1 = { .min = 1, .max = 3},
  150. .p2 = { .dot_limit = 270000,
  151. .p2_slow = 10,
  152. .p2_fast = 10
  153. },
  154. };
  155. static const intel_limit_t intel_limits_g4x_hdmi = {
  156. .dot = { .min = 22000, .max = 400000 },
  157. .vco = { .min = 1750000, .max = 3500000},
  158. .n = { .min = 1, .max = 4 },
  159. .m = { .min = 104, .max = 138 },
  160. .m1 = { .min = 16, .max = 23 },
  161. .m2 = { .min = 5, .max = 11 },
  162. .p = { .min = 5, .max = 80 },
  163. .p1 = { .min = 1, .max = 8},
  164. .p2 = { .dot_limit = 165000,
  165. .p2_slow = 10, .p2_fast = 5 },
  166. };
  167. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  168. .dot = { .min = 20000, .max = 115000 },
  169. .vco = { .min = 1750000, .max = 3500000 },
  170. .n = { .min = 1, .max = 3 },
  171. .m = { .min = 104, .max = 138 },
  172. .m1 = { .min = 17, .max = 23 },
  173. .m2 = { .min = 5, .max = 11 },
  174. .p = { .min = 28, .max = 112 },
  175. .p1 = { .min = 2, .max = 8 },
  176. .p2 = { .dot_limit = 0,
  177. .p2_slow = 14, .p2_fast = 14
  178. },
  179. };
  180. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  181. .dot = { .min = 80000, .max = 224000 },
  182. .vco = { .min = 1750000, .max = 3500000 },
  183. .n = { .min = 1, .max = 3 },
  184. .m = { .min = 104, .max = 138 },
  185. .m1 = { .min = 17, .max = 23 },
  186. .m2 = { .min = 5, .max = 11 },
  187. .p = { .min = 14, .max = 42 },
  188. .p1 = { .min = 2, .max = 6 },
  189. .p2 = { .dot_limit = 0,
  190. .p2_slow = 7, .p2_fast = 7
  191. },
  192. };
  193. static const intel_limit_t intel_limits_pineview_sdvo = {
  194. .dot = { .min = 20000, .max = 400000},
  195. .vco = { .min = 1700000, .max = 3500000 },
  196. /* Pineview's Ncounter is a ring counter */
  197. .n = { .min = 3, .max = 6 },
  198. .m = { .min = 2, .max = 256 },
  199. /* Pineview only has one combined m divider, which we treat as m2. */
  200. .m1 = { .min = 0, .max = 0 },
  201. .m2 = { .min = 0, .max = 254 },
  202. .p = { .min = 5, .max = 80 },
  203. .p1 = { .min = 1, .max = 8 },
  204. .p2 = { .dot_limit = 200000,
  205. .p2_slow = 10, .p2_fast = 5 },
  206. };
  207. static const intel_limit_t intel_limits_pineview_lvds = {
  208. .dot = { .min = 20000, .max = 400000 },
  209. .vco = { .min = 1700000, .max = 3500000 },
  210. .n = { .min = 3, .max = 6 },
  211. .m = { .min = 2, .max = 256 },
  212. .m1 = { .min = 0, .max = 0 },
  213. .m2 = { .min = 0, .max = 254 },
  214. .p = { .min = 7, .max = 112 },
  215. .p1 = { .min = 1, .max = 8 },
  216. .p2 = { .dot_limit = 112000,
  217. .p2_slow = 14, .p2_fast = 14 },
  218. };
  219. /* Ironlake / Sandybridge
  220. *
  221. * We calculate clock using (register_value + 2) for N/M1/M2, so here
  222. * the range value for them is (actual_value - 2).
  223. */
  224. static const intel_limit_t intel_limits_ironlake_dac = {
  225. .dot = { .min = 25000, .max = 350000 },
  226. .vco = { .min = 1760000, .max = 3510000 },
  227. .n = { .min = 1, .max = 5 },
  228. .m = { .min = 79, .max = 127 },
  229. .m1 = { .min = 12, .max = 22 },
  230. .m2 = { .min = 5, .max = 9 },
  231. .p = { .min = 5, .max = 80 },
  232. .p1 = { .min = 1, .max = 8 },
  233. .p2 = { .dot_limit = 225000,
  234. .p2_slow = 10, .p2_fast = 5 },
  235. };
  236. static const intel_limit_t intel_limits_ironlake_single_lvds = {
  237. .dot = { .min = 25000, .max = 350000 },
  238. .vco = { .min = 1760000, .max = 3510000 },
  239. .n = { .min = 1, .max = 3 },
  240. .m = { .min = 79, .max = 118 },
  241. .m1 = { .min = 12, .max = 22 },
  242. .m2 = { .min = 5, .max = 9 },
  243. .p = { .min = 28, .max = 112 },
  244. .p1 = { .min = 2, .max = 8 },
  245. .p2 = { .dot_limit = 225000,
  246. .p2_slow = 14, .p2_fast = 14 },
  247. };
  248. static const intel_limit_t intel_limits_ironlake_dual_lvds = {
  249. .dot = { .min = 25000, .max = 350000 },
  250. .vco = { .min = 1760000, .max = 3510000 },
  251. .n = { .min = 1, .max = 3 },
  252. .m = { .min = 79, .max = 127 },
  253. .m1 = { .min = 12, .max = 22 },
  254. .m2 = { .min = 5, .max = 9 },
  255. .p = { .min = 14, .max = 56 },
  256. .p1 = { .min = 2, .max = 8 },
  257. .p2 = { .dot_limit = 225000,
  258. .p2_slow = 7, .p2_fast = 7 },
  259. };
  260. /* LVDS 100mhz refclk limits. */
  261. static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
  262. .dot = { .min = 25000, .max = 350000 },
  263. .vco = { .min = 1760000, .max = 3510000 },
  264. .n = { .min = 1, .max = 2 },
  265. .m = { .min = 79, .max = 126 },
  266. .m1 = { .min = 12, .max = 22 },
  267. .m2 = { .min = 5, .max = 9 },
  268. .p = { .min = 28, .max = 112 },
  269. .p1 = { .min = 2, .max = 8 },
  270. .p2 = { .dot_limit = 225000,
  271. .p2_slow = 14, .p2_fast = 14 },
  272. };
  273. static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
  274. .dot = { .min = 25000, .max = 350000 },
  275. .vco = { .min = 1760000, .max = 3510000 },
  276. .n = { .min = 1, .max = 3 },
  277. .m = { .min = 79, .max = 126 },
  278. .m1 = { .min = 12, .max = 22 },
  279. .m2 = { .min = 5, .max = 9 },
  280. .p = { .min = 14, .max = 42 },
  281. .p1 = { .min = 2, .max = 6 },
  282. .p2 = { .dot_limit = 225000,
  283. .p2_slow = 7, .p2_fast = 7 },
  284. };
  285. static const intel_limit_t intel_limits_vlv_dac = {
  286. .dot = { .min = 25000, .max = 270000 },
  287. .vco = { .min = 4000000, .max = 6000000 },
  288. .n = { .min = 1, .max = 7 },
  289. .m = { .min = 22, .max = 450 }, /* guess */
  290. .m1 = { .min = 2, .max = 3 },
  291. .m2 = { .min = 11, .max = 156 },
  292. .p = { .min = 10, .max = 30 },
  293. .p1 = { .min = 1, .max = 3 },
  294. .p2 = { .dot_limit = 270000,
  295. .p2_slow = 2, .p2_fast = 20 },
  296. };
  297. static const intel_limit_t intel_limits_vlv_hdmi = {
  298. .dot = { .min = 25000, .max = 270000 },
  299. .vco = { .min = 4000000, .max = 6000000 },
  300. .n = { .min = 1, .max = 7 },
  301. .m = { .min = 60, .max = 300 }, /* guess */
  302. .m1 = { .min = 2, .max = 3 },
  303. .m2 = { .min = 11, .max = 156 },
  304. .p = { .min = 10, .max = 30 },
  305. .p1 = { .min = 2, .max = 3 },
  306. .p2 = { .dot_limit = 270000,
  307. .p2_slow = 2, .p2_fast = 20 },
  308. };
  309. static const intel_limit_t intel_limits_vlv_dp = {
  310. .dot = { .min = 25000, .max = 270000 },
  311. .vco = { .min = 4000000, .max = 6000000 },
  312. .n = { .min = 1, .max = 7 },
  313. .m = { .min = 22, .max = 450 },
  314. .m1 = { .min = 2, .max = 3 },
  315. .m2 = { .min = 11, .max = 156 },
  316. .p = { .min = 10, .max = 30 },
  317. .p1 = { .min = 1, .max = 3 },
  318. .p2 = { .dot_limit = 270000,
  319. .p2_slow = 2, .p2_fast = 20 },
  320. };
  321. static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
  322. int refclk)
  323. {
  324. struct drm_device *dev = crtc->dev;
  325. const intel_limit_t *limit;
  326. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  327. if (intel_is_dual_link_lvds(dev)) {
  328. if (refclk == 100000)
  329. limit = &intel_limits_ironlake_dual_lvds_100m;
  330. else
  331. limit = &intel_limits_ironlake_dual_lvds;
  332. } else {
  333. if (refclk == 100000)
  334. limit = &intel_limits_ironlake_single_lvds_100m;
  335. else
  336. limit = &intel_limits_ironlake_single_lvds;
  337. }
  338. } else
  339. limit = &intel_limits_ironlake_dac;
  340. return limit;
  341. }
  342. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  343. {
  344. struct drm_device *dev = crtc->dev;
  345. const intel_limit_t *limit;
  346. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  347. if (intel_is_dual_link_lvds(dev))
  348. limit = &intel_limits_g4x_dual_channel_lvds;
  349. else
  350. limit = &intel_limits_g4x_single_channel_lvds;
  351. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  352. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  353. limit = &intel_limits_g4x_hdmi;
  354. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  355. limit = &intel_limits_g4x_sdvo;
  356. } else /* The option is for other outputs */
  357. limit = &intel_limits_i9xx_sdvo;
  358. return limit;
  359. }
  360. static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
  361. {
  362. struct drm_device *dev = crtc->dev;
  363. const intel_limit_t *limit;
  364. if (HAS_PCH_SPLIT(dev))
  365. limit = intel_ironlake_limit(crtc, refclk);
  366. else if (IS_G4X(dev)) {
  367. limit = intel_g4x_limit(crtc);
  368. } else if (IS_PINEVIEW(dev)) {
  369. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  370. limit = &intel_limits_pineview_lvds;
  371. else
  372. limit = &intel_limits_pineview_sdvo;
  373. } else if (IS_VALLEYVIEW(dev)) {
  374. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
  375. limit = &intel_limits_vlv_dac;
  376. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
  377. limit = &intel_limits_vlv_hdmi;
  378. else
  379. limit = &intel_limits_vlv_dp;
  380. } else if (!IS_GEN2(dev)) {
  381. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  382. limit = &intel_limits_i9xx_lvds;
  383. else
  384. limit = &intel_limits_i9xx_sdvo;
  385. } else {
  386. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  387. limit = &intel_limits_i8xx_lvds;
  388. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
  389. limit = &intel_limits_i8xx_dvo;
  390. else
  391. limit = &intel_limits_i8xx_dac;
  392. }
  393. return limit;
  394. }
  395. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  396. static void pineview_clock(int refclk, intel_clock_t *clock)
  397. {
  398. clock->m = clock->m2 + 2;
  399. clock->p = clock->p1 * clock->p2;
  400. clock->vco = refclk * clock->m / clock->n;
  401. clock->dot = clock->vco / clock->p;
  402. }
  403. static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
  404. {
  405. return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
  406. }
  407. static void i9xx_clock(int refclk, intel_clock_t *clock)
  408. {
  409. clock->m = i9xx_dpll_compute_m(clock);
  410. clock->p = clock->p1 * clock->p2;
  411. clock->vco = refclk * clock->m / (clock->n + 2);
  412. clock->dot = clock->vco / clock->p;
  413. }
  414. /**
  415. * Returns whether any output on the specified pipe is of the specified type
  416. */
  417. bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
  418. {
  419. struct drm_device *dev = crtc->dev;
  420. struct intel_encoder *encoder;
  421. for_each_encoder_on_crtc(dev, crtc, encoder)
  422. if (encoder->type == type)
  423. return true;
  424. return false;
  425. }
  426. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  427. /**
  428. * Returns whether the given set of divisors are valid for a given refclk with
  429. * the given connectors.
  430. */
  431. static bool intel_PLL_is_valid(struct drm_device *dev,
  432. const intel_limit_t *limit,
  433. const intel_clock_t *clock)
  434. {
  435. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  436. INTELPllInvalid("p1 out of range\n");
  437. if (clock->p < limit->p.min || limit->p.max < clock->p)
  438. INTELPllInvalid("p out of range\n");
  439. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  440. INTELPllInvalid("m2 out of range\n");
  441. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  442. INTELPllInvalid("m1 out of range\n");
  443. if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
  444. INTELPllInvalid("m1 <= m2\n");
  445. if (clock->m < limit->m.min || limit->m.max < clock->m)
  446. INTELPllInvalid("m out of range\n");
  447. if (clock->n < limit->n.min || limit->n.max < clock->n)
  448. INTELPllInvalid("n out of range\n");
  449. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  450. INTELPllInvalid("vco out of range\n");
  451. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  452. * connector, etc., rather than just a single range.
  453. */
  454. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  455. INTELPllInvalid("dot out of range\n");
  456. return true;
  457. }
  458. static bool
  459. i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  460. int target, int refclk, intel_clock_t *match_clock,
  461. intel_clock_t *best_clock)
  462. {
  463. struct drm_device *dev = crtc->dev;
  464. intel_clock_t clock;
  465. int err = target;
  466. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  467. /*
  468. * For LVDS just rely on its current settings for dual-channel.
  469. * We haven't figured out how to reliably set up different
  470. * single/dual channel state, if we even can.
  471. */
  472. if (intel_is_dual_link_lvds(dev))
  473. clock.p2 = limit->p2.p2_fast;
  474. else
  475. clock.p2 = limit->p2.p2_slow;
  476. } else {
  477. if (target < limit->p2.dot_limit)
  478. clock.p2 = limit->p2.p2_slow;
  479. else
  480. clock.p2 = limit->p2.p2_fast;
  481. }
  482. memset(best_clock, 0, sizeof(*best_clock));
  483. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  484. clock.m1++) {
  485. for (clock.m2 = limit->m2.min;
  486. clock.m2 <= limit->m2.max; clock.m2++) {
  487. if (clock.m2 >= clock.m1)
  488. break;
  489. for (clock.n = limit->n.min;
  490. clock.n <= limit->n.max; clock.n++) {
  491. for (clock.p1 = limit->p1.min;
  492. clock.p1 <= limit->p1.max; clock.p1++) {
  493. int this_err;
  494. i9xx_clock(refclk, &clock);
  495. if (!intel_PLL_is_valid(dev, limit,
  496. &clock))
  497. continue;
  498. if (match_clock &&
  499. clock.p != match_clock->p)
  500. continue;
  501. this_err = abs(clock.dot - target);
  502. if (this_err < err) {
  503. *best_clock = clock;
  504. err = this_err;
  505. }
  506. }
  507. }
  508. }
  509. }
  510. return (err != target);
  511. }
  512. static bool
  513. pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  514. int target, int refclk, intel_clock_t *match_clock,
  515. intel_clock_t *best_clock)
  516. {
  517. struct drm_device *dev = crtc->dev;
  518. intel_clock_t clock;
  519. int err = target;
  520. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  521. /*
  522. * For LVDS just rely on its current settings for dual-channel.
  523. * We haven't figured out how to reliably set up different
  524. * single/dual channel state, if we even can.
  525. */
  526. if (intel_is_dual_link_lvds(dev))
  527. clock.p2 = limit->p2.p2_fast;
  528. else
  529. clock.p2 = limit->p2.p2_slow;
  530. } else {
  531. if (target < limit->p2.dot_limit)
  532. clock.p2 = limit->p2.p2_slow;
  533. else
  534. clock.p2 = limit->p2.p2_fast;
  535. }
  536. memset(best_clock, 0, sizeof(*best_clock));
  537. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  538. clock.m1++) {
  539. for (clock.m2 = limit->m2.min;
  540. clock.m2 <= limit->m2.max; clock.m2++) {
  541. for (clock.n = limit->n.min;
  542. clock.n <= limit->n.max; clock.n++) {
  543. for (clock.p1 = limit->p1.min;
  544. clock.p1 <= limit->p1.max; clock.p1++) {
  545. int this_err;
  546. pineview_clock(refclk, &clock);
  547. if (!intel_PLL_is_valid(dev, limit,
  548. &clock))
  549. continue;
  550. if (match_clock &&
  551. clock.p != match_clock->p)
  552. continue;
  553. this_err = abs(clock.dot - target);
  554. if (this_err < err) {
  555. *best_clock = clock;
  556. err = this_err;
  557. }
  558. }
  559. }
  560. }
  561. }
  562. return (err != target);
  563. }
  564. static bool
  565. g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  566. int target, int refclk, intel_clock_t *match_clock,
  567. intel_clock_t *best_clock)
  568. {
  569. struct drm_device *dev = crtc->dev;
  570. intel_clock_t clock;
  571. int max_n;
  572. bool found;
  573. /* approximately equals target * 0.00585 */
  574. int err_most = (target >> 8) + (target >> 9);
  575. found = false;
  576. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  577. if (intel_is_dual_link_lvds(dev))
  578. clock.p2 = limit->p2.p2_fast;
  579. else
  580. clock.p2 = limit->p2.p2_slow;
  581. } else {
  582. if (target < limit->p2.dot_limit)
  583. clock.p2 = limit->p2.p2_slow;
  584. else
  585. clock.p2 = limit->p2.p2_fast;
  586. }
  587. memset(best_clock, 0, sizeof(*best_clock));
  588. max_n = limit->n.max;
  589. /* based on hardware requirement, prefer smaller n to precision */
  590. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  591. /* based on hardware requirement, prefere larger m1,m2 */
  592. for (clock.m1 = limit->m1.max;
  593. clock.m1 >= limit->m1.min; clock.m1--) {
  594. for (clock.m2 = limit->m2.max;
  595. clock.m2 >= limit->m2.min; clock.m2--) {
  596. for (clock.p1 = limit->p1.max;
  597. clock.p1 >= limit->p1.min; clock.p1--) {
  598. int this_err;
  599. i9xx_clock(refclk, &clock);
  600. if (!intel_PLL_is_valid(dev, limit,
  601. &clock))
  602. continue;
  603. this_err = abs(clock.dot - target);
  604. if (this_err < err_most) {
  605. *best_clock = clock;
  606. err_most = this_err;
  607. max_n = clock.n;
  608. found = true;
  609. }
  610. }
  611. }
  612. }
  613. }
  614. return found;
  615. }
  616. static bool
  617. vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  618. int target, int refclk, intel_clock_t *match_clock,
  619. intel_clock_t *best_clock)
  620. {
  621. u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
  622. u32 m, n, fastclk;
  623. u32 updrate, minupdate, p;
  624. unsigned long bestppm, ppm, absppm;
  625. int dotclk, flag;
  626. flag = 0;
  627. dotclk = target * 1000;
  628. bestppm = 1000000;
  629. ppm = absppm = 0;
  630. fastclk = dotclk / (2*100);
  631. updrate = 0;
  632. minupdate = 19200;
  633. n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
  634. bestm1 = bestm2 = bestp1 = bestp2 = 0;
  635. /* based on hardware requirement, prefer smaller n to precision */
  636. for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
  637. updrate = refclk / n;
  638. for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
  639. for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
  640. if (p2 > 10)
  641. p2 = p2 - 1;
  642. p = p1 * p2;
  643. /* based on hardware requirement, prefer bigger m1,m2 values */
  644. for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
  645. m2 = (((2*(fastclk * p * n / m1 )) +
  646. refclk) / (2*refclk));
  647. m = m1 * m2;
  648. vco = updrate * m;
  649. if (vco >= limit->vco.min && vco < limit->vco.max) {
  650. ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
  651. absppm = (ppm > 0) ? ppm : (-ppm);
  652. if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
  653. bestppm = 0;
  654. flag = 1;
  655. }
  656. if (absppm < bestppm - 10) {
  657. bestppm = absppm;
  658. flag = 1;
  659. }
  660. if (flag) {
  661. bestn = n;
  662. bestm1 = m1;
  663. bestm2 = m2;
  664. bestp1 = p1;
  665. bestp2 = p2;
  666. flag = 0;
  667. }
  668. }
  669. }
  670. }
  671. }
  672. }
  673. best_clock->n = bestn;
  674. best_clock->m1 = bestm1;
  675. best_clock->m2 = bestm2;
  676. best_clock->p1 = bestp1;
  677. best_clock->p2 = bestp2;
  678. return true;
  679. }
  680. enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
  681. enum pipe pipe)
  682. {
  683. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  684. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  685. return intel_crtc->config.cpu_transcoder;
  686. }
  687. static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
  688. {
  689. struct drm_i915_private *dev_priv = dev->dev_private;
  690. u32 frame, frame_reg = PIPEFRAME(pipe);
  691. frame = I915_READ(frame_reg);
  692. if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
  693. DRM_DEBUG_KMS("vblank wait timed out\n");
  694. }
  695. /**
  696. * intel_wait_for_vblank - wait for vblank on a given pipe
  697. * @dev: drm device
  698. * @pipe: pipe to wait for
  699. *
  700. * Wait for vblank to occur on a given pipe. Needed for various bits of
  701. * mode setting code.
  702. */
  703. void intel_wait_for_vblank(struct drm_device *dev, int pipe)
  704. {
  705. struct drm_i915_private *dev_priv = dev->dev_private;
  706. int pipestat_reg = PIPESTAT(pipe);
  707. if (INTEL_INFO(dev)->gen >= 5) {
  708. ironlake_wait_for_vblank(dev, pipe);
  709. return;
  710. }
  711. /* Clear existing vblank status. Note this will clear any other
  712. * sticky status fields as well.
  713. *
  714. * This races with i915_driver_irq_handler() with the result
  715. * that either function could miss a vblank event. Here it is not
  716. * fatal, as we will either wait upon the next vblank interrupt or
  717. * timeout. Generally speaking intel_wait_for_vblank() is only
  718. * called during modeset at which time the GPU should be idle and
  719. * should *not* be performing page flips and thus not waiting on
  720. * vblanks...
  721. * Currently, the result of us stealing a vblank from the irq
  722. * handler is that a single frame will be skipped during swapbuffers.
  723. */
  724. I915_WRITE(pipestat_reg,
  725. I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
  726. /* Wait for vblank interrupt bit to set */
  727. if (wait_for(I915_READ(pipestat_reg) &
  728. PIPE_VBLANK_INTERRUPT_STATUS,
  729. 50))
  730. DRM_DEBUG_KMS("vblank wait timed out\n");
  731. }
  732. /*
  733. * intel_wait_for_pipe_off - wait for pipe to turn off
  734. * @dev: drm device
  735. * @pipe: pipe to wait for
  736. *
  737. * After disabling a pipe, we can't wait for vblank in the usual way,
  738. * spinning on the vblank interrupt status bit, since we won't actually
  739. * see an interrupt when the pipe is disabled.
  740. *
  741. * On Gen4 and above:
  742. * wait for the pipe register state bit to turn off
  743. *
  744. * Otherwise:
  745. * wait for the display line value to settle (it usually
  746. * ends up stopping at the start of the next frame).
  747. *
  748. */
  749. void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
  750. {
  751. struct drm_i915_private *dev_priv = dev->dev_private;
  752. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  753. pipe);
  754. if (INTEL_INFO(dev)->gen >= 4) {
  755. int reg = PIPECONF(cpu_transcoder);
  756. /* Wait for the Pipe State to go off */
  757. if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
  758. 100))
  759. WARN(1, "pipe_off wait timed out\n");
  760. } else {
  761. u32 last_line, line_mask;
  762. int reg = PIPEDSL(pipe);
  763. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  764. if (IS_GEN2(dev))
  765. line_mask = DSL_LINEMASK_GEN2;
  766. else
  767. line_mask = DSL_LINEMASK_GEN3;
  768. /* Wait for the display line to settle */
  769. do {
  770. last_line = I915_READ(reg) & line_mask;
  771. mdelay(5);
  772. } while (((I915_READ(reg) & line_mask) != last_line) &&
  773. time_after(timeout, jiffies));
  774. if (time_after(jiffies, timeout))
  775. WARN(1, "pipe_off wait timed out\n");
  776. }
  777. }
  778. /*
  779. * ibx_digital_port_connected - is the specified port connected?
  780. * @dev_priv: i915 private structure
  781. * @port: the port to test
  782. *
  783. * Returns true if @port is connected, false otherwise.
  784. */
  785. bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
  786. struct intel_digital_port *port)
  787. {
  788. u32 bit;
  789. if (HAS_PCH_IBX(dev_priv->dev)) {
  790. switch(port->port) {
  791. case PORT_B:
  792. bit = SDE_PORTB_HOTPLUG;
  793. break;
  794. case PORT_C:
  795. bit = SDE_PORTC_HOTPLUG;
  796. break;
  797. case PORT_D:
  798. bit = SDE_PORTD_HOTPLUG;
  799. break;
  800. default:
  801. return true;
  802. }
  803. } else {
  804. switch(port->port) {
  805. case PORT_B:
  806. bit = SDE_PORTB_HOTPLUG_CPT;
  807. break;
  808. case PORT_C:
  809. bit = SDE_PORTC_HOTPLUG_CPT;
  810. break;
  811. case PORT_D:
  812. bit = SDE_PORTD_HOTPLUG_CPT;
  813. break;
  814. default:
  815. return true;
  816. }
  817. }
  818. return I915_READ(SDEISR) & bit;
  819. }
  820. static const char *state_string(bool enabled)
  821. {
  822. return enabled ? "on" : "off";
  823. }
  824. /* Only for pre-ILK configs */
  825. void assert_pll(struct drm_i915_private *dev_priv,
  826. enum pipe pipe, bool state)
  827. {
  828. int reg;
  829. u32 val;
  830. bool cur_state;
  831. reg = DPLL(pipe);
  832. val = I915_READ(reg);
  833. cur_state = !!(val & DPLL_VCO_ENABLE);
  834. WARN(cur_state != state,
  835. "PLL state assertion failure (expected %s, current %s)\n",
  836. state_string(state), state_string(cur_state));
  837. }
  838. /* XXX: the dsi pll is shared between MIPI DSI ports */
  839. static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
  840. {
  841. u32 val;
  842. bool cur_state;
  843. mutex_lock(&dev_priv->dpio_lock);
  844. val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
  845. mutex_unlock(&dev_priv->dpio_lock);
  846. cur_state = val & DSI_PLL_VCO_EN;
  847. WARN(cur_state != state,
  848. "DSI PLL state assertion failure (expected %s, current %s)\n",
  849. state_string(state), state_string(cur_state));
  850. }
  851. #define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
  852. #define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
  853. struct intel_shared_dpll *
  854. intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
  855. {
  856. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  857. if (crtc->config.shared_dpll < 0)
  858. return NULL;
  859. return &dev_priv->shared_dplls[crtc->config.shared_dpll];
  860. }
  861. /* For ILK+ */
  862. void assert_shared_dpll(struct drm_i915_private *dev_priv,
  863. struct intel_shared_dpll *pll,
  864. bool state)
  865. {
  866. bool cur_state;
  867. struct intel_dpll_hw_state hw_state;
  868. if (HAS_PCH_LPT(dev_priv->dev)) {
  869. DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
  870. return;
  871. }
  872. if (WARN (!pll,
  873. "asserting DPLL %s with no DPLL\n", state_string(state)))
  874. return;
  875. cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
  876. WARN(cur_state != state,
  877. "%s assertion failure (expected %s, current %s)\n",
  878. pll->name, state_string(state), state_string(cur_state));
  879. }
  880. static void assert_fdi_tx(struct drm_i915_private *dev_priv,
  881. enum pipe pipe, bool state)
  882. {
  883. int reg;
  884. u32 val;
  885. bool cur_state;
  886. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  887. pipe);
  888. if (HAS_DDI(dev_priv->dev)) {
  889. /* DDI does not have a specific FDI_TX register */
  890. reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  891. val = I915_READ(reg);
  892. cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
  893. } else {
  894. reg = FDI_TX_CTL(pipe);
  895. val = I915_READ(reg);
  896. cur_state = !!(val & FDI_TX_ENABLE);
  897. }
  898. WARN(cur_state != state,
  899. "FDI TX state assertion failure (expected %s, current %s)\n",
  900. state_string(state), state_string(cur_state));
  901. }
  902. #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
  903. #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
  904. static void assert_fdi_rx(struct drm_i915_private *dev_priv,
  905. enum pipe pipe, bool state)
  906. {
  907. int reg;
  908. u32 val;
  909. bool cur_state;
  910. reg = FDI_RX_CTL(pipe);
  911. val = I915_READ(reg);
  912. cur_state = !!(val & FDI_RX_ENABLE);
  913. WARN(cur_state != state,
  914. "FDI RX state assertion failure (expected %s, current %s)\n",
  915. state_string(state), state_string(cur_state));
  916. }
  917. #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
  918. #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
  919. static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
  920. enum pipe pipe)
  921. {
  922. int reg;
  923. u32 val;
  924. /* ILK FDI PLL is always enabled */
  925. if (dev_priv->info->gen == 5)
  926. return;
  927. /* On Haswell, DDI ports are responsible for the FDI PLL setup */
  928. if (HAS_DDI(dev_priv->dev))
  929. return;
  930. reg = FDI_TX_CTL(pipe);
  931. val = I915_READ(reg);
  932. WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
  933. }
  934. void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
  935. enum pipe pipe, bool state)
  936. {
  937. int reg;
  938. u32 val;
  939. bool cur_state;
  940. reg = FDI_RX_CTL(pipe);
  941. val = I915_READ(reg);
  942. cur_state = !!(val & FDI_RX_PLL_ENABLE);
  943. WARN(cur_state != state,
  944. "FDI RX PLL assertion failure (expected %s, current %s)\n",
  945. state_string(state), state_string(cur_state));
  946. }
  947. static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
  948. enum pipe pipe)
  949. {
  950. int pp_reg, lvds_reg;
  951. u32 val;
  952. enum pipe panel_pipe = PIPE_A;
  953. bool locked = true;
  954. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  955. pp_reg = PCH_PP_CONTROL;
  956. lvds_reg = PCH_LVDS;
  957. } else {
  958. pp_reg = PP_CONTROL;
  959. lvds_reg = LVDS;
  960. }
  961. val = I915_READ(pp_reg);
  962. if (!(val & PANEL_POWER_ON) ||
  963. ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
  964. locked = false;
  965. if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
  966. panel_pipe = PIPE_B;
  967. WARN(panel_pipe == pipe && locked,
  968. "panel assertion failure, pipe %c regs locked\n",
  969. pipe_name(pipe));
  970. }
  971. void assert_pipe(struct drm_i915_private *dev_priv,
  972. enum pipe pipe, bool state)
  973. {
  974. int reg;
  975. u32 val;
  976. bool cur_state;
  977. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  978. pipe);
  979. /* if we need the pipe A quirk it must be always on */
  980. if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  981. state = true;
  982. if (!intel_display_power_enabled(dev_priv->dev,
  983. POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
  984. cur_state = false;
  985. } else {
  986. reg = PIPECONF(cpu_transcoder);
  987. val = I915_READ(reg);
  988. cur_state = !!(val & PIPECONF_ENABLE);
  989. }
  990. WARN(cur_state != state,
  991. "pipe %c assertion failure (expected %s, current %s)\n",
  992. pipe_name(pipe), state_string(state), state_string(cur_state));
  993. }
  994. static void assert_plane(struct drm_i915_private *dev_priv,
  995. enum plane plane, bool state)
  996. {
  997. int reg;
  998. u32 val;
  999. bool cur_state;
  1000. reg = DSPCNTR(plane);
  1001. val = I915_READ(reg);
  1002. cur_state = !!(val & DISPLAY_PLANE_ENABLE);
  1003. WARN(cur_state != state,
  1004. "plane %c assertion failure (expected %s, current %s)\n",
  1005. plane_name(plane), state_string(state), state_string(cur_state));
  1006. }
  1007. #define assert_plane_enabled(d, p) assert_plane(d, p, true)
  1008. #define assert_plane_disabled(d, p) assert_plane(d, p, false)
  1009. static void assert_planes_disabled(struct drm_i915_private *dev_priv,
  1010. enum pipe pipe)
  1011. {
  1012. struct drm_device *dev = dev_priv->dev;
  1013. int reg, i;
  1014. u32 val;
  1015. int cur_pipe;
  1016. /* Primary planes are fixed to pipes on gen4+ */
  1017. if (INTEL_INFO(dev)->gen >= 4) {
  1018. reg = DSPCNTR(pipe);
  1019. val = I915_READ(reg);
  1020. WARN((val & DISPLAY_PLANE_ENABLE),
  1021. "plane %c assertion failure, should be disabled but not\n",
  1022. plane_name(pipe));
  1023. return;
  1024. }
  1025. /* Need to check both planes against the pipe */
  1026. for_each_pipe(i) {
  1027. reg = DSPCNTR(i);
  1028. val = I915_READ(reg);
  1029. cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
  1030. DISPPLANE_SEL_PIPE_SHIFT;
  1031. WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
  1032. "plane %c assertion failure, should be off on pipe %c but is still active\n",
  1033. plane_name(i), pipe_name(pipe));
  1034. }
  1035. }
  1036. static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
  1037. enum pipe pipe)
  1038. {
  1039. struct drm_device *dev = dev_priv->dev;
  1040. int reg, i;
  1041. u32 val;
  1042. if (IS_VALLEYVIEW(dev)) {
  1043. for (i = 0; i < dev_priv->num_plane; i++) {
  1044. reg = SPCNTR(pipe, i);
  1045. val = I915_READ(reg);
  1046. WARN((val & SP_ENABLE),
  1047. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1048. sprite_name(pipe, i), pipe_name(pipe));
  1049. }
  1050. } else if (INTEL_INFO(dev)->gen >= 7) {
  1051. reg = SPRCTL(pipe);
  1052. val = I915_READ(reg);
  1053. WARN((val & SPRITE_ENABLE),
  1054. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1055. plane_name(pipe), pipe_name(pipe));
  1056. } else if (INTEL_INFO(dev)->gen >= 5) {
  1057. reg = DVSCNTR(pipe);
  1058. val = I915_READ(reg);
  1059. WARN((val & DVS_ENABLE),
  1060. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1061. plane_name(pipe), pipe_name(pipe));
  1062. }
  1063. }
  1064. static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
  1065. {
  1066. u32 val;
  1067. bool enabled;
  1068. if (HAS_PCH_LPT(dev_priv->dev)) {
  1069. DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
  1070. return;
  1071. }
  1072. val = I915_READ(PCH_DREF_CONTROL);
  1073. enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
  1074. DREF_SUPERSPREAD_SOURCE_MASK));
  1075. WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
  1076. }
  1077. static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
  1078. enum pipe pipe)
  1079. {
  1080. int reg;
  1081. u32 val;
  1082. bool enabled;
  1083. reg = PCH_TRANSCONF(pipe);
  1084. val = I915_READ(reg);
  1085. enabled = !!(val & TRANS_ENABLE);
  1086. WARN(enabled,
  1087. "transcoder assertion failed, should be off on pipe %c but is still active\n",
  1088. pipe_name(pipe));
  1089. }
  1090. static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
  1091. enum pipe pipe, u32 port_sel, u32 val)
  1092. {
  1093. if ((val & DP_PORT_EN) == 0)
  1094. return false;
  1095. if (HAS_PCH_CPT(dev_priv->dev)) {
  1096. u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
  1097. u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
  1098. if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
  1099. return false;
  1100. } else {
  1101. if ((val & DP_PIPE_MASK) != (pipe << 30))
  1102. return false;
  1103. }
  1104. return true;
  1105. }
  1106. static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
  1107. enum pipe pipe, u32 val)
  1108. {
  1109. if ((val & SDVO_ENABLE) == 0)
  1110. return false;
  1111. if (HAS_PCH_CPT(dev_priv->dev)) {
  1112. if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
  1113. return false;
  1114. } else {
  1115. if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
  1116. return false;
  1117. }
  1118. return true;
  1119. }
  1120. static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
  1121. enum pipe pipe, u32 val)
  1122. {
  1123. if ((val & LVDS_PORT_EN) == 0)
  1124. return false;
  1125. if (HAS_PCH_CPT(dev_priv->dev)) {
  1126. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1127. return false;
  1128. } else {
  1129. if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
  1130. return false;
  1131. }
  1132. return true;
  1133. }
  1134. static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
  1135. enum pipe pipe, u32 val)
  1136. {
  1137. if ((val & ADPA_DAC_ENABLE) == 0)
  1138. return false;
  1139. if (HAS_PCH_CPT(dev_priv->dev)) {
  1140. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1141. return false;
  1142. } else {
  1143. if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
  1144. return false;
  1145. }
  1146. return true;
  1147. }
  1148. static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
  1149. enum pipe pipe, int reg, u32 port_sel)
  1150. {
  1151. u32 val = I915_READ(reg);
  1152. WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
  1153. "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
  1154. reg, pipe_name(pipe));
  1155. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
  1156. && (val & DP_PIPEB_SELECT),
  1157. "IBX PCH dp port still using transcoder B\n");
  1158. }
  1159. static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
  1160. enum pipe pipe, int reg)
  1161. {
  1162. u32 val = I915_READ(reg);
  1163. WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
  1164. "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
  1165. reg, pipe_name(pipe));
  1166. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
  1167. && (val & SDVO_PIPE_B_SELECT),
  1168. "IBX PCH hdmi port still using transcoder B\n");
  1169. }
  1170. static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
  1171. enum pipe pipe)
  1172. {
  1173. int reg;
  1174. u32 val;
  1175. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
  1176. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
  1177. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
  1178. reg = PCH_ADPA;
  1179. val = I915_READ(reg);
  1180. WARN(adpa_pipe_enabled(dev_priv, pipe, val),
  1181. "PCH VGA enabled on transcoder %c, should be disabled\n",
  1182. pipe_name(pipe));
  1183. reg = PCH_LVDS;
  1184. val = I915_READ(reg);
  1185. WARN(lvds_pipe_enabled(dev_priv, pipe, val),
  1186. "PCH LVDS enabled on transcoder %c, should be disabled\n",
  1187. pipe_name(pipe));
  1188. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
  1189. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
  1190. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
  1191. }
  1192. static void vlv_enable_pll(struct intel_crtc *crtc)
  1193. {
  1194. struct drm_device *dev = crtc->base.dev;
  1195. struct drm_i915_private *dev_priv = dev->dev_private;
  1196. int reg = DPLL(crtc->pipe);
  1197. u32 dpll = crtc->config.dpll_hw_state.dpll;
  1198. assert_pipe_disabled(dev_priv, crtc->pipe);
  1199. /* No really, not for ILK+ */
  1200. BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
  1201. /* PLL is protected by panel, make sure we can write it */
  1202. if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
  1203. assert_panel_unlocked(dev_priv, crtc->pipe);
  1204. I915_WRITE(reg, dpll);
  1205. POSTING_READ(reg);
  1206. udelay(150);
  1207. if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
  1208. DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
  1209. I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
  1210. POSTING_READ(DPLL_MD(crtc->pipe));
  1211. /* We do this three times for luck */
  1212. I915_WRITE(reg, dpll);
  1213. POSTING_READ(reg);
  1214. udelay(150); /* wait for warmup */
  1215. I915_WRITE(reg, dpll);
  1216. POSTING_READ(reg);
  1217. udelay(150); /* wait for warmup */
  1218. I915_WRITE(reg, dpll);
  1219. POSTING_READ(reg);
  1220. udelay(150); /* wait for warmup */
  1221. }
  1222. static void i9xx_enable_pll(struct intel_crtc *crtc)
  1223. {
  1224. struct drm_device *dev = crtc->base.dev;
  1225. struct drm_i915_private *dev_priv = dev->dev_private;
  1226. int reg = DPLL(crtc->pipe);
  1227. u32 dpll = crtc->config.dpll_hw_state.dpll;
  1228. assert_pipe_disabled(dev_priv, crtc->pipe);
  1229. /* No really, not for ILK+ */
  1230. BUG_ON(dev_priv->info->gen >= 5);
  1231. /* PLL is protected by panel, make sure we can write it */
  1232. if (IS_MOBILE(dev) && !IS_I830(dev))
  1233. assert_panel_unlocked(dev_priv, crtc->pipe);
  1234. I915_WRITE(reg, dpll);
  1235. /* Wait for the clocks to stabilize. */
  1236. POSTING_READ(reg);
  1237. udelay(150);
  1238. if (INTEL_INFO(dev)->gen >= 4) {
  1239. I915_WRITE(DPLL_MD(crtc->pipe),
  1240. crtc->config.dpll_hw_state.dpll_md);
  1241. } else {
  1242. /* The pixel multiplier can only be updated once the
  1243. * DPLL is enabled and the clocks are stable.
  1244. *
  1245. * So write it again.
  1246. */
  1247. I915_WRITE(reg, dpll);
  1248. }
  1249. /* We do this three times for luck */
  1250. I915_WRITE(reg, dpll);
  1251. POSTING_READ(reg);
  1252. udelay(150); /* wait for warmup */
  1253. I915_WRITE(reg, dpll);
  1254. POSTING_READ(reg);
  1255. udelay(150); /* wait for warmup */
  1256. I915_WRITE(reg, dpll);
  1257. POSTING_READ(reg);
  1258. udelay(150); /* wait for warmup */
  1259. }
  1260. /**
  1261. * i9xx_disable_pll - disable a PLL
  1262. * @dev_priv: i915 private structure
  1263. * @pipe: pipe PLL to disable
  1264. *
  1265. * Disable the PLL for @pipe, making sure the pipe is off first.
  1266. *
  1267. * Note! This is for pre-ILK only.
  1268. */
  1269. static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1270. {
  1271. /* Don't disable pipe A or pipe A PLLs if needed */
  1272. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1273. return;
  1274. /* Make sure the pipe isn't still relying on us */
  1275. assert_pipe_disabled(dev_priv, pipe);
  1276. I915_WRITE(DPLL(pipe), 0);
  1277. POSTING_READ(DPLL(pipe));
  1278. }
  1279. void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
  1280. {
  1281. u32 port_mask;
  1282. if (!port)
  1283. port_mask = DPLL_PORTB_READY_MASK;
  1284. else
  1285. port_mask = DPLL_PORTC_READY_MASK;
  1286. if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
  1287. WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
  1288. 'B' + port, I915_READ(DPLL(0)));
  1289. }
  1290. /**
  1291. * ironlake_enable_shared_dpll - enable PCH PLL
  1292. * @dev_priv: i915 private structure
  1293. * @pipe: pipe PLL to enable
  1294. *
  1295. * The PCH PLL needs to be enabled before the PCH transcoder, since it
  1296. * drives the transcoder clock.
  1297. */
  1298. static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
  1299. {
  1300. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1301. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1302. /* PCH PLLs only available on ILK, SNB and IVB */
  1303. BUG_ON(dev_priv->info->gen < 5);
  1304. if (WARN_ON(pll == NULL))
  1305. return;
  1306. if (WARN_ON(pll->refcount == 0))
  1307. return;
  1308. DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
  1309. pll->name, pll->active, pll->on,
  1310. crtc->base.base.id);
  1311. if (pll->active++) {
  1312. WARN_ON(!pll->on);
  1313. assert_shared_dpll_enabled(dev_priv, pll);
  1314. return;
  1315. }
  1316. WARN_ON(pll->on);
  1317. DRM_DEBUG_KMS("enabling %s\n", pll->name);
  1318. pll->enable(dev_priv, pll);
  1319. pll->on = true;
  1320. }
  1321. static void intel_disable_shared_dpll(struct intel_crtc *crtc)
  1322. {
  1323. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1324. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1325. /* PCH only available on ILK+ */
  1326. BUG_ON(dev_priv->info->gen < 5);
  1327. if (WARN_ON(pll == NULL))
  1328. return;
  1329. if (WARN_ON(pll->refcount == 0))
  1330. return;
  1331. DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
  1332. pll->name, pll->active, pll->on,
  1333. crtc->base.base.id);
  1334. if (WARN_ON(pll->active == 0)) {
  1335. assert_shared_dpll_disabled(dev_priv, pll);
  1336. return;
  1337. }
  1338. assert_shared_dpll_enabled(dev_priv, pll);
  1339. WARN_ON(!pll->on);
  1340. if (--pll->active)
  1341. return;
  1342. DRM_DEBUG_KMS("disabling %s\n", pll->name);
  1343. pll->disable(dev_priv, pll);
  1344. pll->on = false;
  1345. }
  1346. static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1347. enum pipe pipe)
  1348. {
  1349. struct drm_device *dev = dev_priv->dev;
  1350. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1351. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1352. uint32_t reg, val, pipeconf_val;
  1353. /* PCH only available on ILK+ */
  1354. BUG_ON(dev_priv->info->gen < 5);
  1355. /* Make sure PCH DPLL is enabled */
  1356. assert_shared_dpll_enabled(dev_priv,
  1357. intel_crtc_to_shared_dpll(intel_crtc));
  1358. /* FDI must be feeding us bits for PCH ports */
  1359. assert_fdi_tx_enabled(dev_priv, pipe);
  1360. assert_fdi_rx_enabled(dev_priv, pipe);
  1361. if (HAS_PCH_CPT(dev)) {
  1362. /* Workaround: Set the timing override bit before enabling the
  1363. * pch transcoder. */
  1364. reg = TRANS_CHICKEN2(pipe);
  1365. val = I915_READ(reg);
  1366. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1367. I915_WRITE(reg, val);
  1368. }
  1369. reg = PCH_TRANSCONF(pipe);
  1370. val = I915_READ(reg);
  1371. pipeconf_val = I915_READ(PIPECONF(pipe));
  1372. if (HAS_PCH_IBX(dev_priv->dev)) {
  1373. /*
  1374. * make the BPC in transcoder be consistent with
  1375. * that in pipeconf reg.
  1376. */
  1377. val &= ~PIPECONF_BPC_MASK;
  1378. val |= pipeconf_val & PIPECONF_BPC_MASK;
  1379. }
  1380. val &= ~TRANS_INTERLACE_MASK;
  1381. if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
  1382. if (HAS_PCH_IBX(dev_priv->dev) &&
  1383. intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
  1384. val |= TRANS_LEGACY_INTERLACED_ILK;
  1385. else
  1386. val |= TRANS_INTERLACED;
  1387. else
  1388. val |= TRANS_PROGRESSIVE;
  1389. I915_WRITE(reg, val | TRANS_ENABLE);
  1390. if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
  1391. DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
  1392. }
  1393. static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1394. enum transcoder cpu_transcoder)
  1395. {
  1396. u32 val, pipeconf_val;
  1397. /* PCH only available on ILK+ */
  1398. BUG_ON(dev_priv->info->gen < 5);
  1399. /* FDI must be feeding us bits for PCH ports */
  1400. assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
  1401. assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
  1402. /* Workaround: set timing override bit. */
  1403. val = I915_READ(_TRANSA_CHICKEN2);
  1404. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1405. I915_WRITE(_TRANSA_CHICKEN2, val);
  1406. val = TRANS_ENABLE;
  1407. pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
  1408. if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
  1409. PIPECONF_INTERLACED_ILK)
  1410. val |= TRANS_INTERLACED;
  1411. else
  1412. val |= TRANS_PROGRESSIVE;
  1413. I915_WRITE(LPT_TRANSCONF, val);
  1414. if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
  1415. DRM_ERROR("Failed to enable PCH transcoder\n");
  1416. }
  1417. static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
  1418. enum pipe pipe)
  1419. {
  1420. struct drm_device *dev = dev_priv->dev;
  1421. uint32_t reg, val;
  1422. /* FDI relies on the transcoder */
  1423. assert_fdi_tx_disabled(dev_priv, pipe);
  1424. assert_fdi_rx_disabled(dev_priv, pipe);
  1425. /* Ports must be off as well */
  1426. assert_pch_ports_disabled(dev_priv, pipe);
  1427. reg = PCH_TRANSCONF(pipe);
  1428. val = I915_READ(reg);
  1429. val &= ~TRANS_ENABLE;
  1430. I915_WRITE(reg, val);
  1431. /* wait for PCH transcoder off, transcoder state */
  1432. if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
  1433. DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
  1434. if (!HAS_PCH_IBX(dev)) {
  1435. /* Workaround: Clear the timing override chicken bit again. */
  1436. reg = TRANS_CHICKEN2(pipe);
  1437. val = I915_READ(reg);
  1438. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1439. I915_WRITE(reg, val);
  1440. }
  1441. }
  1442. static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
  1443. {
  1444. u32 val;
  1445. val = I915_READ(LPT_TRANSCONF);
  1446. val &= ~TRANS_ENABLE;
  1447. I915_WRITE(LPT_TRANSCONF, val);
  1448. /* wait for PCH transcoder off, transcoder state */
  1449. if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
  1450. DRM_ERROR("Failed to disable PCH transcoder\n");
  1451. /* Workaround: clear timing override bit. */
  1452. val = I915_READ(_TRANSA_CHICKEN2);
  1453. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1454. I915_WRITE(_TRANSA_CHICKEN2, val);
  1455. }
  1456. /**
  1457. * intel_enable_pipe - enable a pipe, asserting requirements
  1458. * @dev_priv: i915 private structure
  1459. * @pipe: pipe to enable
  1460. * @pch_port: on ILK+, is this pipe driving a PCH port or not
  1461. *
  1462. * Enable @pipe, making sure that various hardware specific requirements
  1463. * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
  1464. *
  1465. * @pipe should be %PIPE_A or %PIPE_B.
  1466. *
  1467. * Will wait until the pipe is actually running (i.e. first vblank) before
  1468. * returning.
  1469. */
  1470. static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  1471. bool pch_port, bool dsi)
  1472. {
  1473. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1474. pipe);
  1475. enum pipe pch_transcoder;
  1476. int reg;
  1477. u32 val;
  1478. assert_planes_disabled(dev_priv, pipe);
  1479. assert_sprites_disabled(dev_priv, pipe);
  1480. if (HAS_PCH_LPT(dev_priv->dev))
  1481. pch_transcoder = TRANSCODER_A;
  1482. else
  1483. pch_transcoder = pipe;
  1484. /*
  1485. * A pipe without a PLL won't actually be able to drive bits from
  1486. * a plane. On ILK+ the pipe PLLs are integrated, so we don't
  1487. * need the check.
  1488. */
  1489. if (!HAS_PCH_SPLIT(dev_priv->dev))
  1490. if (dsi)
  1491. assert_dsi_pll_enabled(dev_priv);
  1492. else
  1493. assert_pll_enabled(dev_priv, pipe);
  1494. else {
  1495. if (pch_port) {
  1496. /* if driving the PCH, we need FDI enabled */
  1497. assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
  1498. assert_fdi_tx_pll_enabled(dev_priv,
  1499. (enum pipe) cpu_transcoder);
  1500. }
  1501. /* FIXME: assert CPU port conditions for SNB+ */
  1502. }
  1503. reg = PIPECONF(cpu_transcoder);
  1504. val = I915_READ(reg);
  1505. if (val & PIPECONF_ENABLE)
  1506. return;
  1507. I915_WRITE(reg, val | PIPECONF_ENABLE);
  1508. intel_wait_for_vblank(dev_priv->dev, pipe);
  1509. }
  1510. /**
  1511. * intel_disable_pipe - disable a pipe, asserting requirements
  1512. * @dev_priv: i915 private structure
  1513. * @pipe: pipe to disable
  1514. *
  1515. * Disable @pipe, making sure that various hardware specific requirements
  1516. * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
  1517. *
  1518. * @pipe should be %PIPE_A or %PIPE_B.
  1519. *
  1520. * Will wait until the pipe has shut down before returning.
  1521. */
  1522. static void intel_disable_pipe(struct drm_i915_private *dev_priv,
  1523. enum pipe pipe)
  1524. {
  1525. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1526. pipe);
  1527. int reg;
  1528. u32 val;
  1529. /*
  1530. * Make sure planes won't keep trying to pump pixels to us,
  1531. * or we might hang the display.
  1532. */
  1533. assert_planes_disabled(dev_priv, pipe);
  1534. assert_sprites_disabled(dev_priv, pipe);
  1535. /* Don't disable pipe A or pipe A PLLs if needed */
  1536. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1537. return;
  1538. reg = PIPECONF(cpu_transcoder);
  1539. val = I915_READ(reg);
  1540. if ((val & PIPECONF_ENABLE) == 0)
  1541. return;
  1542. I915_WRITE(reg, val & ~PIPECONF_ENABLE);
  1543. intel_wait_for_pipe_off(dev_priv->dev, pipe);
  1544. }
  1545. /*
  1546. * Plane regs are double buffered, going from enabled->disabled needs a
  1547. * trigger in order to latch. The display address reg provides this.
  1548. */
  1549. void intel_flush_display_plane(struct drm_i915_private *dev_priv,
  1550. enum plane plane)
  1551. {
  1552. if (dev_priv->info->gen >= 4)
  1553. I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
  1554. else
  1555. I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
  1556. }
  1557. /**
  1558. * intel_enable_plane - enable a display plane on a given pipe
  1559. * @dev_priv: i915 private structure
  1560. * @plane: plane to enable
  1561. * @pipe: pipe being fed
  1562. *
  1563. * Enable @plane on @pipe, making sure that @pipe is running first.
  1564. */
  1565. static void intel_enable_plane(struct drm_i915_private *dev_priv,
  1566. enum plane plane, enum pipe pipe)
  1567. {
  1568. int reg;
  1569. u32 val;
  1570. /* If the pipe isn't enabled, we can't pump pixels and may hang */
  1571. assert_pipe_enabled(dev_priv, pipe);
  1572. reg = DSPCNTR(plane);
  1573. val = I915_READ(reg);
  1574. if (val & DISPLAY_PLANE_ENABLE)
  1575. return;
  1576. I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
  1577. intel_flush_display_plane(dev_priv, plane);
  1578. intel_wait_for_vblank(dev_priv->dev, pipe);
  1579. }
  1580. /**
  1581. * intel_disable_plane - disable a display plane
  1582. * @dev_priv: i915 private structure
  1583. * @plane: plane to disable
  1584. * @pipe: pipe consuming the data
  1585. *
  1586. * Disable @plane; should be an independent operation.
  1587. */
  1588. static void intel_disable_plane(struct drm_i915_private *dev_priv,
  1589. enum plane plane, enum pipe pipe)
  1590. {
  1591. int reg;
  1592. u32 val;
  1593. reg = DSPCNTR(plane);
  1594. val = I915_READ(reg);
  1595. if ((val & DISPLAY_PLANE_ENABLE) == 0)
  1596. return;
  1597. I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
  1598. intel_flush_display_plane(dev_priv, plane);
  1599. intel_wait_for_vblank(dev_priv->dev, pipe);
  1600. }
  1601. static bool need_vtd_wa(struct drm_device *dev)
  1602. {
  1603. #ifdef CONFIG_INTEL_IOMMU
  1604. if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
  1605. return true;
  1606. #endif
  1607. return false;
  1608. }
  1609. int
  1610. intel_pin_and_fence_fb_obj(struct drm_device *dev,
  1611. struct drm_i915_gem_object *obj,
  1612. struct intel_ring_buffer *pipelined)
  1613. {
  1614. struct drm_i915_private *dev_priv = dev->dev_private;
  1615. u32 alignment;
  1616. int ret;
  1617. switch (obj->tiling_mode) {
  1618. case I915_TILING_NONE:
  1619. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1620. alignment = 128 * 1024;
  1621. else if (INTEL_INFO(dev)->gen >= 4)
  1622. alignment = 4 * 1024;
  1623. else
  1624. alignment = 64 * 1024;
  1625. break;
  1626. case I915_TILING_X:
  1627. /* pin() will align the object as required by fence */
  1628. alignment = 0;
  1629. break;
  1630. case I915_TILING_Y:
  1631. /* Despite that we check this in framebuffer_init userspace can
  1632. * screw us over and change the tiling after the fact. Only
  1633. * pinned buffers can't change their tiling. */
  1634. DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
  1635. return -EINVAL;
  1636. default:
  1637. BUG();
  1638. }
  1639. /* Note that the w/a also requires 64 PTE of padding following the
  1640. * bo. We currently fill all unused PTE with the shadow page and so
  1641. * we should always have valid PTE following the scanout preventing
  1642. * the VT-d warning.
  1643. */
  1644. if (need_vtd_wa(dev) && alignment < 256 * 1024)
  1645. alignment = 256 * 1024;
  1646. dev_priv->mm.interruptible = false;
  1647. ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
  1648. if (ret)
  1649. goto err_interruptible;
  1650. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1651. * fence, whereas 965+ only requires a fence if using
  1652. * framebuffer compression. For simplicity, we always install
  1653. * a fence as the cost is not that onerous.
  1654. */
  1655. ret = i915_gem_object_get_fence(obj);
  1656. if (ret)
  1657. goto err_unpin;
  1658. i915_gem_object_pin_fence(obj);
  1659. dev_priv->mm.interruptible = true;
  1660. return 0;
  1661. err_unpin:
  1662. i915_gem_object_unpin_from_display_plane(obj);
  1663. err_interruptible:
  1664. dev_priv->mm.interruptible = true;
  1665. return ret;
  1666. }
  1667. void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
  1668. {
  1669. i915_gem_object_unpin_fence(obj);
  1670. i915_gem_object_unpin_from_display_plane(obj);
  1671. }
  1672. /* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
  1673. * is assumed to be a power-of-two. */
  1674. unsigned long intel_gen4_compute_page_offset(int *x, int *y,
  1675. unsigned int tiling_mode,
  1676. unsigned int cpp,
  1677. unsigned int pitch)
  1678. {
  1679. if (tiling_mode != I915_TILING_NONE) {
  1680. unsigned int tile_rows, tiles;
  1681. tile_rows = *y / 8;
  1682. *y %= 8;
  1683. tiles = *x / (512/cpp);
  1684. *x %= 512/cpp;
  1685. return tile_rows * pitch * 8 + tiles * 4096;
  1686. } else {
  1687. unsigned int offset;
  1688. offset = *y * pitch + *x * cpp;
  1689. *y = 0;
  1690. *x = (offset & 4095) / cpp;
  1691. return offset & -4096;
  1692. }
  1693. }
  1694. static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1695. int x, int y)
  1696. {
  1697. struct drm_device *dev = crtc->dev;
  1698. struct drm_i915_private *dev_priv = dev->dev_private;
  1699. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1700. struct intel_framebuffer *intel_fb;
  1701. struct drm_i915_gem_object *obj;
  1702. int plane = intel_crtc->plane;
  1703. unsigned long linear_offset;
  1704. u32 dspcntr;
  1705. u32 reg;
  1706. switch (plane) {
  1707. case 0:
  1708. case 1:
  1709. break;
  1710. default:
  1711. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1712. return -EINVAL;
  1713. }
  1714. intel_fb = to_intel_framebuffer(fb);
  1715. obj = intel_fb->obj;
  1716. reg = DSPCNTR(plane);
  1717. dspcntr = I915_READ(reg);
  1718. /* Mask out pixel format bits in case we change it */
  1719. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1720. switch (fb->pixel_format) {
  1721. case DRM_FORMAT_C8:
  1722. dspcntr |= DISPPLANE_8BPP;
  1723. break;
  1724. case DRM_FORMAT_XRGB1555:
  1725. case DRM_FORMAT_ARGB1555:
  1726. dspcntr |= DISPPLANE_BGRX555;
  1727. break;
  1728. case DRM_FORMAT_RGB565:
  1729. dspcntr |= DISPPLANE_BGRX565;
  1730. break;
  1731. case DRM_FORMAT_XRGB8888:
  1732. case DRM_FORMAT_ARGB8888:
  1733. dspcntr |= DISPPLANE_BGRX888;
  1734. break;
  1735. case DRM_FORMAT_XBGR8888:
  1736. case DRM_FORMAT_ABGR8888:
  1737. dspcntr |= DISPPLANE_RGBX888;
  1738. break;
  1739. case DRM_FORMAT_XRGB2101010:
  1740. case DRM_FORMAT_ARGB2101010:
  1741. dspcntr |= DISPPLANE_BGRX101010;
  1742. break;
  1743. case DRM_FORMAT_XBGR2101010:
  1744. case DRM_FORMAT_ABGR2101010:
  1745. dspcntr |= DISPPLANE_RGBX101010;
  1746. break;
  1747. default:
  1748. BUG();
  1749. }
  1750. if (INTEL_INFO(dev)->gen >= 4) {
  1751. if (obj->tiling_mode != I915_TILING_NONE)
  1752. dspcntr |= DISPPLANE_TILED;
  1753. else
  1754. dspcntr &= ~DISPPLANE_TILED;
  1755. }
  1756. if (IS_G4X(dev))
  1757. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1758. I915_WRITE(reg, dspcntr);
  1759. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1760. if (INTEL_INFO(dev)->gen >= 4) {
  1761. intel_crtc->dspaddr_offset =
  1762. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1763. fb->bits_per_pixel / 8,
  1764. fb->pitches[0]);
  1765. linear_offset -= intel_crtc->dspaddr_offset;
  1766. } else {
  1767. intel_crtc->dspaddr_offset = linear_offset;
  1768. }
  1769. DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
  1770. i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
  1771. fb->pitches[0]);
  1772. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1773. if (INTEL_INFO(dev)->gen >= 4) {
  1774. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1775. i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  1776. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1777. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1778. } else
  1779. I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
  1780. POSTING_READ(reg);
  1781. return 0;
  1782. }
  1783. static int ironlake_update_plane(struct drm_crtc *crtc,
  1784. struct drm_framebuffer *fb, int x, int y)
  1785. {
  1786. struct drm_device *dev = crtc->dev;
  1787. struct drm_i915_private *dev_priv = dev->dev_private;
  1788. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1789. struct intel_framebuffer *intel_fb;
  1790. struct drm_i915_gem_object *obj;
  1791. int plane = intel_crtc->plane;
  1792. unsigned long linear_offset;
  1793. u32 dspcntr;
  1794. u32 reg;
  1795. switch (plane) {
  1796. case 0:
  1797. case 1:
  1798. case 2:
  1799. break;
  1800. default:
  1801. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1802. return -EINVAL;
  1803. }
  1804. intel_fb = to_intel_framebuffer(fb);
  1805. obj = intel_fb->obj;
  1806. reg = DSPCNTR(plane);
  1807. dspcntr = I915_READ(reg);
  1808. /* Mask out pixel format bits in case we change it */
  1809. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1810. switch (fb->pixel_format) {
  1811. case DRM_FORMAT_C8:
  1812. dspcntr |= DISPPLANE_8BPP;
  1813. break;
  1814. case DRM_FORMAT_RGB565:
  1815. dspcntr |= DISPPLANE_BGRX565;
  1816. break;
  1817. case DRM_FORMAT_XRGB8888:
  1818. case DRM_FORMAT_ARGB8888:
  1819. dspcntr |= DISPPLANE_BGRX888;
  1820. break;
  1821. case DRM_FORMAT_XBGR8888:
  1822. case DRM_FORMAT_ABGR8888:
  1823. dspcntr |= DISPPLANE_RGBX888;
  1824. break;
  1825. case DRM_FORMAT_XRGB2101010:
  1826. case DRM_FORMAT_ARGB2101010:
  1827. dspcntr |= DISPPLANE_BGRX101010;
  1828. break;
  1829. case DRM_FORMAT_XBGR2101010:
  1830. case DRM_FORMAT_ABGR2101010:
  1831. dspcntr |= DISPPLANE_RGBX101010;
  1832. break;
  1833. default:
  1834. BUG();
  1835. }
  1836. if (obj->tiling_mode != I915_TILING_NONE)
  1837. dspcntr |= DISPPLANE_TILED;
  1838. else
  1839. dspcntr &= ~DISPPLANE_TILED;
  1840. if (IS_HASWELL(dev))
  1841. dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
  1842. else
  1843. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1844. I915_WRITE(reg, dspcntr);
  1845. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1846. intel_crtc->dspaddr_offset =
  1847. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1848. fb->bits_per_pixel / 8,
  1849. fb->pitches[0]);
  1850. linear_offset -= intel_crtc->dspaddr_offset;
  1851. DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
  1852. i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
  1853. fb->pitches[0]);
  1854. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1855. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1856. i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  1857. if (IS_HASWELL(dev)) {
  1858. I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
  1859. } else {
  1860. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1861. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1862. }
  1863. POSTING_READ(reg);
  1864. return 0;
  1865. }
  1866. /* Assume fb object is pinned & idle & fenced and just update base pointers */
  1867. static int
  1868. intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1869. int x, int y, enum mode_set_atomic state)
  1870. {
  1871. struct drm_device *dev = crtc->dev;
  1872. struct drm_i915_private *dev_priv = dev->dev_private;
  1873. if (dev_priv->display.disable_fbc)
  1874. dev_priv->display.disable_fbc(dev);
  1875. intel_increase_pllclock(crtc);
  1876. return dev_priv->display.update_plane(crtc, fb, x, y);
  1877. }
  1878. void intel_display_handle_reset(struct drm_device *dev)
  1879. {
  1880. struct drm_i915_private *dev_priv = dev->dev_private;
  1881. struct drm_crtc *crtc;
  1882. /*
  1883. * Flips in the rings have been nuked by the reset,
  1884. * so complete all pending flips so that user space
  1885. * will get its events and not get stuck.
  1886. *
  1887. * Also update the base address of all primary
  1888. * planes to the the last fb to make sure we're
  1889. * showing the correct fb after a reset.
  1890. *
  1891. * Need to make two loops over the crtcs so that we
  1892. * don't try to grab a crtc mutex before the
  1893. * pending_flip_queue really got woken up.
  1894. */
  1895. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1896. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1897. enum plane plane = intel_crtc->plane;
  1898. intel_prepare_page_flip(dev, plane);
  1899. intel_finish_page_flip_plane(dev, plane);
  1900. }
  1901. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1902. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1903. mutex_lock(&crtc->mutex);
  1904. if (intel_crtc->active)
  1905. dev_priv->display.update_plane(crtc, crtc->fb,
  1906. crtc->x, crtc->y);
  1907. mutex_unlock(&crtc->mutex);
  1908. }
  1909. }
  1910. static int
  1911. intel_finish_fb(struct drm_framebuffer *old_fb)
  1912. {
  1913. struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
  1914. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1915. bool was_interruptible = dev_priv->mm.interruptible;
  1916. int ret;
  1917. /* Big Hammer, we also need to ensure that any pending
  1918. * MI_WAIT_FOR_EVENT inside a user batch buffer on the
  1919. * current scanout is retired before unpinning the old
  1920. * framebuffer.
  1921. *
  1922. * This should only fail upon a hung GPU, in which case we
  1923. * can safely continue.
  1924. */
  1925. dev_priv->mm.interruptible = false;
  1926. ret = i915_gem_object_finish_gpu(obj);
  1927. dev_priv->mm.interruptible = was_interruptible;
  1928. return ret;
  1929. }
  1930. static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
  1931. {
  1932. struct drm_device *dev = crtc->dev;
  1933. struct drm_i915_master_private *master_priv;
  1934. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1935. if (!dev->primary->master)
  1936. return;
  1937. master_priv = dev->primary->master->driver_priv;
  1938. if (!master_priv->sarea_priv)
  1939. return;
  1940. switch (intel_crtc->pipe) {
  1941. case 0:
  1942. master_priv->sarea_priv->pipeA_x = x;
  1943. master_priv->sarea_priv->pipeA_y = y;
  1944. break;
  1945. case 1:
  1946. master_priv->sarea_priv->pipeB_x = x;
  1947. master_priv->sarea_priv->pipeB_y = y;
  1948. break;
  1949. default:
  1950. break;
  1951. }
  1952. }
  1953. static int
  1954. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1955. struct drm_framebuffer *fb)
  1956. {
  1957. struct drm_device *dev = crtc->dev;
  1958. struct drm_i915_private *dev_priv = dev->dev_private;
  1959. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1960. struct drm_framebuffer *old_fb;
  1961. int ret;
  1962. /* no fb bound */
  1963. if (!fb) {
  1964. DRM_ERROR("No FB bound\n");
  1965. return 0;
  1966. }
  1967. if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
  1968. DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
  1969. plane_name(intel_crtc->plane),
  1970. INTEL_INFO(dev)->num_pipes);
  1971. return -EINVAL;
  1972. }
  1973. mutex_lock(&dev->struct_mutex);
  1974. ret = intel_pin_and_fence_fb_obj(dev,
  1975. to_intel_framebuffer(fb)->obj,
  1976. NULL);
  1977. if (ret != 0) {
  1978. mutex_unlock(&dev->struct_mutex);
  1979. DRM_ERROR("pin & fence failed\n");
  1980. return ret;
  1981. }
  1982. /* Update pipe size and adjust fitter if needed */
  1983. if (i915_fastboot) {
  1984. I915_WRITE(PIPESRC(intel_crtc->pipe),
  1985. ((crtc->mode.hdisplay - 1) << 16) |
  1986. (crtc->mode.vdisplay - 1));
  1987. if (!intel_crtc->config.pch_pfit.size &&
  1988. (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
  1989. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  1990. I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
  1991. I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
  1992. I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
  1993. }
  1994. }
  1995. ret = dev_priv->display.update_plane(crtc, fb, x, y);
  1996. if (ret) {
  1997. intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
  1998. mutex_unlock(&dev->struct_mutex);
  1999. DRM_ERROR("failed to update base address\n");
  2000. return ret;
  2001. }
  2002. old_fb = crtc->fb;
  2003. crtc->fb = fb;
  2004. crtc->x = x;
  2005. crtc->y = y;
  2006. if (old_fb) {
  2007. if (intel_crtc->active && old_fb != fb)
  2008. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2009. intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
  2010. }
  2011. intel_update_fbc(dev);
  2012. intel_edp_psr_update(dev);
  2013. mutex_unlock(&dev->struct_mutex);
  2014. intel_crtc_update_sarea_pos(crtc, x, y);
  2015. return 0;
  2016. }
  2017. static void intel_fdi_normal_train(struct drm_crtc *crtc)
  2018. {
  2019. struct drm_device *dev = crtc->dev;
  2020. struct drm_i915_private *dev_priv = dev->dev_private;
  2021. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2022. int pipe = intel_crtc->pipe;
  2023. u32 reg, temp;
  2024. /* enable normal train */
  2025. reg = FDI_TX_CTL(pipe);
  2026. temp = I915_READ(reg);
  2027. if (IS_IVYBRIDGE(dev)) {
  2028. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2029. temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
  2030. } else {
  2031. temp &= ~FDI_LINK_TRAIN_NONE;
  2032. temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
  2033. }
  2034. I915_WRITE(reg, temp);
  2035. reg = FDI_RX_CTL(pipe);
  2036. temp = I915_READ(reg);
  2037. if (HAS_PCH_CPT(dev)) {
  2038. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2039. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  2040. } else {
  2041. temp &= ~FDI_LINK_TRAIN_NONE;
  2042. temp |= FDI_LINK_TRAIN_NONE;
  2043. }
  2044. I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  2045. /* wait one idle pattern time */
  2046. POSTING_READ(reg);
  2047. udelay(1000);
  2048. /* IVB wants error correction enabled */
  2049. if (IS_IVYBRIDGE(dev))
  2050. I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
  2051. FDI_FE_ERRC_ENABLE);
  2052. }
  2053. static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
  2054. {
  2055. return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
  2056. }
  2057. static void ivb_modeset_global_resources(struct drm_device *dev)
  2058. {
  2059. struct drm_i915_private *dev_priv = dev->dev_private;
  2060. struct intel_crtc *pipe_B_crtc =
  2061. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  2062. struct intel_crtc *pipe_C_crtc =
  2063. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
  2064. uint32_t temp;
  2065. /*
  2066. * When everything is off disable fdi C so that we could enable fdi B
  2067. * with all lanes. Note that we don't care about enabled pipes without
  2068. * an enabled pch encoder.
  2069. */
  2070. if (!pipe_has_enabled_pch(pipe_B_crtc) &&
  2071. !pipe_has_enabled_pch(pipe_C_crtc)) {
  2072. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  2073. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  2074. temp = I915_READ(SOUTH_CHICKEN1);
  2075. temp &= ~FDI_BC_BIFURCATION_SELECT;
  2076. DRM_DEBUG_KMS("disabling fdi C rx\n");
  2077. I915_WRITE(SOUTH_CHICKEN1, temp);
  2078. }
  2079. }
  2080. /* The FDI link training functions for ILK/Ibexpeak. */
  2081. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  2082. {
  2083. struct drm_device *dev = crtc->dev;
  2084. struct drm_i915_private *dev_priv = dev->dev_private;
  2085. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2086. int pipe = intel_crtc->pipe;
  2087. int plane = intel_crtc->plane;
  2088. u32 reg, temp, tries;
  2089. /* FDI needs bits from pipe & plane first */
  2090. assert_pipe_enabled(dev_priv, pipe);
  2091. assert_plane_enabled(dev_priv, plane);
  2092. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2093. for train result */
  2094. reg = FDI_RX_IMR(pipe);
  2095. temp = I915_READ(reg);
  2096. temp &= ~FDI_RX_SYMBOL_LOCK;
  2097. temp &= ~FDI_RX_BIT_LOCK;
  2098. I915_WRITE(reg, temp);
  2099. I915_READ(reg);
  2100. udelay(150);
  2101. /* enable CPU FDI TX and PCH FDI RX */
  2102. reg = FDI_TX_CTL(pipe);
  2103. temp = I915_READ(reg);
  2104. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2105. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2106. temp &= ~FDI_LINK_TRAIN_NONE;
  2107. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2108. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2109. reg = FDI_RX_CTL(pipe);
  2110. temp = I915_READ(reg);
  2111. temp &= ~FDI_LINK_TRAIN_NONE;
  2112. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2113. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2114. POSTING_READ(reg);
  2115. udelay(150);
  2116. /* Ironlake workaround, enable clock pointer after FDI enable*/
  2117. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2118. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
  2119. FDI_RX_PHASE_SYNC_POINTER_EN);
  2120. reg = FDI_RX_IIR(pipe);
  2121. for (tries = 0; tries < 5; tries++) {
  2122. temp = I915_READ(reg);
  2123. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2124. if ((temp & FDI_RX_BIT_LOCK)) {
  2125. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2126. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2127. break;
  2128. }
  2129. }
  2130. if (tries == 5)
  2131. DRM_ERROR("FDI train 1 fail!\n");
  2132. /* Train 2 */
  2133. reg = FDI_TX_CTL(pipe);
  2134. temp = I915_READ(reg);
  2135. temp &= ~FDI_LINK_TRAIN_NONE;
  2136. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2137. I915_WRITE(reg, temp);
  2138. reg = FDI_RX_CTL(pipe);
  2139. temp = I915_READ(reg);
  2140. temp &= ~FDI_LINK_TRAIN_NONE;
  2141. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2142. I915_WRITE(reg, temp);
  2143. POSTING_READ(reg);
  2144. udelay(150);
  2145. reg = FDI_RX_IIR(pipe);
  2146. for (tries = 0; tries < 5; tries++) {
  2147. temp = I915_READ(reg);
  2148. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2149. if (temp & FDI_RX_SYMBOL_LOCK) {
  2150. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2151. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2152. break;
  2153. }
  2154. }
  2155. if (tries == 5)
  2156. DRM_ERROR("FDI train 2 fail!\n");
  2157. DRM_DEBUG_KMS("FDI train done\n");
  2158. }
  2159. static const int snb_b_fdi_train_param[] = {
  2160. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  2161. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  2162. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  2163. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  2164. };
  2165. /* The FDI link training functions for SNB/Cougarpoint. */
  2166. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  2167. {
  2168. struct drm_device *dev = crtc->dev;
  2169. struct drm_i915_private *dev_priv = dev->dev_private;
  2170. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2171. int pipe = intel_crtc->pipe;
  2172. u32 reg, temp, i, retry;
  2173. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2174. for train result */
  2175. reg = FDI_RX_IMR(pipe);
  2176. temp = I915_READ(reg);
  2177. temp &= ~FDI_RX_SYMBOL_LOCK;
  2178. temp &= ~FDI_RX_BIT_LOCK;
  2179. I915_WRITE(reg, temp);
  2180. POSTING_READ(reg);
  2181. udelay(150);
  2182. /* enable CPU FDI TX and PCH FDI RX */
  2183. reg = FDI_TX_CTL(pipe);
  2184. temp = I915_READ(reg);
  2185. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2186. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2187. temp &= ~FDI_LINK_TRAIN_NONE;
  2188. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2189. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2190. /* SNB-B */
  2191. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2192. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2193. I915_WRITE(FDI_RX_MISC(pipe),
  2194. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2195. reg = FDI_RX_CTL(pipe);
  2196. temp = I915_READ(reg);
  2197. if (HAS_PCH_CPT(dev)) {
  2198. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2199. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2200. } else {
  2201. temp &= ~FDI_LINK_TRAIN_NONE;
  2202. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2203. }
  2204. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2205. POSTING_READ(reg);
  2206. udelay(150);
  2207. for (i = 0; i < 4; i++) {
  2208. reg = FDI_TX_CTL(pipe);
  2209. temp = I915_READ(reg);
  2210. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2211. temp |= snb_b_fdi_train_param[i];
  2212. I915_WRITE(reg, temp);
  2213. POSTING_READ(reg);
  2214. udelay(500);
  2215. for (retry = 0; retry < 5; retry++) {
  2216. reg = FDI_RX_IIR(pipe);
  2217. temp = I915_READ(reg);
  2218. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2219. if (temp & FDI_RX_BIT_LOCK) {
  2220. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2221. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2222. break;
  2223. }
  2224. udelay(50);
  2225. }
  2226. if (retry < 5)
  2227. break;
  2228. }
  2229. if (i == 4)
  2230. DRM_ERROR("FDI train 1 fail!\n");
  2231. /* Train 2 */
  2232. reg = FDI_TX_CTL(pipe);
  2233. temp = I915_READ(reg);
  2234. temp &= ~FDI_LINK_TRAIN_NONE;
  2235. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2236. if (IS_GEN6(dev)) {
  2237. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2238. /* SNB-B */
  2239. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2240. }
  2241. I915_WRITE(reg, temp);
  2242. reg = FDI_RX_CTL(pipe);
  2243. temp = I915_READ(reg);
  2244. if (HAS_PCH_CPT(dev)) {
  2245. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2246. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2247. } else {
  2248. temp &= ~FDI_LINK_TRAIN_NONE;
  2249. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2250. }
  2251. I915_WRITE(reg, temp);
  2252. POSTING_READ(reg);
  2253. udelay(150);
  2254. for (i = 0; i < 4; i++) {
  2255. reg = FDI_TX_CTL(pipe);
  2256. temp = I915_READ(reg);
  2257. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2258. temp |= snb_b_fdi_train_param[i];
  2259. I915_WRITE(reg, temp);
  2260. POSTING_READ(reg);
  2261. udelay(500);
  2262. for (retry = 0; retry < 5; retry++) {
  2263. reg = FDI_RX_IIR(pipe);
  2264. temp = I915_READ(reg);
  2265. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2266. if (temp & FDI_RX_SYMBOL_LOCK) {
  2267. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2268. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2269. break;
  2270. }
  2271. udelay(50);
  2272. }
  2273. if (retry < 5)
  2274. break;
  2275. }
  2276. if (i == 4)
  2277. DRM_ERROR("FDI train 2 fail!\n");
  2278. DRM_DEBUG_KMS("FDI train done.\n");
  2279. }
  2280. /* Manual link training for Ivy Bridge A0 parts */
  2281. static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
  2282. {
  2283. struct drm_device *dev = crtc->dev;
  2284. struct drm_i915_private *dev_priv = dev->dev_private;
  2285. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2286. int pipe = intel_crtc->pipe;
  2287. u32 reg, temp, i, j;
  2288. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2289. for train result */
  2290. reg = FDI_RX_IMR(pipe);
  2291. temp = I915_READ(reg);
  2292. temp &= ~FDI_RX_SYMBOL_LOCK;
  2293. temp &= ~FDI_RX_BIT_LOCK;
  2294. I915_WRITE(reg, temp);
  2295. POSTING_READ(reg);
  2296. udelay(150);
  2297. DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
  2298. I915_READ(FDI_RX_IIR(pipe)));
  2299. /* Try each vswing and preemphasis setting twice before moving on */
  2300. for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
  2301. /* disable first in case we need to retry */
  2302. reg = FDI_TX_CTL(pipe);
  2303. temp = I915_READ(reg);
  2304. temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
  2305. temp &= ~FDI_TX_ENABLE;
  2306. I915_WRITE(reg, temp);
  2307. reg = FDI_RX_CTL(pipe);
  2308. temp = I915_READ(reg);
  2309. temp &= ~FDI_LINK_TRAIN_AUTO;
  2310. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2311. temp &= ~FDI_RX_ENABLE;
  2312. I915_WRITE(reg, temp);
  2313. /* enable CPU FDI TX and PCH FDI RX */
  2314. reg = FDI_TX_CTL(pipe);
  2315. temp = I915_READ(reg);
  2316. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2317. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2318. temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
  2319. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2320. temp |= snb_b_fdi_train_param[j/2];
  2321. temp |= FDI_COMPOSITE_SYNC;
  2322. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2323. I915_WRITE(FDI_RX_MISC(pipe),
  2324. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2325. reg = FDI_RX_CTL(pipe);
  2326. temp = I915_READ(reg);
  2327. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2328. temp |= FDI_COMPOSITE_SYNC;
  2329. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2330. POSTING_READ(reg);
  2331. udelay(1); /* should be 0.5us */
  2332. for (i = 0; i < 4; i++) {
  2333. reg = FDI_RX_IIR(pipe);
  2334. temp = I915_READ(reg);
  2335. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2336. if (temp & FDI_RX_BIT_LOCK ||
  2337. (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
  2338. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2339. DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
  2340. i);
  2341. break;
  2342. }
  2343. udelay(1); /* should be 0.5us */
  2344. }
  2345. if (i == 4) {
  2346. DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
  2347. continue;
  2348. }
  2349. /* Train 2 */
  2350. reg = FDI_TX_CTL(pipe);
  2351. temp = I915_READ(reg);
  2352. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2353. temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
  2354. I915_WRITE(reg, temp);
  2355. reg = FDI_RX_CTL(pipe);
  2356. temp = I915_READ(reg);
  2357. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2358. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2359. I915_WRITE(reg, temp);
  2360. POSTING_READ(reg);
  2361. udelay(2); /* should be 1.5us */
  2362. for (i = 0; i < 4; i++) {
  2363. reg = FDI_RX_IIR(pipe);
  2364. temp = I915_READ(reg);
  2365. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2366. if (temp & FDI_RX_SYMBOL_LOCK ||
  2367. (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
  2368. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2369. DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
  2370. i);
  2371. goto train_done;
  2372. }
  2373. udelay(2); /* should be 1.5us */
  2374. }
  2375. if (i == 4)
  2376. DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
  2377. }
  2378. train_done:
  2379. DRM_DEBUG_KMS("FDI train done.\n");
  2380. }
  2381. static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
  2382. {
  2383. struct drm_device *dev = intel_crtc->base.dev;
  2384. struct drm_i915_private *dev_priv = dev->dev_private;
  2385. int pipe = intel_crtc->pipe;
  2386. u32 reg, temp;
  2387. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  2388. reg = FDI_RX_CTL(pipe);
  2389. temp = I915_READ(reg);
  2390. temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
  2391. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2392. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2393. I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
  2394. POSTING_READ(reg);
  2395. udelay(200);
  2396. /* Switch from Rawclk to PCDclk */
  2397. temp = I915_READ(reg);
  2398. I915_WRITE(reg, temp | FDI_PCDCLK);
  2399. POSTING_READ(reg);
  2400. udelay(200);
  2401. /* Enable CPU FDI TX PLL, always on for Ironlake */
  2402. reg = FDI_TX_CTL(pipe);
  2403. temp = I915_READ(reg);
  2404. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  2405. I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
  2406. POSTING_READ(reg);
  2407. udelay(100);
  2408. }
  2409. }
  2410. static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
  2411. {
  2412. struct drm_device *dev = intel_crtc->base.dev;
  2413. struct drm_i915_private *dev_priv = dev->dev_private;
  2414. int pipe = intel_crtc->pipe;
  2415. u32 reg, temp;
  2416. /* Switch from PCDclk to Rawclk */
  2417. reg = FDI_RX_CTL(pipe);
  2418. temp = I915_READ(reg);
  2419. I915_WRITE(reg, temp & ~FDI_PCDCLK);
  2420. /* Disable CPU FDI TX PLL */
  2421. reg = FDI_TX_CTL(pipe);
  2422. temp = I915_READ(reg);
  2423. I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
  2424. POSTING_READ(reg);
  2425. udelay(100);
  2426. reg = FDI_RX_CTL(pipe);
  2427. temp = I915_READ(reg);
  2428. I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
  2429. /* Wait for the clocks to turn off. */
  2430. POSTING_READ(reg);
  2431. udelay(100);
  2432. }
  2433. static void ironlake_fdi_disable(struct drm_crtc *crtc)
  2434. {
  2435. struct drm_device *dev = crtc->dev;
  2436. struct drm_i915_private *dev_priv = dev->dev_private;
  2437. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2438. int pipe = intel_crtc->pipe;
  2439. u32 reg, temp;
  2440. /* disable CPU FDI tx and PCH FDI rx */
  2441. reg = FDI_TX_CTL(pipe);
  2442. temp = I915_READ(reg);
  2443. I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
  2444. POSTING_READ(reg);
  2445. reg = FDI_RX_CTL(pipe);
  2446. temp = I915_READ(reg);
  2447. temp &= ~(0x7 << 16);
  2448. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2449. I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
  2450. POSTING_READ(reg);
  2451. udelay(100);
  2452. /* Ironlake workaround, disable clock pointer after downing FDI */
  2453. if (HAS_PCH_IBX(dev)) {
  2454. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2455. }
  2456. /* still set train pattern 1 */
  2457. reg = FDI_TX_CTL(pipe);
  2458. temp = I915_READ(reg);
  2459. temp &= ~FDI_LINK_TRAIN_NONE;
  2460. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2461. I915_WRITE(reg, temp);
  2462. reg = FDI_RX_CTL(pipe);
  2463. temp = I915_READ(reg);
  2464. if (HAS_PCH_CPT(dev)) {
  2465. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2466. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2467. } else {
  2468. temp &= ~FDI_LINK_TRAIN_NONE;
  2469. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2470. }
  2471. /* BPC in FDI rx is consistent with that in PIPECONF */
  2472. temp &= ~(0x07 << 16);
  2473. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2474. I915_WRITE(reg, temp);
  2475. POSTING_READ(reg);
  2476. udelay(100);
  2477. }
  2478. static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
  2479. {
  2480. struct drm_device *dev = crtc->dev;
  2481. struct drm_i915_private *dev_priv = dev->dev_private;
  2482. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2483. unsigned long flags;
  2484. bool pending;
  2485. if (i915_reset_in_progress(&dev_priv->gpu_error) ||
  2486. intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
  2487. return false;
  2488. spin_lock_irqsave(&dev->event_lock, flags);
  2489. pending = to_intel_crtc(crtc)->unpin_work != NULL;
  2490. spin_unlock_irqrestore(&dev->event_lock, flags);
  2491. return pending;
  2492. }
  2493. static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
  2494. {
  2495. struct drm_device *dev = crtc->dev;
  2496. struct drm_i915_private *dev_priv = dev->dev_private;
  2497. if (crtc->fb == NULL)
  2498. return;
  2499. WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
  2500. wait_event(dev_priv->pending_flip_queue,
  2501. !intel_crtc_has_pending_flip(crtc));
  2502. mutex_lock(&dev->struct_mutex);
  2503. intel_finish_fb(crtc->fb);
  2504. mutex_unlock(&dev->struct_mutex);
  2505. }
  2506. /* Program iCLKIP clock to the desired frequency */
  2507. static void lpt_program_iclkip(struct drm_crtc *crtc)
  2508. {
  2509. struct drm_device *dev = crtc->dev;
  2510. struct drm_i915_private *dev_priv = dev->dev_private;
  2511. u32 divsel, phaseinc, auxdiv, phasedir = 0;
  2512. u32 temp;
  2513. mutex_lock(&dev_priv->dpio_lock);
  2514. /* It is necessary to ungate the pixclk gate prior to programming
  2515. * the divisors, and gate it back when it is done.
  2516. */
  2517. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
  2518. /* Disable SSCCTL */
  2519. intel_sbi_write(dev_priv, SBI_SSCCTL6,
  2520. intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
  2521. SBI_SSCCTL_DISABLE,
  2522. SBI_ICLK);
  2523. /* 20MHz is a corner case which is out of range for the 7-bit divisor */
  2524. if (crtc->mode.clock == 20000) {
  2525. auxdiv = 1;
  2526. divsel = 0x41;
  2527. phaseinc = 0x20;
  2528. } else {
  2529. /* The iCLK virtual clock root frequency is in MHz,
  2530. * but the crtc->mode.clock in in KHz. To get the divisors,
  2531. * it is necessary to divide one by another, so we
  2532. * convert the virtual clock precision to KHz here for higher
  2533. * precision.
  2534. */
  2535. u32 iclk_virtual_root_freq = 172800 * 1000;
  2536. u32 iclk_pi_range = 64;
  2537. u32 desired_divisor, msb_divisor_value, pi_value;
  2538. desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
  2539. msb_divisor_value = desired_divisor / iclk_pi_range;
  2540. pi_value = desired_divisor % iclk_pi_range;
  2541. auxdiv = 0;
  2542. divsel = msb_divisor_value - 2;
  2543. phaseinc = pi_value;
  2544. }
  2545. /* This should not happen with any sane values */
  2546. WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
  2547. ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
  2548. WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
  2549. ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
  2550. DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
  2551. crtc->mode.clock,
  2552. auxdiv,
  2553. divsel,
  2554. phasedir,
  2555. phaseinc);
  2556. /* Program SSCDIVINTPHASE6 */
  2557. temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
  2558. temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
  2559. temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
  2560. temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
  2561. temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
  2562. temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
  2563. temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
  2564. intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
  2565. /* Program SSCAUXDIV */
  2566. temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
  2567. temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
  2568. temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
  2569. intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
  2570. /* Enable modulator and associated divider */
  2571. temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
  2572. temp &= ~SBI_SSCCTL_DISABLE;
  2573. intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
  2574. /* Wait for initialization time */
  2575. udelay(24);
  2576. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
  2577. mutex_unlock(&dev_priv->dpio_lock);
  2578. }
  2579. static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
  2580. enum pipe pch_transcoder)
  2581. {
  2582. struct drm_device *dev = crtc->base.dev;
  2583. struct drm_i915_private *dev_priv = dev->dev_private;
  2584. enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
  2585. I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
  2586. I915_READ(HTOTAL(cpu_transcoder)));
  2587. I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
  2588. I915_READ(HBLANK(cpu_transcoder)));
  2589. I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
  2590. I915_READ(HSYNC(cpu_transcoder)));
  2591. I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
  2592. I915_READ(VTOTAL(cpu_transcoder)));
  2593. I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
  2594. I915_READ(VBLANK(cpu_transcoder)));
  2595. I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
  2596. I915_READ(VSYNC(cpu_transcoder)));
  2597. I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
  2598. I915_READ(VSYNCSHIFT(cpu_transcoder)));
  2599. }
  2600. /*
  2601. * Enable PCH resources required for PCH ports:
  2602. * - PCH PLLs
  2603. * - FDI training & RX/TX
  2604. * - update transcoder timings
  2605. * - DP transcoding bits
  2606. * - transcoder
  2607. */
  2608. static void ironlake_pch_enable(struct drm_crtc *crtc)
  2609. {
  2610. struct drm_device *dev = crtc->dev;
  2611. struct drm_i915_private *dev_priv = dev->dev_private;
  2612. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2613. int pipe = intel_crtc->pipe;
  2614. u32 reg, temp;
  2615. assert_pch_transcoder_disabled(dev_priv, pipe);
  2616. /* Write the TU size bits before fdi link training, so that error
  2617. * detection works. */
  2618. I915_WRITE(FDI_RX_TUSIZE1(pipe),
  2619. I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
  2620. /* For PCH output, training FDI link */
  2621. dev_priv->display.fdi_link_train(crtc);
  2622. /* We need to program the right clock selection before writing the pixel
  2623. * mutliplier into the DPLL. */
  2624. if (HAS_PCH_CPT(dev)) {
  2625. u32 sel;
  2626. temp = I915_READ(PCH_DPLL_SEL);
  2627. temp |= TRANS_DPLL_ENABLE(pipe);
  2628. sel = TRANS_DPLLB_SEL(pipe);
  2629. if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
  2630. temp |= sel;
  2631. else
  2632. temp &= ~sel;
  2633. I915_WRITE(PCH_DPLL_SEL, temp);
  2634. }
  2635. /* XXX: pch pll's can be enabled any time before we enable the PCH
  2636. * transcoder, and we actually should do this to not upset any PCH
  2637. * transcoder that already use the clock when we share it.
  2638. *
  2639. * Note that enable_shared_dpll tries to do the right thing, but
  2640. * get_shared_dpll unconditionally resets the pll - we need that to have
  2641. * the right LVDS enable sequence. */
  2642. ironlake_enable_shared_dpll(intel_crtc);
  2643. /* set transcoder timing, panel must allow it */
  2644. assert_panel_unlocked(dev_priv, pipe);
  2645. ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
  2646. intel_fdi_normal_train(crtc);
  2647. /* For PCH DP, enable TRANS_DP_CTL */
  2648. if (HAS_PCH_CPT(dev) &&
  2649. (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  2650. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  2651. u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
  2652. reg = TRANS_DP_CTL(pipe);
  2653. temp = I915_READ(reg);
  2654. temp &= ~(TRANS_DP_PORT_SEL_MASK |
  2655. TRANS_DP_SYNC_MASK |
  2656. TRANS_DP_BPC_MASK);
  2657. temp |= (TRANS_DP_OUTPUT_ENABLE |
  2658. TRANS_DP_ENH_FRAMING);
  2659. temp |= bpc << 9; /* same format but at 11:9 */
  2660. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  2661. temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
  2662. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  2663. temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
  2664. switch (intel_trans_dp_port_sel(crtc)) {
  2665. case PCH_DP_B:
  2666. temp |= TRANS_DP_PORT_SEL_B;
  2667. break;
  2668. case PCH_DP_C:
  2669. temp |= TRANS_DP_PORT_SEL_C;
  2670. break;
  2671. case PCH_DP_D:
  2672. temp |= TRANS_DP_PORT_SEL_D;
  2673. break;
  2674. default:
  2675. BUG();
  2676. }
  2677. I915_WRITE(reg, temp);
  2678. }
  2679. ironlake_enable_pch_transcoder(dev_priv, pipe);
  2680. }
  2681. static void lpt_pch_enable(struct drm_crtc *crtc)
  2682. {
  2683. struct drm_device *dev = crtc->dev;
  2684. struct drm_i915_private *dev_priv = dev->dev_private;
  2685. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2686. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  2687. assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
  2688. lpt_program_iclkip(crtc);
  2689. /* Set transcoder timing. */
  2690. ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
  2691. lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
  2692. }
  2693. static void intel_put_shared_dpll(struct intel_crtc *crtc)
  2694. {
  2695. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2696. if (pll == NULL)
  2697. return;
  2698. if (pll->refcount == 0) {
  2699. WARN(1, "bad %s refcount\n", pll->name);
  2700. return;
  2701. }
  2702. if (--pll->refcount == 0) {
  2703. WARN_ON(pll->on);
  2704. WARN_ON(pll->active);
  2705. }
  2706. crtc->config.shared_dpll = DPLL_ID_PRIVATE;
  2707. }
  2708. static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
  2709. {
  2710. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2711. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2712. enum intel_dpll_id i;
  2713. if (pll) {
  2714. DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
  2715. crtc->base.base.id, pll->name);
  2716. intel_put_shared_dpll(crtc);
  2717. }
  2718. if (HAS_PCH_IBX(dev_priv->dev)) {
  2719. /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
  2720. i = (enum intel_dpll_id) crtc->pipe;
  2721. pll = &dev_priv->shared_dplls[i];
  2722. DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
  2723. crtc->base.base.id, pll->name);
  2724. goto found;
  2725. }
  2726. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2727. pll = &dev_priv->shared_dplls[i];
  2728. /* Only want to check enabled timings first */
  2729. if (pll->refcount == 0)
  2730. continue;
  2731. if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
  2732. sizeof(pll->hw_state)) == 0) {
  2733. DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
  2734. crtc->base.base.id,
  2735. pll->name, pll->refcount, pll->active);
  2736. goto found;
  2737. }
  2738. }
  2739. /* Ok no matching timings, maybe there's a free one? */
  2740. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2741. pll = &dev_priv->shared_dplls[i];
  2742. if (pll->refcount == 0) {
  2743. DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
  2744. crtc->base.base.id, pll->name);
  2745. goto found;
  2746. }
  2747. }
  2748. return NULL;
  2749. found:
  2750. crtc->config.shared_dpll = i;
  2751. DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
  2752. pipe_name(crtc->pipe));
  2753. if (pll->active == 0) {
  2754. memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
  2755. sizeof(pll->hw_state));
  2756. DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
  2757. WARN_ON(pll->on);
  2758. assert_shared_dpll_disabled(dev_priv, pll);
  2759. pll->mode_set(dev_priv, pll);
  2760. }
  2761. pll->refcount++;
  2762. return pll;
  2763. }
  2764. static void cpt_verify_modeset(struct drm_device *dev, int pipe)
  2765. {
  2766. struct drm_i915_private *dev_priv = dev->dev_private;
  2767. int dslreg = PIPEDSL(pipe);
  2768. u32 temp;
  2769. temp = I915_READ(dslreg);
  2770. udelay(500);
  2771. if (wait_for(I915_READ(dslreg) != temp, 5)) {
  2772. if (wait_for(I915_READ(dslreg) != temp, 5))
  2773. DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
  2774. }
  2775. }
  2776. static void ironlake_pfit_enable(struct intel_crtc *crtc)
  2777. {
  2778. struct drm_device *dev = crtc->base.dev;
  2779. struct drm_i915_private *dev_priv = dev->dev_private;
  2780. int pipe = crtc->pipe;
  2781. if (crtc->config.pch_pfit.size) {
  2782. /* Force use of hard-coded filter coefficients
  2783. * as some pre-programmed values are broken,
  2784. * e.g. x201.
  2785. */
  2786. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  2787. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
  2788. PF_PIPE_SEL_IVB(pipe));
  2789. else
  2790. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
  2791. I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
  2792. I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
  2793. }
  2794. }
  2795. static void intel_enable_planes(struct drm_crtc *crtc)
  2796. {
  2797. struct drm_device *dev = crtc->dev;
  2798. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2799. struct intel_plane *intel_plane;
  2800. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2801. if (intel_plane->pipe == pipe)
  2802. intel_plane_restore(&intel_plane->base);
  2803. }
  2804. static void intel_disable_planes(struct drm_crtc *crtc)
  2805. {
  2806. struct drm_device *dev = crtc->dev;
  2807. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2808. struct intel_plane *intel_plane;
  2809. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2810. if (intel_plane->pipe == pipe)
  2811. intel_plane_disable(&intel_plane->base);
  2812. }
  2813. static void ironlake_crtc_enable(struct drm_crtc *crtc)
  2814. {
  2815. struct drm_device *dev = crtc->dev;
  2816. struct drm_i915_private *dev_priv = dev->dev_private;
  2817. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2818. struct intel_encoder *encoder;
  2819. int pipe = intel_crtc->pipe;
  2820. int plane = intel_crtc->plane;
  2821. WARN_ON(!crtc->enabled);
  2822. if (intel_crtc->active)
  2823. return;
  2824. intel_crtc->active = true;
  2825. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2826. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2827. intel_update_watermarks(dev);
  2828. for_each_encoder_on_crtc(dev, crtc, encoder)
  2829. if (encoder->pre_enable)
  2830. encoder->pre_enable(encoder);
  2831. if (intel_crtc->config.has_pch_encoder) {
  2832. /* Note: FDI PLL enabling _must_ be done before we enable the
  2833. * cpu pipes, hence this is separate from all the other fdi/pch
  2834. * enabling. */
  2835. ironlake_fdi_pll_enable(intel_crtc);
  2836. } else {
  2837. assert_fdi_tx_disabled(dev_priv, pipe);
  2838. assert_fdi_rx_disabled(dev_priv, pipe);
  2839. }
  2840. ironlake_pfit_enable(intel_crtc);
  2841. /*
  2842. * On ILK+ LUT must be loaded before the pipe is running but with
  2843. * clocks enabled
  2844. */
  2845. intel_crtc_load_lut(crtc);
  2846. intel_enable_pipe(dev_priv, pipe,
  2847. intel_crtc->config.has_pch_encoder, false);
  2848. intel_enable_plane(dev_priv, plane, pipe);
  2849. intel_enable_planes(crtc);
  2850. intel_crtc_update_cursor(crtc, true);
  2851. if (intel_crtc->config.has_pch_encoder)
  2852. ironlake_pch_enable(crtc);
  2853. mutex_lock(&dev->struct_mutex);
  2854. intel_update_fbc(dev);
  2855. mutex_unlock(&dev->struct_mutex);
  2856. for_each_encoder_on_crtc(dev, crtc, encoder)
  2857. encoder->enable(encoder);
  2858. if (HAS_PCH_CPT(dev))
  2859. cpt_verify_modeset(dev, intel_crtc->pipe);
  2860. /*
  2861. * There seems to be a race in PCH platform hw (at least on some
  2862. * outputs) where an enabled pipe still completes any pageflip right
  2863. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2864. * as the first vblank happend, everything works as expected. Hence just
  2865. * wait for one vblank before returning to avoid strange things
  2866. * happening.
  2867. */
  2868. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2869. }
  2870. /* IPS only exists on ULT machines and is tied to pipe A. */
  2871. static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
  2872. {
  2873. return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
  2874. }
  2875. static void hsw_enable_ips(struct intel_crtc *crtc)
  2876. {
  2877. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2878. if (!crtc->config.ips_enabled)
  2879. return;
  2880. /* We can only enable IPS after we enable a plane and wait for a vblank.
  2881. * We guarantee that the plane is enabled by calling intel_enable_ips
  2882. * only after intel_enable_plane. And intel_enable_plane already waits
  2883. * for a vblank, so all we need to do here is to enable the IPS bit. */
  2884. assert_plane_enabled(dev_priv, crtc->plane);
  2885. I915_WRITE(IPS_CTL, IPS_ENABLE);
  2886. }
  2887. static void hsw_disable_ips(struct intel_crtc *crtc)
  2888. {
  2889. struct drm_device *dev = crtc->base.dev;
  2890. struct drm_i915_private *dev_priv = dev->dev_private;
  2891. if (!crtc->config.ips_enabled)
  2892. return;
  2893. assert_plane_enabled(dev_priv, crtc->plane);
  2894. I915_WRITE(IPS_CTL, 0);
  2895. /* We need to wait for a vblank before we can disable the plane. */
  2896. intel_wait_for_vblank(dev, crtc->pipe);
  2897. }
  2898. static void haswell_crtc_enable(struct drm_crtc *crtc)
  2899. {
  2900. struct drm_device *dev = crtc->dev;
  2901. struct drm_i915_private *dev_priv = dev->dev_private;
  2902. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2903. struct intel_encoder *encoder;
  2904. int pipe = intel_crtc->pipe;
  2905. int plane = intel_crtc->plane;
  2906. WARN_ON(!crtc->enabled);
  2907. if (intel_crtc->active)
  2908. return;
  2909. intel_crtc->active = true;
  2910. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2911. if (intel_crtc->config.has_pch_encoder)
  2912. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  2913. intel_update_watermarks(dev);
  2914. if (intel_crtc->config.has_pch_encoder)
  2915. dev_priv->display.fdi_link_train(crtc);
  2916. for_each_encoder_on_crtc(dev, crtc, encoder)
  2917. if (encoder->pre_enable)
  2918. encoder->pre_enable(encoder);
  2919. intel_ddi_enable_pipe_clock(intel_crtc);
  2920. ironlake_pfit_enable(intel_crtc);
  2921. /*
  2922. * On ILK+ LUT must be loaded before the pipe is running but with
  2923. * clocks enabled
  2924. */
  2925. intel_crtc_load_lut(crtc);
  2926. intel_ddi_set_pipe_settings(crtc);
  2927. intel_ddi_enable_transcoder_func(crtc);
  2928. intel_enable_pipe(dev_priv, pipe,
  2929. intel_crtc->config.has_pch_encoder, false);
  2930. intel_enable_plane(dev_priv, plane, pipe);
  2931. intel_enable_planes(crtc);
  2932. intel_crtc_update_cursor(crtc, true);
  2933. hsw_enable_ips(intel_crtc);
  2934. if (intel_crtc->config.has_pch_encoder)
  2935. lpt_pch_enable(crtc);
  2936. mutex_lock(&dev->struct_mutex);
  2937. intel_update_fbc(dev);
  2938. mutex_unlock(&dev->struct_mutex);
  2939. for_each_encoder_on_crtc(dev, crtc, encoder)
  2940. encoder->enable(encoder);
  2941. /*
  2942. * There seems to be a race in PCH platform hw (at least on some
  2943. * outputs) where an enabled pipe still completes any pageflip right
  2944. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2945. * as the first vblank happend, everything works as expected. Hence just
  2946. * wait for one vblank before returning to avoid strange things
  2947. * happening.
  2948. */
  2949. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2950. }
  2951. static void ironlake_pfit_disable(struct intel_crtc *crtc)
  2952. {
  2953. struct drm_device *dev = crtc->base.dev;
  2954. struct drm_i915_private *dev_priv = dev->dev_private;
  2955. int pipe = crtc->pipe;
  2956. /* To avoid upsetting the power well on haswell only disable the pfit if
  2957. * it's in use. The hw state code will make sure we get this right. */
  2958. if (crtc->config.pch_pfit.size) {
  2959. I915_WRITE(PF_CTL(pipe), 0);
  2960. I915_WRITE(PF_WIN_POS(pipe), 0);
  2961. I915_WRITE(PF_WIN_SZ(pipe), 0);
  2962. }
  2963. }
  2964. static void ironlake_crtc_disable(struct drm_crtc *crtc)
  2965. {
  2966. struct drm_device *dev = crtc->dev;
  2967. struct drm_i915_private *dev_priv = dev->dev_private;
  2968. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2969. struct intel_encoder *encoder;
  2970. int pipe = intel_crtc->pipe;
  2971. int plane = intel_crtc->plane;
  2972. u32 reg, temp;
  2973. if (!intel_crtc->active)
  2974. return;
  2975. for_each_encoder_on_crtc(dev, crtc, encoder)
  2976. encoder->disable(encoder);
  2977. intel_crtc_wait_for_pending_flips(crtc);
  2978. drm_vblank_off(dev, pipe);
  2979. if (dev_priv->fbc.plane == plane)
  2980. intel_disable_fbc(dev);
  2981. intel_crtc_update_cursor(crtc, false);
  2982. intel_disable_planes(crtc);
  2983. intel_disable_plane(dev_priv, plane, pipe);
  2984. if (intel_crtc->config.has_pch_encoder)
  2985. intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
  2986. intel_disable_pipe(dev_priv, pipe);
  2987. ironlake_pfit_disable(intel_crtc);
  2988. for_each_encoder_on_crtc(dev, crtc, encoder)
  2989. if (encoder->post_disable)
  2990. encoder->post_disable(encoder);
  2991. if (intel_crtc->config.has_pch_encoder) {
  2992. ironlake_fdi_disable(crtc);
  2993. ironlake_disable_pch_transcoder(dev_priv, pipe);
  2994. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2995. if (HAS_PCH_CPT(dev)) {
  2996. /* disable TRANS_DP_CTL */
  2997. reg = TRANS_DP_CTL(pipe);
  2998. temp = I915_READ(reg);
  2999. temp &= ~(TRANS_DP_OUTPUT_ENABLE |
  3000. TRANS_DP_PORT_SEL_MASK);
  3001. temp |= TRANS_DP_PORT_SEL_NONE;
  3002. I915_WRITE(reg, temp);
  3003. /* disable DPLL_SEL */
  3004. temp = I915_READ(PCH_DPLL_SEL);
  3005. temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
  3006. I915_WRITE(PCH_DPLL_SEL, temp);
  3007. }
  3008. /* disable PCH DPLL */
  3009. intel_disable_shared_dpll(intel_crtc);
  3010. ironlake_fdi_pll_disable(intel_crtc);
  3011. }
  3012. intel_crtc->active = false;
  3013. intel_update_watermarks(dev);
  3014. mutex_lock(&dev->struct_mutex);
  3015. intel_update_fbc(dev);
  3016. mutex_unlock(&dev->struct_mutex);
  3017. }
  3018. static void haswell_crtc_disable(struct drm_crtc *crtc)
  3019. {
  3020. struct drm_device *dev = crtc->dev;
  3021. struct drm_i915_private *dev_priv = dev->dev_private;
  3022. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3023. struct intel_encoder *encoder;
  3024. int pipe = intel_crtc->pipe;
  3025. int plane = intel_crtc->plane;
  3026. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  3027. if (!intel_crtc->active)
  3028. return;
  3029. for_each_encoder_on_crtc(dev, crtc, encoder)
  3030. encoder->disable(encoder);
  3031. intel_crtc_wait_for_pending_flips(crtc);
  3032. drm_vblank_off(dev, pipe);
  3033. /* FBC must be disabled before disabling the plane on HSW. */
  3034. if (dev_priv->fbc.plane == plane)
  3035. intel_disable_fbc(dev);
  3036. hsw_disable_ips(intel_crtc);
  3037. intel_crtc_update_cursor(crtc, false);
  3038. intel_disable_planes(crtc);
  3039. intel_disable_plane(dev_priv, plane, pipe);
  3040. if (intel_crtc->config.has_pch_encoder)
  3041. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
  3042. intel_disable_pipe(dev_priv, pipe);
  3043. intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
  3044. ironlake_pfit_disable(intel_crtc);
  3045. intel_ddi_disable_pipe_clock(intel_crtc);
  3046. for_each_encoder_on_crtc(dev, crtc, encoder)
  3047. if (encoder->post_disable)
  3048. encoder->post_disable(encoder);
  3049. if (intel_crtc->config.has_pch_encoder) {
  3050. lpt_disable_pch_transcoder(dev_priv);
  3051. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  3052. intel_ddi_fdi_disable(crtc);
  3053. }
  3054. intel_crtc->active = false;
  3055. intel_update_watermarks(dev);
  3056. mutex_lock(&dev->struct_mutex);
  3057. intel_update_fbc(dev);
  3058. mutex_unlock(&dev->struct_mutex);
  3059. }
  3060. static void ironlake_crtc_off(struct drm_crtc *crtc)
  3061. {
  3062. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3063. intel_put_shared_dpll(intel_crtc);
  3064. }
  3065. static void haswell_crtc_off(struct drm_crtc *crtc)
  3066. {
  3067. intel_ddi_put_crtc_pll(crtc);
  3068. }
  3069. static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
  3070. {
  3071. if (!enable && intel_crtc->overlay) {
  3072. struct drm_device *dev = intel_crtc->base.dev;
  3073. struct drm_i915_private *dev_priv = dev->dev_private;
  3074. mutex_lock(&dev->struct_mutex);
  3075. dev_priv->mm.interruptible = false;
  3076. (void) intel_overlay_switch_off(intel_crtc->overlay);
  3077. dev_priv->mm.interruptible = true;
  3078. mutex_unlock(&dev->struct_mutex);
  3079. }
  3080. /* Let userspace switch the overlay on again. In most cases userspace
  3081. * has to recompute where to put it anyway.
  3082. */
  3083. }
  3084. /**
  3085. * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
  3086. * cursor plane briefly if not already running after enabling the display
  3087. * plane.
  3088. * This workaround avoids occasional blank screens when self refresh is
  3089. * enabled.
  3090. */
  3091. static void
  3092. g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
  3093. {
  3094. u32 cntl = I915_READ(CURCNTR(pipe));
  3095. if ((cntl & CURSOR_MODE) == 0) {
  3096. u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
  3097. I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
  3098. I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
  3099. intel_wait_for_vblank(dev_priv->dev, pipe);
  3100. I915_WRITE(CURCNTR(pipe), cntl);
  3101. I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
  3102. I915_WRITE(FW_BLC_SELF, fw_bcl_self);
  3103. }
  3104. }
  3105. static void i9xx_pfit_enable(struct intel_crtc *crtc)
  3106. {
  3107. struct drm_device *dev = crtc->base.dev;
  3108. struct drm_i915_private *dev_priv = dev->dev_private;
  3109. struct intel_crtc_config *pipe_config = &crtc->config;
  3110. if (!crtc->config.gmch_pfit.control)
  3111. return;
  3112. /*
  3113. * The panel fitter should only be adjusted whilst the pipe is disabled,
  3114. * according to register description and PRM.
  3115. */
  3116. WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
  3117. assert_pipe_disabled(dev_priv, crtc->pipe);
  3118. I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
  3119. I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
  3120. /* Border color in case we don't scale up to the full screen. Black by
  3121. * default, change to something else for debugging. */
  3122. I915_WRITE(BCLRPAT(crtc->pipe), 0);
  3123. }
  3124. static void valleyview_crtc_enable(struct drm_crtc *crtc)
  3125. {
  3126. struct drm_device *dev = crtc->dev;
  3127. struct drm_i915_private *dev_priv = dev->dev_private;
  3128. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3129. struct intel_encoder *encoder;
  3130. int pipe = intel_crtc->pipe;
  3131. int plane = intel_crtc->plane;
  3132. bool is_dsi;
  3133. WARN_ON(!crtc->enabled);
  3134. if (intel_crtc->active)
  3135. return;
  3136. intel_crtc->active = true;
  3137. intel_update_watermarks(dev);
  3138. for_each_encoder_on_crtc(dev, crtc, encoder)
  3139. if (encoder->pre_pll_enable)
  3140. encoder->pre_pll_enable(encoder);
  3141. is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
  3142. if (!is_dsi)
  3143. vlv_enable_pll(intel_crtc);
  3144. for_each_encoder_on_crtc(dev, crtc, encoder)
  3145. if (encoder->pre_enable)
  3146. encoder->pre_enable(encoder);
  3147. i9xx_pfit_enable(intel_crtc);
  3148. intel_crtc_load_lut(crtc);
  3149. intel_enable_pipe(dev_priv, pipe, false, is_dsi);
  3150. intel_enable_plane(dev_priv, plane, pipe);
  3151. intel_enable_planes(crtc);
  3152. intel_crtc_update_cursor(crtc, true);
  3153. intel_update_fbc(dev);
  3154. for_each_encoder_on_crtc(dev, crtc, encoder)
  3155. encoder->enable(encoder);
  3156. }
  3157. static void i9xx_crtc_enable(struct drm_crtc *crtc)
  3158. {
  3159. struct drm_device *dev = crtc->dev;
  3160. struct drm_i915_private *dev_priv = dev->dev_private;
  3161. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3162. struct intel_encoder *encoder;
  3163. int pipe = intel_crtc->pipe;
  3164. int plane = intel_crtc->plane;
  3165. WARN_ON(!crtc->enabled);
  3166. if (intel_crtc->active)
  3167. return;
  3168. intel_crtc->active = true;
  3169. intel_update_watermarks(dev);
  3170. for_each_encoder_on_crtc(dev, crtc, encoder)
  3171. if (encoder->pre_enable)
  3172. encoder->pre_enable(encoder);
  3173. i9xx_enable_pll(intel_crtc);
  3174. i9xx_pfit_enable(intel_crtc);
  3175. intel_crtc_load_lut(crtc);
  3176. intel_enable_pipe(dev_priv, pipe, false, false);
  3177. intel_enable_plane(dev_priv, plane, pipe);
  3178. intel_enable_planes(crtc);
  3179. /* The fixup needs to happen before cursor is enabled */
  3180. if (IS_G4X(dev))
  3181. g4x_fixup_plane(dev_priv, pipe);
  3182. intel_crtc_update_cursor(crtc, true);
  3183. /* Give the overlay scaler a chance to enable if it's on this pipe */
  3184. intel_crtc_dpms_overlay(intel_crtc, true);
  3185. intel_update_fbc(dev);
  3186. for_each_encoder_on_crtc(dev, crtc, encoder)
  3187. encoder->enable(encoder);
  3188. }
  3189. static void i9xx_pfit_disable(struct intel_crtc *crtc)
  3190. {
  3191. struct drm_device *dev = crtc->base.dev;
  3192. struct drm_i915_private *dev_priv = dev->dev_private;
  3193. if (!crtc->config.gmch_pfit.control)
  3194. return;
  3195. assert_pipe_disabled(dev_priv, crtc->pipe);
  3196. DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
  3197. I915_READ(PFIT_CONTROL));
  3198. I915_WRITE(PFIT_CONTROL, 0);
  3199. }
  3200. static void i9xx_crtc_disable(struct drm_crtc *crtc)
  3201. {
  3202. struct drm_device *dev = crtc->dev;
  3203. struct drm_i915_private *dev_priv = dev->dev_private;
  3204. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3205. struct intel_encoder *encoder;
  3206. int pipe = intel_crtc->pipe;
  3207. int plane = intel_crtc->plane;
  3208. if (!intel_crtc->active)
  3209. return;
  3210. for_each_encoder_on_crtc(dev, crtc, encoder)
  3211. encoder->disable(encoder);
  3212. /* Give the overlay scaler a chance to disable if it's on this pipe */
  3213. intel_crtc_wait_for_pending_flips(crtc);
  3214. drm_vblank_off(dev, pipe);
  3215. if (dev_priv->fbc.plane == plane)
  3216. intel_disable_fbc(dev);
  3217. intel_crtc_dpms_overlay(intel_crtc, false);
  3218. intel_crtc_update_cursor(crtc, false);
  3219. intel_disable_planes(crtc);
  3220. intel_disable_plane(dev_priv, plane, pipe);
  3221. intel_disable_pipe(dev_priv, pipe);
  3222. i9xx_pfit_disable(intel_crtc);
  3223. for_each_encoder_on_crtc(dev, crtc, encoder)
  3224. if (encoder->post_disable)
  3225. encoder->post_disable(encoder);
  3226. if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
  3227. i9xx_disable_pll(dev_priv, pipe);
  3228. intel_crtc->active = false;
  3229. intel_update_fbc(dev);
  3230. intel_update_watermarks(dev);
  3231. }
  3232. static void i9xx_crtc_off(struct drm_crtc *crtc)
  3233. {
  3234. }
  3235. static void intel_crtc_update_sarea(struct drm_crtc *crtc,
  3236. bool enabled)
  3237. {
  3238. struct drm_device *dev = crtc->dev;
  3239. struct drm_i915_master_private *master_priv;
  3240. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3241. int pipe = intel_crtc->pipe;
  3242. if (!dev->primary->master)
  3243. return;
  3244. master_priv = dev->primary->master->driver_priv;
  3245. if (!master_priv->sarea_priv)
  3246. return;
  3247. switch (pipe) {
  3248. case 0:
  3249. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  3250. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  3251. break;
  3252. case 1:
  3253. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  3254. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  3255. break;
  3256. default:
  3257. DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
  3258. break;
  3259. }
  3260. }
  3261. /**
  3262. * Sets the power management mode of the pipe and plane.
  3263. */
  3264. void intel_crtc_update_dpms(struct drm_crtc *crtc)
  3265. {
  3266. struct drm_device *dev = crtc->dev;
  3267. struct drm_i915_private *dev_priv = dev->dev_private;
  3268. struct intel_encoder *intel_encoder;
  3269. bool enable = false;
  3270. for_each_encoder_on_crtc(dev, crtc, intel_encoder)
  3271. enable |= intel_encoder->connectors_active;
  3272. if (enable)
  3273. dev_priv->display.crtc_enable(crtc);
  3274. else
  3275. dev_priv->display.crtc_disable(crtc);
  3276. intel_crtc_update_sarea(crtc, enable);
  3277. }
  3278. static void intel_crtc_disable(struct drm_crtc *crtc)
  3279. {
  3280. struct drm_device *dev = crtc->dev;
  3281. struct drm_connector *connector;
  3282. struct drm_i915_private *dev_priv = dev->dev_private;
  3283. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3284. /* crtc should still be enabled when we disable it. */
  3285. WARN_ON(!crtc->enabled);
  3286. dev_priv->display.crtc_disable(crtc);
  3287. intel_crtc->eld_vld = false;
  3288. intel_crtc_update_sarea(crtc, false);
  3289. dev_priv->display.off(crtc);
  3290. assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
  3291. assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
  3292. if (crtc->fb) {
  3293. mutex_lock(&dev->struct_mutex);
  3294. intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
  3295. mutex_unlock(&dev->struct_mutex);
  3296. crtc->fb = NULL;
  3297. }
  3298. /* Update computed state. */
  3299. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  3300. if (!connector->encoder || !connector->encoder->crtc)
  3301. continue;
  3302. if (connector->encoder->crtc != crtc)
  3303. continue;
  3304. connector->dpms = DRM_MODE_DPMS_OFF;
  3305. to_intel_encoder(connector->encoder)->connectors_active = false;
  3306. }
  3307. }
  3308. void intel_encoder_destroy(struct drm_encoder *encoder)
  3309. {
  3310. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  3311. drm_encoder_cleanup(encoder);
  3312. kfree(intel_encoder);
  3313. }
  3314. /* Simple dpms helper for encoders with just one connector, no cloning and only
  3315. * one kind of off state. It clamps all !ON modes to fully OFF and changes the
  3316. * state of the entire output pipe. */
  3317. static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
  3318. {
  3319. if (mode == DRM_MODE_DPMS_ON) {
  3320. encoder->connectors_active = true;
  3321. intel_crtc_update_dpms(encoder->base.crtc);
  3322. } else {
  3323. encoder->connectors_active = false;
  3324. intel_crtc_update_dpms(encoder->base.crtc);
  3325. }
  3326. }
  3327. /* Cross check the actual hw state with our own modeset state tracking (and it's
  3328. * internal consistency). */
  3329. static void intel_connector_check_state(struct intel_connector *connector)
  3330. {
  3331. if (connector->get_hw_state(connector)) {
  3332. struct intel_encoder *encoder = connector->encoder;
  3333. struct drm_crtc *crtc;
  3334. bool encoder_enabled;
  3335. enum pipe pipe;
  3336. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  3337. connector->base.base.id,
  3338. drm_get_connector_name(&connector->base));
  3339. WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
  3340. "wrong connector dpms state\n");
  3341. WARN(connector->base.encoder != &encoder->base,
  3342. "active connector not linked to encoder\n");
  3343. WARN(!encoder->connectors_active,
  3344. "encoder->connectors_active not set\n");
  3345. encoder_enabled = encoder->get_hw_state(encoder, &pipe);
  3346. WARN(!encoder_enabled, "encoder not enabled\n");
  3347. if (WARN_ON(!encoder->base.crtc))
  3348. return;
  3349. crtc = encoder->base.crtc;
  3350. WARN(!crtc->enabled, "crtc not enabled\n");
  3351. WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
  3352. WARN(pipe != to_intel_crtc(crtc)->pipe,
  3353. "encoder active on the wrong pipe\n");
  3354. }
  3355. }
  3356. /* Even simpler default implementation, if there's really no special case to
  3357. * consider. */
  3358. void intel_connector_dpms(struct drm_connector *connector, int mode)
  3359. {
  3360. struct intel_encoder *encoder = intel_attached_encoder(connector);
  3361. /* All the simple cases only support two dpms states. */
  3362. if (mode != DRM_MODE_DPMS_ON)
  3363. mode = DRM_MODE_DPMS_OFF;
  3364. if (mode == connector->dpms)
  3365. return;
  3366. connector->dpms = mode;
  3367. /* Only need to change hw state when actually enabled */
  3368. if (encoder->base.crtc)
  3369. intel_encoder_dpms(encoder, mode);
  3370. else
  3371. WARN_ON(encoder->connectors_active != false);
  3372. intel_modeset_check_state(connector->dev);
  3373. }
  3374. /* Simple connector->get_hw_state implementation for encoders that support only
  3375. * one connector and no cloning and hence the encoder state determines the state
  3376. * of the connector. */
  3377. bool intel_connector_get_hw_state(struct intel_connector *connector)
  3378. {
  3379. enum pipe pipe = 0;
  3380. struct intel_encoder *encoder = connector->encoder;
  3381. return encoder->get_hw_state(encoder, &pipe);
  3382. }
  3383. static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
  3384. struct intel_crtc_config *pipe_config)
  3385. {
  3386. struct drm_i915_private *dev_priv = dev->dev_private;
  3387. struct intel_crtc *pipe_B_crtc =
  3388. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  3389. DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
  3390. pipe_name(pipe), pipe_config->fdi_lanes);
  3391. if (pipe_config->fdi_lanes > 4) {
  3392. DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
  3393. pipe_name(pipe), pipe_config->fdi_lanes);
  3394. return false;
  3395. }
  3396. if (IS_HASWELL(dev)) {
  3397. if (pipe_config->fdi_lanes > 2) {
  3398. DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
  3399. pipe_config->fdi_lanes);
  3400. return false;
  3401. } else {
  3402. return true;
  3403. }
  3404. }
  3405. if (INTEL_INFO(dev)->num_pipes == 2)
  3406. return true;
  3407. /* Ivybridge 3 pipe is really complicated */
  3408. switch (pipe) {
  3409. case PIPE_A:
  3410. return true;
  3411. case PIPE_B:
  3412. if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
  3413. pipe_config->fdi_lanes > 2) {
  3414. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3415. pipe_name(pipe), pipe_config->fdi_lanes);
  3416. return false;
  3417. }
  3418. return true;
  3419. case PIPE_C:
  3420. if (!pipe_has_enabled_pch(pipe_B_crtc) ||
  3421. pipe_B_crtc->config.fdi_lanes <= 2) {
  3422. if (pipe_config->fdi_lanes > 2) {
  3423. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3424. pipe_name(pipe), pipe_config->fdi_lanes);
  3425. return false;
  3426. }
  3427. } else {
  3428. DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
  3429. return false;
  3430. }
  3431. return true;
  3432. default:
  3433. BUG();
  3434. }
  3435. }
  3436. #define RETRY 1
  3437. static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
  3438. struct intel_crtc_config *pipe_config)
  3439. {
  3440. struct drm_device *dev = intel_crtc->base.dev;
  3441. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3442. int lane, link_bw, fdi_dotclock;
  3443. bool setup_ok, needs_recompute = false;
  3444. retry:
  3445. /* FDI is a binary signal running at ~2.7GHz, encoding
  3446. * each output octet as 10 bits. The actual frequency
  3447. * is stored as a divider into a 100MHz clock, and the
  3448. * mode pixel clock is stored in units of 1KHz.
  3449. * Hence the bw of each lane in terms of the mode signal
  3450. * is:
  3451. */
  3452. link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
  3453. fdi_dotclock = adjusted_mode->clock;
  3454. fdi_dotclock /= pipe_config->pixel_multiplier;
  3455. lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
  3456. pipe_config->pipe_bpp);
  3457. pipe_config->fdi_lanes = lane;
  3458. intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
  3459. link_bw, &pipe_config->fdi_m_n);
  3460. setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
  3461. intel_crtc->pipe, pipe_config);
  3462. if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
  3463. pipe_config->pipe_bpp -= 2*3;
  3464. DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
  3465. pipe_config->pipe_bpp);
  3466. needs_recompute = true;
  3467. pipe_config->bw_constrained = true;
  3468. goto retry;
  3469. }
  3470. if (needs_recompute)
  3471. return RETRY;
  3472. return setup_ok ? 0 : -EINVAL;
  3473. }
  3474. static void hsw_compute_ips_config(struct intel_crtc *crtc,
  3475. struct intel_crtc_config *pipe_config)
  3476. {
  3477. pipe_config->ips_enabled = i915_enable_ips &&
  3478. hsw_crtc_supports_ips(crtc) &&
  3479. pipe_config->pipe_bpp <= 24;
  3480. }
  3481. static int intel_crtc_compute_config(struct intel_crtc *crtc,
  3482. struct intel_crtc_config *pipe_config)
  3483. {
  3484. struct drm_device *dev = crtc->base.dev;
  3485. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3486. if (HAS_PCH_SPLIT(dev)) {
  3487. /* FDI link clock is fixed at 2.7G */
  3488. if (pipe_config->requested_mode.clock * 3
  3489. > IRONLAKE_FDI_FREQ * 4)
  3490. return -EINVAL;
  3491. }
  3492. /* Cantiga+ cannot handle modes with a hsync front porch of 0.
  3493. * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
  3494. */
  3495. if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
  3496. adjusted_mode->hsync_start == adjusted_mode->hdisplay)
  3497. return -EINVAL;
  3498. if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
  3499. pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
  3500. } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
  3501. /* only a 8bpc pipe, with 6bpc dither through the panel fitter
  3502. * for lvds. */
  3503. pipe_config->pipe_bpp = 8*3;
  3504. }
  3505. if (HAS_IPS(dev))
  3506. hsw_compute_ips_config(crtc, pipe_config);
  3507. /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
  3508. * clock survives for now. */
  3509. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  3510. pipe_config->shared_dpll = crtc->config.shared_dpll;
  3511. if (pipe_config->has_pch_encoder)
  3512. return ironlake_fdi_compute_config(crtc, pipe_config);
  3513. return 0;
  3514. }
  3515. static int valleyview_get_display_clock_speed(struct drm_device *dev)
  3516. {
  3517. return 400000; /* FIXME */
  3518. }
  3519. static int i945_get_display_clock_speed(struct drm_device *dev)
  3520. {
  3521. return 400000;
  3522. }
  3523. static int i915_get_display_clock_speed(struct drm_device *dev)
  3524. {
  3525. return 333000;
  3526. }
  3527. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  3528. {
  3529. return 200000;
  3530. }
  3531. static int pnv_get_display_clock_speed(struct drm_device *dev)
  3532. {
  3533. u16 gcfgc = 0;
  3534. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3535. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  3536. case GC_DISPLAY_CLOCK_267_MHZ_PNV:
  3537. return 267000;
  3538. case GC_DISPLAY_CLOCK_333_MHZ_PNV:
  3539. return 333000;
  3540. case GC_DISPLAY_CLOCK_444_MHZ_PNV:
  3541. return 444000;
  3542. case GC_DISPLAY_CLOCK_200_MHZ_PNV:
  3543. return 200000;
  3544. default:
  3545. DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
  3546. case GC_DISPLAY_CLOCK_133_MHZ_PNV:
  3547. return 133000;
  3548. case GC_DISPLAY_CLOCK_167_MHZ_PNV:
  3549. return 167000;
  3550. }
  3551. }
  3552. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  3553. {
  3554. u16 gcfgc = 0;
  3555. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3556. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  3557. return 133000;
  3558. else {
  3559. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  3560. case GC_DISPLAY_CLOCK_333_MHZ:
  3561. return 333000;
  3562. default:
  3563. case GC_DISPLAY_CLOCK_190_200_MHZ:
  3564. return 190000;
  3565. }
  3566. }
  3567. }
  3568. static int i865_get_display_clock_speed(struct drm_device *dev)
  3569. {
  3570. return 266000;
  3571. }
  3572. static int i855_get_display_clock_speed(struct drm_device *dev)
  3573. {
  3574. u16 hpllcc = 0;
  3575. /* Assume that the hardware is in the high speed state. This
  3576. * should be the default.
  3577. */
  3578. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  3579. case GC_CLOCK_133_200:
  3580. case GC_CLOCK_100_200:
  3581. return 200000;
  3582. case GC_CLOCK_166_250:
  3583. return 250000;
  3584. case GC_CLOCK_100_133:
  3585. return 133000;
  3586. }
  3587. /* Shouldn't happen */
  3588. return 0;
  3589. }
  3590. static int i830_get_display_clock_speed(struct drm_device *dev)
  3591. {
  3592. return 133000;
  3593. }
  3594. static void
  3595. intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
  3596. {
  3597. while (*num > DATA_LINK_M_N_MASK ||
  3598. *den > DATA_LINK_M_N_MASK) {
  3599. *num >>= 1;
  3600. *den >>= 1;
  3601. }
  3602. }
  3603. static void compute_m_n(unsigned int m, unsigned int n,
  3604. uint32_t *ret_m, uint32_t *ret_n)
  3605. {
  3606. *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
  3607. *ret_m = div_u64((uint64_t) m * *ret_n, n);
  3608. intel_reduce_m_n_ratio(ret_m, ret_n);
  3609. }
  3610. void
  3611. intel_link_compute_m_n(int bits_per_pixel, int nlanes,
  3612. int pixel_clock, int link_clock,
  3613. struct intel_link_m_n *m_n)
  3614. {
  3615. m_n->tu = 64;
  3616. compute_m_n(bits_per_pixel * pixel_clock,
  3617. link_clock * nlanes * 8,
  3618. &m_n->gmch_m, &m_n->gmch_n);
  3619. compute_m_n(pixel_clock, link_clock,
  3620. &m_n->link_m, &m_n->link_n);
  3621. }
  3622. static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
  3623. {
  3624. if (i915_panel_use_ssc >= 0)
  3625. return i915_panel_use_ssc != 0;
  3626. return dev_priv->vbt.lvds_use_ssc
  3627. && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
  3628. }
  3629. static int vlv_get_refclk(struct drm_crtc *crtc)
  3630. {
  3631. struct drm_device *dev = crtc->dev;
  3632. struct drm_i915_private *dev_priv = dev->dev_private;
  3633. int refclk = 27000; /* for DP & HDMI */
  3634. return 100000; /* only one validated so far */
  3635. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  3636. refclk = 96000;
  3637. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  3638. if (intel_panel_use_ssc(dev_priv))
  3639. refclk = 100000;
  3640. else
  3641. refclk = 96000;
  3642. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
  3643. refclk = 100000;
  3644. }
  3645. return refclk;
  3646. }
  3647. static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
  3648. {
  3649. struct drm_device *dev = crtc->dev;
  3650. struct drm_i915_private *dev_priv = dev->dev_private;
  3651. int refclk;
  3652. if (IS_VALLEYVIEW(dev)) {
  3653. refclk = vlv_get_refclk(crtc);
  3654. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  3655. intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  3656. refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
  3657. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  3658. refclk / 1000);
  3659. } else if (!IS_GEN2(dev)) {
  3660. refclk = 96000;
  3661. } else {
  3662. refclk = 48000;
  3663. }
  3664. return refclk;
  3665. }
  3666. static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
  3667. {
  3668. return (1 << dpll->n) << 16 | dpll->m2;
  3669. }
  3670. static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
  3671. {
  3672. return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
  3673. }
  3674. static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
  3675. intel_clock_t *reduced_clock)
  3676. {
  3677. struct drm_device *dev = crtc->base.dev;
  3678. struct drm_i915_private *dev_priv = dev->dev_private;
  3679. int pipe = crtc->pipe;
  3680. u32 fp, fp2 = 0;
  3681. if (IS_PINEVIEW(dev)) {
  3682. fp = pnv_dpll_compute_fp(&crtc->config.dpll);
  3683. if (reduced_clock)
  3684. fp2 = pnv_dpll_compute_fp(reduced_clock);
  3685. } else {
  3686. fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
  3687. if (reduced_clock)
  3688. fp2 = i9xx_dpll_compute_fp(reduced_clock);
  3689. }
  3690. I915_WRITE(FP0(pipe), fp);
  3691. crtc->config.dpll_hw_state.fp0 = fp;
  3692. crtc->lowfreq_avail = false;
  3693. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3694. reduced_clock && i915_powersave) {
  3695. I915_WRITE(FP1(pipe), fp2);
  3696. crtc->config.dpll_hw_state.fp1 = fp2;
  3697. crtc->lowfreq_avail = true;
  3698. } else {
  3699. I915_WRITE(FP1(pipe), fp);
  3700. crtc->config.dpll_hw_state.fp1 = fp;
  3701. }
  3702. }
  3703. static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
  3704. {
  3705. u32 reg_val;
  3706. /*
  3707. * PLLB opamp always calibrates to max value of 0x3f, force enable it
  3708. * and set it to a reasonable value instead.
  3709. */
  3710. reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
  3711. reg_val &= 0xffffff00;
  3712. reg_val |= 0x00000030;
  3713. vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
  3714. reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
  3715. reg_val &= 0x8cffffff;
  3716. reg_val = 0x8c000000;
  3717. vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
  3718. reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
  3719. reg_val &= 0xffffff00;
  3720. vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
  3721. reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
  3722. reg_val &= 0x00ffffff;
  3723. reg_val |= 0xb0000000;
  3724. vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
  3725. }
  3726. static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
  3727. struct intel_link_m_n *m_n)
  3728. {
  3729. struct drm_device *dev = crtc->base.dev;
  3730. struct drm_i915_private *dev_priv = dev->dev_private;
  3731. int pipe = crtc->pipe;
  3732. I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3733. I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
  3734. I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
  3735. I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
  3736. }
  3737. static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
  3738. struct intel_link_m_n *m_n)
  3739. {
  3740. struct drm_device *dev = crtc->base.dev;
  3741. struct drm_i915_private *dev_priv = dev->dev_private;
  3742. int pipe = crtc->pipe;
  3743. enum transcoder transcoder = crtc->config.cpu_transcoder;
  3744. if (INTEL_INFO(dev)->gen >= 5) {
  3745. I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3746. I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
  3747. I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
  3748. I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
  3749. } else {
  3750. I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3751. I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
  3752. I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
  3753. I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
  3754. }
  3755. }
  3756. static void intel_dp_set_m_n(struct intel_crtc *crtc)
  3757. {
  3758. if (crtc->config.has_pch_encoder)
  3759. intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3760. else
  3761. intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3762. }
  3763. static void vlv_update_pll(struct intel_crtc *crtc)
  3764. {
  3765. struct drm_device *dev = crtc->base.dev;
  3766. struct drm_i915_private *dev_priv = dev->dev_private;
  3767. int pipe = crtc->pipe;
  3768. u32 dpll, mdiv;
  3769. u32 bestn, bestm1, bestm2, bestp1, bestp2;
  3770. u32 coreclk, reg_val, dpll_md;
  3771. mutex_lock(&dev_priv->dpio_lock);
  3772. bestn = crtc->config.dpll.n;
  3773. bestm1 = crtc->config.dpll.m1;
  3774. bestm2 = crtc->config.dpll.m2;
  3775. bestp1 = crtc->config.dpll.p1;
  3776. bestp2 = crtc->config.dpll.p2;
  3777. /* See eDP HDMI DPIO driver vbios notes doc */
  3778. /* PLL B needs special handling */
  3779. if (pipe)
  3780. vlv_pllb_recal_opamp(dev_priv);
  3781. /* Set up Tx target for periodic Rcomp update */
  3782. vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
  3783. /* Disable target IRef on PLL */
  3784. reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
  3785. reg_val &= 0x00ffffff;
  3786. vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
  3787. /* Disable fast lock */
  3788. vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
  3789. /* Set idtafcrecal before PLL is enabled */
  3790. mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
  3791. mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
  3792. mdiv |= ((bestn << DPIO_N_SHIFT));
  3793. mdiv |= (1 << DPIO_K_SHIFT);
  3794. /*
  3795. * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
  3796. * but we don't support that).
  3797. * Note: don't use the DAC post divider as it seems unstable.
  3798. */
  3799. mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
  3800. vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
  3801. mdiv |= DPIO_ENABLE_CALIBRATION;
  3802. vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
  3803. /* Set HBR and RBR LPF coefficients */
  3804. if (crtc->config.port_clock == 162000 ||
  3805. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
  3806. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
  3807. vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
  3808. 0x009f0003);
  3809. else
  3810. vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
  3811. 0x00d0000f);
  3812. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
  3813. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
  3814. /* Use SSC source */
  3815. if (!pipe)
  3816. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3817. 0x0df40000);
  3818. else
  3819. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3820. 0x0df70000);
  3821. } else { /* HDMI or VGA */
  3822. /* Use bend source */
  3823. if (!pipe)
  3824. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3825. 0x0df70000);
  3826. else
  3827. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3828. 0x0df40000);
  3829. }
  3830. coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
  3831. coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
  3832. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
  3833. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
  3834. coreclk |= 0x01000000;
  3835. vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
  3836. vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
  3837. /* Enable DPIO clock input */
  3838. dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
  3839. DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
  3840. if (pipe)
  3841. dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
  3842. dpll |= DPLL_VCO_ENABLE;
  3843. crtc->config.dpll_hw_state.dpll = dpll;
  3844. dpll_md = (crtc->config.pixel_multiplier - 1)
  3845. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3846. crtc->config.dpll_hw_state.dpll_md = dpll_md;
  3847. if (crtc->config.has_dp_encoder)
  3848. intel_dp_set_m_n(crtc);
  3849. mutex_unlock(&dev_priv->dpio_lock);
  3850. }
  3851. static void i9xx_update_pll(struct intel_crtc *crtc,
  3852. intel_clock_t *reduced_clock,
  3853. int num_connectors)
  3854. {
  3855. struct drm_device *dev = crtc->base.dev;
  3856. struct drm_i915_private *dev_priv = dev->dev_private;
  3857. u32 dpll;
  3858. bool is_sdvo;
  3859. struct dpll *clock = &crtc->config.dpll;
  3860. i9xx_update_pll_dividers(crtc, reduced_clock);
  3861. is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
  3862. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
  3863. dpll = DPLL_VGA_MODE_DIS;
  3864. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
  3865. dpll |= DPLLB_MODE_LVDS;
  3866. else
  3867. dpll |= DPLLB_MODE_DAC_SERIAL;
  3868. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  3869. dpll |= (crtc->config.pixel_multiplier - 1)
  3870. << SDVO_MULTIPLIER_SHIFT_HIRES;
  3871. }
  3872. if (is_sdvo)
  3873. dpll |= DPLL_SDVO_HIGH_SPEED;
  3874. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
  3875. dpll |= DPLL_SDVO_HIGH_SPEED;
  3876. /* compute bitmask from p1 value */
  3877. if (IS_PINEVIEW(dev))
  3878. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  3879. else {
  3880. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3881. if (IS_G4X(dev) && reduced_clock)
  3882. dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  3883. }
  3884. switch (clock->p2) {
  3885. case 5:
  3886. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  3887. break;
  3888. case 7:
  3889. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  3890. break;
  3891. case 10:
  3892. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  3893. break;
  3894. case 14:
  3895. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  3896. break;
  3897. }
  3898. if (INTEL_INFO(dev)->gen >= 4)
  3899. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  3900. if (crtc->config.sdvo_tv_clock)
  3901. dpll |= PLL_REF_INPUT_TVCLKINBC;
  3902. else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3903. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3904. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3905. else
  3906. dpll |= PLL_REF_INPUT_DREFCLK;
  3907. dpll |= DPLL_VCO_ENABLE;
  3908. crtc->config.dpll_hw_state.dpll = dpll;
  3909. if (INTEL_INFO(dev)->gen >= 4) {
  3910. u32 dpll_md = (crtc->config.pixel_multiplier - 1)
  3911. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3912. crtc->config.dpll_hw_state.dpll_md = dpll_md;
  3913. }
  3914. if (crtc->config.has_dp_encoder)
  3915. intel_dp_set_m_n(crtc);
  3916. }
  3917. static void i8xx_update_pll(struct intel_crtc *crtc,
  3918. intel_clock_t *reduced_clock,
  3919. int num_connectors)
  3920. {
  3921. struct drm_device *dev = crtc->base.dev;
  3922. struct drm_i915_private *dev_priv = dev->dev_private;
  3923. u32 dpll;
  3924. struct dpll *clock = &crtc->config.dpll;
  3925. i9xx_update_pll_dividers(crtc, reduced_clock);
  3926. dpll = DPLL_VGA_MODE_DIS;
  3927. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
  3928. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3929. } else {
  3930. if (clock->p1 == 2)
  3931. dpll |= PLL_P1_DIVIDE_BY_TWO;
  3932. else
  3933. dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3934. if (clock->p2 == 4)
  3935. dpll |= PLL_P2_DIVIDE_BY_4;
  3936. }
  3937. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
  3938. dpll |= DPLL_DVO_2X_MODE;
  3939. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3940. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3941. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3942. else
  3943. dpll |= PLL_REF_INPUT_DREFCLK;
  3944. dpll |= DPLL_VCO_ENABLE;
  3945. crtc->config.dpll_hw_state.dpll = dpll;
  3946. }
  3947. static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
  3948. {
  3949. struct drm_device *dev = intel_crtc->base.dev;
  3950. struct drm_i915_private *dev_priv = dev->dev_private;
  3951. enum pipe pipe = intel_crtc->pipe;
  3952. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  3953. struct drm_display_mode *adjusted_mode =
  3954. &intel_crtc->config.adjusted_mode;
  3955. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  3956. uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
  3957. /* We need to be careful not to changed the adjusted mode, for otherwise
  3958. * the hw state checker will get angry at the mismatch. */
  3959. crtc_vtotal = adjusted_mode->crtc_vtotal;
  3960. crtc_vblank_end = adjusted_mode->crtc_vblank_end;
  3961. if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  3962. /* the chip adds 2 halflines automatically */
  3963. crtc_vtotal -= 1;
  3964. crtc_vblank_end -= 1;
  3965. vsyncshift = adjusted_mode->crtc_hsync_start
  3966. - adjusted_mode->crtc_htotal / 2;
  3967. } else {
  3968. vsyncshift = 0;
  3969. }
  3970. if (INTEL_INFO(dev)->gen > 3)
  3971. I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
  3972. I915_WRITE(HTOTAL(cpu_transcoder),
  3973. (adjusted_mode->crtc_hdisplay - 1) |
  3974. ((adjusted_mode->crtc_htotal - 1) << 16));
  3975. I915_WRITE(HBLANK(cpu_transcoder),
  3976. (adjusted_mode->crtc_hblank_start - 1) |
  3977. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  3978. I915_WRITE(HSYNC(cpu_transcoder),
  3979. (adjusted_mode->crtc_hsync_start - 1) |
  3980. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  3981. I915_WRITE(VTOTAL(cpu_transcoder),
  3982. (adjusted_mode->crtc_vdisplay - 1) |
  3983. ((crtc_vtotal - 1) << 16));
  3984. I915_WRITE(VBLANK(cpu_transcoder),
  3985. (adjusted_mode->crtc_vblank_start - 1) |
  3986. ((crtc_vblank_end - 1) << 16));
  3987. I915_WRITE(VSYNC(cpu_transcoder),
  3988. (adjusted_mode->crtc_vsync_start - 1) |
  3989. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  3990. /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
  3991. * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
  3992. * documented on the DDI_FUNC_CTL register description, EDP Input Select
  3993. * bits. */
  3994. if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
  3995. (pipe == PIPE_B || pipe == PIPE_C))
  3996. I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
  3997. /* pipesrc controls the size that is scaled from, which should
  3998. * always be the user's requested size.
  3999. */
  4000. I915_WRITE(PIPESRC(pipe),
  4001. ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
  4002. }
  4003. static void intel_get_pipe_timings(struct intel_crtc *crtc,
  4004. struct intel_crtc_config *pipe_config)
  4005. {
  4006. struct drm_device *dev = crtc->base.dev;
  4007. struct drm_i915_private *dev_priv = dev->dev_private;
  4008. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  4009. uint32_t tmp;
  4010. tmp = I915_READ(HTOTAL(cpu_transcoder));
  4011. pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
  4012. pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
  4013. tmp = I915_READ(HBLANK(cpu_transcoder));
  4014. pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
  4015. pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
  4016. tmp = I915_READ(HSYNC(cpu_transcoder));
  4017. pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
  4018. pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
  4019. tmp = I915_READ(VTOTAL(cpu_transcoder));
  4020. pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
  4021. pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
  4022. tmp = I915_READ(VBLANK(cpu_transcoder));
  4023. pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
  4024. pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
  4025. tmp = I915_READ(VSYNC(cpu_transcoder));
  4026. pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
  4027. pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
  4028. if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
  4029. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  4030. pipe_config->adjusted_mode.crtc_vtotal += 1;
  4031. pipe_config->adjusted_mode.crtc_vblank_end += 1;
  4032. }
  4033. tmp = I915_READ(PIPESRC(crtc->pipe));
  4034. pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
  4035. pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
  4036. }
  4037. static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
  4038. struct intel_crtc_config *pipe_config)
  4039. {
  4040. struct drm_crtc *crtc = &intel_crtc->base;
  4041. crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
  4042. crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
  4043. crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
  4044. crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
  4045. crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
  4046. crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
  4047. crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
  4048. crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
  4049. crtc->mode.flags = pipe_config->adjusted_mode.flags;
  4050. crtc->mode.clock = pipe_config->adjusted_mode.clock;
  4051. crtc->mode.flags |= pipe_config->adjusted_mode.flags;
  4052. }
  4053. static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
  4054. {
  4055. struct drm_device *dev = intel_crtc->base.dev;
  4056. struct drm_i915_private *dev_priv = dev->dev_private;
  4057. uint32_t pipeconf;
  4058. pipeconf = 0;
  4059. if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
  4060. /* Enable pixel doubling when the dot clock is > 90% of the (display)
  4061. * core speed.
  4062. *
  4063. * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
  4064. * pipe == 0 check?
  4065. */
  4066. if (intel_crtc->config.requested_mode.clock >
  4067. dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
  4068. pipeconf |= PIPECONF_DOUBLE_WIDE;
  4069. }
  4070. /* only g4x and later have fancy bpc/dither controls */
  4071. if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
  4072. /* Bspec claims that we can't use dithering for 30bpp pipes. */
  4073. if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
  4074. pipeconf |= PIPECONF_DITHER_EN |
  4075. PIPECONF_DITHER_TYPE_SP;
  4076. switch (intel_crtc->config.pipe_bpp) {
  4077. case 18:
  4078. pipeconf |= PIPECONF_6BPC;
  4079. break;
  4080. case 24:
  4081. pipeconf |= PIPECONF_8BPC;
  4082. break;
  4083. case 30:
  4084. pipeconf |= PIPECONF_10BPC;
  4085. break;
  4086. default:
  4087. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4088. BUG();
  4089. }
  4090. }
  4091. if (HAS_PIPE_CXSR(dev)) {
  4092. if (intel_crtc->lowfreq_avail) {
  4093. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  4094. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  4095. } else {
  4096. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  4097. }
  4098. }
  4099. if (!IS_GEN2(dev) &&
  4100. intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4101. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  4102. else
  4103. pipeconf |= PIPECONF_PROGRESSIVE;
  4104. if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
  4105. pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
  4106. I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
  4107. POSTING_READ(PIPECONF(intel_crtc->pipe));
  4108. }
  4109. static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
  4110. int x, int y,
  4111. struct drm_framebuffer *fb)
  4112. {
  4113. struct drm_device *dev = crtc->dev;
  4114. struct drm_i915_private *dev_priv = dev->dev_private;
  4115. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4116. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  4117. int pipe = intel_crtc->pipe;
  4118. int plane = intel_crtc->plane;
  4119. int refclk, num_connectors = 0;
  4120. intel_clock_t clock, reduced_clock;
  4121. u32 dspcntr;
  4122. bool ok, has_reduced_clock = false;
  4123. bool is_lvds = false, is_dsi = false;
  4124. struct intel_encoder *encoder;
  4125. const intel_limit_t *limit;
  4126. int ret;
  4127. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4128. switch (encoder->type) {
  4129. case INTEL_OUTPUT_LVDS:
  4130. is_lvds = true;
  4131. break;
  4132. case INTEL_OUTPUT_DSI:
  4133. is_dsi = true;
  4134. break;
  4135. }
  4136. num_connectors++;
  4137. }
  4138. refclk = i9xx_get_refclk(crtc, num_connectors);
  4139. if (!is_dsi) {
  4140. /*
  4141. * Returns a set of divisors for the desired target clock with
  4142. * the given refclk, or FALSE. The returned values represent
  4143. * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
  4144. * 2) / p1 / p2.
  4145. */
  4146. limit = intel_limit(crtc, refclk);
  4147. ok = dev_priv->display.find_dpll(limit, crtc,
  4148. intel_crtc->config.port_clock,
  4149. refclk, NULL, &clock);
  4150. if (!ok && !intel_crtc->config.clock_set) {
  4151. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4152. return -EINVAL;
  4153. }
  4154. }
  4155. /* Ensure that the cursor is valid for the new mode before changing... */
  4156. intel_crtc_update_cursor(crtc, true);
  4157. if (!is_dsi && is_lvds && dev_priv->lvds_downclock_avail) {
  4158. /*
  4159. * Ensure we match the reduced clock's P to the target clock.
  4160. * If the clocks don't match, we can't switch the display clock
  4161. * by using the FP0/FP1. In such case we will disable the LVDS
  4162. * downclock feature.
  4163. */
  4164. has_reduced_clock =
  4165. dev_priv->display.find_dpll(limit, crtc,
  4166. dev_priv->lvds_downclock,
  4167. refclk, &clock,
  4168. &reduced_clock);
  4169. }
  4170. /* Compat-code for transition, will disappear. */
  4171. if (!intel_crtc->config.clock_set) {
  4172. intel_crtc->config.dpll.n = clock.n;
  4173. intel_crtc->config.dpll.m1 = clock.m1;
  4174. intel_crtc->config.dpll.m2 = clock.m2;
  4175. intel_crtc->config.dpll.p1 = clock.p1;
  4176. intel_crtc->config.dpll.p2 = clock.p2;
  4177. }
  4178. if (IS_GEN2(dev)) {
  4179. i8xx_update_pll(intel_crtc,
  4180. has_reduced_clock ? &reduced_clock : NULL,
  4181. num_connectors);
  4182. } else if (IS_VALLEYVIEW(dev)) {
  4183. if (!is_dsi)
  4184. vlv_update_pll(intel_crtc);
  4185. } else {
  4186. i9xx_update_pll(intel_crtc,
  4187. has_reduced_clock ? &reduced_clock : NULL,
  4188. num_connectors);
  4189. }
  4190. /* Set up the display plane register */
  4191. dspcntr = DISPPLANE_GAMMA_ENABLE;
  4192. if (!IS_VALLEYVIEW(dev)) {
  4193. if (pipe == 0)
  4194. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  4195. else
  4196. dspcntr |= DISPPLANE_SEL_PIPE_B;
  4197. }
  4198. intel_set_pipe_timings(intel_crtc);
  4199. /* pipesrc and dspsize control the size that is scaled from,
  4200. * which should always be the user's requested size.
  4201. */
  4202. I915_WRITE(DSPSIZE(plane),
  4203. ((mode->vdisplay - 1) << 16) |
  4204. (mode->hdisplay - 1));
  4205. I915_WRITE(DSPPOS(plane), 0);
  4206. i9xx_set_pipeconf(intel_crtc);
  4207. I915_WRITE(DSPCNTR(plane), dspcntr);
  4208. POSTING_READ(DSPCNTR(plane));
  4209. ret = intel_pipe_set_base(crtc, x, y, fb);
  4210. intel_update_watermarks(dev);
  4211. return ret;
  4212. }
  4213. static void i9xx_get_pfit_config(struct intel_crtc *crtc,
  4214. struct intel_crtc_config *pipe_config)
  4215. {
  4216. struct drm_device *dev = crtc->base.dev;
  4217. struct drm_i915_private *dev_priv = dev->dev_private;
  4218. uint32_t tmp;
  4219. tmp = I915_READ(PFIT_CONTROL);
  4220. if (!(tmp & PFIT_ENABLE))
  4221. return;
  4222. /* Check whether the pfit is attached to our pipe. */
  4223. if (INTEL_INFO(dev)->gen < 4) {
  4224. if (crtc->pipe != PIPE_B)
  4225. return;
  4226. } else {
  4227. if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
  4228. return;
  4229. }
  4230. pipe_config->gmch_pfit.control = tmp;
  4231. pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
  4232. if (INTEL_INFO(dev)->gen < 5)
  4233. pipe_config->gmch_pfit.lvds_border_bits =
  4234. I915_READ(LVDS) & LVDS_BORDER_ENABLE;
  4235. }
  4236. static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
  4237. struct intel_crtc_config *pipe_config)
  4238. {
  4239. struct drm_device *dev = crtc->base.dev;
  4240. struct drm_i915_private *dev_priv = dev->dev_private;
  4241. uint32_t tmp;
  4242. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  4243. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4244. tmp = I915_READ(PIPECONF(crtc->pipe));
  4245. if (!(tmp & PIPECONF_ENABLE))
  4246. return false;
  4247. intel_get_pipe_timings(crtc, pipe_config);
  4248. i9xx_get_pfit_config(crtc, pipe_config);
  4249. if (INTEL_INFO(dev)->gen >= 4) {
  4250. tmp = I915_READ(DPLL_MD(crtc->pipe));
  4251. pipe_config->pixel_multiplier =
  4252. ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
  4253. >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
  4254. pipe_config->dpll_hw_state.dpll_md = tmp;
  4255. } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  4256. tmp = I915_READ(DPLL(crtc->pipe));
  4257. pipe_config->pixel_multiplier =
  4258. ((tmp & SDVO_MULTIPLIER_MASK)
  4259. >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
  4260. } else {
  4261. /* Note that on i915G/GM the pixel multiplier is in the sdvo
  4262. * port and will be fixed up in the encoder->get_config
  4263. * function. */
  4264. pipe_config->pixel_multiplier = 1;
  4265. }
  4266. pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
  4267. if (!IS_VALLEYVIEW(dev)) {
  4268. pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
  4269. pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
  4270. } else {
  4271. /* Mask out read-only status bits. */
  4272. pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
  4273. DPLL_PORTC_READY_MASK |
  4274. DPLL_PORTB_READY_MASK);
  4275. }
  4276. return true;
  4277. }
  4278. static void ironlake_init_pch_refclk(struct drm_device *dev)
  4279. {
  4280. struct drm_i915_private *dev_priv = dev->dev_private;
  4281. struct drm_mode_config *mode_config = &dev->mode_config;
  4282. struct intel_encoder *encoder;
  4283. u32 val, final;
  4284. bool has_lvds = false;
  4285. bool has_cpu_edp = false;
  4286. bool has_panel = false;
  4287. bool has_ck505 = false;
  4288. bool can_ssc = false;
  4289. /* We need to take the global config into account */
  4290. list_for_each_entry(encoder, &mode_config->encoder_list,
  4291. base.head) {
  4292. switch (encoder->type) {
  4293. case INTEL_OUTPUT_LVDS:
  4294. has_panel = true;
  4295. has_lvds = true;
  4296. break;
  4297. case INTEL_OUTPUT_EDP:
  4298. has_panel = true;
  4299. if (enc_to_dig_port(&encoder->base)->port == PORT_A)
  4300. has_cpu_edp = true;
  4301. break;
  4302. }
  4303. }
  4304. if (HAS_PCH_IBX(dev)) {
  4305. has_ck505 = dev_priv->vbt.display_clock_mode;
  4306. can_ssc = has_ck505;
  4307. } else {
  4308. has_ck505 = false;
  4309. can_ssc = true;
  4310. }
  4311. DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
  4312. has_panel, has_lvds, has_ck505);
  4313. /* Ironlake: try to setup display ref clock before DPLL
  4314. * enabling. This is only under driver's control after
  4315. * PCH B stepping, previous chipset stepping should be
  4316. * ignoring this setting.
  4317. */
  4318. val = I915_READ(PCH_DREF_CONTROL);
  4319. /* As we must carefully and slowly disable/enable each source in turn,
  4320. * compute the final state we want first and check if we need to
  4321. * make any changes at all.
  4322. */
  4323. final = val;
  4324. final &= ~DREF_NONSPREAD_SOURCE_MASK;
  4325. if (has_ck505)
  4326. final |= DREF_NONSPREAD_CK505_ENABLE;
  4327. else
  4328. final |= DREF_NONSPREAD_SOURCE_ENABLE;
  4329. final &= ~DREF_SSC_SOURCE_MASK;
  4330. final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4331. final &= ~DREF_SSC1_ENABLE;
  4332. if (has_panel) {
  4333. final |= DREF_SSC_SOURCE_ENABLE;
  4334. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4335. final |= DREF_SSC1_ENABLE;
  4336. if (has_cpu_edp) {
  4337. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4338. final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4339. else
  4340. final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4341. } else
  4342. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4343. } else {
  4344. final |= DREF_SSC_SOURCE_DISABLE;
  4345. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4346. }
  4347. if (final == val)
  4348. return;
  4349. /* Always enable nonspread source */
  4350. val &= ~DREF_NONSPREAD_SOURCE_MASK;
  4351. if (has_ck505)
  4352. val |= DREF_NONSPREAD_CK505_ENABLE;
  4353. else
  4354. val |= DREF_NONSPREAD_SOURCE_ENABLE;
  4355. if (has_panel) {
  4356. val &= ~DREF_SSC_SOURCE_MASK;
  4357. val |= DREF_SSC_SOURCE_ENABLE;
  4358. /* SSC must be turned on before enabling the CPU output */
  4359. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4360. DRM_DEBUG_KMS("Using SSC on panel\n");
  4361. val |= DREF_SSC1_ENABLE;
  4362. } else
  4363. val &= ~DREF_SSC1_ENABLE;
  4364. /* Get SSC going before enabling the outputs */
  4365. I915_WRITE(PCH_DREF_CONTROL, val);
  4366. POSTING_READ(PCH_DREF_CONTROL);
  4367. udelay(200);
  4368. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4369. /* Enable CPU source on CPU attached eDP */
  4370. if (has_cpu_edp) {
  4371. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4372. DRM_DEBUG_KMS("Using SSC on eDP\n");
  4373. val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4374. }
  4375. else
  4376. val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4377. } else
  4378. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4379. I915_WRITE(PCH_DREF_CONTROL, val);
  4380. POSTING_READ(PCH_DREF_CONTROL);
  4381. udelay(200);
  4382. } else {
  4383. DRM_DEBUG_KMS("Disabling SSC entirely\n");
  4384. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4385. /* Turn off CPU output */
  4386. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4387. I915_WRITE(PCH_DREF_CONTROL, val);
  4388. POSTING_READ(PCH_DREF_CONTROL);
  4389. udelay(200);
  4390. /* Turn off the SSC source */
  4391. val &= ~DREF_SSC_SOURCE_MASK;
  4392. val |= DREF_SSC_SOURCE_DISABLE;
  4393. /* Turn off SSC1 */
  4394. val &= ~DREF_SSC1_ENABLE;
  4395. I915_WRITE(PCH_DREF_CONTROL, val);
  4396. POSTING_READ(PCH_DREF_CONTROL);
  4397. udelay(200);
  4398. }
  4399. BUG_ON(val != final);
  4400. }
  4401. static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
  4402. {
  4403. uint32_t tmp;
  4404. tmp = I915_READ(SOUTH_CHICKEN2);
  4405. tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
  4406. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4407. if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
  4408. FDI_MPHY_IOSFSB_RESET_STATUS, 100))
  4409. DRM_ERROR("FDI mPHY reset assert timeout\n");
  4410. tmp = I915_READ(SOUTH_CHICKEN2);
  4411. tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
  4412. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4413. if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
  4414. FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
  4415. DRM_ERROR("FDI mPHY reset de-assert timeout\n");
  4416. }
  4417. /* WaMPhyProgramming:hsw */
  4418. static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
  4419. {
  4420. uint32_t tmp;
  4421. tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
  4422. tmp &= ~(0xFF << 24);
  4423. tmp |= (0x12 << 24);
  4424. intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
  4425. tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
  4426. tmp |= (1 << 11);
  4427. intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
  4428. tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
  4429. tmp |= (1 << 11);
  4430. intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
  4431. tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
  4432. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4433. intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
  4434. tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
  4435. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4436. intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
  4437. tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
  4438. tmp &= ~(7 << 13);
  4439. tmp |= (5 << 13);
  4440. intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
  4441. tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
  4442. tmp &= ~(7 << 13);
  4443. tmp |= (5 << 13);
  4444. intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
  4445. tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
  4446. tmp &= ~0xFF;
  4447. tmp |= 0x1C;
  4448. intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
  4449. tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
  4450. tmp &= ~0xFF;
  4451. tmp |= 0x1C;
  4452. intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
  4453. tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
  4454. tmp &= ~(0xFF << 16);
  4455. tmp |= (0x1C << 16);
  4456. intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
  4457. tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
  4458. tmp &= ~(0xFF << 16);
  4459. tmp |= (0x1C << 16);
  4460. intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
  4461. tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
  4462. tmp |= (1 << 27);
  4463. intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
  4464. tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
  4465. tmp |= (1 << 27);
  4466. intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
  4467. tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
  4468. tmp &= ~(0xF << 28);
  4469. tmp |= (4 << 28);
  4470. intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
  4471. tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
  4472. tmp &= ~(0xF << 28);
  4473. tmp |= (4 << 28);
  4474. intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
  4475. }
  4476. /* Implements 3 different sequences from BSpec chapter "Display iCLK
  4477. * Programming" based on the parameters passed:
  4478. * - Sequence to enable CLKOUT_DP
  4479. * - Sequence to enable CLKOUT_DP without spread
  4480. * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
  4481. */
  4482. static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
  4483. bool with_fdi)
  4484. {
  4485. struct drm_i915_private *dev_priv = dev->dev_private;
  4486. uint32_t reg, tmp;
  4487. if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
  4488. with_spread = true;
  4489. if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
  4490. with_fdi, "LP PCH doesn't have FDI\n"))
  4491. with_fdi = false;
  4492. mutex_lock(&dev_priv->dpio_lock);
  4493. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4494. tmp &= ~SBI_SSCCTL_DISABLE;
  4495. tmp |= SBI_SSCCTL_PATHALT;
  4496. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4497. udelay(24);
  4498. if (with_spread) {
  4499. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4500. tmp &= ~SBI_SSCCTL_PATHALT;
  4501. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4502. if (with_fdi) {
  4503. lpt_reset_fdi_mphy(dev_priv);
  4504. lpt_program_fdi_mphy(dev_priv);
  4505. }
  4506. }
  4507. reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
  4508. SBI_GEN0 : SBI_DBUFF0;
  4509. tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
  4510. tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
  4511. intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
  4512. mutex_unlock(&dev_priv->dpio_lock);
  4513. }
  4514. /* Sequence to disable CLKOUT_DP */
  4515. static void lpt_disable_clkout_dp(struct drm_device *dev)
  4516. {
  4517. struct drm_i915_private *dev_priv = dev->dev_private;
  4518. uint32_t reg, tmp;
  4519. mutex_lock(&dev_priv->dpio_lock);
  4520. reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
  4521. SBI_GEN0 : SBI_DBUFF0;
  4522. tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
  4523. tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
  4524. intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
  4525. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4526. if (!(tmp & SBI_SSCCTL_DISABLE)) {
  4527. if (!(tmp & SBI_SSCCTL_PATHALT)) {
  4528. tmp |= SBI_SSCCTL_PATHALT;
  4529. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4530. udelay(32);
  4531. }
  4532. tmp |= SBI_SSCCTL_DISABLE;
  4533. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4534. }
  4535. mutex_unlock(&dev_priv->dpio_lock);
  4536. }
  4537. static void lpt_init_pch_refclk(struct drm_device *dev)
  4538. {
  4539. struct drm_mode_config *mode_config = &dev->mode_config;
  4540. struct intel_encoder *encoder;
  4541. bool has_vga = false;
  4542. list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
  4543. switch (encoder->type) {
  4544. case INTEL_OUTPUT_ANALOG:
  4545. has_vga = true;
  4546. break;
  4547. }
  4548. }
  4549. if (has_vga)
  4550. lpt_enable_clkout_dp(dev, true, true);
  4551. else
  4552. lpt_disable_clkout_dp(dev);
  4553. }
  4554. /*
  4555. * Initialize reference clocks when the driver loads
  4556. */
  4557. void intel_init_pch_refclk(struct drm_device *dev)
  4558. {
  4559. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  4560. ironlake_init_pch_refclk(dev);
  4561. else if (HAS_PCH_LPT(dev))
  4562. lpt_init_pch_refclk(dev);
  4563. }
  4564. static int ironlake_get_refclk(struct drm_crtc *crtc)
  4565. {
  4566. struct drm_device *dev = crtc->dev;
  4567. struct drm_i915_private *dev_priv = dev->dev_private;
  4568. struct intel_encoder *encoder;
  4569. int num_connectors = 0;
  4570. bool is_lvds = false;
  4571. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4572. switch (encoder->type) {
  4573. case INTEL_OUTPUT_LVDS:
  4574. is_lvds = true;
  4575. break;
  4576. }
  4577. num_connectors++;
  4578. }
  4579. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  4580. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  4581. dev_priv->vbt.lvds_ssc_freq);
  4582. return dev_priv->vbt.lvds_ssc_freq * 1000;
  4583. }
  4584. return 120000;
  4585. }
  4586. static void ironlake_set_pipeconf(struct drm_crtc *crtc)
  4587. {
  4588. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4589. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4590. int pipe = intel_crtc->pipe;
  4591. uint32_t val;
  4592. val = 0;
  4593. switch (intel_crtc->config.pipe_bpp) {
  4594. case 18:
  4595. val |= PIPECONF_6BPC;
  4596. break;
  4597. case 24:
  4598. val |= PIPECONF_8BPC;
  4599. break;
  4600. case 30:
  4601. val |= PIPECONF_10BPC;
  4602. break;
  4603. case 36:
  4604. val |= PIPECONF_12BPC;
  4605. break;
  4606. default:
  4607. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4608. BUG();
  4609. }
  4610. if (intel_crtc->config.dither)
  4611. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4612. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4613. val |= PIPECONF_INTERLACED_ILK;
  4614. else
  4615. val |= PIPECONF_PROGRESSIVE;
  4616. if (intel_crtc->config.limited_color_range)
  4617. val |= PIPECONF_COLOR_RANGE_SELECT;
  4618. I915_WRITE(PIPECONF(pipe), val);
  4619. POSTING_READ(PIPECONF(pipe));
  4620. }
  4621. /*
  4622. * Set up the pipe CSC unit.
  4623. *
  4624. * Currently only full range RGB to limited range RGB conversion
  4625. * is supported, but eventually this should handle various
  4626. * RGB<->YCbCr scenarios as well.
  4627. */
  4628. static void intel_set_pipe_csc(struct drm_crtc *crtc)
  4629. {
  4630. struct drm_device *dev = crtc->dev;
  4631. struct drm_i915_private *dev_priv = dev->dev_private;
  4632. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4633. int pipe = intel_crtc->pipe;
  4634. uint16_t coeff = 0x7800; /* 1.0 */
  4635. /*
  4636. * TODO: Check what kind of values actually come out of the pipe
  4637. * with these coeff/postoff values and adjust to get the best
  4638. * accuracy. Perhaps we even need to take the bpc value into
  4639. * consideration.
  4640. */
  4641. if (intel_crtc->config.limited_color_range)
  4642. coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
  4643. /*
  4644. * GY/GU and RY/RU should be the other way around according
  4645. * to BSpec, but reality doesn't agree. Just set them up in
  4646. * a way that results in the correct picture.
  4647. */
  4648. I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
  4649. I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
  4650. I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
  4651. I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
  4652. I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
  4653. I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
  4654. I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
  4655. I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
  4656. I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
  4657. if (INTEL_INFO(dev)->gen > 6) {
  4658. uint16_t postoff = 0;
  4659. if (intel_crtc->config.limited_color_range)
  4660. postoff = (16 * (1 << 13) / 255) & 0x1fff;
  4661. I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
  4662. I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
  4663. I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
  4664. I915_WRITE(PIPE_CSC_MODE(pipe), 0);
  4665. } else {
  4666. uint32_t mode = CSC_MODE_YUV_TO_RGB;
  4667. if (intel_crtc->config.limited_color_range)
  4668. mode |= CSC_BLACK_SCREEN_OFFSET;
  4669. I915_WRITE(PIPE_CSC_MODE(pipe), mode);
  4670. }
  4671. }
  4672. static void haswell_set_pipeconf(struct drm_crtc *crtc)
  4673. {
  4674. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4675. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4676. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  4677. uint32_t val;
  4678. val = 0;
  4679. if (intel_crtc->config.dither)
  4680. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4681. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4682. val |= PIPECONF_INTERLACED_ILK;
  4683. else
  4684. val |= PIPECONF_PROGRESSIVE;
  4685. I915_WRITE(PIPECONF(cpu_transcoder), val);
  4686. POSTING_READ(PIPECONF(cpu_transcoder));
  4687. I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
  4688. POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
  4689. }
  4690. static bool ironlake_compute_clocks(struct drm_crtc *crtc,
  4691. intel_clock_t *clock,
  4692. bool *has_reduced_clock,
  4693. intel_clock_t *reduced_clock)
  4694. {
  4695. struct drm_device *dev = crtc->dev;
  4696. struct drm_i915_private *dev_priv = dev->dev_private;
  4697. struct intel_encoder *intel_encoder;
  4698. int refclk;
  4699. const intel_limit_t *limit;
  4700. bool ret, is_lvds = false;
  4701. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4702. switch (intel_encoder->type) {
  4703. case INTEL_OUTPUT_LVDS:
  4704. is_lvds = true;
  4705. break;
  4706. }
  4707. }
  4708. refclk = ironlake_get_refclk(crtc);
  4709. /*
  4710. * Returns a set of divisors for the desired target clock with the given
  4711. * refclk, or FALSE. The returned values represent the clock equation:
  4712. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4713. */
  4714. limit = intel_limit(crtc, refclk);
  4715. ret = dev_priv->display.find_dpll(limit, crtc,
  4716. to_intel_crtc(crtc)->config.port_clock,
  4717. refclk, NULL, clock);
  4718. if (!ret)
  4719. return false;
  4720. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4721. /*
  4722. * Ensure we match the reduced clock's P to the target clock.
  4723. * If the clocks don't match, we can't switch the display clock
  4724. * by using the FP0/FP1. In such case we will disable the LVDS
  4725. * downclock feature.
  4726. */
  4727. *has_reduced_clock =
  4728. dev_priv->display.find_dpll(limit, crtc,
  4729. dev_priv->lvds_downclock,
  4730. refclk, clock,
  4731. reduced_clock);
  4732. }
  4733. return true;
  4734. }
  4735. static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
  4736. {
  4737. struct drm_i915_private *dev_priv = dev->dev_private;
  4738. uint32_t temp;
  4739. temp = I915_READ(SOUTH_CHICKEN1);
  4740. if (temp & FDI_BC_BIFURCATION_SELECT)
  4741. return;
  4742. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  4743. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  4744. temp |= FDI_BC_BIFURCATION_SELECT;
  4745. DRM_DEBUG_KMS("enabling fdi C rx\n");
  4746. I915_WRITE(SOUTH_CHICKEN1, temp);
  4747. POSTING_READ(SOUTH_CHICKEN1);
  4748. }
  4749. static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
  4750. {
  4751. struct drm_device *dev = intel_crtc->base.dev;
  4752. struct drm_i915_private *dev_priv = dev->dev_private;
  4753. switch (intel_crtc->pipe) {
  4754. case PIPE_A:
  4755. break;
  4756. case PIPE_B:
  4757. if (intel_crtc->config.fdi_lanes > 2)
  4758. WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
  4759. else
  4760. cpt_enable_fdi_bc_bifurcation(dev);
  4761. break;
  4762. case PIPE_C:
  4763. cpt_enable_fdi_bc_bifurcation(dev);
  4764. break;
  4765. default:
  4766. BUG();
  4767. }
  4768. }
  4769. int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
  4770. {
  4771. /*
  4772. * Account for spread spectrum to avoid
  4773. * oversubscribing the link. Max center spread
  4774. * is 2.5%; use 5% for safety's sake.
  4775. */
  4776. u32 bps = target_clock * bpp * 21 / 20;
  4777. return bps / (link_bw * 8) + 1;
  4778. }
  4779. static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
  4780. {
  4781. return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
  4782. }
  4783. static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
  4784. u32 *fp,
  4785. intel_clock_t *reduced_clock, u32 *fp2)
  4786. {
  4787. struct drm_crtc *crtc = &intel_crtc->base;
  4788. struct drm_device *dev = crtc->dev;
  4789. struct drm_i915_private *dev_priv = dev->dev_private;
  4790. struct intel_encoder *intel_encoder;
  4791. uint32_t dpll;
  4792. int factor, num_connectors = 0;
  4793. bool is_lvds = false, is_sdvo = false;
  4794. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4795. switch (intel_encoder->type) {
  4796. case INTEL_OUTPUT_LVDS:
  4797. is_lvds = true;
  4798. break;
  4799. case INTEL_OUTPUT_SDVO:
  4800. case INTEL_OUTPUT_HDMI:
  4801. is_sdvo = true;
  4802. break;
  4803. }
  4804. num_connectors++;
  4805. }
  4806. /* Enable autotuning of the PLL clock (if permissible) */
  4807. factor = 21;
  4808. if (is_lvds) {
  4809. if ((intel_panel_use_ssc(dev_priv) &&
  4810. dev_priv->vbt.lvds_ssc_freq == 100) ||
  4811. (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
  4812. factor = 25;
  4813. } else if (intel_crtc->config.sdvo_tv_clock)
  4814. factor = 20;
  4815. if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
  4816. *fp |= FP_CB_TUNE;
  4817. if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
  4818. *fp2 |= FP_CB_TUNE;
  4819. dpll = 0;
  4820. if (is_lvds)
  4821. dpll |= DPLLB_MODE_LVDS;
  4822. else
  4823. dpll |= DPLLB_MODE_DAC_SERIAL;
  4824. dpll |= (intel_crtc->config.pixel_multiplier - 1)
  4825. << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  4826. if (is_sdvo)
  4827. dpll |= DPLL_SDVO_HIGH_SPEED;
  4828. if (intel_crtc->config.has_dp_encoder)
  4829. dpll |= DPLL_SDVO_HIGH_SPEED;
  4830. /* compute bitmask from p1 value */
  4831. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4832. /* also FPA1 */
  4833. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  4834. switch (intel_crtc->config.dpll.p2) {
  4835. case 5:
  4836. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  4837. break;
  4838. case 7:
  4839. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  4840. break;
  4841. case 10:
  4842. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  4843. break;
  4844. case 14:
  4845. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  4846. break;
  4847. }
  4848. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  4849. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  4850. else
  4851. dpll |= PLL_REF_INPUT_DREFCLK;
  4852. return dpll | DPLL_VCO_ENABLE;
  4853. }
  4854. static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
  4855. int x, int y,
  4856. struct drm_framebuffer *fb)
  4857. {
  4858. struct drm_device *dev = crtc->dev;
  4859. struct drm_i915_private *dev_priv = dev->dev_private;
  4860. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4861. int pipe = intel_crtc->pipe;
  4862. int plane = intel_crtc->plane;
  4863. int num_connectors = 0;
  4864. intel_clock_t clock, reduced_clock;
  4865. u32 dpll = 0, fp = 0, fp2 = 0;
  4866. bool ok, has_reduced_clock = false;
  4867. bool is_lvds = false;
  4868. struct intel_encoder *encoder;
  4869. struct intel_shared_dpll *pll;
  4870. int ret;
  4871. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4872. switch (encoder->type) {
  4873. case INTEL_OUTPUT_LVDS:
  4874. is_lvds = true;
  4875. break;
  4876. }
  4877. num_connectors++;
  4878. }
  4879. WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
  4880. "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
  4881. ok = ironlake_compute_clocks(crtc, &clock,
  4882. &has_reduced_clock, &reduced_clock);
  4883. if (!ok && !intel_crtc->config.clock_set) {
  4884. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4885. return -EINVAL;
  4886. }
  4887. /* Compat-code for transition, will disappear. */
  4888. if (!intel_crtc->config.clock_set) {
  4889. intel_crtc->config.dpll.n = clock.n;
  4890. intel_crtc->config.dpll.m1 = clock.m1;
  4891. intel_crtc->config.dpll.m2 = clock.m2;
  4892. intel_crtc->config.dpll.p1 = clock.p1;
  4893. intel_crtc->config.dpll.p2 = clock.p2;
  4894. }
  4895. /* Ensure that the cursor is valid for the new mode before changing... */
  4896. intel_crtc_update_cursor(crtc, true);
  4897. /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
  4898. if (intel_crtc->config.has_pch_encoder) {
  4899. fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
  4900. if (has_reduced_clock)
  4901. fp2 = i9xx_dpll_compute_fp(&reduced_clock);
  4902. dpll = ironlake_compute_dpll(intel_crtc,
  4903. &fp, &reduced_clock,
  4904. has_reduced_clock ? &fp2 : NULL);
  4905. intel_crtc->config.dpll_hw_state.dpll = dpll;
  4906. intel_crtc->config.dpll_hw_state.fp0 = fp;
  4907. if (has_reduced_clock)
  4908. intel_crtc->config.dpll_hw_state.fp1 = fp2;
  4909. else
  4910. intel_crtc->config.dpll_hw_state.fp1 = fp;
  4911. pll = intel_get_shared_dpll(intel_crtc);
  4912. if (pll == NULL) {
  4913. DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
  4914. pipe_name(pipe));
  4915. return -EINVAL;
  4916. }
  4917. } else
  4918. intel_put_shared_dpll(intel_crtc);
  4919. if (intel_crtc->config.has_dp_encoder)
  4920. intel_dp_set_m_n(intel_crtc);
  4921. if (is_lvds && has_reduced_clock && i915_powersave)
  4922. intel_crtc->lowfreq_avail = true;
  4923. else
  4924. intel_crtc->lowfreq_avail = false;
  4925. if (intel_crtc->config.has_pch_encoder) {
  4926. pll = intel_crtc_to_shared_dpll(intel_crtc);
  4927. }
  4928. intel_set_pipe_timings(intel_crtc);
  4929. if (intel_crtc->config.has_pch_encoder) {
  4930. intel_cpu_transcoder_set_m_n(intel_crtc,
  4931. &intel_crtc->config.fdi_m_n);
  4932. }
  4933. if (IS_IVYBRIDGE(dev))
  4934. ivybridge_update_fdi_bc_bifurcation(intel_crtc);
  4935. ironlake_set_pipeconf(crtc);
  4936. /* Set up the display plane register */
  4937. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
  4938. POSTING_READ(DSPCNTR(plane));
  4939. ret = intel_pipe_set_base(crtc, x, y, fb);
  4940. intel_update_watermarks(dev);
  4941. return ret;
  4942. }
  4943. static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
  4944. struct intel_crtc_config *pipe_config)
  4945. {
  4946. struct drm_device *dev = crtc->base.dev;
  4947. struct drm_i915_private *dev_priv = dev->dev_private;
  4948. enum transcoder transcoder = pipe_config->cpu_transcoder;
  4949. pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
  4950. pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
  4951. pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
  4952. & ~TU_SIZE_MASK;
  4953. pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
  4954. pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
  4955. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  4956. }
  4957. static void ironlake_get_pfit_config(struct intel_crtc *crtc,
  4958. struct intel_crtc_config *pipe_config)
  4959. {
  4960. struct drm_device *dev = crtc->base.dev;
  4961. struct drm_i915_private *dev_priv = dev->dev_private;
  4962. uint32_t tmp;
  4963. tmp = I915_READ(PF_CTL(crtc->pipe));
  4964. if (tmp & PF_ENABLE) {
  4965. pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
  4966. pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
  4967. /* We currently do not free assignements of panel fitters on
  4968. * ivb/hsw (since we don't use the higher upscaling modes which
  4969. * differentiates them) so just WARN about this case for now. */
  4970. if (IS_GEN7(dev)) {
  4971. WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
  4972. PF_PIPE_SEL_IVB(crtc->pipe));
  4973. }
  4974. }
  4975. }
  4976. static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
  4977. struct intel_crtc_config *pipe_config)
  4978. {
  4979. struct drm_device *dev = crtc->base.dev;
  4980. struct drm_i915_private *dev_priv = dev->dev_private;
  4981. uint32_t tmp;
  4982. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  4983. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4984. tmp = I915_READ(PIPECONF(crtc->pipe));
  4985. if (!(tmp & PIPECONF_ENABLE))
  4986. return false;
  4987. if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
  4988. struct intel_shared_dpll *pll;
  4989. pipe_config->has_pch_encoder = true;
  4990. tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
  4991. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  4992. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  4993. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  4994. if (HAS_PCH_IBX(dev_priv->dev)) {
  4995. pipe_config->shared_dpll =
  4996. (enum intel_dpll_id) crtc->pipe;
  4997. } else {
  4998. tmp = I915_READ(PCH_DPLL_SEL);
  4999. if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
  5000. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
  5001. else
  5002. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
  5003. }
  5004. pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
  5005. WARN_ON(!pll->get_hw_state(dev_priv, pll,
  5006. &pipe_config->dpll_hw_state));
  5007. tmp = pipe_config->dpll_hw_state.dpll;
  5008. pipe_config->pixel_multiplier =
  5009. ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
  5010. >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
  5011. } else {
  5012. pipe_config->pixel_multiplier = 1;
  5013. }
  5014. intel_get_pipe_timings(crtc, pipe_config);
  5015. ironlake_get_pfit_config(crtc, pipe_config);
  5016. return true;
  5017. }
  5018. static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
  5019. {
  5020. struct drm_device *dev = dev_priv->dev;
  5021. struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
  5022. struct intel_crtc *crtc;
  5023. unsigned long irqflags;
  5024. uint32_t val;
  5025. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
  5026. WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
  5027. pipe_name(crtc->pipe));
  5028. WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
  5029. WARN(plls->spll_refcount, "SPLL enabled\n");
  5030. WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
  5031. WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
  5032. WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
  5033. WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
  5034. "CPU PWM1 enabled\n");
  5035. WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
  5036. "CPU PWM2 enabled\n");
  5037. WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
  5038. "PCH PWM1 enabled\n");
  5039. WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  5040. "Utility pin enabled\n");
  5041. WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
  5042. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  5043. val = I915_READ(DEIMR);
  5044. WARN((val & ~DE_PCH_EVENT_IVB) != val,
  5045. "Unexpected DEIMR bits enabled: 0x%x\n", val);
  5046. val = I915_READ(SDEIMR);
  5047. WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
  5048. "Unexpected SDEIMR bits enabled: 0x%x\n", val);
  5049. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  5050. }
  5051. /*
  5052. * This function implements pieces of two sequences from BSpec:
  5053. * - Sequence for display software to disable LCPLL
  5054. * - Sequence for display software to allow package C8+
  5055. * The steps implemented here are just the steps that actually touch the LCPLL
  5056. * register. Callers should take care of disabling all the display engine
  5057. * functions, doing the mode unset, fixing interrupts, etc.
  5058. */
  5059. void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
  5060. bool switch_to_fclk, bool allow_power_down)
  5061. {
  5062. uint32_t val;
  5063. assert_can_disable_lcpll(dev_priv);
  5064. val = I915_READ(LCPLL_CTL);
  5065. if (switch_to_fclk) {
  5066. val |= LCPLL_CD_SOURCE_FCLK;
  5067. I915_WRITE(LCPLL_CTL, val);
  5068. if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
  5069. LCPLL_CD_SOURCE_FCLK_DONE, 1))
  5070. DRM_ERROR("Switching to FCLK failed\n");
  5071. val = I915_READ(LCPLL_CTL);
  5072. }
  5073. val |= LCPLL_PLL_DISABLE;
  5074. I915_WRITE(LCPLL_CTL, val);
  5075. POSTING_READ(LCPLL_CTL);
  5076. if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
  5077. DRM_ERROR("LCPLL still locked\n");
  5078. val = I915_READ(D_COMP);
  5079. val |= D_COMP_COMP_DISABLE;
  5080. I915_WRITE(D_COMP, val);
  5081. POSTING_READ(D_COMP);
  5082. ndelay(100);
  5083. if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
  5084. DRM_ERROR("D_COMP RCOMP still in progress\n");
  5085. if (allow_power_down) {
  5086. val = I915_READ(LCPLL_CTL);
  5087. val |= LCPLL_POWER_DOWN_ALLOW;
  5088. I915_WRITE(LCPLL_CTL, val);
  5089. POSTING_READ(LCPLL_CTL);
  5090. }
  5091. }
  5092. /*
  5093. * Fully restores LCPLL, disallowing power down and switching back to LCPLL
  5094. * source.
  5095. */
  5096. void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
  5097. {
  5098. uint32_t val;
  5099. val = I915_READ(LCPLL_CTL);
  5100. if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
  5101. LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
  5102. return;
  5103. /* Make sure we're not on PC8 state before disabling PC8, otherwise
  5104. * we'll hang the machine! */
  5105. dev_priv->uncore.funcs.force_wake_get(dev_priv);
  5106. if (val & LCPLL_POWER_DOWN_ALLOW) {
  5107. val &= ~LCPLL_POWER_DOWN_ALLOW;
  5108. I915_WRITE(LCPLL_CTL, val);
  5109. POSTING_READ(LCPLL_CTL);
  5110. }
  5111. val = I915_READ(D_COMP);
  5112. val |= D_COMP_COMP_FORCE;
  5113. val &= ~D_COMP_COMP_DISABLE;
  5114. I915_WRITE(D_COMP, val);
  5115. POSTING_READ(D_COMP);
  5116. val = I915_READ(LCPLL_CTL);
  5117. val &= ~LCPLL_PLL_DISABLE;
  5118. I915_WRITE(LCPLL_CTL, val);
  5119. if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
  5120. DRM_ERROR("LCPLL not locked yet\n");
  5121. if (val & LCPLL_CD_SOURCE_FCLK) {
  5122. val = I915_READ(LCPLL_CTL);
  5123. val &= ~LCPLL_CD_SOURCE_FCLK;
  5124. I915_WRITE(LCPLL_CTL, val);
  5125. if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
  5126. LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
  5127. DRM_ERROR("Switching back to LCPLL failed\n");
  5128. }
  5129. dev_priv->uncore.funcs.force_wake_put(dev_priv);
  5130. }
  5131. void hsw_enable_pc8_work(struct work_struct *__work)
  5132. {
  5133. struct drm_i915_private *dev_priv =
  5134. container_of(to_delayed_work(__work), struct drm_i915_private,
  5135. pc8.enable_work);
  5136. struct drm_device *dev = dev_priv->dev;
  5137. uint32_t val;
  5138. if (dev_priv->pc8.enabled)
  5139. return;
  5140. DRM_DEBUG_KMS("Enabling package C8+\n");
  5141. dev_priv->pc8.enabled = true;
  5142. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  5143. val = I915_READ(SOUTH_DSPCLK_GATE_D);
  5144. val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
  5145. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  5146. }
  5147. lpt_disable_clkout_dp(dev);
  5148. hsw_pc8_disable_interrupts(dev);
  5149. hsw_disable_lcpll(dev_priv, true, true);
  5150. }
  5151. static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
  5152. {
  5153. WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
  5154. WARN(dev_priv->pc8.disable_count < 1,
  5155. "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
  5156. dev_priv->pc8.disable_count--;
  5157. if (dev_priv->pc8.disable_count != 0)
  5158. return;
  5159. schedule_delayed_work(&dev_priv->pc8.enable_work,
  5160. msecs_to_jiffies(i915_pc8_timeout));
  5161. }
  5162. static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
  5163. {
  5164. struct drm_device *dev = dev_priv->dev;
  5165. uint32_t val;
  5166. WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
  5167. WARN(dev_priv->pc8.disable_count < 0,
  5168. "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
  5169. dev_priv->pc8.disable_count++;
  5170. if (dev_priv->pc8.disable_count != 1)
  5171. return;
  5172. cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
  5173. if (!dev_priv->pc8.enabled)
  5174. return;
  5175. DRM_DEBUG_KMS("Disabling package C8+\n");
  5176. hsw_restore_lcpll(dev_priv);
  5177. hsw_pc8_restore_interrupts(dev);
  5178. lpt_init_pch_refclk(dev);
  5179. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  5180. val = I915_READ(SOUTH_DSPCLK_GATE_D);
  5181. val |= PCH_LP_PARTITION_LEVEL_DISABLE;
  5182. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  5183. }
  5184. intel_prepare_ddi(dev);
  5185. i915_gem_init_swizzling(dev);
  5186. mutex_lock(&dev_priv->rps.hw_lock);
  5187. gen6_update_ring_freq(dev);
  5188. mutex_unlock(&dev_priv->rps.hw_lock);
  5189. dev_priv->pc8.enabled = false;
  5190. }
  5191. void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
  5192. {
  5193. mutex_lock(&dev_priv->pc8.lock);
  5194. __hsw_enable_package_c8(dev_priv);
  5195. mutex_unlock(&dev_priv->pc8.lock);
  5196. }
  5197. void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
  5198. {
  5199. mutex_lock(&dev_priv->pc8.lock);
  5200. __hsw_disable_package_c8(dev_priv);
  5201. mutex_unlock(&dev_priv->pc8.lock);
  5202. }
  5203. static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
  5204. {
  5205. struct drm_device *dev = dev_priv->dev;
  5206. struct intel_crtc *crtc;
  5207. uint32_t val;
  5208. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
  5209. if (crtc->base.enabled)
  5210. return false;
  5211. /* This case is still possible since we have the i915.disable_power_well
  5212. * parameter and also the KVMr or something else might be requesting the
  5213. * power well. */
  5214. val = I915_READ(HSW_PWR_WELL_DRIVER);
  5215. if (val != 0) {
  5216. DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
  5217. return false;
  5218. }
  5219. return true;
  5220. }
  5221. /* Since we're called from modeset_global_resources there's no way to
  5222. * symmetrically increase and decrease the refcount, so we use
  5223. * dev_priv->pc8.requirements_met to track whether we already have the refcount
  5224. * or not.
  5225. */
  5226. static void hsw_update_package_c8(struct drm_device *dev)
  5227. {
  5228. struct drm_i915_private *dev_priv = dev->dev_private;
  5229. bool allow;
  5230. if (!i915_enable_pc8)
  5231. return;
  5232. mutex_lock(&dev_priv->pc8.lock);
  5233. allow = hsw_can_enable_package_c8(dev_priv);
  5234. if (allow == dev_priv->pc8.requirements_met)
  5235. goto done;
  5236. dev_priv->pc8.requirements_met = allow;
  5237. if (allow)
  5238. __hsw_enable_package_c8(dev_priv);
  5239. else
  5240. __hsw_disable_package_c8(dev_priv);
  5241. done:
  5242. mutex_unlock(&dev_priv->pc8.lock);
  5243. }
  5244. static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
  5245. {
  5246. if (!dev_priv->pc8.gpu_idle) {
  5247. dev_priv->pc8.gpu_idle = true;
  5248. hsw_enable_package_c8(dev_priv);
  5249. }
  5250. }
  5251. static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
  5252. {
  5253. if (dev_priv->pc8.gpu_idle) {
  5254. dev_priv->pc8.gpu_idle = false;
  5255. hsw_disable_package_c8(dev_priv);
  5256. }
  5257. }
  5258. static void haswell_modeset_global_resources(struct drm_device *dev)
  5259. {
  5260. bool enable = false;
  5261. struct intel_crtc *crtc;
  5262. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  5263. if (!crtc->base.enabled)
  5264. continue;
  5265. if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
  5266. crtc->config.cpu_transcoder != TRANSCODER_EDP)
  5267. enable = true;
  5268. }
  5269. intel_set_power_well(dev, enable);
  5270. hsw_update_package_c8(dev);
  5271. }
  5272. static int haswell_crtc_mode_set(struct drm_crtc *crtc,
  5273. int x, int y,
  5274. struct drm_framebuffer *fb)
  5275. {
  5276. struct drm_device *dev = crtc->dev;
  5277. struct drm_i915_private *dev_priv = dev->dev_private;
  5278. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5279. int plane = intel_crtc->plane;
  5280. int ret;
  5281. if (!intel_ddi_pll_mode_set(crtc))
  5282. return -EINVAL;
  5283. /* Ensure that the cursor is valid for the new mode before changing... */
  5284. intel_crtc_update_cursor(crtc, true);
  5285. if (intel_crtc->config.has_dp_encoder)
  5286. intel_dp_set_m_n(intel_crtc);
  5287. intel_crtc->lowfreq_avail = false;
  5288. intel_set_pipe_timings(intel_crtc);
  5289. if (intel_crtc->config.has_pch_encoder) {
  5290. intel_cpu_transcoder_set_m_n(intel_crtc,
  5291. &intel_crtc->config.fdi_m_n);
  5292. }
  5293. haswell_set_pipeconf(crtc);
  5294. intel_set_pipe_csc(crtc);
  5295. /* Set up the display plane register */
  5296. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
  5297. POSTING_READ(DSPCNTR(plane));
  5298. ret = intel_pipe_set_base(crtc, x, y, fb);
  5299. intel_update_watermarks(dev);
  5300. return ret;
  5301. }
  5302. static bool haswell_get_pipe_config(struct intel_crtc *crtc,
  5303. struct intel_crtc_config *pipe_config)
  5304. {
  5305. struct drm_device *dev = crtc->base.dev;
  5306. struct drm_i915_private *dev_priv = dev->dev_private;
  5307. enum intel_display_power_domain pfit_domain;
  5308. uint32_t tmp;
  5309. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  5310. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  5311. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  5312. if (tmp & TRANS_DDI_FUNC_ENABLE) {
  5313. enum pipe trans_edp_pipe;
  5314. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  5315. default:
  5316. WARN(1, "unknown pipe linked to edp transcoder\n");
  5317. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  5318. case TRANS_DDI_EDP_INPUT_A_ON:
  5319. trans_edp_pipe = PIPE_A;
  5320. break;
  5321. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  5322. trans_edp_pipe = PIPE_B;
  5323. break;
  5324. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  5325. trans_edp_pipe = PIPE_C;
  5326. break;
  5327. }
  5328. if (trans_edp_pipe == crtc->pipe)
  5329. pipe_config->cpu_transcoder = TRANSCODER_EDP;
  5330. }
  5331. if (!intel_display_power_enabled(dev,
  5332. POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
  5333. return false;
  5334. tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
  5335. if (!(tmp & PIPECONF_ENABLE))
  5336. return false;
  5337. /*
  5338. * Haswell has only FDI/PCH transcoder A. It is which is connected to
  5339. * DDI E. So just check whether this pipe is wired to DDI E and whether
  5340. * the PCH transcoder is on.
  5341. */
  5342. tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
  5343. if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
  5344. I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
  5345. pipe_config->has_pch_encoder = true;
  5346. tmp = I915_READ(FDI_RX_CTL(PIPE_A));
  5347. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  5348. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  5349. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  5350. }
  5351. intel_get_pipe_timings(crtc, pipe_config);
  5352. pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
  5353. if (intel_display_power_enabled(dev, pfit_domain))
  5354. ironlake_get_pfit_config(crtc, pipe_config);
  5355. pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
  5356. (I915_READ(IPS_CTL) & IPS_ENABLE);
  5357. pipe_config->pixel_multiplier = 1;
  5358. return true;
  5359. }
  5360. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  5361. int x, int y,
  5362. struct drm_framebuffer *fb)
  5363. {
  5364. struct drm_device *dev = crtc->dev;
  5365. struct drm_i915_private *dev_priv = dev->dev_private;
  5366. struct intel_encoder *encoder;
  5367. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5368. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  5369. int pipe = intel_crtc->pipe;
  5370. int ret;
  5371. drm_vblank_pre_modeset(dev, pipe);
  5372. ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
  5373. drm_vblank_post_modeset(dev, pipe);
  5374. if (ret != 0)
  5375. return ret;
  5376. for_each_encoder_on_crtc(dev, crtc, encoder) {
  5377. DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
  5378. encoder->base.base.id,
  5379. drm_get_encoder_name(&encoder->base),
  5380. mode->base.id, mode->name);
  5381. encoder->mode_set(encoder);
  5382. }
  5383. return 0;
  5384. }
  5385. static bool intel_eld_uptodate(struct drm_connector *connector,
  5386. int reg_eldv, uint32_t bits_eldv,
  5387. int reg_elda, uint32_t bits_elda,
  5388. int reg_edid)
  5389. {
  5390. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5391. uint8_t *eld = connector->eld;
  5392. uint32_t i;
  5393. i = I915_READ(reg_eldv);
  5394. i &= bits_eldv;
  5395. if (!eld[0])
  5396. return !i;
  5397. if (!i)
  5398. return false;
  5399. i = I915_READ(reg_elda);
  5400. i &= ~bits_elda;
  5401. I915_WRITE(reg_elda, i);
  5402. for (i = 0; i < eld[2]; i++)
  5403. if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
  5404. return false;
  5405. return true;
  5406. }
  5407. static void g4x_write_eld(struct drm_connector *connector,
  5408. struct drm_crtc *crtc)
  5409. {
  5410. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5411. uint8_t *eld = connector->eld;
  5412. uint32_t eldv;
  5413. uint32_t len;
  5414. uint32_t i;
  5415. i = I915_READ(G4X_AUD_VID_DID);
  5416. if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
  5417. eldv = G4X_ELDV_DEVCL_DEVBLC;
  5418. else
  5419. eldv = G4X_ELDV_DEVCTG;
  5420. if (intel_eld_uptodate(connector,
  5421. G4X_AUD_CNTL_ST, eldv,
  5422. G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
  5423. G4X_HDMIW_HDMIEDID))
  5424. return;
  5425. i = I915_READ(G4X_AUD_CNTL_ST);
  5426. i &= ~(eldv | G4X_ELD_ADDR);
  5427. len = (i >> 9) & 0x1f; /* ELD buffer size */
  5428. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5429. if (!eld[0])
  5430. return;
  5431. len = min_t(uint8_t, eld[2], len);
  5432. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5433. for (i = 0; i < len; i++)
  5434. I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
  5435. i = I915_READ(G4X_AUD_CNTL_ST);
  5436. i |= eldv;
  5437. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5438. }
  5439. static void haswell_write_eld(struct drm_connector *connector,
  5440. struct drm_crtc *crtc)
  5441. {
  5442. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5443. uint8_t *eld = connector->eld;
  5444. struct drm_device *dev = crtc->dev;
  5445. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5446. uint32_t eldv;
  5447. uint32_t i;
  5448. int len;
  5449. int pipe = to_intel_crtc(crtc)->pipe;
  5450. int tmp;
  5451. int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
  5452. int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
  5453. int aud_config = HSW_AUD_CFG(pipe);
  5454. int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
  5455. DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
  5456. /* Audio output enable */
  5457. DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
  5458. tmp = I915_READ(aud_cntrl_st2);
  5459. tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
  5460. I915_WRITE(aud_cntrl_st2, tmp);
  5461. /* Wait for 1 vertical blank */
  5462. intel_wait_for_vblank(dev, pipe);
  5463. /* Set ELD valid state */
  5464. tmp = I915_READ(aud_cntrl_st2);
  5465. DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
  5466. tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
  5467. I915_WRITE(aud_cntrl_st2, tmp);
  5468. tmp = I915_READ(aud_cntrl_st2);
  5469. DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
  5470. /* Enable HDMI mode */
  5471. tmp = I915_READ(aud_config);
  5472. DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
  5473. /* clear N_programing_enable and N_value_index */
  5474. tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
  5475. I915_WRITE(aud_config, tmp);
  5476. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5477. eldv = AUDIO_ELD_VALID_A << (pipe * 4);
  5478. intel_crtc->eld_vld = true;
  5479. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5480. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5481. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5482. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5483. } else
  5484. I915_WRITE(aud_config, 0);
  5485. if (intel_eld_uptodate(connector,
  5486. aud_cntrl_st2, eldv,
  5487. aud_cntl_st, IBX_ELD_ADDRESS,
  5488. hdmiw_hdmiedid))
  5489. return;
  5490. i = I915_READ(aud_cntrl_st2);
  5491. i &= ~eldv;
  5492. I915_WRITE(aud_cntrl_st2, i);
  5493. if (!eld[0])
  5494. return;
  5495. i = I915_READ(aud_cntl_st);
  5496. i &= ~IBX_ELD_ADDRESS;
  5497. I915_WRITE(aud_cntl_st, i);
  5498. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5499. DRM_DEBUG_DRIVER("port num:%d\n", i);
  5500. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5501. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5502. for (i = 0; i < len; i++)
  5503. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5504. i = I915_READ(aud_cntrl_st2);
  5505. i |= eldv;
  5506. I915_WRITE(aud_cntrl_st2, i);
  5507. }
  5508. static void ironlake_write_eld(struct drm_connector *connector,
  5509. struct drm_crtc *crtc)
  5510. {
  5511. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5512. uint8_t *eld = connector->eld;
  5513. uint32_t eldv;
  5514. uint32_t i;
  5515. int len;
  5516. int hdmiw_hdmiedid;
  5517. int aud_config;
  5518. int aud_cntl_st;
  5519. int aud_cntrl_st2;
  5520. int pipe = to_intel_crtc(crtc)->pipe;
  5521. if (HAS_PCH_IBX(connector->dev)) {
  5522. hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
  5523. aud_config = IBX_AUD_CFG(pipe);
  5524. aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
  5525. aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
  5526. } else {
  5527. hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
  5528. aud_config = CPT_AUD_CFG(pipe);
  5529. aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
  5530. aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
  5531. }
  5532. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5533. i = I915_READ(aud_cntl_st);
  5534. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5535. if (!i) {
  5536. DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
  5537. /* operate blindly on all ports */
  5538. eldv = IBX_ELD_VALIDB;
  5539. eldv |= IBX_ELD_VALIDB << 4;
  5540. eldv |= IBX_ELD_VALIDB << 8;
  5541. } else {
  5542. DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
  5543. eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
  5544. }
  5545. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5546. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5547. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5548. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5549. } else
  5550. I915_WRITE(aud_config, 0);
  5551. if (intel_eld_uptodate(connector,
  5552. aud_cntrl_st2, eldv,
  5553. aud_cntl_st, IBX_ELD_ADDRESS,
  5554. hdmiw_hdmiedid))
  5555. return;
  5556. i = I915_READ(aud_cntrl_st2);
  5557. i &= ~eldv;
  5558. I915_WRITE(aud_cntrl_st2, i);
  5559. if (!eld[0])
  5560. return;
  5561. i = I915_READ(aud_cntl_st);
  5562. i &= ~IBX_ELD_ADDRESS;
  5563. I915_WRITE(aud_cntl_st, i);
  5564. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5565. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5566. for (i = 0; i < len; i++)
  5567. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5568. i = I915_READ(aud_cntrl_st2);
  5569. i |= eldv;
  5570. I915_WRITE(aud_cntrl_st2, i);
  5571. }
  5572. void intel_write_eld(struct drm_encoder *encoder,
  5573. struct drm_display_mode *mode)
  5574. {
  5575. struct drm_crtc *crtc = encoder->crtc;
  5576. struct drm_connector *connector;
  5577. struct drm_device *dev = encoder->dev;
  5578. struct drm_i915_private *dev_priv = dev->dev_private;
  5579. connector = drm_select_eld(encoder, mode);
  5580. if (!connector)
  5581. return;
  5582. DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5583. connector->base.id,
  5584. drm_get_connector_name(connector),
  5585. connector->encoder->base.id,
  5586. drm_get_encoder_name(connector->encoder));
  5587. connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
  5588. if (dev_priv->display.write_eld)
  5589. dev_priv->display.write_eld(connector, crtc);
  5590. }
  5591. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  5592. void intel_crtc_load_lut(struct drm_crtc *crtc)
  5593. {
  5594. struct drm_device *dev = crtc->dev;
  5595. struct drm_i915_private *dev_priv = dev->dev_private;
  5596. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5597. enum pipe pipe = intel_crtc->pipe;
  5598. int palreg = PALETTE(pipe);
  5599. int i;
  5600. bool reenable_ips = false;
  5601. /* The clocks have to be on to load the palette. */
  5602. if (!crtc->enabled || !intel_crtc->active)
  5603. return;
  5604. if (!HAS_PCH_SPLIT(dev_priv->dev)) {
  5605. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
  5606. assert_dsi_pll_enabled(dev_priv);
  5607. else
  5608. assert_pll_enabled(dev_priv, pipe);
  5609. }
  5610. /* use legacy palette for Ironlake */
  5611. if (HAS_PCH_SPLIT(dev))
  5612. palreg = LGC_PALETTE(pipe);
  5613. /* Workaround : Do not read or write the pipe palette/gamma data while
  5614. * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
  5615. */
  5616. if (intel_crtc->config.ips_enabled &&
  5617. ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
  5618. GAMMA_MODE_MODE_SPLIT)) {
  5619. hsw_disable_ips(intel_crtc);
  5620. reenable_ips = true;
  5621. }
  5622. for (i = 0; i < 256; i++) {
  5623. I915_WRITE(palreg + 4 * i,
  5624. (intel_crtc->lut_r[i] << 16) |
  5625. (intel_crtc->lut_g[i] << 8) |
  5626. intel_crtc->lut_b[i]);
  5627. }
  5628. if (reenable_ips)
  5629. hsw_enable_ips(intel_crtc);
  5630. }
  5631. static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
  5632. {
  5633. struct drm_device *dev = crtc->dev;
  5634. struct drm_i915_private *dev_priv = dev->dev_private;
  5635. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5636. bool visible = base != 0;
  5637. u32 cntl;
  5638. if (intel_crtc->cursor_visible == visible)
  5639. return;
  5640. cntl = I915_READ(_CURACNTR);
  5641. if (visible) {
  5642. /* On these chipsets we can only modify the base whilst
  5643. * the cursor is disabled.
  5644. */
  5645. I915_WRITE(_CURABASE, base);
  5646. cntl &= ~(CURSOR_FORMAT_MASK);
  5647. /* XXX width must be 64, stride 256 => 0x00 << 28 */
  5648. cntl |= CURSOR_ENABLE |
  5649. CURSOR_GAMMA_ENABLE |
  5650. CURSOR_FORMAT_ARGB;
  5651. } else
  5652. cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  5653. I915_WRITE(_CURACNTR, cntl);
  5654. intel_crtc->cursor_visible = visible;
  5655. }
  5656. static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
  5657. {
  5658. struct drm_device *dev = crtc->dev;
  5659. struct drm_i915_private *dev_priv = dev->dev_private;
  5660. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5661. int pipe = intel_crtc->pipe;
  5662. bool visible = base != 0;
  5663. if (intel_crtc->cursor_visible != visible) {
  5664. uint32_t cntl = I915_READ(CURCNTR(pipe));
  5665. if (base) {
  5666. cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  5667. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5668. cntl |= pipe << 28; /* Connect to correct pipe */
  5669. } else {
  5670. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5671. cntl |= CURSOR_MODE_DISABLE;
  5672. }
  5673. I915_WRITE(CURCNTR(pipe), cntl);
  5674. intel_crtc->cursor_visible = visible;
  5675. }
  5676. /* and commit changes on next vblank */
  5677. I915_WRITE(CURBASE(pipe), base);
  5678. }
  5679. static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
  5680. {
  5681. struct drm_device *dev = crtc->dev;
  5682. struct drm_i915_private *dev_priv = dev->dev_private;
  5683. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5684. int pipe = intel_crtc->pipe;
  5685. bool visible = base != 0;
  5686. if (intel_crtc->cursor_visible != visible) {
  5687. uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
  5688. if (base) {
  5689. cntl &= ~CURSOR_MODE;
  5690. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5691. } else {
  5692. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5693. cntl |= CURSOR_MODE_DISABLE;
  5694. }
  5695. if (IS_HASWELL(dev)) {
  5696. cntl |= CURSOR_PIPE_CSC_ENABLE;
  5697. cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
  5698. }
  5699. I915_WRITE(CURCNTR_IVB(pipe), cntl);
  5700. intel_crtc->cursor_visible = visible;
  5701. }
  5702. /* and commit changes on next vblank */
  5703. I915_WRITE(CURBASE_IVB(pipe), base);
  5704. }
  5705. /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
  5706. static void intel_crtc_update_cursor(struct drm_crtc *crtc,
  5707. bool on)
  5708. {
  5709. struct drm_device *dev = crtc->dev;
  5710. struct drm_i915_private *dev_priv = dev->dev_private;
  5711. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5712. int pipe = intel_crtc->pipe;
  5713. int x = intel_crtc->cursor_x;
  5714. int y = intel_crtc->cursor_y;
  5715. u32 base, pos;
  5716. bool visible;
  5717. pos = 0;
  5718. if (on && crtc->enabled && crtc->fb) {
  5719. base = intel_crtc->cursor_addr;
  5720. if (x > (int) crtc->fb->width)
  5721. base = 0;
  5722. if (y > (int) crtc->fb->height)
  5723. base = 0;
  5724. } else
  5725. base = 0;
  5726. if (x < 0) {
  5727. if (x + intel_crtc->cursor_width < 0)
  5728. base = 0;
  5729. pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  5730. x = -x;
  5731. }
  5732. pos |= x << CURSOR_X_SHIFT;
  5733. if (y < 0) {
  5734. if (y + intel_crtc->cursor_height < 0)
  5735. base = 0;
  5736. pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  5737. y = -y;
  5738. }
  5739. pos |= y << CURSOR_Y_SHIFT;
  5740. visible = base != 0;
  5741. if (!visible && !intel_crtc->cursor_visible)
  5742. return;
  5743. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  5744. I915_WRITE(CURPOS_IVB(pipe), pos);
  5745. ivb_update_cursor(crtc, base);
  5746. } else {
  5747. I915_WRITE(CURPOS(pipe), pos);
  5748. if (IS_845G(dev) || IS_I865G(dev))
  5749. i845_update_cursor(crtc, base);
  5750. else
  5751. i9xx_update_cursor(crtc, base);
  5752. }
  5753. }
  5754. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  5755. struct drm_file *file,
  5756. uint32_t handle,
  5757. uint32_t width, uint32_t height)
  5758. {
  5759. struct drm_device *dev = crtc->dev;
  5760. struct drm_i915_private *dev_priv = dev->dev_private;
  5761. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5762. struct drm_i915_gem_object *obj;
  5763. uint32_t addr;
  5764. int ret;
  5765. /* if we want to turn off the cursor ignore width and height */
  5766. if (!handle) {
  5767. DRM_DEBUG_KMS("cursor off\n");
  5768. addr = 0;
  5769. obj = NULL;
  5770. mutex_lock(&dev->struct_mutex);
  5771. goto finish;
  5772. }
  5773. /* Currently we only support 64x64 cursors */
  5774. if (width != 64 || height != 64) {
  5775. DRM_ERROR("we currently only support 64x64 cursors\n");
  5776. return -EINVAL;
  5777. }
  5778. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  5779. if (&obj->base == NULL)
  5780. return -ENOENT;
  5781. if (obj->base.size < width * height * 4) {
  5782. DRM_ERROR("buffer is to small\n");
  5783. ret = -ENOMEM;
  5784. goto fail;
  5785. }
  5786. /* we only need to pin inside GTT if cursor is non-phy */
  5787. mutex_lock(&dev->struct_mutex);
  5788. if (!dev_priv->info->cursor_needs_physical) {
  5789. unsigned alignment;
  5790. if (obj->tiling_mode) {
  5791. DRM_ERROR("cursor cannot be tiled\n");
  5792. ret = -EINVAL;
  5793. goto fail_locked;
  5794. }
  5795. /* Note that the w/a also requires 2 PTE of padding following
  5796. * the bo. We currently fill all unused PTE with the shadow
  5797. * page and so we should always have valid PTE following the
  5798. * cursor preventing the VT-d warning.
  5799. */
  5800. alignment = 0;
  5801. if (need_vtd_wa(dev))
  5802. alignment = 64*1024;
  5803. ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
  5804. if (ret) {
  5805. DRM_ERROR("failed to move cursor bo into the GTT\n");
  5806. goto fail_locked;
  5807. }
  5808. ret = i915_gem_object_put_fence(obj);
  5809. if (ret) {
  5810. DRM_ERROR("failed to release fence for cursor");
  5811. goto fail_unpin;
  5812. }
  5813. addr = i915_gem_obj_ggtt_offset(obj);
  5814. } else {
  5815. int align = IS_I830(dev) ? 16 * 1024 : 256;
  5816. ret = i915_gem_attach_phys_object(dev, obj,
  5817. (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
  5818. align);
  5819. if (ret) {
  5820. DRM_ERROR("failed to attach phys object\n");
  5821. goto fail_locked;
  5822. }
  5823. addr = obj->phys_obj->handle->busaddr;
  5824. }
  5825. if (IS_GEN2(dev))
  5826. I915_WRITE(CURSIZE, (height << 12) | width);
  5827. finish:
  5828. if (intel_crtc->cursor_bo) {
  5829. if (dev_priv->info->cursor_needs_physical) {
  5830. if (intel_crtc->cursor_bo != obj)
  5831. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  5832. } else
  5833. i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
  5834. drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
  5835. }
  5836. mutex_unlock(&dev->struct_mutex);
  5837. intel_crtc->cursor_addr = addr;
  5838. intel_crtc->cursor_bo = obj;
  5839. intel_crtc->cursor_width = width;
  5840. intel_crtc->cursor_height = height;
  5841. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  5842. return 0;
  5843. fail_unpin:
  5844. i915_gem_object_unpin_from_display_plane(obj);
  5845. fail_locked:
  5846. mutex_unlock(&dev->struct_mutex);
  5847. fail:
  5848. drm_gem_object_unreference_unlocked(&obj->base);
  5849. return ret;
  5850. }
  5851. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  5852. {
  5853. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5854. intel_crtc->cursor_x = x;
  5855. intel_crtc->cursor_y = y;
  5856. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  5857. return 0;
  5858. }
  5859. /** Sets the color ramps on behalf of RandR */
  5860. void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  5861. u16 blue, int regno)
  5862. {
  5863. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5864. intel_crtc->lut_r[regno] = red >> 8;
  5865. intel_crtc->lut_g[regno] = green >> 8;
  5866. intel_crtc->lut_b[regno] = blue >> 8;
  5867. }
  5868. void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  5869. u16 *blue, int regno)
  5870. {
  5871. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5872. *red = intel_crtc->lut_r[regno] << 8;
  5873. *green = intel_crtc->lut_g[regno] << 8;
  5874. *blue = intel_crtc->lut_b[regno] << 8;
  5875. }
  5876. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  5877. u16 *blue, uint32_t start, uint32_t size)
  5878. {
  5879. int end = (start + size > 256) ? 256 : start + size, i;
  5880. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5881. for (i = start; i < end; i++) {
  5882. intel_crtc->lut_r[i] = red[i] >> 8;
  5883. intel_crtc->lut_g[i] = green[i] >> 8;
  5884. intel_crtc->lut_b[i] = blue[i] >> 8;
  5885. }
  5886. intel_crtc_load_lut(crtc);
  5887. }
  5888. /* VESA 640x480x72Hz mode to set on the pipe */
  5889. static struct drm_display_mode load_detect_mode = {
  5890. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  5891. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  5892. };
  5893. static struct drm_framebuffer *
  5894. intel_framebuffer_create(struct drm_device *dev,
  5895. struct drm_mode_fb_cmd2 *mode_cmd,
  5896. struct drm_i915_gem_object *obj)
  5897. {
  5898. struct intel_framebuffer *intel_fb;
  5899. int ret;
  5900. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  5901. if (!intel_fb) {
  5902. drm_gem_object_unreference_unlocked(&obj->base);
  5903. return ERR_PTR(-ENOMEM);
  5904. }
  5905. ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
  5906. if (ret) {
  5907. drm_gem_object_unreference_unlocked(&obj->base);
  5908. kfree(intel_fb);
  5909. return ERR_PTR(ret);
  5910. }
  5911. return &intel_fb->base;
  5912. }
  5913. static u32
  5914. intel_framebuffer_pitch_for_width(int width, int bpp)
  5915. {
  5916. u32 pitch = DIV_ROUND_UP(width * bpp, 8);
  5917. return ALIGN(pitch, 64);
  5918. }
  5919. static u32
  5920. intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
  5921. {
  5922. u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
  5923. return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
  5924. }
  5925. static struct drm_framebuffer *
  5926. intel_framebuffer_create_for_mode(struct drm_device *dev,
  5927. struct drm_display_mode *mode,
  5928. int depth, int bpp)
  5929. {
  5930. struct drm_i915_gem_object *obj;
  5931. struct drm_mode_fb_cmd2 mode_cmd = { 0 };
  5932. obj = i915_gem_alloc_object(dev,
  5933. intel_framebuffer_size_for_mode(mode, bpp));
  5934. if (obj == NULL)
  5935. return ERR_PTR(-ENOMEM);
  5936. mode_cmd.width = mode->hdisplay;
  5937. mode_cmd.height = mode->vdisplay;
  5938. mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
  5939. bpp);
  5940. mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
  5941. return intel_framebuffer_create(dev, &mode_cmd, obj);
  5942. }
  5943. static struct drm_framebuffer *
  5944. mode_fits_in_fbdev(struct drm_device *dev,
  5945. struct drm_display_mode *mode)
  5946. {
  5947. struct drm_i915_private *dev_priv = dev->dev_private;
  5948. struct drm_i915_gem_object *obj;
  5949. struct drm_framebuffer *fb;
  5950. if (dev_priv->fbdev == NULL)
  5951. return NULL;
  5952. obj = dev_priv->fbdev->ifb.obj;
  5953. if (obj == NULL)
  5954. return NULL;
  5955. fb = &dev_priv->fbdev->ifb.base;
  5956. if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
  5957. fb->bits_per_pixel))
  5958. return NULL;
  5959. if (obj->base.size < mode->vdisplay * fb->pitches[0])
  5960. return NULL;
  5961. return fb;
  5962. }
  5963. bool intel_get_load_detect_pipe(struct drm_connector *connector,
  5964. struct drm_display_mode *mode,
  5965. struct intel_load_detect_pipe *old)
  5966. {
  5967. struct intel_crtc *intel_crtc;
  5968. struct intel_encoder *intel_encoder =
  5969. intel_attached_encoder(connector);
  5970. struct drm_crtc *possible_crtc;
  5971. struct drm_encoder *encoder = &intel_encoder->base;
  5972. struct drm_crtc *crtc = NULL;
  5973. struct drm_device *dev = encoder->dev;
  5974. struct drm_framebuffer *fb;
  5975. int i = -1;
  5976. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5977. connector->base.id, drm_get_connector_name(connector),
  5978. encoder->base.id, drm_get_encoder_name(encoder));
  5979. /*
  5980. * Algorithm gets a little messy:
  5981. *
  5982. * - if the connector already has an assigned crtc, use it (but make
  5983. * sure it's on first)
  5984. *
  5985. * - try to find the first unused crtc that can drive this connector,
  5986. * and use that if we find one
  5987. */
  5988. /* See if we already have a CRTC for this connector */
  5989. if (encoder->crtc) {
  5990. crtc = encoder->crtc;
  5991. mutex_lock(&crtc->mutex);
  5992. old->dpms_mode = connector->dpms;
  5993. old->load_detect_temp = false;
  5994. /* Make sure the crtc and connector are running */
  5995. if (connector->dpms != DRM_MODE_DPMS_ON)
  5996. connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
  5997. return true;
  5998. }
  5999. /* Find an unused one (if possible) */
  6000. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  6001. i++;
  6002. if (!(encoder->possible_crtcs & (1 << i)))
  6003. continue;
  6004. if (!possible_crtc->enabled) {
  6005. crtc = possible_crtc;
  6006. break;
  6007. }
  6008. }
  6009. /*
  6010. * If we didn't find an unused CRTC, don't use any.
  6011. */
  6012. if (!crtc) {
  6013. DRM_DEBUG_KMS("no pipe available for load-detect\n");
  6014. return false;
  6015. }
  6016. mutex_lock(&crtc->mutex);
  6017. intel_encoder->new_crtc = to_intel_crtc(crtc);
  6018. to_intel_connector(connector)->new_encoder = intel_encoder;
  6019. intel_crtc = to_intel_crtc(crtc);
  6020. old->dpms_mode = connector->dpms;
  6021. old->load_detect_temp = true;
  6022. old->release_fb = NULL;
  6023. if (!mode)
  6024. mode = &load_detect_mode;
  6025. /* We need a framebuffer large enough to accommodate all accesses
  6026. * that the plane may generate whilst we perform load detection.
  6027. * We can not rely on the fbcon either being present (we get called
  6028. * during its initialisation to detect all boot displays, or it may
  6029. * not even exist) or that it is large enough to satisfy the
  6030. * requested mode.
  6031. */
  6032. fb = mode_fits_in_fbdev(dev, mode);
  6033. if (fb == NULL) {
  6034. DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
  6035. fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
  6036. old->release_fb = fb;
  6037. } else
  6038. DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
  6039. if (IS_ERR(fb)) {
  6040. DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
  6041. mutex_unlock(&crtc->mutex);
  6042. return false;
  6043. }
  6044. if (intel_set_mode(crtc, mode, 0, 0, fb)) {
  6045. DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
  6046. if (old->release_fb)
  6047. old->release_fb->funcs->destroy(old->release_fb);
  6048. mutex_unlock(&crtc->mutex);
  6049. return false;
  6050. }
  6051. /* let the connector get through one full cycle before testing */
  6052. intel_wait_for_vblank(dev, intel_crtc->pipe);
  6053. return true;
  6054. }
  6055. void intel_release_load_detect_pipe(struct drm_connector *connector,
  6056. struct intel_load_detect_pipe *old)
  6057. {
  6058. struct intel_encoder *intel_encoder =
  6059. intel_attached_encoder(connector);
  6060. struct drm_encoder *encoder = &intel_encoder->base;
  6061. struct drm_crtc *crtc = encoder->crtc;
  6062. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  6063. connector->base.id, drm_get_connector_name(connector),
  6064. encoder->base.id, drm_get_encoder_name(encoder));
  6065. if (old->load_detect_temp) {
  6066. to_intel_connector(connector)->new_encoder = NULL;
  6067. intel_encoder->new_crtc = NULL;
  6068. intel_set_mode(crtc, NULL, 0, 0, NULL);
  6069. if (old->release_fb) {
  6070. drm_framebuffer_unregister_private(old->release_fb);
  6071. drm_framebuffer_unreference(old->release_fb);
  6072. }
  6073. mutex_unlock(&crtc->mutex);
  6074. return;
  6075. }
  6076. /* Switch crtc and encoder back off if necessary */
  6077. if (old->dpms_mode != DRM_MODE_DPMS_ON)
  6078. connector->funcs->dpms(connector, old->dpms_mode);
  6079. mutex_unlock(&crtc->mutex);
  6080. }
  6081. /* Returns the clock of the currently programmed mode of the given pipe. */
  6082. static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
  6083. struct intel_crtc_config *pipe_config)
  6084. {
  6085. struct drm_device *dev = crtc->base.dev;
  6086. struct drm_i915_private *dev_priv = dev->dev_private;
  6087. int pipe = pipe_config->cpu_transcoder;
  6088. u32 dpll = I915_READ(DPLL(pipe));
  6089. u32 fp;
  6090. intel_clock_t clock;
  6091. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  6092. fp = I915_READ(FP0(pipe));
  6093. else
  6094. fp = I915_READ(FP1(pipe));
  6095. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  6096. if (IS_PINEVIEW(dev)) {
  6097. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  6098. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  6099. } else {
  6100. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  6101. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  6102. }
  6103. if (!IS_GEN2(dev)) {
  6104. if (IS_PINEVIEW(dev))
  6105. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  6106. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  6107. else
  6108. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  6109. DPLL_FPA01_P1_POST_DIV_SHIFT);
  6110. switch (dpll & DPLL_MODE_MASK) {
  6111. case DPLLB_MODE_DAC_SERIAL:
  6112. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  6113. 5 : 10;
  6114. break;
  6115. case DPLLB_MODE_LVDS:
  6116. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  6117. 7 : 14;
  6118. break;
  6119. default:
  6120. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  6121. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  6122. pipe_config->adjusted_mode.clock = 0;
  6123. return;
  6124. }
  6125. if (IS_PINEVIEW(dev))
  6126. pineview_clock(96000, &clock);
  6127. else
  6128. i9xx_clock(96000, &clock);
  6129. } else {
  6130. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  6131. if (is_lvds) {
  6132. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  6133. DPLL_FPA01_P1_POST_DIV_SHIFT);
  6134. clock.p2 = 14;
  6135. if ((dpll & PLL_REF_INPUT_MASK) ==
  6136. PLLB_REF_INPUT_SPREADSPECTRUMIN) {
  6137. /* XXX: might not be 66MHz */
  6138. i9xx_clock(66000, &clock);
  6139. } else
  6140. i9xx_clock(48000, &clock);
  6141. } else {
  6142. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  6143. clock.p1 = 2;
  6144. else {
  6145. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  6146. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  6147. }
  6148. if (dpll & PLL_P2_DIVIDE_BY_4)
  6149. clock.p2 = 4;
  6150. else
  6151. clock.p2 = 2;
  6152. i9xx_clock(48000, &clock);
  6153. }
  6154. }
  6155. pipe_config->adjusted_mode.clock = clock.dot;
  6156. }
  6157. static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
  6158. struct intel_crtc_config *pipe_config)
  6159. {
  6160. struct drm_device *dev = crtc->base.dev;
  6161. struct drm_i915_private *dev_priv = dev->dev_private;
  6162. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  6163. int link_freq, repeat;
  6164. u64 clock;
  6165. u32 link_m, link_n;
  6166. repeat = pipe_config->pixel_multiplier;
  6167. /*
  6168. * The calculation for the data clock is:
  6169. * pixel_clock = ((m/n)*(link_clock * nr_lanes * repeat))/bpp
  6170. * But we want to avoid losing precison if possible, so:
  6171. * pixel_clock = ((m * link_clock * nr_lanes * repeat)/(n*bpp))
  6172. *
  6173. * and the link clock is simpler:
  6174. * link_clock = (m * link_clock * repeat) / n
  6175. */
  6176. /*
  6177. * We need to get the FDI or DP link clock here to derive
  6178. * the M/N dividers.
  6179. *
  6180. * For FDI, we read it from the BIOS or use a fixed 2.7GHz.
  6181. * For DP, it's either 1.62GHz or 2.7GHz.
  6182. * We do our calculations in 10*MHz since we don't need much precison.
  6183. */
  6184. if (pipe_config->has_pch_encoder)
  6185. link_freq = intel_fdi_link_freq(dev) * 10000;
  6186. else
  6187. link_freq = pipe_config->port_clock;
  6188. link_m = I915_READ(PIPE_LINK_M1(cpu_transcoder));
  6189. link_n = I915_READ(PIPE_LINK_N1(cpu_transcoder));
  6190. if (!link_m || !link_n)
  6191. return;
  6192. clock = ((u64)link_m * (u64)link_freq * (u64)repeat);
  6193. do_div(clock, link_n);
  6194. pipe_config->adjusted_mode.clock = clock;
  6195. }
  6196. /** Returns the currently programmed mode of the given pipe. */
  6197. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  6198. struct drm_crtc *crtc)
  6199. {
  6200. struct drm_i915_private *dev_priv = dev->dev_private;
  6201. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6202. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  6203. struct drm_display_mode *mode;
  6204. struct intel_crtc_config pipe_config;
  6205. int htot = I915_READ(HTOTAL(cpu_transcoder));
  6206. int hsync = I915_READ(HSYNC(cpu_transcoder));
  6207. int vtot = I915_READ(VTOTAL(cpu_transcoder));
  6208. int vsync = I915_READ(VSYNC(cpu_transcoder));
  6209. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  6210. if (!mode)
  6211. return NULL;
  6212. /*
  6213. * Construct a pipe_config sufficient for getting the clock info
  6214. * back out of crtc_clock_get.
  6215. *
  6216. * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
  6217. * to use a real value here instead.
  6218. */
  6219. pipe_config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
  6220. pipe_config.pixel_multiplier = 1;
  6221. i9xx_crtc_clock_get(intel_crtc, &pipe_config);
  6222. mode->clock = pipe_config.adjusted_mode.clock;
  6223. mode->hdisplay = (htot & 0xffff) + 1;
  6224. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  6225. mode->hsync_start = (hsync & 0xffff) + 1;
  6226. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  6227. mode->vdisplay = (vtot & 0xffff) + 1;
  6228. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  6229. mode->vsync_start = (vsync & 0xffff) + 1;
  6230. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  6231. drm_mode_set_name(mode);
  6232. return mode;
  6233. }
  6234. static void intel_increase_pllclock(struct drm_crtc *crtc)
  6235. {
  6236. struct drm_device *dev = crtc->dev;
  6237. drm_i915_private_t *dev_priv = dev->dev_private;
  6238. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6239. int pipe = intel_crtc->pipe;
  6240. int dpll_reg = DPLL(pipe);
  6241. int dpll;
  6242. if (HAS_PCH_SPLIT(dev))
  6243. return;
  6244. if (!dev_priv->lvds_downclock_avail)
  6245. return;
  6246. dpll = I915_READ(dpll_reg);
  6247. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  6248. DRM_DEBUG_DRIVER("upclocking LVDS\n");
  6249. assert_panel_unlocked(dev_priv, pipe);
  6250. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  6251. I915_WRITE(dpll_reg, dpll);
  6252. intel_wait_for_vblank(dev, pipe);
  6253. dpll = I915_READ(dpll_reg);
  6254. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  6255. DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
  6256. }
  6257. }
  6258. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  6259. {
  6260. struct drm_device *dev = crtc->dev;
  6261. drm_i915_private_t *dev_priv = dev->dev_private;
  6262. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6263. if (HAS_PCH_SPLIT(dev))
  6264. return;
  6265. if (!dev_priv->lvds_downclock_avail)
  6266. return;
  6267. /*
  6268. * Since this is called by a timer, we should never get here in
  6269. * the manual case.
  6270. */
  6271. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  6272. int pipe = intel_crtc->pipe;
  6273. int dpll_reg = DPLL(pipe);
  6274. int dpll;
  6275. DRM_DEBUG_DRIVER("downclocking LVDS\n");
  6276. assert_panel_unlocked(dev_priv, pipe);
  6277. dpll = I915_READ(dpll_reg);
  6278. dpll |= DISPLAY_RATE_SELECT_FPA1;
  6279. I915_WRITE(dpll_reg, dpll);
  6280. intel_wait_for_vblank(dev, pipe);
  6281. dpll = I915_READ(dpll_reg);
  6282. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  6283. DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
  6284. }
  6285. }
  6286. void intel_mark_busy(struct drm_device *dev)
  6287. {
  6288. struct drm_i915_private *dev_priv = dev->dev_private;
  6289. hsw_package_c8_gpu_busy(dev_priv);
  6290. i915_update_gfx_val(dev_priv);
  6291. }
  6292. void intel_mark_idle(struct drm_device *dev)
  6293. {
  6294. struct drm_i915_private *dev_priv = dev->dev_private;
  6295. struct drm_crtc *crtc;
  6296. hsw_package_c8_gpu_idle(dev_priv);
  6297. if (!i915_powersave)
  6298. return;
  6299. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  6300. if (!crtc->fb)
  6301. continue;
  6302. intel_decrease_pllclock(crtc);
  6303. }
  6304. }
  6305. void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
  6306. struct intel_ring_buffer *ring)
  6307. {
  6308. struct drm_device *dev = obj->base.dev;
  6309. struct drm_crtc *crtc;
  6310. if (!i915_powersave)
  6311. return;
  6312. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  6313. if (!crtc->fb)
  6314. continue;
  6315. if (to_intel_framebuffer(crtc->fb)->obj != obj)
  6316. continue;
  6317. intel_increase_pllclock(crtc);
  6318. if (ring && intel_fbc_enabled(dev))
  6319. ring->fbc_dirty = true;
  6320. }
  6321. }
  6322. static void intel_crtc_destroy(struct drm_crtc *crtc)
  6323. {
  6324. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6325. struct drm_device *dev = crtc->dev;
  6326. struct intel_unpin_work *work;
  6327. unsigned long flags;
  6328. spin_lock_irqsave(&dev->event_lock, flags);
  6329. work = intel_crtc->unpin_work;
  6330. intel_crtc->unpin_work = NULL;
  6331. spin_unlock_irqrestore(&dev->event_lock, flags);
  6332. if (work) {
  6333. cancel_work_sync(&work->work);
  6334. kfree(work);
  6335. }
  6336. intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
  6337. drm_crtc_cleanup(crtc);
  6338. kfree(intel_crtc);
  6339. }
  6340. static void intel_unpin_work_fn(struct work_struct *__work)
  6341. {
  6342. struct intel_unpin_work *work =
  6343. container_of(__work, struct intel_unpin_work, work);
  6344. struct drm_device *dev = work->crtc->dev;
  6345. mutex_lock(&dev->struct_mutex);
  6346. intel_unpin_fb_obj(work->old_fb_obj);
  6347. drm_gem_object_unreference(&work->pending_flip_obj->base);
  6348. drm_gem_object_unreference(&work->old_fb_obj->base);
  6349. intel_update_fbc(dev);
  6350. mutex_unlock(&dev->struct_mutex);
  6351. BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
  6352. atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
  6353. kfree(work);
  6354. }
  6355. static void do_intel_finish_page_flip(struct drm_device *dev,
  6356. struct drm_crtc *crtc)
  6357. {
  6358. drm_i915_private_t *dev_priv = dev->dev_private;
  6359. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6360. struct intel_unpin_work *work;
  6361. unsigned long flags;
  6362. /* Ignore early vblank irqs */
  6363. if (intel_crtc == NULL)
  6364. return;
  6365. spin_lock_irqsave(&dev->event_lock, flags);
  6366. work = intel_crtc->unpin_work;
  6367. /* Ensure we don't miss a work->pending update ... */
  6368. smp_rmb();
  6369. if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  6370. spin_unlock_irqrestore(&dev->event_lock, flags);
  6371. return;
  6372. }
  6373. /* and that the unpin work is consistent wrt ->pending. */
  6374. smp_rmb();
  6375. intel_crtc->unpin_work = NULL;
  6376. if (work->event)
  6377. drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
  6378. drm_vblank_put(dev, intel_crtc->pipe);
  6379. spin_unlock_irqrestore(&dev->event_lock, flags);
  6380. wake_up_all(&dev_priv->pending_flip_queue);
  6381. queue_work(dev_priv->wq, &work->work);
  6382. trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
  6383. }
  6384. void intel_finish_page_flip(struct drm_device *dev, int pipe)
  6385. {
  6386. drm_i915_private_t *dev_priv = dev->dev_private;
  6387. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  6388. do_intel_finish_page_flip(dev, crtc);
  6389. }
  6390. void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
  6391. {
  6392. drm_i915_private_t *dev_priv = dev->dev_private;
  6393. struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
  6394. do_intel_finish_page_flip(dev, crtc);
  6395. }
  6396. void intel_prepare_page_flip(struct drm_device *dev, int plane)
  6397. {
  6398. drm_i915_private_t *dev_priv = dev->dev_private;
  6399. struct intel_crtc *intel_crtc =
  6400. to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
  6401. unsigned long flags;
  6402. /* NB: An MMIO update of the plane base pointer will also
  6403. * generate a page-flip completion irq, i.e. every modeset
  6404. * is also accompanied by a spurious intel_prepare_page_flip().
  6405. */
  6406. spin_lock_irqsave(&dev->event_lock, flags);
  6407. if (intel_crtc->unpin_work)
  6408. atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
  6409. spin_unlock_irqrestore(&dev->event_lock, flags);
  6410. }
  6411. inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
  6412. {
  6413. /* Ensure that the work item is consistent when activating it ... */
  6414. smp_wmb();
  6415. atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
  6416. /* and that it is marked active as soon as the irq could fire. */
  6417. smp_wmb();
  6418. }
  6419. static int intel_gen2_queue_flip(struct drm_device *dev,
  6420. struct drm_crtc *crtc,
  6421. struct drm_framebuffer *fb,
  6422. struct drm_i915_gem_object *obj,
  6423. uint32_t flags)
  6424. {
  6425. struct drm_i915_private *dev_priv = dev->dev_private;
  6426. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6427. u32 flip_mask;
  6428. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6429. int ret;
  6430. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6431. if (ret)
  6432. goto err;
  6433. ret = intel_ring_begin(ring, 6);
  6434. if (ret)
  6435. goto err_unpin;
  6436. /* Can't queue multiple flips, so wait for the previous
  6437. * one to finish before executing the next.
  6438. */
  6439. if (intel_crtc->plane)
  6440. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6441. else
  6442. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6443. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6444. intel_ring_emit(ring, MI_NOOP);
  6445. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6446. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6447. intel_ring_emit(ring, fb->pitches[0]);
  6448. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6449. intel_ring_emit(ring, 0); /* aux display base address, unused */
  6450. intel_mark_page_flip_active(intel_crtc);
  6451. intel_ring_advance(ring);
  6452. return 0;
  6453. err_unpin:
  6454. intel_unpin_fb_obj(obj);
  6455. err:
  6456. return ret;
  6457. }
  6458. static int intel_gen3_queue_flip(struct drm_device *dev,
  6459. struct drm_crtc *crtc,
  6460. struct drm_framebuffer *fb,
  6461. struct drm_i915_gem_object *obj,
  6462. uint32_t flags)
  6463. {
  6464. struct drm_i915_private *dev_priv = dev->dev_private;
  6465. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6466. u32 flip_mask;
  6467. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6468. int ret;
  6469. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6470. if (ret)
  6471. goto err;
  6472. ret = intel_ring_begin(ring, 6);
  6473. if (ret)
  6474. goto err_unpin;
  6475. if (intel_crtc->plane)
  6476. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6477. else
  6478. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6479. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6480. intel_ring_emit(ring, MI_NOOP);
  6481. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
  6482. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6483. intel_ring_emit(ring, fb->pitches[0]);
  6484. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6485. intel_ring_emit(ring, MI_NOOP);
  6486. intel_mark_page_flip_active(intel_crtc);
  6487. intel_ring_advance(ring);
  6488. return 0;
  6489. err_unpin:
  6490. intel_unpin_fb_obj(obj);
  6491. err:
  6492. return ret;
  6493. }
  6494. static int intel_gen4_queue_flip(struct drm_device *dev,
  6495. struct drm_crtc *crtc,
  6496. struct drm_framebuffer *fb,
  6497. struct drm_i915_gem_object *obj,
  6498. uint32_t flags)
  6499. {
  6500. struct drm_i915_private *dev_priv = dev->dev_private;
  6501. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6502. uint32_t pf, pipesrc;
  6503. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6504. int ret;
  6505. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6506. if (ret)
  6507. goto err;
  6508. ret = intel_ring_begin(ring, 4);
  6509. if (ret)
  6510. goto err_unpin;
  6511. /* i965+ uses the linear or tiled offsets from the
  6512. * Display Registers (which do not change across a page-flip)
  6513. * so we need only reprogram the base address.
  6514. */
  6515. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6516. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6517. intel_ring_emit(ring, fb->pitches[0]);
  6518. intel_ring_emit(ring,
  6519. (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
  6520. obj->tiling_mode);
  6521. /* XXX Enabling the panel-fitter across page-flip is so far
  6522. * untested on non-native modes, so ignore it for now.
  6523. * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  6524. */
  6525. pf = 0;
  6526. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6527. intel_ring_emit(ring, pf | pipesrc);
  6528. intel_mark_page_flip_active(intel_crtc);
  6529. intel_ring_advance(ring);
  6530. return 0;
  6531. err_unpin:
  6532. intel_unpin_fb_obj(obj);
  6533. err:
  6534. return ret;
  6535. }
  6536. static int intel_gen6_queue_flip(struct drm_device *dev,
  6537. struct drm_crtc *crtc,
  6538. struct drm_framebuffer *fb,
  6539. struct drm_i915_gem_object *obj,
  6540. uint32_t flags)
  6541. {
  6542. struct drm_i915_private *dev_priv = dev->dev_private;
  6543. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6544. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6545. uint32_t pf, pipesrc;
  6546. int ret;
  6547. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6548. if (ret)
  6549. goto err;
  6550. ret = intel_ring_begin(ring, 4);
  6551. if (ret)
  6552. goto err_unpin;
  6553. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6554. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6555. intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
  6556. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6557. /* Contrary to the suggestions in the documentation,
  6558. * "Enable Panel Fitter" does not seem to be required when page
  6559. * flipping with a non-native mode, and worse causes a normal
  6560. * modeset to fail.
  6561. * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
  6562. */
  6563. pf = 0;
  6564. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6565. intel_ring_emit(ring, pf | pipesrc);
  6566. intel_mark_page_flip_active(intel_crtc);
  6567. intel_ring_advance(ring);
  6568. return 0;
  6569. err_unpin:
  6570. intel_unpin_fb_obj(obj);
  6571. err:
  6572. return ret;
  6573. }
  6574. static int intel_gen7_queue_flip(struct drm_device *dev,
  6575. struct drm_crtc *crtc,
  6576. struct drm_framebuffer *fb,
  6577. struct drm_i915_gem_object *obj,
  6578. uint32_t flags)
  6579. {
  6580. struct drm_i915_private *dev_priv = dev->dev_private;
  6581. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6582. struct intel_ring_buffer *ring;
  6583. uint32_t plane_bit = 0;
  6584. int len, ret;
  6585. ring = obj->ring;
  6586. if (ring == NULL || ring->id != RCS)
  6587. ring = &dev_priv->ring[BCS];
  6588. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6589. if (ret)
  6590. goto err;
  6591. switch(intel_crtc->plane) {
  6592. case PLANE_A:
  6593. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
  6594. break;
  6595. case PLANE_B:
  6596. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
  6597. break;
  6598. case PLANE_C:
  6599. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
  6600. break;
  6601. default:
  6602. WARN_ONCE(1, "unknown plane in flip command\n");
  6603. ret = -ENODEV;
  6604. goto err_unpin;
  6605. }
  6606. len = 4;
  6607. if (ring->id == RCS)
  6608. len += 6;
  6609. ret = intel_ring_begin(ring, len);
  6610. if (ret)
  6611. goto err_unpin;
  6612. /* Unmask the flip-done completion message. Note that the bspec says that
  6613. * we should do this for both the BCS and RCS, and that we must not unmask
  6614. * more than one flip event at any time (or ensure that one flip message
  6615. * can be sent by waiting for flip-done prior to queueing new flips).
  6616. * Experimentation says that BCS works despite DERRMR masking all
  6617. * flip-done completion events and that unmasking all planes at once
  6618. * for the RCS also doesn't appear to drop events. Setting the DERRMR
  6619. * to zero does lead to lockups within MI_DISPLAY_FLIP.
  6620. */
  6621. if (ring->id == RCS) {
  6622. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  6623. intel_ring_emit(ring, DERRMR);
  6624. intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
  6625. DERRMR_PIPEB_PRI_FLIP_DONE |
  6626. DERRMR_PIPEC_PRI_FLIP_DONE));
  6627. intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
  6628. intel_ring_emit(ring, DERRMR);
  6629. intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
  6630. }
  6631. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
  6632. intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
  6633. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6634. intel_ring_emit(ring, (MI_NOOP));
  6635. intel_mark_page_flip_active(intel_crtc);
  6636. intel_ring_advance(ring);
  6637. return 0;
  6638. err_unpin:
  6639. intel_unpin_fb_obj(obj);
  6640. err:
  6641. return ret;
  6642. }
  6643. static int intel_default_queue_flip(struct drm_device *dev,
  6644. struct drm_crtc *crtc,
  6645. struct drm_framebuffer *fb,
  6646. struct drm_i915_gem_object *obj,
  6647. uint32_t flags)
  6648. {
  6649. return -ENODEV;
  6650. }
  6651. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  6652. struct drm_framebuffer *fb,
  6653. struct drm_pending_vblank_event *event,
  6654. uint32_t page_flip_flags)
  6655. {
  6656. struct drm_device *dev = crtc->dev;
  6657. struct drm_i915_private *dev_priv = dev->dev_private;
  6658. struct drm_framebuffer *old_fb = crtc->fb;
  6659. struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
  6660. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6661. struct intel_unpin_work *work;
  6662. unsigned long flags;
  6663. int ret;
  6664. /* Can't change pixel format via MI display flips. */
  6665. if (fb->pixel_format != crtc->fb->pixel_format)
  6666. return -EINVAL;
  6667. /*
  6668. * TILEOFF/LINOFF registers can't be changed via MI display flips.
  6669. * Note that pitch changes could also affect these register.
  6670. */
  6671. if (INTEL_INFO(dev)->gen > 3 &&
  6672. (fb->offsets[0] != crtc->fb->offsets[0] ||
  6673. fb->pitches[0] != crtc->fb->pitches[0]))
  6674. return -EINVAL;
  6675. work = kzalloc(sizeof *work, GFP_KERNEL);
  6676. if (work == NULL)
  6677. return -ENOMEM;
  6678. work->event = event;
  6679. work->crtc = crtc;
  6680. work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
  6681. INIT_WORK(&work->work, intel_unpin_work_fn);
  6682. ret = drm_vblank_get(dev, intel_crtc->pipe);
  6683. if (ret)
  6684. goto free_work;
  6685. /* We borrow the event spin lock for protecting unpin_work */
  6686. spin_lock_irqsave(&dev->event_lock, flags);
  6687. if (intel_crtc->unpin_work) {
  6688. spin_unlock_irqrestore(&dev->event_lock, flags);
  6689. kfree(work);
  6690. drm_vblank_put(dev, intel_crtc->pipe);
  6691. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  6692. return -EBUSY;
  6693. }
  6694. intel_crtc->unpin_work = work;
  6695. spin_unlock_irqrestore(&dev->event_lock, flags);
  6696. if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
  6697. flush_workqueue(dev_priv->wq);
  6698. ret = i915_mutex_lock_interruptible(dev);
  6699. if (ret)
  6700. goto cleanup;
  6701. /* Reference the objects for the scheduled work. */
  6702. drm_gem_object_reference(&work->old_fb_obj->base);
  6703. drm_gem_object_reference(&obj->base);
  6704. crtc->fb = fb;
  6705. work->pending_flip_obj = obj;
  6706. work->enable_stall_check = true;
  6707. atomic_inc(&intel_crtc->unpin_work_count);
  6708. intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
  6709. ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
  6710. if (ret)
  6711. goto cleanup_pending;
  6712. intel_disable_fbc(dev);
  6713. intel_mark_fb_busy(obj, NULL);
  6714. mutex_unlock(&dev->struct_mutex);
  6715. trace_i915_flip_request(intel_crtc->plane, obj);
  6716. return 0;
  6717. cleanup_pending:
  6718. atomic_dec(&intel_crtc->unpin_work_count);
  6719. crtc->fb = old_fb;
  6720. drm_gem_object_unreference(&work->old_fb_obj->base);
  6721. drm_gem_object_unreference(&obj->base);
  6722. mutex_unlock(&dev->struct_mutex);
  6723. cleanup:
  6724. spin_lock_irqsave(&dev->event_lock, flags);
  6725. intel_crtc->unpin_work = NULL;
  6726. spin_unlock_irqrestore(&dev->event_lock, flags);
  6727. drm_vblank_put(dev, intel_crtc->pipe);
  6728. free_work:
  6729. kfree(work);
  6730. return ret;
  6731. }
  6732. static struct drm_crtc_helper_funcs intel_helper_funcs = {
  6733. .mode_set_base_atomic = intel_pipe_set_base_atomic,
  6734. .load_lut = intel_crtc_load_lut,
  6735. };
  6736. static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
  6737. struct drm_crtc *crtc)
  6738. {
  6739. struct drm_device *dev;
  6740. struct drm_crtc *tmp;
  6741. int crtc_mask = 1;
  6742. WARN(!crtc, "checking null crtc?\n");
  6743. dev = crtc->dev;
  6744. list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
  6745. if (tmp == crtc)
  6746. break;
  6747. crtc_mask <<= 1;
  6748. }
  6749. if (encoder->possible_crtcs & crtc_mask)
  6750. return true;
  6751. return false;
  6752. }
  6753. /**
  6754. * intel_modeset_update_staged_output_state
  6755. *
  6756. * Updates the staged output configuration state, e.g. after we've read out the
  6757. * current hw state.
  6758. */
  6759. static void intel_modeset_update_staged_output_state(struct drm_device *dev)
  6760. {
  6761. struct intel_encoder *encoder;
  6762. struct intel_connector *connector;
  6763. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6764. base.head) {
  6765. connector->new_encoder =
  6766. to_intel_encoder(connector->base.encoder);
  6767. }
  6768. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6769. base.head) {
  6770. encoder->new_crtc =
  6771. to_intel_crtc(encoder->base.crtc);
  6772. }
  6773. }
  6774. /**
  6775. * intel_modeset_commit_output_state
  6776. *
  6777. * This function copies the stage display pipe configuration to the real one.
  6778. */
  6779. static void intel_modeset_commit_output_state(struct drm_device *dev)
  6780. {
  6781. struct intel_encoder *encoder;
  6782. struct intel_connector *connector;
  6783. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6784. base.head) {
  6785. connector->base.encoder = &connector->new_encoder->base;
  6786. }
  6787. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6788. base.head) {
  6789. encoder->base.crtc = &encoder->new_crtc->base;
  6790. }
  6791. }
  6792. static void
  6793. connected_sink_compute_bpp(struct intel_connector * connector,
  6794. struct intel_crtc_config *pipe_config)
  6795. {
  6796. int bpp = pipe_config->pipe_bpp;
  6797. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
  6798. connector->base.base.id,
  6799. drm_get_connector_name(&connector->base));
  6800. /* Don't use an invalid EDID bpc value */
  6801. if (connector->base.display_info.bpc &&
  6802. connector->base.display_info.bpc * 3 < bpp) {
  6803. DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
  6804. bpp, connector->base.display_info.bpc*3);
  6805. pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
  6806. }
  6807. /* Clamp bpp to 8 on screens without EDID 1.4 */
  6808. if (connector->base.display_info.bpc == 0 && bpp > 24) {
  6809. DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
  6810. bpp);
  6811. pipe_config->pipe_bpp = 24;
  6812. }
  6813. }
  6814. static int
  6815. compute_baseline_pipe_bpp(struct intel_crtc *crtc,
  6816. struct drm_framebuffer *fb,
  6817. struct intel_crtc_config *pipe_config)
  6818. {
  6819. struct drm_device *dev = crtc->base.dev;
  6820. struct intel_connector *connector;
  6821. int bpp;
  6822. switch (fb->pixel_format) {
  6823. case DRM_FORMAT_C8:
  6824. bpp = 8*3; /* since we go through a colormap */
  6825. break;
  6826. case DRM_FORMAT_XRGB1555:
  6827. case DRM_FORMAT_ARGB1555:
  6828. /* checked in intel_framebuffer_init already */
  6829. if (WARN_ON(INTEL_INFO(dev)->gen > 3))
  6830. return -EINVAL;
  6831. case DRM_FORMAT_RGB565:
  6832. bpp = 6*3; /* min is 18bpp */
  6833. break;
  6834. case DRM_FORMAT_XBGR8888:
  6835. case DRM_FORMAT_ABGR8888:
  6836. /* checked in intel_framebuffer_init already */
  6837. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  6838. return -EINVAL;
  6839. case DRM_FORMAT_XRGB8888:
  6840. case DRM_FORMAT_ARGB8888:
  6841. bpp = 8*3;
  6842. break;
  6843. case DRM_FORMAT_XRGB2101010:
  6844. case DRM_FORMAT_ARGB2101010:
  6845. case DRM_FORMAT_XBGR2101010:
  6846. case DRM_FORMAT_ABGR2101010:
  6847. /* checked in intel_framebuffer_init already */
  6848. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  6849. return -EINVAL;
  6850. bpp = 10*3;
  6851. break;
  6852. /* TODO: gen4+ supports 16 bpc floating point, too. */
  6853. default:
  6854. DRM_DEBUG_KMS("unsupported depth\n");
  6855. return -EINVAL;
  6856. }
  6857. pipe_config->pipe_bpp = bpp;
  6858. /* Clamp display bpp to EDID value */
  6859. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6860. base.head) {
  6861. if (!connector->new_encoder ||
  6862. connector->new_encoder->new_crtc != crtc)
  6863. continue;
  6864. connected_sink_compute_bpp(connector, pipe_config);
  6865. }
  6866. return bpp;
  6867. }
  6868. static void intel_dump_pipe_config(struct intel_crtc *crtc,
  6869. struct intel_crtc_config *pipe_config,
  6870. const char *context)
  6871. {
  6872. DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
  6873. context, pipe_name(crtc->pipe));
  6874. DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
  6875. DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
  6876. pipe_config->pipe_bpp, pipe_config->dither);
  6877. DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
  6878. pipe_config->has_pch_encoder,
  6879. pipe_config->fdi_lanes,
  6880. pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
  6881. pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
  6882. pipe_config->fdi_m_n.tu);
  6883. DRM_DEBUG_KMS("requested mode:\n");
  6884. drm_mode_debug_printmodeline(&pipe_config->requested_mode);
  6885. DRM_DEBUG_KMS("adjusted mode:\n");
  6886. drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
  6887. DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
  6888. pipe_config->gmch_pfit.control,
  6889. pipe_config->gmch_pfit.pgm_ratios,
  6890. pipe_config->gmch_pfit.lvds_border_bits);
  6891. DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
  6892. pipe_config->pch_pfit.pos,
  6893. pipe_config->pch_pfit.size);
  6894. DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
  6895. }
  6896. static bool check_encoder_cloning(struct drm_crtc *crtc)
  6897. {
  6898. int num_encoders = 0;
  6899. bool uncloneable_encoders = false;
  6900. struct intel_encoder *encoder;
  6901. list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
  6902. base.head) {
  6903. if (&encoder->new_crtc->base != crtc)
  6904. continue;
  6905. num_encoders++;
  6906. if (!encoder->cloneable)
  6907. uncloneable_encoders = true;
  6908. }
  6909. return !(num_encoders > 1 && uncloneable_encoders);
  6910. }
  6911. static struct intel_crtc_config *
  6912. intel_modeset_pipe_config(struct drm_crtc *crtc,
  6913. struct drm_framebuffer *fb,
  6914. struct drm_display_mode *mode)
  6915. {
  6916. struct drm_device *dev = crtc->dev;
  6917. struct intel_encoder *encoder;
  6918. struct intel_crtc_config *pipe_config;
  6919. int plane_bpp, ret = -EINVAL;
  6920. bool retry = true;
  6921. if (!check_encoder_cloning(crtc)) {
  6922. DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
  6923. return ERR_PTR(-EINVAL);
  6924. }
  6925. pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
  6926. if (!pipe_config)
  6927. return ERR_PTR(-ENOMEM);
  6928. drm_mode_copy(&pipe_config->adjusted_mode, mode);
  6929. drm_mode_copy(&pipe_config->requested_mode, mode);
  6930. pipe_config->cpu_transcoder =
  6931. (enum transcoder) to_intel_crtc(crtc)->pipe;
  6932. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  6933. /*
  6934. * Sanitize sync polarity flags based on requested ones. If neither
  6935. * positive or negative polarity is requested, treat this as meaning
  6936. * negative polarity.
  6937. */
  6938. if (!(pipe_config->adjusted_mode.flags &
  6939. (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
  6940. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
  6941. if (!(pipe_config->adjusted_mode.flags &
  6942. (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
  6943. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
  6944. /* Compute a starting value for pipe_config->pipe_bpp taking the source
  6945. * plane pixel format and any sink constraints into account. Returns the
  6946. * source plane bpp so that dithering can be selected on mismatches
  6947. * after encoders and crtc also have had their say. */
  6948. plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
  6949. fb, pipe_config);
  6950. if (plane_bpp < 0)
  6951. goto fail;
  6952. encoder_retry:
  6953. /* Ensure the port clock defaults are reset when retrying. */
  6954. pipe_config->port_clock = 0;
  6955. pipe_config->pixel_multiplier = 1;
  6956. /* Fill in default crtc timings, allow encoders to overwrite them. */
  6957. drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, 0);
  6958. /* Pass our mode to the connectors and the CRTC to give them a chance to
  6959. * adjust it according to limitations or connector properties, and also
  6960. * a chance to reject the mode entirely.
  6961. */
  6962. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6963. base.head) {
  6964. if (&encoder->new_crtc->base != crtc)
  6965. continue;
  6966. if (!(encoder->compute_config(encoder, pipe_config))) {
  6967. DRM_DEBUG_KMS("Encoder config failure\n");
  6968. goto fail;
  6969. }
  6970. }
  6971. /* Set default port clock if not overwritten by the encoder. Needs to be
  6972. * done afterwards in case the encoder adjusts the mode. */
  6973. if (!pipe_config->port_clock)
  6974. pipe_config->port_clock = pipe_config->adjusted_mode.clock;
  6975. ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
  6976. if (ret < 0) {
  6977. DRM_DEBUG_KMS("CRTC fixup failed\n");
  6978. goto fail;
  6979. }
  6980. if (ret == RETRY) {
  6981. if (WARN(!retry, "loop in pipe configuration computation\n")) {
  6982. ret = -EINVAL;
  6983. goto fail;
  6984. }
  6985. DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
  6986. retry = false;
  6987. goto encoder_retry;
  6988. }
  6989. pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
  6990. DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
  6991. plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
  6992. return pipe_config;
  6993. fail:
  6994. kfree(pipe_config);
  6995. return ERR_PTR(ret);
  6996. }
  6997. /* Computes which crtcs are affected and sets the relevant bits in the mask. For
  6998. * simplicity we use the crtc's pipe number (because it's easier to obtain). */
  6999. static void
  7000. intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
  7001. unsigned *prepare_pipes, unsigned *disable_pipes)
  7002. {
  7003. struct intel_crtc *intel_crtc;
  7004. struct drm_device *dev = crtc->dev;
  7005. struct intel_encoder *encoder;
  7006. struct intel_connector *connector;
  7007. struct drm_crtc *tmp_crtc;
  7008. *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
  7009. /* Check which crtcs have changed outputs connected to them, these need
  7010. * to be part of the prepare_pipes mask. We don't (yet) support global
  7011. * modeset across multiple crtcs, so modeset_pipes will only have one
  7012. * bit set at most. */
  7013. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7014. base.head) {
  7015. if (connector->base.encoder == &connector->new_encoder->base)
  7016. continue;
  7017. if (connector->base.encoder) {
  7018. tmp_crtc = connector->base.encoder->crtc;
  7019. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  7020. }
  7021. if (connector->new_encoder)
  7022. *prepare_pipes |=
  7023. 1 << connector->new_encoder->new_crtc->pipe;
  7024. }
  7025. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7026. base.head) {
  7027. if (encoder->base.crtc == &encoder->new_crtc->base)
  7028. continue;
  7029. if (encoder->base.crtc) {
  7030. tmp_crtc = encoder->base.crtc;
  7031. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  7032. }
  7033. if (encoder->new_crtc)
  7034. *prepare_pipes |= 1 << encoder->new_crtc->pipe;
  7035. }
  7036. /* Check for any pipes that will be fully disabled ... */
  7037. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  7038. base.head) {
  7039. bool used = false;
  7040. /* Don't try to disable disabled crtcs. */
  7041. if (!intel_crtc->base.enabled)
  7042. continue;
  7043. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7044. base.head) {
  7045. if (encoder->new_crtc == intel_crtc)
  7046. used = true;
  7047. }
  7048. if (!used)
  7049. *disable_pipes |= 1 << intel_crtc->pipe;
  7050. }
  7051. /* set_mode is also used to update properties on life display pipes. */
  7052. intel_crtc = to_intel_crtc(crtc);
  7053. if (crtc->enabled)
  7054. *prepare_pipes |= 1 << intel_crtc->pipe;
  7055. /*
  7056. * For simplicity do a full modeset on any pipe where the output routing
  7057. * changed. We could be more clever, but that would require us to be
  7058. * more careful with calling the relevant encoder->mode_set functions.
  7059. */
  7060. if (*prepare_pipes)
  7061. *modeset_pipes = *prepare_pipes;
  7062. /* ... and mask these out. */
  7063. *modeset_pipes &= ~(*disable_pipes);
  7064. *prepare_pipes &= ~(*disable_pipes);
  7065. /*
  7066. * HACK: We don't (yet) fully support global modesets. intel_set_config
  7067. * obies this rule, but the modeset restore mode of
  7068. * intel_modeset_setup_hw_state does not.
  7069. */
  7070. *modeset_pipes &= 1 << intel_crtc->pipe;
  7071. *prepare_pipes &= 1 << intel_crtc->pipe;
  7072. DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
  7073. *modeset_pipes, *prepare_pipes, *disable_pipes);
  7074. }
  7075. static bool intel_crtc_in_use(struct drm_crtc *crtc)
  7076. {
  7077. struct drm_encoder *encoder;
  7078. struct drm_device *dev = crtc->dev;
  7079. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
  7080. if (encoder->crtc == crtc)
  7081. return true;
  7082. return false;
  7083. }
  7084. static void
  7085. intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
  7086. {
  7087. struct intel_encoder *intel_encoder;
  7088. struct intel_crtc *intel_crtc;
  7089. struct drm_connector *connector;
  7090. list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
  7091. base.head) {
  7092. if (!intel_encoder->base.crtc)
  7093. continue;
  7094. intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
  7095. if (prepare_pipes & (1 << intel_crtc->pipe))
  7096. intel_encoder->connectors_active = false;
  7097. }
  7098. intel_modeset_commit_output_state(dev);
  7099. /* Update computed state. */
  7100. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  7101. base.head) {
  7102. intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
  7103. }
  7104. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  7105. if (!connector->encoder || !connector->encoder->crtc)
  7106. continue;
  7107. intel_crtc = to_intel_crtc(connector->encoder->crtc);
  7108. if (prepare_pipes & (1 << intel_crtc->pipe)) {
  7109. struct drm_property *dpms_property =
  7110. dev->mode_config.dpms_property;
  7111. connector->dpms = DRM_MODE_DPMS_ON;
  7112. drm_object_property_set_value(&connector->base,
  7113. dpms_property,
  7114. DRM_MODE_DPMS_ON);
  7115. intel_encoder = to_intel_encoder(connector->encoder);
  7116. intel_encoder->connectors_active = true;
  7117. }
  7118. }
  7119. }
  7120. static bool intel_fuzzy_clock_check(struct intel_crtc_config *cur,
  7121. struct intel_crtc_config *new)
  7122. {
  7123. int clock1, clock2, diff;
  7124. clock1 = cur->adjusted_mode.clock;
  7125. clock2 = new->adjusted_mode.clock;
  7126. if (clock1 == clock2)
  7127. return true;
  7128. if (!clock1 || !clock2)
  7129. return false;
  7130. diff = abs(clock1 - clock2);
  7131. if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
  7132. return true;
  7133. return false;
  7134. }
  7135. #define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
  7136. list_for_each_entry((intel_crtc), \
  7137. &(dev)->mode_config.crtc_list, \
  7138. base.head) \
  7139. if (mask & (1 <<(intel_crtc)->pipe))
  7140. static bool
  7141. intel_pipe_config_compare(struct drm_device *dev,
  7142. struct intel_crtc_config *current_config,
  7143. struct intel_crtc_config *pipe_config)
  7144. {
  7145. #define PIPE_CONF_CHECK_X(name) \
  7146. if (current_config->name != pipe_config->name) { \
  7147. DRM_ERROR("mismatch in " #name " " \
  7148. "(expected 0x%08x, found 0x%08x)\n", \
  7149. current_config->name, \
  7150. pipe_config->name); \
  7151. return false; \
  7152. }
  7153. #define PIPE_CONF_CHECK_I(name) \
  7154. if (current_config->name != pipe_config->name) { \
  7155. DRM_ERROR("mismatch in " #name " " \
  7156. "(expected %i, found %i)\n", \
  7157. current_config->name, \
  7158. pipe_config->name); \
  7159. return false; \
  7160. }
  7161. #define PIPE_CONF_CHECK_FLAGS(name, mask) \
  7162. if ((current_config->name ^ pipe_config->name) & (mask)) { \
  7163. DRM_ERROR("mismatch in " #name "(" #mask ") " \
  7164. "(expected %i, found %i)\n", \
  7165. current_config->name & (mask), \
  7166. pipe_config->name & (mask)); \
  7167. return false; \
  7168. }
  7169. #define PIPE_CONF_QUIRK(quirk) \
  7170. ((current_config->quirks | pipe_config->quirks) & (quirk))
  7171. PIPE_CONF_CHECK_I(cpu_transcoder);
  7172. PIPE_CONF_CHECK_I(has_pch_encoder);
  7173. PIPE_CONF_CHECK_I(fdi_lanes);
  7174. PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
  7175. PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
  7176. PIPE_CONF_CHECK_I(fdi_m_n.link_m);
  7177. PIPE_CONF_CHECK_I(fdi_m_n.link_n);
  7178. PIPE_CONF_CHECK_I(fdi_m_n.tu);
  7179. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
  7180. PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
  7181. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
  7182. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
  7183. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
  7184. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
  7185. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
  7186. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
  7187. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
  7188. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
  7189. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
  7190. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
  7191. PIPE_CONF_CHECK_I(pixel_multiplier);
  7192. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7193. DRM_MODE_FLAG_INTERLACE);
  7194. if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
  7195. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7196. DRM_MODE_FLAG_PHSYNC);
  7197. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7198. DRM_MODE_FLAG_NHSYNC);
  7199. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7200. DRM_MODE_FLAG_PVSYNC);
  7201. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7202. DRM_MODE_FLAG_NVSYNC);
  7203. }
  7204. PIPE_CONF_CHECK_I(requested_mode.hdisplay);
  7205. PIPE_CONF_CHECK_I(requested_mode.vdisplay);
  7206. PIPE_CONF_CHECK_I(gmch_pfit.control);
  7207. /* pfit ratios are autocomputed by the hw on gen4+ */
  7208. if (INTEL_INFO(dev)->gen < 4)
  7209. PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
  7210. PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
  7211. PIPE_CONF_CHECK_I(pch_pfit.pos);
  7212. PIPE_CONF_CHECK_I(pch_pfit.size);
  7213. PIPE_CONF_CHECK_I(ips_enabled);
  7214. PIPE_CONF_CHECK_I(shared_dpll);
  7215. PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
  7216. PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
  7217. PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
  7218. PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
  7219. #undef PIPE_CONF_CHECK_X
  7220. #undef PIPE_CONF_CHECK_I
  7221. #undef PIPE_CONF_CHECK_FLAGS
  7222. #undef PIPE_CONF_QUIRK
  7223. if (!IS_HASWELL(dev)) {
  7224. if (!intel_fuzzy_clock_check(current_config, pipe_config)) {
  7225. DRM_ERROR("mismatch in clock (expected %d, found %d)\n",
  7226. current_config->adjusted_mode.clock,
  7227. pipe_config->adjusted_mode.clock);
  7228. return false;
  7229. }
  7230. }
  7231. return true;
  7232. }
  7233. static void
  7234. check_connector_state(struct drm_device *dev)
  7235. {
  7236. struct intel_connector *connector;
  7237. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7238. base.head) {
  7239. /* This also checks the encoder/connector hw state with the
  7240. * ->get_hw_state callbacks. */
  7241. intel_connector_check_state(connector);
  7242. WARN(&connector->new_encoder->base != connector->base.encoder,
  7243. "connector's staged encoder doesn't match current encoder\n");
  7244. }
  7245. }
  7246. static void
  7247. check_encoder_state(struct drm_device *dev)
  7248. {
  7249. struct intel_encoder *encoder;
  7250. struct intel_connector *connector;
  7251. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7252. base.head) {
  7253. bool enabled = false;
  7254. bool active = false;
  7255. enum pipe pipe, tracked_pipe;
  7256. DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
  7257. encoder->base.base.id,
  7258. drm_get_encoder_name(&encoder->base));
  7259. WARN(&encoder->new_crtc->base != encoder->base.crtc,
  7260. "encoder's stage crtc doesn't match current crtc\n");
  7261. WARN(encoder->connectors_active && !encoder->base.crtc,
  7262. "encoder's active_connectors set, but no crtc\n");
  7263. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7264. base.head) {
  7265. if (connector->base.encoder != &encoder->base)
  7266. continue;
  7267. enabled = true;
  7268. if (connector->base.dpms != DRM_MODE_DPMS_OFF)
  7269. active = true;
  7270. }
  7271. WARN(!!encoder->base.crtc != enabled,
  7272. "encoder's enabled state mismatch "
  7273. "(expected %i, found %i)\n",
  7274. !!encoder->base.crtc, enabled);
  7275. WARN(active && !encoder->base.crtc,
  7276. "active encoder with no crtc\n");
  7277. WARN(encoder->connectors_active != active,
  7278. "encoder's computed active state doesn't match tracked active state "
  7279. "(expected %i, found %i)\n", active, encoder->connectors_active);
  7280. active = encoder->get_hw_state(encoder, &pipe);
  7281. WARN(active != encoder->connectors_active,
  7282. "encoder's hw state doesn't match sw tracking "
  7283. "(expected %i, found %i)\n",
  7284. encoder->connectors_active, active);
  7285. if (!encoder->base.crtc)
  7286. continue;
  7287. tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
  7288. WARN(active && pipe != tracked_pipe,
  7289. "active encoder's pipe doesn't match"
  7290. "(expected %i, found %i)\n",
  7291. tracked_pipe, pipe);
  7292. }
  7293. }
  7294. static void
  7295. check_crtc_state(struct drm_device *dev)
  7296. {
  7297. drm_i915_private_t *dev_priv = dev->dev_private;
  7298. struct intel_crtc *crtc;
  7299. struct intel_encoder *encoder;
  7300. struct intel_crtc_config pipe_config;
  7301. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  7302. base.head) {
  7303. bool enabled = false;
  7304. bool active = false;
  7305. memset(&pipe_config, 0, sizeof(pipe_config));
  7306. DRM_DEBUG_KMS("[CRTC:%d]\n",
  7307. crtc->base.base.id);
  7308. WARN(crtc->active && !crtc->base.enabled,
  7309. "active crtc, but not enabled in sw tracking\n");
  7310. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7311. base.head) {
  7312. if (encoder->base.crtc != &crtc->base)
  7313. continue;
  7314. enabled = true;
  7315. if (encoder->connectors_active)
  7316. active = true;
  7317. }
  7318. WARN(active != crtc->active,
  7319. "crtc's computed active state doesn't match tracked active state "
  7320. "(expected %i, found %i)\n", active, crtc->active);
  7321. WARN(enabled != crtc->base.enabled,
  7322. "crtc's computed enabled state doesn't match tracked enabled state "
  7323. "(expected %i, found %i)\n", enabled, crtc->base.enabled);
  7324. active = dev_priv->display.get_pipe_config(crtc,
  7325. &pipe_config);
  7326. /* hw state is inconsistent with the pipe A quirk */
  7327. if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  7328. active = crtc->active;
  7329. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7330. base.head) {
  7331. enum pipe pipe;
  7332. if (encoder->base.crtc != &crtc->base)
  7333. continue;
  7334. if (encoder->get_config &&
  7335. encoder->get_hw_state(encoder, &pipe))
  7336. encoder->get_config(encoder, &pipe_config);
  7337. }
  7338. if (dev_priv->display.get_clock)
  7339. dev_priv->display.get_clock(crtc, &pipe_config);
  7340. WARN(crtc->active != active,
  7341. "crtc active state doesn't match with hw state "
  7342. "(expected %i, found %i)\n", crtc->active, active);
  7343. if (active &&
  7344. !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
  7345. WARN(1, "pipe state doesn't match!\n");
  7346. intel_dump_pipe_config(crtc, &pipe_config,
  7347. "[hw state]");
  7348. intel_dump_pipe_config(crtc, &crtc->config,
  7349. "[sw state]");
  7350. }
  7351. }
  7352. }
  7353. static void
  7354. check_shared_dpll_state(struct drm_device *dev)
  7355. {
  7356. drm_i915_private_t *dev_priv = dev->dev_private;
  7357. struct intel_crtc *crtc;
  7358. struct intel_dpll_hw_state dpll_hw_state;
  7359. int i;
  7360. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  7361. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  7362. int enabled_crtcs = 0, active_crtcs = 0;
  7363. bool active;
  7364. memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
  7365. DRM_DEBUG_KMS("%s\n", pll->name);
  7366. active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
  7367. WARN(pll->active > pll->refcount,
  7368. "more active pll users than references: %i vs %i\n",
  7369. pll->active, pll->refcount);
  7370. WARN(pll->active && !pll->on,
  7371. "pll in active use but not on in sw tracking\n");
  7372. WARN(pll->on && !pll->active,
  7373. "pll in on but not on in use in sw tracking\n");
  7374. WARN(pll->on != active,
  7375. "pll on state mismatch (expected %i, found %i)\n",
  7376. pll->on, active);
  7377. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  7378. base.head) {
  7379. if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
  7380. enabled_crtcs++;
  7381. if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
  7382. active_crtcs++;
  7383. }
  7384. WARN(pll->active != active_crtcs,
  7385. "pll active crtcs mismatch (expected %i, found %i)\n",
  7386. pll->active, active_crtcs);
  7387. WARN(pll->refcount != enabled_crtcs,
  7388. "pll enabled crtcs mismatch (expected %i, found %i)\n",
  7389. pll->refcount, enabled_crtcs);
  7390. WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
  7391. sizeof(dpll_hw_state)),
  7392. "pll hw state mismatch\n");
  7393. }
  7394. }
  7395. void
  7396. intel_modeset_check_state(struct drm_device *dev)
  7397. {
  7398. check_connector_state(dev);
  7399. check_encoder_state(dev);
  7400. check_crtc_state(dev);
  7401. check_shared_dpll_state(dev);
  7402. }
  7403. static int __intel_set_mode(struct drm_crtc *crtc,
  7404. struct drm_display_mode *mode,
  7405. int x, int y, struct drm_framebuffer *fb)
  7406. {
  7407. struct drm_device *dev = crtc->dev;
  7408. drm_i915_private_t *dev_priv = dev->dev_private;
  7409. struct drm_display_mode *saved_mode, *saved_hwmode;
  7410. struct intel_crtc_config *pipe_config = NULL;
  7411. struct intel_crtc *intel_crtc;
  7412. unsigned disable_pipes, prepare_pipes, modeset_pipes;
  7413. int ret = 0;
  7414. saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
  7415. if (!saved_mode)
  7416. return -ENOMEM;
  7417. saved_hwmode = saved_mode + 1;
  7418. intel_modeset_affected_pipes(crtc, &modeset_pipes,
  7419. &prepare_pipes, &disable_pipes);
  7420. *saved_hwmode = crtc->hwmode;
  7421. *saved_mode = crtc->mode;
  7422. /* Hack: Because we don't (yet) support global modeset on multiple
  7423. * crtcs, we don't keep track of the new mode for more than one crtc.
  7424. * Hence simply check whether any bit is set in modeset_pipes in all the
  7425. * pieces of code that are not yet converted to deal with mutliple crtcs
  7426. * changing their mode at the same time. */
  7427. if (modeset_pipes) {
  7428. pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
  7429. if (IS_ERR(pipe_config)) {
  7430. ret = PTR_ERR(pipe_config);
  7431. pipe_config = NULL;
  7432. goto out;
  7433. }
  7434. intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
  7435. "[modeset]");
  7436. }
  7437. for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
  7438. intel_crtc_disable(&intel_crtc->base);
  7439. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
  7440. if (intel_crtc->base.enabled)
  7441. dev_priv->display.crtc_disable(&intel_crtc->base);
  7442. }
  7443. /* crtc->mode is already used by the ->mode_set callbacks, hence we need
  7444. * to set it here already despite that we pass it down the callchain.
  7445. */
  7446. if (modeset_pipes) {
  7447. crtc->mode = *mode;
  7448. /* mode_set/enable/disable functions rely on a correct pipe
  7449. * config. */
  7450. to_intel_crtc(crtc)->config = *pipe_config;
  7451. }
  7452. /* Only after disabling all output pipelines that will be changed can we
  7453. * update the the output configuration. */
  7454. intel_modeset_update_state(dev, prepare_pipes);
  7455. if (dev_priv->display.modeset_global_resources)
  7456. dev_priv->display.modeset_global_resources(dev);
  7457. /* Set up the DPLL and any encoders state that needs to adjust or depend
  7458. * on the DPLL.
  7459. */
  7460. for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
  7461. ret = intel_crtc_mode_set(&intel_crtc->base,
  7462. x, y, fb);
  7463. if (ret)
  7464. goto done;
  7465. }
  7466. /* Now enable the clocks, plane, pipe, and connectors that we set up. */
  7467. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
  7468. dev_priv->display.crtc_enable(&intel_crtc->base);
  7469. if (modeset_pipes) {
  7470. /* Store real post-adjustment hardware mode. */
  7471. crtc->hwmode = pipe_config->adjusted_mode;
  7472. /* Calculate and store various constants which
  7473. * are later needed by vblank and swap-completion
  7474. * timestamping. They are derived from true hwmode.
  7475. */
  7476. drm_calc_timestamping_constants(crtc);
  7477. }
  7478. /* FIXME: add subpixel order */
  7479. done:
  7480. if (ret && crtc->enabled) {
  7481. crtc->hwmode = *saved_hwmode;
  7482. crtc->mode = *saved_mode;
  7483. }
  7484. out:
  7485. kfree(pipe_config);
  7486. kfree(saved_mode);
  7487. return ret;
  7488. }
  7489. static int intel_set_mode(struct drm_crtc *crtc,
  7490. struct drm_display_mode *mode,
  7491. int x, int y, struct drm_framebuffer *fb)
  7492. {
  7493. int ret;
  7494. ret = __intel_set_mode(crtc, mode, x, y, fb);
  7495. if (ret == 0)
  7496. intel_modeset_check_state(crtc->dev);
  7497. return ret;
  7498. }
  7499. void intel_crtc_restore_mode(struct drm_crtc *crtc)
  7500. {
  7501. intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
  7502. }
  7503. #undef for_each_intel_crtc_masked
  7504. static void intel_set_config_free(struct intel_set_config *config)
  7505. {
  7506. if (!config)
  7507. return;
  7508. kfree(config->save_connector_encoders);
  7509. kfree(config->save_encoder_crtcs);
  7510. kfree(config);
  7511. }
  7512. static int intel_set_config_save_state(struct drm_device *dev,
  7513. struct intel_set_config *config)
  7514. {
  7515. struct drm_encoder *encoder;
  7516. struct drm_connector *connector;
  7517. int count;
  7518. config->save_encoder_crtcs =
  7519. kcalloc(dev->mode_config.num_encoder,
  7520. sizeof(struct drm_crtc *), GFP_KERNEL);
  7521. if (!config->save_encoder_crtcs)
  7522. return -ENOMEM;
  7523. config->save_connector_encoders =
  7524. kcalloc(dev->mode_config.num_connector,
  7525. sizeof(struct drm_encoder *), GFP_KERNEL);
  7526. if (!config->save_connector_encoders)
  7527. return -ENOMEM;
  7528. /* Copy data. Note that driver private data is not affected.
  7529. * Should anything bad happen only the expected state is
  7530. * restored, not the drivers personal bookkeeping.
  7531. */
  7532. count = 0;
  7533. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  7534. config->save_encoder_crtcs[count++] = encoder->crtc;
  7535. }
  7536. count = 0;
  7537. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  7538. config->save_connector_encoders[count++] = connector->encoder;
  7539. }
  7540. return 0;
  7541. }
  7542. static void intel_set_config_restore_state(struct drm_device *dev,
  7543. struct intel_set_config *config)
  7544. {
  7545. struct intel_encoder *encoder;
  7546. struct intel_connector *connector;
  7547. int count;
  7548. count = 0;
  7549. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  7550. encoder->new_crtc =
  7551. to_intel_crtc(config->save_encoder_crtcs[count++]);
  7552. }
  7553. count = 0;
  7554. list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
  7555. connector->new_encoder =
  7556. to_intel_encoder(config->save_connector_encoders[count++]);
  7557. }
  7558. }
  7559. static bool
  7560. is_crtc_connector_off(struct drm_mode_set *set)
  7561. {
  7562. int i;
  7563. if (set->num_connectors == 0)
  7564. return false;
  7565. if (WARN_ON(set->connectors == NULL))
  7566. return false;
  7567. for (i = 0; i < set->num_connectors; i++)
  7568. if (set->connectors[i]->encoder &&
  7569. set->connectors[i]->encoder->crtc == set->crtc &&
  7570. set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
  7571. return true;
  7572. return false;
  7573. }
  7574. static void
  7575. intel_set_config_compute_mode_changes(struct drm_mode_set *set,
  7576. struct intel_set_config *config)
  7577. {
  7578. /* We should be able to check here if the fb has the same properties
  7579. * and then just flip_or_move it */
  7580. if (is_crtc_connector_off(set)) {
  7581. config->mode_changed = true;
  7582. } else if (set->crtc->fb != set->fb) {
  7583. /* If we have no fb then treat it as a full mode set */
  7584. if (set->crtc->fb == NULL) {
  7585. struct intel_crtc *intel_crtc =
  7586. to_intel_crtc(set->crtc);
  7587. if (intel_crtc->active && i915_fastboot) {
  7588. DRM_DEBUG_KMS("crtc has no fb, will flip\n");
  7589. config->fb_changed = true;
  7590. } else {
  7591. DRM_DEBUG_KMS("inactive crtc, full mode set\n");
  7592. config->mode_changed = true;
  7593. }
  7594. } else if (set->fb == NULL) {
  7595. config->mode_changed = true;
  7596. } else if (set->fb->pixel_format !=
  7597. set->crtc->fb->pixel_format) {
  7598. config->mode_changed = true;
  7599. } else {
  7600. config->fb_changed = true;
  7601. }
  7602. }
  7603. if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
  7604. config->fb_changed = true;
  7605. if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
  7606. DRM_DEBUG_KMS("modes are different, full mode set\n");
  7607. drm_mode_debug_printmodeline(&set->crtc->mode);
  7608. drm_mode_debug_printmodeline(set->mode);
  7609. config->mode_changed = true;
  7610. }
  7611. DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
  7612. set->crtc->base.id, config->mode_changed, config->fb_changed);
  7613. }
  7614. static int
  7615. intel_modeset_stage_output_state(struct drm_device *dev,
  7616. struct drm_mode_set *set,
  7617. struct intel_set_config *config)
  7618. {
  7619. struct drm_crtc *new_crtc;
  7620. struct intel_connector *connector;
  7621. struct intel_encoder *encoder;
  7622. int ro;
  7623. /* The upper layers ensure that we either disable a crtc or have a list
  7624. * of connectors. For paranoia, double-check this. */
  7625. WARN_ON(!set->fb && (set->num_connectors != 0));
  7626. WARN_ON(set->fb && (set->num_connectors == 0));
  7627. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7628. base.head) {
  7629. /* Otherwise traverse passed in connector list and get encoders
  7630. * for them. */
  7631. for (ro = 0; ro < set->num_connectors; ro++) {
  7632. if (set->connectors[ro] == &connector->base) {
  7633. connector->new_encoder = connector->encoder;
  7634. break;
  7635. }
  7636. }
  7637. /* If we disable the crtc, disable all its connectors. Also, if
  7638. * the connector is on the changing crtc but not on the new
  7639. * connector list, disable it. */
  7640. if ((!set->fb || ro == set->num_connectors) &&
  7641. connector->base.encoder &&
  7642. connector->base.encoder->crtc == set->crtc) {
  7643. connector->new_encoder = NULL;
  7644. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
  7645. connector->base.base.id,
  7646. drm_get_connector_name(&connector->base));
  7647. }
  7648. if (&connector->new_encoder->base != connector->base.encoder) {
  7649. DRM_DEBUG_KMS("encoder changed, full mode switch\n");
  7650. config->mode_changed = true;
  7651. }
  7652. }
  7653. /* connector->new_encoder is now updated for all connectors. */
  7654. /* Update crtc of enabled connectors. */
  7655. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7656. base.head) {
  7657. if (!connector->new_encoder)
  7658. continue;
  7659. new_crtc = connector->new_encoder->base.crtc;
  7660. for (ro = 0; ro < set->num_connectors; ro++) {
  7661. if (set->connectors[ro] == &connector->base)
  7662. new_crtc = set->crtc;
  7663. }
  7664. /* Make sure the new CRTC will work with the encoder */
  7665. if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
  7666. new_crtc)) {
  7667. return -EINVAL;
  7668. }
  7669. connector->encoder->new_crtc = to_intel_crtc(new_crtc);
  7670. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
  7671. connector->base.base.id,
  7672. drm_get_connector_name(&connector->base),
  7673. new_crtc->base.id);
  7674. }
  7675. /* Check for any encoders that needs to be disabled. */
  7676. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7677. base.head) {
  7678. list_for_each_entry(connector,
  7679. &dev->mode_config.connector_list,
  7680. base.head) {
  7681. if (connector->new_encoder == encoder) {
  7682. WARN_ON(!connector->new_encoder->new_crtc);
  7683. goto next_encoder;
  7684. }
  7685. }
  7686. encoder->new_crtc = NULL;
  7687. next_encoder:
  7688. /* Only now check for crtc changes so we don't miss encoders
  7689. * that will be disabled. */
  7690. if (&encoder->new_crtc->base != encoder->base.crtc) {
  7691. DRM_DEBUG_KMS("crtc changed, full mode switch\n");
  7692. config->mode_changed = true;
  7693. }
  7694. }
  7695. /* Now we've also updated encoder->new_crtc for all encoders. */
  7696. return 0;
  7697. }
  7698. static int intel_crtc_set_config(struct drm_mode_set *set)
  7699. {
  7700. struct drm_device *dev;
  7701. struct drm_mode_set save_set;
  7702. struct intel_set_config *config;
  7703. int ret;
  7704. BUG_ON(!set);
  7705. BUG_ON(!set->crtc);
  7706. BUG_ON(!set->crtc->helper_private);
  7707. /* Enforce sane interface api - has been abused by the fb helper. */
  7708. BUG_ON(!set->mode && set->fb);
  7709. BUG_ON(set->fb && set->num_connectors == 0);
  7710. if (set->fb) {
  7711. DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
  7712. set->crtc->base.id, set->fb->base.id,
  7713. (int)set->num_connectors, set->x, set->y);
  7714. } else {
  7715. DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
  7716. }
  7717. dev = set->crtc->dev;
  7718. ret = -ENOMEM;
  7719. config = kzalloc(sizeof(*config), GFP_KERNEL);
  7720. if (!config)
  7721. goto out_config;
  7722. ret = intel_set_config_save_state(dev, config);
  7723. if (ret)
  7724. goto out_config;
  7725. save_set.crtc = set->crtc;
  7726. save_set.mode = &set->crtc->mode;
  7727. save_set.x = set->crtc->x;
  7728. save_set.y = set->crtc->y;
  7729. save_set.fb = set->crtc->fb;
  7730. /* Compute whether we need a full modeset, only an fb base update or no
  7731. * change at all. In the future we might also check whether only the
  7732. * mode changed, e.g. for LVDS where we only change the panel fitter in
  7733. * such cases. */
  7734. intel_set_config_compute_mode_changes(set, config);
  7735. ret = intel_modeset_stage_output_state(dev, set, config);
  7736. if (ret)
  7737. goto fail;
  7738. if (config->mode_changed) {
  7739. ret = intel_set_mode(set->crtc, set->mode,
  7740. set->x, set->y, set->fb);
  7741. } else if (config->fb_changed) {
  7742. intel_crtc_wait_for_pending_flips(set->crtc);
  7743. ret = intel_pipe_set_base(set->crtc,
  7744. set->x, set->y, set->fb);
  7745. }
  7746. if (ret) {
  7747. DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
  7748. set->crtc->base.id, ret);
  7749. fail:
  7750. intel_set_config_restore_state(dev, config);
  7751. /* Try to restore the config */
  7752. if (config->mode_changed &&
  7753. intel_set_mode(save_set.crtc, save_set.mode,
  7754. save_set.x, save_set.y, save_set.fb))
  7755. DRM_ERROR("failed to restore config after modeset failure\n");
  7756. }
  7757. out_config:
  7758. intel_set_config_free(config);
  7759. return ret;
  7760. }
  7761. static const struct drm_crtc_funcs intel_crtc_funcs = {
  7762. .cursor_set = intel_crtc_cursor_set,
  7763. .cursor_move = intel_crtc_cursor_move,
  7764. .gamma_set = intel_crtc_gamma_set,
  7765. .set_config = intel_crtc_set_config,
  7766. .destroy = intel_crtc_destroy,
  7767. .page_flip = intel_crtc_page_flip,
  7768. };
  7769. static void intel_cpu_pll_init(struct drm_device *dev)
  7770. {
  7771. if (HAS_DDI(dev))
  7772. intel_ddi_pll_init(dev);
  7773. }
  7774. static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
  7775. struct intel_shared_dpll *pll,
  7776. struct intel_dpll_hw_state *hw_state)
  7777. {
  7778. uint32_t val;
  7779. val = I915_READ(PCH_DPLL(pll->id));
  7780. hw_state->dpll = val;
  7781. hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
  7782. hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
  7783. return val & DPLL_VCO_ENABLE;
  7784. }
  7785. static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
  7786. struct intel_shared_dpll *pll)
  7787. {
  7788. I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
  7789. I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
  7790. }
  7791. static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
  7792. struct intel_shared_dpll *pll)
  7793. {
  7794. /* PCH refclock must be enabled first */
  7795. assert_pch_refclk_enabled(dev_priv);
  7796. I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
  7797. /* Wait for the clocks to stabilize. */
  7798. POSTING_READ(PCH_DPLL(pll->id));
  7799. udelay(150);
  7800. /* The pixel multiplier can only be updated once the
  7801. * DPLL is enabled and the clocks are stable.
  7802. *
  7803. * So write it again.
  7804. */
  7805. I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
  7806. POSTING_READ(PCH_DPLL(pll->id));
  7807. udelay(200);
  7808. }
  7809. static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
  7810. struct intel_shared_dpll *pll)
  7811. {
  7812. struct drm_device *dev = dev_priv->dev;
  7813. struct intel_crtc *crtc;
  7814. /* Make sure no transcoder isn't still depending on us. */
  7815. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  7816. if (intel_crtc_to_shared_dpll(crtc) == pll)
  7817. assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
  7818. }
  7819. I915_WRITE(PCH_DPLL(pll->id), 0);
  7820. POSTING_READ(PCH_DPLL(pll->id));
  7821. udelay(200);
  7822. }
  7823. static char *ibx_pch_dpll_names[] = {
  7824. "PCH DPLL A",
  7825. "PCH DPLL B",
  7826. };
  7827. static void ibx_pch_dpll_init(struct drm_device *dev)
  7828. {
  7829. struct drm_i915_private *dev_priv = dev->dev_private;
  7830. int i;
  7831. dev_priv->num_shared_dpll = 2;
  7832. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  7833. dev_priv->shared_dplls[i].id = i;
  7834. dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
  7835. dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
  7836. dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
  7837. dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
  7838. dev_priv->shared_dplls[i].get_hw_state =
  7839. ibx_pch_dpll_get_hw_state;
  7840. }
  7841. }
  7842. static void intel_shared_dpll_init(struct drm_device *dev)
  7843. {
  7844. struct drm_i915_private *dev_priv = dev->dev_private;
  7845. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  7846. ibx_pch_dpll_init(dev);
  7847. else
  7848. dev_priv->num_shared_dpll = 0;
  7849. BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
  7850. DRM_DEBUG_KMS("%i shared PLLs initialized\n",
  7851. dev_priv->num_shared_dpll);
  7852. }
  7853. static void intel_crtc_init(struct drm_device *dev, int pipe)
  7854. {
  7855. drm_i915_private_t *dev_priv = dev->dev_private;
  7856. struct intel_crtc *intel_crtc;
  7857. int i;
  7858. intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  7859. if (intel_crtc == NULL)
  7860. return;
  7861. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  7862. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  7863. for (i = 0; i < 256; i++) {
  7864. intel_crtc->lut_r[i] = i;
  7865. intel_crtc->lut_g[i] = i;
  7866. intel_crtc->lut_b[i] = i;
  7867. }
  7868. /* Swap pipes & planes for FBC on pre-965 */
  7869. intel_crtc->pipe = pipe;
  7870. intel_crtc->plane = pipe;
  7871. if (IS_MOBILE(dev) && IS_GEN3(dev)) {
  7872. DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
  7873. intel_crtc->plane = !pipe;
  7874. }
  7875. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  7876. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  7877. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
  7878. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
  7879. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  7880. }
  7881. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  7882. struct drm_file *file)
  7883. {
  7884. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  7885. struct drm_mode_object *drmmode_obj;
  7886. struct intel_crtc *crtc;
  7887. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  7888. return -ENODEV;
  7889. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  7890. DRM_MODE_OBJECT_CRTC);
  7891. if (!drmmode_obj) {
  7892. DRM_ERROR("no such CRTC id\n");
  7893. return -EINVAL;
  7894. }
  7895. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  7896. pipe_from_crtc_id->pipe = crtc->pipe;
  7897. return 0;
  7898. }
  7899. static int intel_encoder_clones(struct intel_encoder *encoder)
  7900. {
  7901. struct drm_device *dev = encoder->base.dev;
  7902. struct intel_encoder *source_encoder;
  7903. int index_mask = 0;
  7904. int entry = 0;
  7905. list_for_each_entry(source_encoder,
  7906. &dev->mode_config.encoder_list, base.head) {
  7907. if (encoder == source_encoder)
  7908. index_mask |= (1 << entry);
  7909. /* Intel hw has only one MUX where enocoders could be cloned. */
  7910. if (encoder->cloneable && source_encoder->cloneable)
  7911. index_mask |= (1 << entry);
  7912. entry++;
  7913. }
  7914. return index_mask;
  7915. }
  7916. static bool has_edp_a(struct drm_device *dev)
  7917. {
  7918. struct drm_i915_private *dev_priv = dev->dev_private;
  7919. if (!IS_MOBILE(dev))
  7920. return false;
  7921. if ((I915_READ(DP_A) & DP_DETECTED) == 0)
  7922. return false;
  7923. if (IS_GEN5(dev) &&
  7924. (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
  7925. return false;
  7926. return true;
  7927. }
  7928. static void intel_setup_outputs(struct drm_device *dev)
  7929. {
  7930. struct drm_i915_private *dev_priv = dev->dev_private;
  7931. struct intel_encoder *encoder;
  7932. bool dpd_is_edp = false;
  7933. intel_lvds_init(dev);
  7934. if (!IS_ULT(dev))
  7935. intel_crt_init(dev);
  7936. if (HAS_DDI(dev)) {
  7937. int found;
  7938. /* Haswell uses DDI functions to detect digital outputs */
  7939. found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
  7940. /* DDI A only supports eDP */
  7941. if (found)
  7942. intel_ddi_init(dev, PORT_A);
  7943. /* DDI B, C and D detection is indicated by the SFUSE_STRAP
  7944. * register */
  7945. found = I915_READ(SFUSE_STRAP);
  7946. if (found & SFUSE_STRAP_DDIB_DETECTED)
  7947. intel_ddi_init(dev, PORT_B);
  7948. if (found & SFUSE_STRAP_DDIC_DETECTED)
  7949. intel_ddi_init(dev, PORT_C);
  7950. if (found & SFUSE_STRAP_DDID_DETECTED)
  7951. intel_ddi_init(dev, PORT_D);
  7952. } else if (HAS_PCH_SPLIT(dev)) {
  7953. int found;
  7954. dpd_is_edp = intel_dpd_is_edp(dev);
  7955. if (has_edp_a(dev))
  7956. intel_dp_init(dev, DP_A, PORT_A);
  7957. if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
  7958. /* PCH SDVOB multiplex with HDMIB */
  7959. found = intel_sdvo_init(dev, PCH_SDVOB, true);
  7960. if (!found)
  7961. intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
  7962. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  7963. intel_dp_init(dev, PCH_DP_B, PORT_B);
  7964. }
  7965. if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
  7966. intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
  7967. if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
  7968. intel_hdmi_init(dev, PCH_HDMID, PORT_D);
  7969. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  7970. intel_dp_init(dev, PCH_DP_C, PORT_C);
  7971. if (I915_READ(PCH_DP_D) & DP_DETECTED)
  7972. intel_dp_init(dev, PCH_DP_D, PORT_D);
  7973. } else if (IS_VALLEYVIEW(dev)) {
  7974. /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
  7975. if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
  7976. intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
  7977. PORT_C);
  7978. if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
  7979. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
  7980. PORT_C);
  7981. }
  7982. if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
  7983. intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
  7984. PORT_B);
  7985. if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
  7986. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
  7987. }
  7988. intel_dsi_init(dev);
  7989. } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
  7990. bool found = false;
  7991. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  7992. DRM_DEBUG_KMS("probing SDVOB\n");
  7993. found = intel_sdvo_init(dev, GEN3_SDVOB, true);
  7994. if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
  7995. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  7996. intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
  7997. }
  7998. if (!found && SUPPORTS_INTEGRATED_DP(dev))
  7999. intel_dp_init(dev, DP_B, PORT_B);
  8000. }
  8001. /* Before G4X SDVOC doesn't have its own detect register */
  8002. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  8003. DRM_DEBUG_KMS("probing SDVOC\n");
  8004. found = intel_sdvo_init(dev, GEN3_SDVOC, false);
  8005. }
  8006. if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
  8007. if (SUPPORTS_INTEGRATED_HDMI(dev)) {
  8008. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  8009. intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
  8010. }
  8011. if (SUPPORTS_INTEGRATED_DP(dev))
  8012. intel_dp_init(dev, DP_C, PORT_C);
  8013. }
  8014. if (SUPPORTS_INTEGRATED_DP(dev) &&
  8015. (I915_READ(DP_D) & DP_DETECTED))
  8016. intel_dp_init(dev, DP_D, PORT_D);
  8017. } else if (IS_GEN2(dev))
  8018. intel_dvo_init(dev);
  8019. if (SUPPORTS_TV(dev))
  8020. intel_tv_init(dev);
  8021. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  8022. encoder->base.possible_crtcs = encoder->crtc_mask;
  8023. encoder->base.possible_clones =
  8024. intel_encoder_clones(encoder);
  8025. }
  8026. intel_init_pch_refclk(dev);
  8027. drm_helper_move_panel_connectors_to_head(dev);
  8028. }
  8029. void intel_framebuffer_fini(struct intel_framebuffer *fb)
  8030. {
  8031. drm_framebuffer_cleanup(&fb->base);
  8032. drm_gem_object_unreference_unlocked(&fb->obj->base);
  8033. }
  8034. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  8035. {
  8036. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  8037. intel_framebuffer_fini(intel_fb);
  8038. kfree(intel_fb);
  8039. }
  8040. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  8041. struct drm_file *file,
  8042. unsigned int *handle)
  8043. {
  8044. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  8045. struct drm_i915_gem_object *obj = intel_fb->obj;
  8046. return drm_gem_handle_create(file, &obj->base, handle);
  8047. }
  8048. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  8049. .destroy = intel_user_framebuffer_destroy,
  8050. .create_handle = intel_user_framebuffer_create_handle,
  8051. };
  8052. int intel_framebuffer_init(struct drm_device *dev,
  8053. struct intel_framebuffer *intel_fb,
  8054. struct drm_mode_fb_cmd2 *mode_cmd,
  8055. struct drm_i915_gem_object *obj)
  8056. {
  8057. int pitch_limit;
  8058. int ret;
  8059. if (obj->tiling_mode == I915_TILING_Y) {
  8060. DRM_DEBUG("hardware does not support tiling Y\n");
  8061. return -EINVAL;
  8062. }
  8063. if (mode_cmd->pitches[0] & 63) {
  8064. DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
  8065. mode_cmd->pitches[0]);
  8066. return -EINVAL;
  8067. }
  8068. if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
  8069. pitch_limit = 32*1024;
  8070. } else if (INTEL_INFO(dev)->gen >= 4) {
  8071. if (obj->tiling_mode)
  8072. pitch_limit = 16*1024;
  8073. else
  8074. pitch_limit = 32*1024;
  8075. } else if (INTEL_INFO(dev)->gen >= 3) {
  8076. if (obj->tiling_mode)
  8077. pitch_limit = 8*1024;
  8078. else
  8079. pitch_limit = 16*1024;
  8080. } else
  8081. /* XXX DSPC is limited to 4k tiled */
  8082. pitch_limit = 8*1024;
  8083. if (mode_cmd->pitches[0] > pitch_limit) {
  8084. DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
  8085. obj->tiling_mode ? "tiled" : "linear",
  8086. mode_cmd->pitches[0], pitch_limit);
  8087. return -EINVAL;
  8088. }
  8089. if (obj->tiling_mode != I915_TILING_NONE &&
  8090. mode_cmd->pitches[0] != obj->stride) {
  8091. DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
  8092. mode_cmd->pitches[0], obj->stride);
  8093. return -EINVAL;
  8094. }
  8095. /* Reject formats not supported by any plane early. */
  8096. switch (mode_cmd->pixel_format) {
  8097. case DRM_FORMAT_C8:
  8098. case DRM_FORMAT_RGB565:
  8099. case DRM_FORMAT_XRGB8888:
  8100. case DRM_FORMAT_ARGB8888:
  8101. break;
  8102. case DRM_FORMAT_XRGB1555:
  8103. case DRM_FORMAT_ARGB1555:
  8104. if (INTEL_INFO(dev)->gen > 3) {
  8105. DRM_DEBUG("unsupported pixel format: %s\n",
  8106. drm_get_format_name(mode_cmd->pixel_format));
  8107. return -EINVAL;
  8108. }
  8109. break;
  8110. case DRM_FORMAT_XBGR8888:
  8111. case DRM_FORMAT_ABGR8888:
  8112. case DRM_FORMAT_XRGB2101010:
  8113. case DRM_FORMAT_ARGB2101010:
  8114. case DRM_FORMAT_XBGR2101010:
  8115. case DRM_FORMAT_ABGR2101010:
  8116. if (INTEL_INFO(dev)->gen < 4) {
  8117. DRM_DEBUG("unsupported pixel format: %s\n",
  8118. drm_get_format_name(mode_cmd->pixel_format));
  8119. return -EINVAL;
  8120. }
  8121. break;
  8122. case DRM_FORMAT_YUYV:
  8123. case DRM_FORMAT_UYVY:
  8124. case DRM_FORMAT_YVYU:
  8125. case DRM_FORMAT_VYUY:
  8126. if (INTEL_INFO(dev)->gen < 5) {
  8127. DRM_DEBUG("unsupported pixel format: %s\n",
  8128. drm_get_format_name(mode_cmd->pixel_format));
  8129. return -EINVAL;
  8130. }
  8131. break;
  8132. default:
  8133. DRM_DEBUG("unsupported pixel format: %s\n",
  8134. drm_get_format_name(mode_cmd->pixel_format));
  8135. return -EINVAL;
  8136. }
  8137. /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
  8138. if (mode_cmd->offsets[0] != 0)
  8139. return -EINVAL;
  8140. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  8141. intel_fb->obj = obj;
  8142. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  8143. if (ret) {
  8144. DRM_ERROR("framebuffer init failed %d\n", ret);
  8145. return ret;
  8146. }
  8147. return 0;
  8148. }
  8149. static struct drm_framebuffer *
  8150. intel_user_framebuffer_create(struct drm_device *dev,
  8151. struct drm_file *filp,
  8152. struct drm_mode_fb_cmd2 *mode_cmd)
  8153. {
  8154. struct drm_i915_gem_object *obj;
  8155. obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
  8156. mode_cmd->handles[0]));
  8157. if (&obj->base == NULL)
  8158. return ERR_PTR(-ENOENT);
  8159. return intel_framebuffer_create(dev, mode_cmd, obj);
  8160. }
  8161. static const struct drm_mode_config_funcs intel_mode_funcs = {
  8162. .fb_create = intel_user_framebuffer_create,
  8163. .output_poll_changed = intel_fb_output_poll_changed,
  8164. };
  8165. /* Set up chip specific display functions */
  8166. static void intel_init_display(struct drm_device *dev)
  8167. {
  8168. struct drm_i915_private *dev_priv = dev->dev_private;
  8169. if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
  8170. dev_priv->display.find_dpll = g4x_find_best_dpll;
  8171. else if (IS_VALLEYVIEW(dev))
  8172. dev_priv->display.find_dpll = vlv_find_best_dpll;
  8173. else if (IS_PINEVIEW(dev))
  8174. dev_priv->display.find_dpll = pnv_find_best_dpll;
  8175. else
  8176. dev_priv->display.find_dpll = i9xx_find_best_dpll;
  8177. if (HAS_DDI(dev)) {
  8178. dev_priv->display.get_pipe_config = haswell_get_pipe_config;
  8179. dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
  8180. dev_priv->display.crtc_enable = haswell_crtc_enable;
  8181. dev_priv->display.crtc_disable = haswell_crtc_disable;
  8182. dev_priv->display.off = haswell_crtc_off;
  8183. dev_priv->display.update_plane = ironlake_update_plane;
  8184. } else if (HAS_PCH_SPLIT(dev)) {
  8185. dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
  8186. dev_priv->display.get_clock = ironlake_crtc_clock_get;
  8187. dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
  8188. dev_priv->display.crtc_enable = ironlake_crtc_enable;
  8189. dev_priv->display.crtc_disable = ironlake_crtc_disable;
  8190. dev_priv->display.off = ironlake_crtc_off;
  8191. dev_priv->display.update_plane = ironlake_update_plane;
  8192. } else if (IS_VALLEYVIEW(dev)) {
  8193. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  8194. dev_priv->display.get_clock = i9xx_crtc_clock_get;
  8195. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  8196. dev_priv->display.crtc_enable = valleyview_crtc_enable;
  8197. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  8198. dev_priv->display.off = i9xx_crtc_off;
  8199. dev_priv->display.update_plane = i9xx_update_plane;
  8200. } else {
  8201. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  8202. dev_priv->display.get_clock = i9xx_crtc_clock_get;
  8203. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  8204. dev_priv->display.crtc_enable = i9xx_crtc_enable;
  8205. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  8206. dev_priv->display.off = i9xx_crtc_off;
  8207. dev_priv->display.update_plane = i9xx_update_plane;
  8208. }
  8209. /* Returns the core display clock speed */
  8210. if (IS_VALLEYVIEW(dev))
  8211. dev_priv->display.get_display_clock_speed =
  8212. valleyview_get_display_clock_speed;
  8213. else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
  8214. dev_priv->display.get_display_clock_speed =
  8215. i945_get_display_clock_speed;
  8216. else if (IS_I915G(dev))
  8217. dev_priv->display.get_display_clock_speed =
  8218. i915_get_display_clock_speed;
  8219. else if (IS_I945GM(dev) || IS_845G(dev))
  8220. dev_priv->display.get_display_clock_speed =
  8221. i9xx_misc_get_display_clock_speed;
  8222. else if (IS_PINEVIEW(dev))
  8223. dev_priv->display.get_display_clock_speed =
  8224. pnv_get_display_clock_speed;
  8225. else if (IS_I915GM(dev))
  8226. dev_priv->display.get_display_clock_speed =
  8227. i915gm_get_display_clock_speed;
  8228. else if (IS_I865G(dev))
  8229. dev_priv->display.get_display_clock_speed =
  8230. i865_get_display_clock_speed;
  8231. else if (IS_I85X(dev))
  8232. dev_priv->display.get_display_clock_speed =
  8233. i855_get_display_clock_speed;
  8234. else /* 852, 830 */
  8235. dev_priv->display.get_display_clock_speed =
  8236. i830_get_display_clock_speed;
  8237. if (HAS_PCH_SPLIT(dev)) {
  8238. if (IS_GEN5(dev)) {
  8239. dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
  8240. dev_priv->display.write_eld = ironlake_write_eld;
  8241. } else if (IS_GEN6(dev)) {
  8242. dev_priv->display.fdi_link_train = gen6_fdi_link_train;
  8243. dev_priv->display.write_eld = ironlake_write_eld;
  8244. } else if (IS_IVYBRIDGE(dev)) {
  8245. /* FIXME: detect B0+ stepping and use auto training */
  8246. dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
  8247. dev_priv->display.write_eld = ironlake_write_eld;
  8248. dev_priv->display.modeset_global_resources =
  8249. ivb_modeset_global_resources;
  8250. } else if (IS_HASWELL(dev)) {
  8251. dev_priv->display.fdi_link_train = hsw_fdi_link_train;
  8252. dev_priv->display.write_eld = haswell_write_eld;
  8253. dev_priv->display.modeset_global_resources =
  8254. haswell_modeset_global_resources;
  8255. }
  8256. } else if (IS_G4X(dev)) {
  8257. dev_priv->display.write_eld = g4x_write_eld;
  8258. }
  8259. /* Default just returns -ENODEV to indicate unsupported */
  8260. dev_priv->display.queue_flip = intel_default_queue_flip;
  8261. switch (INTEL_INFO(dev)->gen) {
  8262. case 2:
  8263. dev_priv->display.queue_flip = intel_gen2_queue_flip;
  8264. break;
  8265. case 3:
  8266. dev_priv->display.queue_flip = intel_gen3_queue_flip;
  8267. break;
  8268. case 4:
  8269. case 5:
  8270. dev_priv->display.queue_flip = intel_gen4_queue_flip;
  8271. break;
  8272. case 6:
  8273. dev_priv->display.queue_flip = intel_gen6_queue_flip;
  8274. break;
  8275. case 7:
  8276. dev_priv->display.queue_flip = intel_gen7_queue_flip;
  8277. break;
  8278. }
  8279. }
  8280. /*
  8281. * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
  8282. * resume, or other times. This quirk makes sure that's the case for
  8283. * affected systems.
  8284. */
  8285. static void quirk_pipea_force(struct drm_device *dev)
  8286. {
  8287. struct drm_i915_private *dev_priv = dev->dev_private;
  8288. dev_priv->quirks |= QUIRK_PIPEA_FORCE;
  8289. DRM_INFO("applying pipe a force quirk\n");
  8290. }
  8291. /*
  8292. * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
  8293. */
  8294. static void quirk_ssc_force_disable(struct drm_device *dev)
  8295. {
  8296. struct drm_i915_private *dev_priv = dev->dev_private;
  8297. dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
  8298. DRM_INFO("applying lvds SSC disable quirk\n");
  8299. }
  8300. /*
  8301. * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
  8302. * brightness value
  8303. */
  8304. static void quirk_invert_brightness(struct drm_device *dev)
  8305. {
  8306. struct drm_i915_private *dev_priv = dev->dev_private;
  8307. dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
  8308. DRM_INFO("applying inverted panel brightness quirk\n");
  8309. }
  8310. /*
  8311. * Some machines (Dell XPS13) suffer broken backlight controls if
  8312. * BLM_PCH_PWM_ENABLE is set.
  8313. */
  8314. static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
  8315. {
  8316. struct drm_i915_private *dev_priv = dev->dev_private;
  8317. dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
  8318. DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
  8319. }
  8320. struct intel_quirk {
  8321. int device;
  8322. int subsystem_vendor;
  8323. int subsystem_device;
  8324. void (*hook)(struct drm_device *dev);
  8325. };
  8326. /* For systems that don't have a meaningful PCI subdevice/subvendor ID */
  8327. struct intel_dmi_quirk {
  8328. void (*hook)(struct drm_device *dev);
  8329. const struct dmi_system_id (*dmi_id_list)[];
  8330. };
  8331. static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
  8332. {
  8333. DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
  8334. return 1;
  8335. }
  8336. static const struct intel_dmi_quirk intel_dmi_quirks[] = {
  8337. {
  8338. .dmi_id_list = &(const struct dmi_system_id[]) {
  8339. {
  8340. .callback = intel_dmi_reverse_brightness,
  8341. .ident = "NCR Corporation",
  8342. .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
  8343. DMI_MATCH(DMI_PRODUCT_NAME, ""),
  8344. },
  8345. },
  8346. { } /* terminating entry */
  8347. },
  8348. .hook = quirk_invert_brightness,
  8349. },
  8350. };
  8351. static struct intel_quirk intel_quirks[] = {
  8352. /* HP Mini needs pipe A force quirk (LP: #322104) */
  8353. { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
  8354. /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
  8355. { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
  8356. /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
  8357. { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
  8358. /* 830/845 need to leave pipe A & dpll A up */
  8359. { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  8360. { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  8361. /* Lenovo U160 cannot use SSC on LVDS */
  8362. { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
  8363. /* Sony Vaio Y cannot use SSC on LVDS */
  8364. { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
  8365. /* Acer Aspire 5734Z must invert backlight brightness */
  8366. { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
  8367. /* Acer/eMachines G725 */
  8368. { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
  8369. /* Acer/eMachines e725 */
  8370. { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
  8371. /* Acer/Packard Bell NCL20 */
  8372. { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
  8373. /* Acer Aspire 4736Z */
  8374. { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
  8375. /* Dell XPS13 HD Sandy Bridge */
  8376. { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
  8377. /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
  8378. { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
  8379. };
  8380. static void intel_init_quirks(struct drm_device *dev)
  8381. {
  8382. struct pci_dev *d = dev->pdev;
  8383. int i;
  8384. for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
  8385. struct intel_quirk *q = &intel_quirks[i];
  8386. if (d->device == q->device &&
  8387. (d->subsystem_vendor == q->subsystem_vendor ||
  8388. q->subsystem_vendor == PCI_ANY_ID) &&
  8389. (d->subsystem_device == q->subsystem_device ||
  8390. q->subsystem_device == PCI_ANY_ID))
  8391. q->hook(dev);
  8392. }
  8393. for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
  8394. if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
  8395. intel_dmi_quirks[i].hook(dev);
  8396. }
  8397. }
  8398. /* Disable the VGA plane that we never use */
  8399. static void i915_disable_vga(struct drm_device *dev)
  8400. {
  8401. struct drm_i915_private *dev_priv = dev->dev_private;
  8402. u8 sr1;
  8403. u32 vga_reg = i915_vgacntrl_reg(dev);
  8404. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  8405. outb(SR01, VGA_SR_INDEX);
  8406. sr1 = inb(VGA_SR_DATA);
  8407. outb(sr1 | 1<<5, VGA_SR_DATA);
  8408. /* Disable VGA memory on Intel HD */
  8409. if (HAS_PCH_SPLIT(dev)) {
  8410. outb(inb(VGA_MSR_READ) & ~VGA_MSR_MEM_EN, VGA_MSR_WRITE);
  8411. vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
  8412. VGA_RSRC_NORMAL_IO |
  8413. VGA_RSRC_NORMAL_MEM);
  8414. }
  8415. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  8416. udelay(300);
  8417. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  8418. POSTING_READ(vga_reg);
  8419. }
  8420. static void i915_enable_vga(struct drm_device *dev)
  8421. {
  8422. /* Enable VGA memory on Intel HD */
  8423. if (HAS_PCH_SPLIT(dev)) {
  8424. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  8425. outb(inb(VGA_MSR_READ) | VGA_MSR_MEM_EN, VGA_MSR_WRITE);
  8426. vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
  8427. VGA_RSRC_LEGACY_MEM |
  8428. VGA_RSRC_NORMAL_IO |
  8429. VGA_RSRC_NORMAL_MEM);
  8430. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  8431. }
  8432. }
  8433. void intel_modeset_init_hw(struct drm_device *dev)
  8434. {
  8435. intel_init_power_well(dev);
  8436. intel_prepare_ddi(dev);
  8437. intel_init_clock_gating(dev);
  8438. mutex_lock(&dev->struct_mutex);
  8439. intel_enable_gt_powersave(dev);
  8440. mutex_unlock(&dev->struct_mutex);
  8441. }
  8442. void intel_modeset_suspend_hw(struct drm_device *dev)
  8443. {
  8444. intel_suspend_hw(dev);
  8445. }
  8446. void intel_modeset_init(struct drm_device *dev)
  8447. {
  8448. struct drm_i915_private *dev_priv = dev->dev_private;
  8449. int i, j, ret;
  8450. drm_mode_config_init(dev);
  8451. dev->mode_config.min_width = 0;
  8452. dev->mode_config.min_height = 0;
  8453. dev->mode_config.preferred_depth = 24;
  8454. dev->mode_config.prefer_shadow = 1;
  8455. dev->mode_config.funcs = &intel_mode_funcs;
  8456. intel_init_quirks(dev);
  8457. intel_init_pm(dev);
  8458. if (INTEL_INFO(dev)->num_pipes == 0)
  8459. return;
  8460. intel_init_display(dev);
  8461. if (IS_GEN2(dev)) {
  8462. dev->mode_config.max_width = 2048;
  8463. dev->mode_config.max_height = 2048;
  8464. } else if (IS_GEN3(dev)) {
  8465. dev->mode_config.max_width = 4096;
  8466. dev->mode_config.max_height = 4096;
  8467. } else {
  8468. dev->mode_config.max_width = 8192;
  8469. dev->mode_config.max_height = 8192;
  8470. }
  8471. dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
  8472. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  8473. INTEL_INFO(dev)->num_pipes,
  8474. INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
  8475. for_each_pipe(i) {
  8476. intel_crtc_init(dev, i);
  8477. for (j = 0; j < dev_priv->num_plane; j++) {
  8478. ret = intel_plane_init(dev, i, j);
  8479. if (ret)
  8480. DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
  8481. pipe_name(i), sprite_name(i, j), ret);
  8482. }
  8483. }
  8484. intel_cpu_pll_init(dev);
  8485. intel_shared_dpll_init(dev);
  8486. /* Just disable it once at startup */
  8487. i915_disable_vga(dev);
  8488. intel_setup_outputs(dev);
  8489. /* Just in case the BIOS is doing something questionable. */
  8490. intel_disable_fbc(dev);
  8491. }
  8492. static void
  8493. intel_connector_break_all_links(struct intel_connector *connector)
  8494. {
  8495. connector->base.dpms = DRM_MODE_DPMS_OFF;
  8496. connector->base.encoder = NULL;
  8497. connector->encoder->connectors_active = false;
  8498. connector->encoder->base.crtc = NULL;
  8499. }
  8500. static void intel_enable_pipe_a(struct drm_device *dev)
  8501. {
  8502. struct intel_connector *connector;
  8503. struct drm_connector *crt = NULL;
  8504. struct intel_load_detect_pipe load_detect_temp;
  8505. /* We can't just switch on the pipe A, we need to set things up with a
  8506. * proper mode and output configuration. As a gross hack, enable pipe A
  8507. * by enabling the load detect pipe once. */
  8508. list_for_each_entry(connector,
  8509. &dev->mode_config.connector_list,
  8510. base.head) {
  8511. if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
  8512. crt = &connector->base;
  8513. break;
  8514. }
  8515. }
  8516. if (!crt)
  8517. return;
  8518. if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
  8519. intel_release_load_detect_pipe(crt, &load_detect_temp);
  8520. }
  8521. static bool
  8522. intel_check_plane_mapping(struct intel_crtc *crtc)
  8523. {
  8524. struct drm_device *dev = crtc->base.dev;
  8525. struct drm_i915_private *dev_priv = dev->dev_private;
  8526. u32 reg, val;
  8527. if (INTEL_INFO(dev)->num_pipes == 1)
  8528. return true;
  8529. reg = DSPCNTR(!crtc->plane);
  8530. val = I915_READ(reg);
  8531. if ((val & DISPLAY_PLANE_ENABLE) &&
  8532. (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
  8533. return false;
  8534. return true;
  8535. }
  8536. static void intel_sanitize_crtc(struct intel_crtc *crtc)
  8537. {
  8538. struct drm_device *dev = crtc->base.dev;
  8539. struct drm_i915_private *dev_priv = dev->dev_private;
  8540. u32 reg;
  8541. /* Clear any frame start delays used for debugging left by the BIOS */
  8542. reg = PIPECONF(crtc->config.cpu_transcoder);
  8543. I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
  8544. /* We need to sanitize the plane -> pipe mapping first because this will
  8545. * disable the crtc (and hence change the state) if it is wrong. Note
  8546. * that gen4+ has a fixed plane -> pipe mapping. */
  8547. if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
  8548. struct intel_connector *connector;
  8549. bool plane;
  8550. DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
  8551. crtc->base.base.id);
  8552. /* Pipe has the wrong plane attached and the plane is active.
  8553. * Temporarily change the plane mapping and disable everything
  8554. * ... */
  8555. plane = crtc->plane;
  8556. crtc->plane = !plane;
  8557. dev_priv->display.crtc_disable(&crtc->base);
  8558. crtc->plane = plane;
  8559. /* ... and break all links. */
  8560. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8561. base.head) {
  8562. if (connector->encoder->base.crtc != &crtc->base)
  8563. continue;
  8564. intel_connector_break_all_links(connector);
  8565. }
  8566. WARN_ON(crtc->active);
  8567. crtc->base.enabled = false;
  8568. }
  8569. if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
  8570. crtc->pipe == PIPE_A && !crtc->active) {
  8571. /* BIOS forgot to enable pipe A, this mostly happens after
  8572. * resume. Force-enable the pipe to fix this, the update_dpms
  8573. * call below we restore the pipe to the right state, but leave
  8574. * the required bits on. */
  8575. intel_enable_pipe_a(dev);
  8576. }
  8577. /* Adjust the state of the output pipe according to whether we
  8578. * have active connectors/encoders. */
  8579. intel_crtc_update_dpms(&crtc->base);
  8580. if (crtc->active != crtc->base.enabled) {
  8581. struct intel_encoder *encoder;
  8582. /* This can happen either due to bugs in the get_hw_state
  8583. * functions or because the pipe is force-enabled due to the
  8584. * pipe A quirk. */
  8585. DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
  8586. crtc->base.base.id,
  8587. crtc->base.enabled ? "enabled" : "disabled",
  8588. crtc->active ? "enabled" : "disabled");
  8589. crtc->base.enabled = crtc->active;
  8590. /* Because we only establish the connector -> encoder ->
  8591. * crtc links if something is active, this means the
  8592. * crtc is now deactivated. Break the links. connector
  8593. * -> encoder links are only establish when things are
  8594. * actually up, hence no need to break them. */
  8595. WARN_ON(crtc->active);
  8596. for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
  8597. WARN_ON(encoder->connectors_active);
  8598. encoder->base.crtc = NULL;
  8599. }
  8600. }
  8601. }
  8602. static void intel_sanitize_encoder(struct intel_encoder *encoder)
  8603. {
  8604. struct intel_connector *connector;
  8605. struct drm_device *dev = encoder->base.dev;
  8606. /* We need to check both for a crtc link (meaning that the
  8607. * encoder is active and trying to read from a pipe) and the
  8608. * pipe itself being active. */
  8609. bool has_active_crtc = encoder->base.crtc &&
  8610. to_intel_crtc(encoder->base.crtc)->active;
  8611. if (encoder->connectors_active && !has_active_crtc) {
  8612. DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
  8613. encoder->base.base.id,
  8614. drm_get_encoder_name(&encoder->base));
  8615. /* Connector is active, but has no active pipe. This is
  8616. * fallout from our resume register restoring. Disable
  8617. * the encoder manually again. */
  8618. if (encoder->base.crtc) {
  8619. DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
  8620. encoder->base.base.id,
  8621. drm_get_encoder_name(&encoder->base));
  8622. encoder->disable(encoder);
  8623. }
  8624. /* Inconsistent output/port/pipe state happens presumably due to
  8625. * a bug in one of the get_hw_state functions. Or someplace else
  8626. * in our code, like the register restore mess on resume. Clamp
  8627. * things to off as a safer default. */
  8628. list_for_each_entry(connector,
  8629. &dev->mode_config.connector_list,
  8630. base.head) {
  8631. if (connector->encoder != encoder)
  8632. continue;
  8633. intel_connector_break_all_links(connector);
  8634. }
  8635. }
  8636. /* Enabled encoders without active connectors will be fixed in
  8637. * the crtc fixup. */
  8638. }
  8639. void i915_redisable_vga(struct drm_device *dev)
  8640. {
  8641. struct drm_i915_private *dev_priv = dev->dev_private;
  8642. u32 vga_reg = i915_vgacntrl_reg(dev);
  8643. /* This function can be called both from intel_modeset_setup_hw_state or
  8644. * at a very early point in our resume sequence, where the power well
  8645. * structures are not yet restored. Since this function is at a very
  8646. * paranoid "someone might have enabled VGA while we were not looking"
  8647. * level, just check if the power well is enabled instead of trying to
  8648. * follow the "don't touch the power well if we don't need it" policy
  8649. * the rest of the driver uses. */
  8650. if (HAS_POWER_WELL(dev) &&
  8651. (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
  8652. return;
  8653. if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
  8654. DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
  8655. i915_disable_vga(dev);
  8656. }
  8657. }
  8658. static void intel_modeset_readout_hw_state(struct drm_device *dev)
  8659. {
  8660. struct drm_i915_private *dev_priv = dev->dev_private;
  8661. enum pipe pipe;
  8662. struct intel_crtc *crtc;
  8663. struct intel_encoder *encoder;
  8664. struct intel_connector *connector;
  8665. int i;
  8666. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8667. base.head) {
  8668. memset(&crtc->config, 0, sizeof(crtc->config));
  8669. crtc->active = dev_priv->display.get_pipe_config(crtc,
  8670. &crtc->config);
  8671. crtc->base.enabled = crtc->active;
  8672. DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
  8673. crtc->base.base.id,
  8674. crtc->active ? "enabled" : "disabled");
  8675. }
  8676. /* FIXME: Smash this into the new shared dpll infrastructure. */
  8677. if (HAS_DDI(dev))
  8678. intel_ddi_setup_hw_pll_state(dev);
  8679. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  8680. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  8681. pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
  8682. pll->active = 0;
  8683. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8684. base.head) {
  8685. if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
  8686. pll->active++;
  8687. }
  8688. pll->refcount = pll->active;
  8689. DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
  8690. pll->name, pll->refcount, pll->on);
  8691. }
  8692. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8693. base.head) {
  8694. pipe = 0;
  8695. if (encoder->get_hw_state(encoder, &pipe)) {
  8696. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  8697. encoder->base.crtc = &crtc->base;
  8698. if (encoder->get_config)
  8699. encoder->get_config(encoder, &crtc->config);
  8700. } else {
  8701. encoder->base.crtc = NULL;
  8702. }
  8703. encoder->connectors_active = false;
  8704. DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
  8705. encoder->base.base.id,
  8706. drm_get_encoder_name(&encoder->base),
  8707. encoder->base.crtc ? "enabled" : "disabled",
  8708. pipe);
  8709. }
  8710. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8711. base.head) {
  8712. if (!crtc->active)
  8713. continue;
  8714. if (dev_priv->display.get_clock)
  8715. dev_priv->display.get_clock(crtc,
  8716. &crtc->config);
  8717. }
  8718. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8719. base.head) {
  8720. if (connector->get_hw_state(connector)) {
  8721. connector->base.dpms = DRM_MODE_DPMS_ON;
  8722. connector->encoder->connectors_active = true;
  8723. connector->base.encoder = &connector->encoder->base;
  8724. } else {
  8725. connector->base.dpms = DRM_MODE_DPMS_OFF;
  8726. connector->base.encoder = NULL;
  8727. }
  8728. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
  8729. connector->base.base.id,
  8730. drm_get_connector_name(&connector->base),
  8731. connector->base.encoder ? "enabled" : "disabled");
  8732. }
  8733. }
  8734. /* Scan out the current hw modeset state, sanitizes it and maps it into the drm
  8735. * and i915 state tracking structures. */
  8736. void intel_modeset_setup_hw_state(struct drm_device *dev,
  8737. bool force_restore)
  8738. {
  8739. struct drm_i915_private *dev_priv = dev->dev_private;
  8740. enum pipe pipe;
  8741. struct drm_plane *plane;
  8742. struct intel_crtc *crtc;
  8743. struct intel_encoder *encoder;
  8744. int i;
  8745. intel_modeset_readout_hw_state(dev);
  8746. /*
  8747. * Now that we have the config, copy it to each CRTC struct
  8748. * Note that this could go away if we move to using crtc_config
  8749. * checking everywhere.
  8750. */
  8751. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8752. base.head) {
  8753. if (crtc->active && i915_fastboot) {
  8754. intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
  8755. DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
  8756. crtc->base.base.id);
  8757. drm_mode_debug_printmodeline(&crtc->base.mode);
  8758. }
  8759. }
  8760. /* HW state is read out, now we need to sanitize this mess. */
  8761. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8762. base.head) {
  8763. intel_sanitize_encoder(encoder);
  8764. }
  8765. for_each_pipe(pipe) {
  8766. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  8767. intel_sanitize_crtc(crtc);
  8768. intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
  8769. }
  8770. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  8771. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  8772. if (!pll->on || pll->active)
  8773. continue;
  8774. DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
  8775. pll->disable(dev_priv, pll);
  8776. pll->on = false;
  8777. }
  8778. if (force_restore) {
  8779. /*
  8780. * We need to use raw interfaces for restoring state to avoid
  8781. * checking (bogus) intermediate states.
  8782. */
  8783. for_each_pipe(pipe) {
  8784. struct drm_crtc *crtc =
  8785. dev_priv->pipe_to_crtc_mapping[pipe];
  8786. __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
  8787. crtc->fb);
  8788. }
  8789. list_for_each_entry(plane, &dev->mode_config.plane_list, head)
  8790. intel_plane_restore(plane);
  8791. i915_redisable_vga(dev);
  8792. } else {
  8793. intel_modeset_update_staged_output_state(dev);
  8794. }
  8795. intel_modeset_check_state(dev);
  8796. drm_mode_config_reset(dev);
  8797. }
  8798. void intel_modeset_gem_init(struct drm_device *dev)
  8799. {
  8800. intel_modeset_init_hw(dev);
  8801. intel_setup_overlay(dev);
  8802. intel_modeset_setup_hw_state(dev, false);
  8803. }
  8804. void intel_modeset_cleanup(struct drm_device *dev)
  8805. {
  8806. struct drm_i915_private *dev_priv = dev->dev_private;
  8807. struct drm_crtc *crtc;
  8808. /*
  8809. * Interrupts and polling as the first thing to avoid creating havoc.
  8810. * Too much stuff here (turning of rps, connectors, ...) would
  8811. * experience fancy races otherwise.
  8812. */
  8813. drm_irq_uninstall(dev);
  8814. cancel_work_sync(&dev_priv->hotplug_work);
  8815. /*
  8816. * Due to the hpd irq storm handling the hotplug work can re-arm the
  8817. * poll handlers. Hence disable polling after hpd handling is shut down.
  8818. */
  8819. drm_kms_helper_poll_fini(dev);
  8820. mutex_lock(&dev->struct_mutex);
  8821. intel_unregister_dsm_handler();
  8822. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  8823. /* Skip inactive CRTCs */
  8824. if (!crtc->fb)
  8825. continue;
  8826. intel_increase_pllclock(crtc);
  8827. }
  8828. intel_disable_fbc(dev);
  8829. i915_enable_vga(dev);
  8830. intel_disable_gt_powersave(dev);
  8831. ironlake_teardown_rc6(dev);
  8832. mutex_unlock(&dev->struct_mutex);
  8833. /* flush any delayed tasks or pending work */
  8834. flush_scheduled_work();
  8835. /* destroy backlight, if any, before the connectors */
  8836. intel_panel_destroy_backlight(dev);
  8837. drm_mode_config_cleanup(dev);
  8838. intel_cleanup_overlay(dev);
  8839. }
  8840. /*
  8841. * Return which encoder is currently attached for connector.
  8842. */
  8843. struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
  8844. {
  8845. return &intel_attached_encoder(connector)->base;
  8846. }
  8847. void intel_connector_attach_encoder(struct intel_connector *connector,
  8848. struct intel_encoder *encoder)
  8849. {
  8850. connector->encoder = encoder;
  8851. drm_mode_connector_attach_encoder(&connector->base,
  8852. &encoder->base);
  8853. }
  8854. /*
  8855. * set vga decode state - true == enable VGA decode
  8856. */
  8857. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  8858. {
  8859. struct drm_i915_private *dev_priv = dev->dev_private;
  8860. u16 gmch_ctrl;
  8861. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  8862. if (state)
  8863. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  8864. else
  8865. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  8866. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  8867. return 0;
  8868. }
  8869. struct intel_display_error_state {
  8870. u32 power_well_driver;
  8871. int num_transcoders;
  8872. struct intel_cursor_error_state {
  8873. u32 control;
  8874. u32 position;
  8875. u32 base;
  8876. u32 size;
  8877. } cursor[I915_MAX_PIPES];
  8878. struct intel_pipe_error_state {
  8879. u32 source;
  8880. } pipe[I915_MAX_PIPES];
  8881. struct intel_plane_error_state {
  8882. u32 control;
  8883. u32 stride;
  8884. u32 size;
  8885. u32 pos;
  8886. u32 addr;
  8887. u32 surface;
  8888. u32 tile_offset;
  8889. } plane[I915_MAX_PIPES];
  8890. struct intel_transcoder_error_state {
  8891. enum transcoder cpu_transcoder;
  8892. u32 conf;
  8893. u32 htotal;
  8894. u32 hblank;
  8895. u32 hsync;
  8896. u32 vtotal;
  8897. u32 vblank;
  8898. u32 vsync;
  8899. } transcoder[4];
  8900. };
  8901. struct intel_display_error_state *
  8902. intel_display_capture_error_state(struct drm_device *dev)
  8903. {
  8904. drm_i915_private_t *dev_priv = dev->dev_private;
  8905. struct intel_display_error_state *error;
  8906. int transcoders[] = {
  8907. TRANSCODER_A,
  8908. TRANSCODER_B,
  8909. TRANSCODER_C,
  8910. TRANSCODER_EDP,
  8911. };
  8912. int i;
  8913. if (INTEL_INFO(dev)->num_pipes == 0)
  8914. return NULL;
  8915. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  8916. if (error == NULL)
  8917. return NULL;
  8918. if (HAS_POWER_WELL(dev))
  8919. error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
  8920. for_each_pipe(i) {
  8921. if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
  8922. error->cursor[i].control = I915_READ(CURCNTR(i));
  8923. error->cursor[i].position = I915_READ(CURPOS(i));
  8924. error->cursor[i].base = I915_READ(CURBASE(i));
  8925. } else {
  8926. error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
  8927. error->cursor[i].position = I915_READ(CURPOS_IVB(i));
  8928. error->cursor[i].base = I915_READ(CURBASE_IVB(i));
  8929. }
  8930. error->plane[i].control = I915_READ(DSPCNTR(i));
  8931. error->plane[i].stride = I915_READ(DSPSTRIDE(i));
  8932. if (INTEL_INFO(dev)->gen <= 3) {
  8933. error->plane[i].size = I915_READ(DSPSIZE(i));
  8934. error->plane[i].pos = I915_READ(DSPPOS(i));
  8935. }
  8936. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  8937. error->plane[i].addr = I915_READ(DSPADDR(i));
  8938. if (INTEL_INFO(dev)->gen >= 4) {
  8939. error->plane[i].surface = I915_READ(DSPSURF(i));
  8940. error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
  8941. }
  8942. error->pipe[i].source = I915_READ(PIPESRC(i));
  8943. }
  8944. error->num_transcoders = INTEL_INFO(dev)->num_pipes;
  8945. if (HAS_DDI(dev_priv->dev))
  8946. error->num_transcoders++; /* Account for eDP. */
  8947. for (i = 0; i < error->num_transcoders; i++) {
  8948. enum transcoder cpu_transcoder = transcoders[i];
  8949. error->transcoder[i].cpu_transcoder = cpu_transcoder;
  8950. error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
  8951. error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
  8952. error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
  8953. error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
  8954. error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
  8955. error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
  8956. error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
  8957. }
  8958. /* In the code above we read the registers without checking if the power
  8959. * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
  8960. * prevent the next I915_WRITE from detecting it and printing an error
  8961. * message. */
  8962. intel_uncore_clear_errors(dev);
  8963. return error;
  8964. }
  8965. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  8966. void
  8967. intel_display_print_error_state(struct drm_i915_error_state_buf *m,
  8968. struct drm_device *dev,
  8969. struct intel_display_error_state *error)
  8970. {
  8971. int i;
  8972. if (!error)
  8973. return;
  8974. err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
  8975. if (HAS_POWER_WELL(dev))
  8976. err_printf(m, "PWR_WELL_CTL2: %08x\n",
  8977. error->power_well_driver);
  8978. for_each_pipe(i) {
  8979. err_printf(m, "Pipe [%d]:\n", i);
  8980. err_printf(m, " SRC: %08x\n", error->pipe[i].source);
  8981. err_printf(m, "Plane [%d]:\n", i);
  8982. err_printf(m, " CNTR: %08x\n", error->plane[i].control);
  8983. err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
  8984. if (INTEL_INFO(dev)->gen <= 3) {
  8985. err_printf(m, " SIZE: %08x\n", error->plane[i].size);
  8986. err_printf(m, " POS: %08x\n", error->plane[i].pos);
  8987. }
  8988. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  8989. err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
  8990. if (INTEL_INFO(dev)->gen >= 4) {
  8991. err_printf(m, " SURF: %08x\n", error->plane[i].surface);
  8992. err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
  8993. }
  8994. err_printf(m, "Cursor [%d]:\n", i);
  8995. err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
  8996. err_printf(m, " POS: %08x\n", error->cursor[i].position);
  8997. err_printf(m, " BASE: %08x\n", error->cursor[i].base);
  8998. }
  8999. for (i = 0; i < error->num_transcoders; i++) {
  9000. err_printf(m, " CPU transcoder: %c\n",
  9001. transcoder_name(error->transcoder[i].cpu_transcoder));
  9002. err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
  9003. err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
  9004. err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
  9005. err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
  9006. err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
  9007. err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
  9008. err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
  9009. }
  9010. }