sky2.c 91 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/config.h>
  26. #include <linux/crc32.h>
  27. #include <linux/kernel.h>
  28. #include <linux/version.h>
  29. #include <linux/module.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/etherdevice.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/pci.h>
  35. #include <linux/ip.h>
  36. #include <linux/tcp.h>
  37. #include <linux/in.h>
  38. #include <linux/delay.h>
  39. #include <linux/workqueue.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "0.15"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3. A transmit can require several elements;
  55. * a receive requires one (or two if using 64 bit dma).
  56. */
  57. #define is_ec_a1(hw) \
  58. unlikely((hw)->chip_id == CHIP_ID_YUKON_EC && \
  59. (hw)->chip_rev == CHIP_REV_YU_EC_A1)
  60. #define RX_LE_SIZE 512
  61. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  62. #define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
  63. #define RX_DEF_PENDING RX_MAX_PENDING
  64. #define RX_SKB_ALIGN 8
  65. #define TX_RING_SIZE 512
  66. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  67. #define TX_MIN_PENDING 64
  68. #define MAX_SKB_TX_LE (4 + 2*MAX_SKB_FRAGS)
  69. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  70. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  71. #define ETH_JUMBO_MTU 9000
  72. #define TX_WATCHDOG (5 * HZ)
  73. #define NAPI_WEIGHT 64
  74. #define PHY_RETRIES 1000
  75. static const u32 default_msg =
  76. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  77. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  78. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  79. static int debug = -1; /* defaults above */
  80. module_param(debug, int, 0);
  81. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  82. static int copybreak __read_mostly = 256;
  83. module_param(copybreak, int, 0);
  84. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  85. static int disable_msi = 0;
  86. module_param(disable_msi, int, 0);
  87. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  88. static const struct pci_device_id sky2_id_table[] = {
  89. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
  90. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
  108. { 0 }
  109. };
  110. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  111. /* Avoid conditionals by using array */
  112. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  113. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  114. /* This driver supports yukon2 chipset only */
  115. static const char *yukon2_name[] = {
  116. "XL", /* 0xb3 */
  117. "EC Ultra", /* 0xb4 */
  118. "UNKNOWN", /* 0xb5 */
  119. "EC", /* 0xb6 */
  120. "FE", /* 0xb7 */
  121. };
  122. /* Access to external PHY */
  123. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  124. {
  125. int i;
  126. gma_write16(hw, port, GM_SMI_DATA, val);
  127. gma_write16(hw, port, GM_SMI_CTRL,
  128. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  129. for (i = 0; i < PHY_RETRIES; i++) {
  130. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  131. return 0;
  132. udelay(1);
  133. }
  134. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  135. return -ETIMEDOUT;
  136. }
  137. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  138. {
  139. int i;
  140. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  141. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  142. for (i = 0; i < PHY_RETRIES; i++) {
  143. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  144. *val = gma_read16(hw, port, GM_SMI_DATA);
  145. return 0;
  146. }
  147. udelay(1);
  148. }
  149. return -ETIMEDOUT;
  150. }
  151. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  152. {
  153. u16 v;
  154. if (__gm_phy_read(hw, port, reg, &v) != 0)
  155. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  156. return v;
  157. }
  158. static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
  159. {
  160. u16 power_control;
  161. u32 reg1;
  162. int vaux;
  163. int ret = 0;
  164. pr_debug("sky2_set_power_state %d\n", state);
  165. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  166. pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_PMC, &power_control);
  167. vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  168. (power_control & PCI_PM_CAP_PME_D3cold);
  169. pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_CTRL, &power_control);
  170. power_control |= PCI_PM_CTRL_PME_STATUS;
  171. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  172. switch (state) {
  173. case PCI_D0:
  174. /* switch power to VCC (WA for VAUX problem) */
  175. sky2_write8(hw, B0_POWER_CTRL,
  176. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  177. /* disable Core Clock Division, */
  178. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  179. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  180. /* enable bits are inverted */
  181. sky2_write8(hw, B2_Y2_CLK_GATE,
  182. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  183. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  184. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  185. else
  186. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  187. /* Turn off phy power saving */
  188. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
  189. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  190. /* looks like this XL is back asswards .. */
  191. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
  192. reg1 |= PCI_Y2_PHY1_COMA;
  193. if (hw->ports > 1)
  194. reg1 |= PCI_Y2_PHY2_COMA;
  195. }
  196. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  197. pci_write_config_dword(hw->pdev, PCI_DEV_REG3, 0);
  198. pci_read_config_dword(hw->pdev, PCI_DEV_REG4, &reg1);
  199. reg1 &= P_ASPM_CONTROL_MSK;
  200. pci_write_config_dword(hw->pdev, PCI_DEV_REG4, reg1);
  201. pci_write_config_dword(hw->pdev, PCI_DEV_REG5, 0);
  202. }
  203. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
  204. break;
  205. case PCI_D3hot:
  206. case PCI_D3cold:
  207. /* Turn on phy power saving */
  208. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
  209. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  210. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  211. else
  212. reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  213. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
  214. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  215. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  216. else
  217. /* enable bits are inverted */
  218. sky2_write8(hw, B2_Y2_CLK_GATE,
  219. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  220. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  221. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  222. /* switch power to VAUX */
  223. if (vaux && state != PCI_D3cold)
  224. sky2_write8(hw, B0_POWER_CTRL,
  225. (PC_VAUX_ENA | PC_VCC_ENA |
  226. PC_VAUX_ON | PC_VCC_OFF));
  227. break;
  228. default:
  229. printk(KERN_ERR PFX "Unknown power state %d\n", state);
  230. ret = -1;
  231. }
  232. pci_write_config_byte(hw->pdev, hw->pm_cap + PCI_PM_CTRL, power_control);
  233. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  234. return ret;
  235. }
  236. static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
  237. {
  238. u16 reg;
  239. /* disable all GMAC IRQ's */
  240. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  241. /* disable PHY IRQs */
  242. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  243. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  244. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  245. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  246. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  247. reg = gma_read16(hw, port, GM_RX_CTRL);
  248. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  249. gma_write16(hw, port, GM_RX_CTRL, reg);
  250. }
  251. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  252. {
  253. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  254. u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
  255. if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
  256. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  257. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  258. PHY_M_EC_MAC_S_MSK);
  259. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  260. if (hw->chip_id == CHIP_ID_YUKON_EC)
  261. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  262. else
  263. ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
  264. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  265. }
  266. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  267. if (hw->copper) {
  268. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  269. /* enable automatic crossover */
  270. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  271. } else {
  272. /* disable energy detect */
  273. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  274. /* enable automatic crossover */
  275. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  276. if (sky2->autoneg == AUTONEG_ENABLE &&
  277. hw->chip_id == CHIP_ID_YUKON_XL) {
  278. ctrl &= ~PHY_M_PC_DSC_MSK;
  279. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  280. }
  281. }
  282. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  283. } else {
  284. /* workaround for deviation #4.88 (CRC errors) */
  285. /* disable Automatic Crossover */
  286. ctrl &= ~PHY_M_PC_MDIX_MSK;
  287. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  288. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  289. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  290. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  291. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  292. ctrl &= ~PHY_M_MAC_MD_MSK;
  293. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  294. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  295. /* select page 1 to access Fiber registers */
  296. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  297. }
  298. }
  299. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  300. if (sky2->autoneg == AUTONEG_DISABLE)
  301. ctrl &= ~PHY_CT_ANE;
  302. else
  303. ctrl |= PHY_CT_ANE;
  304. ctrl |= PHY_CT_RESET;
  305. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  306. ctrl = 0;
  307. ct1000 = 0;
  308. adv = PHY_AN_CSMA;
  309. if (sky2->autoneg == AUTONEG_ENABLE) {
  310. if (hw->copper) {
  311. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  312. ct1000 |= PHY_M_1000C_AFD;
  313. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  314. ct1000 |= PHY_M_1000C_AHD;
  315. if (sky2->advertising & ADVERTISED_100baseT_Full)
  316. adv |= PHY_M_AN_100_FD;
  317. if (sky2->advertising & ADVERTISED_100baseT_Half)
  318. adv |= PHY_M_AN_100_HD;
  319. if (sky2->advertising & ADVERTISED_10baseT_Full)
  320. adv |= PHY_M_AN_10_FD;
  321. if (sky2->advertising & ADVERTISED_10baseT_Half)
  322. adv |= PHY_M_AN_10_HD;
  323. } else /* special defines for FIBER (88E1011S only) */
  324. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  325. /* Set Flow-control capabilities */
  326. if (sky2->tx_pause && sky2->rx_pause)
  327. adv |= PHY_AN_PAUSE_CAP; /* symmetric */
  328. else if (sky2->rx_pause && !sky2->tx_pause)
  329. adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
  330. else if (!sky2->rx_pause && sky2->tx_pause)
  331. adv |= PHY_AN_PAUSE_ASYM; /* local */
  332. /* Restart Auto-negotiation */
  333. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  334. } else {
  335. /* forced speed/duplex settings */
  336. ct1000 = PHY_M_1000C_MSE;
  337. if (sky2->duplex == DUPLEX_FULL)
  338. ctrl |= PHY_CT_DUP_MD;
  339. switch (sky2->speed) {
  340. case SPEED_1000:
  341. ctrl |= PHY_CT_SP1000;
  342. break;
  343. case SPEED_100:
  344. ctrl |= PHY_CT_SP100;
  345. break;
  346. }
  347. ctrl |= PHY_CT_RESET;
  348. }
  349. if (hw->chip_id != CHIP_ID_YUKON_FE)
  350. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  351. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  352. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  353. /* Setup Phy LED's */
  354. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  355. ledover = 0;
  356. switch (hw->chip_id) {
  357. case CHIP_ID_YUKON_FE:
  358. /* on 88E3082 these bits are at 11..9 (shifted left) */
  359. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  360. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  361. /* delete ACT LED control bits */
  362. ctrl &= ~PHY_M_FELP_LED1_MSK;
  363. /* change ACT LED control to blink mode */
  364. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  365. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  366. break;
  367. case CHIP_ID_YUKON_XL:
  368. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  369. /* select page 3 to access LED control register */
  370. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  371. /* set LED Function Control register */
  372. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  373. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  374. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  375. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  376. /* set Polarity Control register */
  377. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  378. (PHY_M_POLC_LS1_P_MIX(4) |
  379. PHY_M_POLC_IS0_P_MIX(4) |
  380. PHY_M_POLC_LOS_CTRL(2) |
  381. PHY_M_POLC_INIT_CTRL(2) |
  382. PHY_M_POLC_STA1_CTRL(2) |
  383. PHY_M_POLC_STA0_CTRL(2)));
  384. /* restore page register */
  385. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  386. break;
  387. default:
  388. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  389. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  390. /* turn off the Rx LED (LED_RX) */
  391. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  392. }
  393. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
  394. /* apply fixes in PHY AFE */
  395. gm_phy_write(hw, port, 22, 255);
  396. /* increase differential signal amplitude in 10BASE-T */
  397. gm_phy_write(hw, port, 24, 0xaa99);
  398. gm_phy_write(hw, port, 23, 0x2011);
  399. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  400. gm_phy_write(hw, port, 24, 0xa204);
  401. gm_phy_write(hw, port, 23, 0x2002);
  402. /* set page register to 0 */
  403. gm_phy_write(hw, port, 22, 0);
  404. } else {
  405. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  406. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  407. /* turn on 100 Mbps LED (LED_LINK100) */
  408. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  409. }
  410. if (ledover)
  411. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  412. }
  413. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  414. if (sky2->autoneg == AUTONEG_ENABLE)
  415. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  416. else
  417. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  418. }
  419. /* Force a renegotiation */
  420. static void sky2_phy_reinit(struct sky2_port *sky2)
  421. {
  422. down(&sky2->phy_sema);
  423. sky2_phy_init(sky2->hw, sky2->port);
  424. up(&sky2->phy_sema);
  425. }
  426. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  427. {
  428. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  429. u16 reg;
  430. int i;
  431. const u8 *addr = hw->dev[port]->dev_addr;
  432. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  433. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
  434. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  435. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  436. /* WA DEV_472 -- looks like crossed wires on port 2 */
  437. /* clear GMAC 1 Control reset */
  438. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  439. do {
  440. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  441. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  442. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  443. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  444. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  445. }
  446. if (sky2->autoneg == AUTONEG_DISABLE) {
  447. reg = gma_read16(hw, port, GM_GP_CTRL);
  448. reg |= GM_GPCR_AU_ALL_DIS;
  449. gma_write16(hw, port, GM_GP_CTRL, reg);
  450. gma_read16(hw, port, GM_GP_CTRL);
  451. switch (sky2->speed) {
  452. case SPEED_1000:
  453. reg &= ~GM_GPCR_SPEED_100;
  454. reg |= GM_GPCR_SPEED_1000;
  455. break;
  456. case SPEED_100:
  457. reg &= ~GM_GPCR_SPEED_1000;
  458. reg |= GM_GPCR_SPEED_100;
  459. break;
  460. case SPEED_10:
  461. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  462. break;
  463. }
  464. if (sky2->duplex == DUPLEX_FULL)
  465. reg |= GM_GPCR_DUP_FULL;
  466. } else
  467. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  468. if (!sky2->tx_pause && !sky2->rx_pause) {
  469. sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  470. reg |=
  471. GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  472. } else if (sky2->tx_pause && !sky2->rx_pause) {
  473. /* disable Rx flow-control */
  474. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  475. }
  476. gma_write16(hw, port, GM_GP_CTRL, reg);
  477. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  478. down(&sky2->phy_sema);
  479. sky2_phy_init(hw, port);
  480. up(&sky2->phy_sema);
  481. /* MIB clear */
  482. reg = gma_read16(hw, port, GM_PHY_ADDR);
  483. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  484. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  485. gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
  486. gma_write16(hw, port, GM_PHY_ADDR, reg);
  487. /* transmit control */
  488. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  489. /* receive control reg: unicast + multicast + no FCS */
  490. gma_write16(hw, port, GM_RX_CTRL,
  491. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  492. /* transmit flow control */
  493. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  494. /* transmit parameter */
  495. gma_write16(hw, port, GM_TX_PARAM,
  496. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  497. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  498. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  499. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  500. /* serial mode register */
  501. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  502. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  503. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  504. reg |= GM_SMOD_JUMBO_ENA;
  505. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  506. /* virtual address for data */
  507. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  508. /* physical address: used for pause frames */
  509. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  510. /* ignore counter overflows */
  511. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  512. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  513. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  514. /* Configure Rx MAC FIFO */
  515. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  516. sky2_write16(hw, SK_REG(port, RX_GMF_CTRL_T),
  517. GMF_RX_CTRL_DEF);
  518. /* Flush Rx MAC FIFO on any flow control or error */
  519. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  520. /* Set threshold to 0xa (64 bytes)
  521. * ASF disabled so no need to do WA dev #4.30
  522. */
  523. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
  524. /* Configure Tx MAC FIFO */
  525. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  526. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  527. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  528. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  529. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  530. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  531. /* set Tx GMAC FIFO Almost Empty Threshold */
  532. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
  533. /* Disable Store & Forward mode for TX */
  534. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  535. }
  536. }
  537. }
  538. /* Assign Ram Buffer allocation.
  539. * start and end are in units of 4k bytes
  540. * ram registers are in units of 64bit words
  541. */
  542. static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
  543. {
  544. u32 start, end;
  545. start = startk * 4096/8;
  546. end = (endk * 4096/8) - 1;
  547. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  548. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  549. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  550. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  551. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  552. if (q == Q_R1 || q == Q_R2) {
  553. u32 space = (endk - startk) * 4096/8;
  554. u32 tp = space - space/4;
  555. /* On receive queue's set the thresholds
  556. * give receiver priority when > 3/4 full
  557. * send pause when down to 2K
  558. */
  559. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  560. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  561. tp = space - 2048/8;
  562. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  563. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  564. } else {
  565. /* Enable store & forward on Tx queue's because
  566. * Tx FIFO is only 1K on Yukon
  567. */
  568. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  569. }
  570. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  571. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  572. }
  573. /* Setup Bus Memory Interface */
  574. static void sky2_qset(struct sky2_hw *hw, u16 q)
  575. {
  576. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  577. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  578. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  579. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  580. }
  581. /* Setup prefetch unit registers. This is the interface between
  582. * hardware and driver list elements
  583. */
  584. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  585. u64 addr, u32 last)
  586. {
  587. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  588. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  589. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  590. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  591. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  592. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  593. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  594. }
  595. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  596. {
  597. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  598. sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
  599. return le;
  600. }
  601. /*
  602. * This is a workaround code taken from SysKonnect sk98lin driver
  603. * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
  604. */
  605. static void sky2_put_idx(struct sky2_hw *hw, unsigned q,
  606. u16 idx, u16 *last, u16 size)
  607. {
  608. wmb();
  609. if (is_ec_a1(hw) && idx < *last) {
  610. u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  611. if (hwget == 0) {
  612. /* Start prefetching again */
  613. sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
  614. goto setnew;
  615. }
  616. if (hwget == size - 1) {
  617. /* set watermark to one list element */
  618. sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
  619. /* set put index to first list element */
  620. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
  621. } else /* have hardware go to end of list */
  622. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
  623. size - 1);
  624. } else {
  625. setnew:
  626. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  627. }
  628. *last = idx;
  629. mmiowb();
  630. }
  631. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  632. {
  633. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  634. sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
  635. return le;
  636. }
  637. /* Return high part of DMA address (could be 32 or 64 bit) */
  638. static inline u32 high32(dma_addr_t a)
  639. {
  640. return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
  641. }
  642. /* Build description to hardware about buffer */
  643. static void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map)
  644. {
  645. struct sky2_rx_le *le;
  646. u32 hi = high32(map);
  647. u16 len = sky2->rx_bufsize;
  648. if (sky2->rx_addr64 != hi) {
  649. le = sky2_next_rx(sky2);
  650. le->addr = cpu_to_le32(hi);
  651. le->ctrl = 0;
  652. le->opcode = OP_ADDR64 | HW_OWNER;
  653. sky2->rx_addr64 = high32(map + len);
  654. }
  655. le = sky2_next_rx(sky2);
  656. le->addr = cpu_to_le32((u32) map);
  657. le->length = cpu_to_le16(len);
  658. le->ctrl = 0;
  659. le->opcode = OP_PACKET | HW_OWNER;
  660. }
  661. /* Tell chip where to start receive checksum.
  662. * Actually has two checksums, but set both same to avoid possible byte
  663. * order problems.
  664. */
  665. static void rx_set_checksum(struct sky2_port *sky2)
  666. {
  667. struct sky2_rx_le *le;
  668. le = sky2_next_rx(sky2);
  669. le->addr = (ETH_HLEN << 16) | ETH_HLEN;
  670. le->ctrl = 0;
  671. le->opcode = OP_TCPSTART | HW_OWNER;
  672. sky2_write32(sky2->hw,
  673. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  674. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  675. }
  676. /*
  677. * The RX Stop command will not work for Yukon-2 if the BMU does not
  678. * reach the end of packet and since we can't make sure that we have
  679. * incoming data, we must reset the BMU while it is not doing a DMA
  680. * transfer. Since it is possible that the RX path is still active,
  681. * the RX RAM buffer will be stopped first, so any possible incoming
  682. * data will not trigger a DMA. After the RAM buffer is stopped, the
  683. * BMU is polled until any DMA in progress is ended and only then it
  684. * will be reset.
  685. */
  686. static void sky2_rx_stop(struct sky2_port *sky2)
  687. {
  688. struct sky2_hw *hw = sky2->hw;
  689. unsigned rxq = rxqaddr[sky2->port];
  690. int i;
  691. /* disable the RAM Buffer receive queue */
  692. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  693. for (i = 0; i < 0xffff; i++)
  694. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  695. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  696. goto stopped;
  697. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  698. sky2->netdev->name);
  699. stopped:
  700. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  701. /* reset the Rx prefetch unit */
  702. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  703. }
  704. /* Clean out receive buffer area, assumes receiver hardware stopped */
  705. static void sky2_rx_clean(struct sky2_port *sky2)
  706. {
  707. unsigned i;
  708. memset(sky2->rx_le, 0, RX_LE_BYTES);
  709. for (i = 0; i < sky2->rx_pending; i++) {
  710. struct ring_info *re = sky2->rx_ring + i;
  711. if (re->skb) {
  712. pci_unmap_single(sky2->hw->pdev,
  713. re->mapaddr, sky2->rx_bufsize,
  714. PCI_DMA_FROMDEVICE);
  715. kfree_skb(re->skb);
  716. re->skb = NULL;
  717. }
  718. }
  719. }
  720. /* Basic MII support */
  721. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  722. {
  723. struct mii_ioctl_data *data = if_mii(ifr);
  724. struct sky2_port *sky2 = netdev_priv(dev);
  725. struct sky2_hw *hw = sky2->hw;
  726. int err = -EOPNOTSUPP;
  727. if (!netif_running(dev))
  728. return -ENODEV; /* Phy still in reset */
  729. switch(cmd) {
  730. case SIOCGMIIPHY:
  731. data->phy_id = PHY_ADDR_MARV;
  732. /* fallthru */
  733. case SIOCGMIIREG: {
  734. u16 val = 0;
  735. down(&sky2->phy_sema);
  736. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  737. up(&sky2->phy_sema);
  738. data->val_out = val;
  739. break;
  740. }
  741. case SIOCSMIIREG:
  742. if (!capable(CAP_NET_ADMIN))
  743. return -EPERM;
  744. down(&sky2->phy_sema);
  745. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  746. data->val_in);
  747. up(&sky2->phy_sema);
  748. break;
  749. }
  750. return err;
  751. }
  752. #ifdef SKY2_VLAN_TAG_USED
  753. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  754. {
  755. struct sky2_port *sky2 = netdev_priv(dev);
  756. struct sky2_hw *hw = sky2->hw;
  757. u16 port = sky2->port;
  758. spin_lock_bh(&sky2->tx_lock);
  759. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
  760. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
  761. sky2->vlgrp = grp;
  762. spin_unlock_bh(&sky2->tx_lock);
  763. }
  764. static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  765. {
  766. struct sky2_port *sky2 = netdev_priv(dev);
  767. struct sky2_hw *hw = sky2->hw;
  768. u16 port = sky2->port;
  769. spin_lock_bh(&sky2->tx_lock);
  770. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
  771. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
  772. if (sky2->vlgrp)
  773. sky2->vlgrp->vlan_devices[vid] = NULL;
  774. spin_unlock_bh(&sky2->tx_lock);
  775. }
  776. #endif
  777. /*
  778. * It appears the hardware has a bug in the FIFO logic that
  779. * cause it to hang if the FIFO gets overrun and the receive buffer
  780. * is not aligned. ALso alloc_skb() won't align properly if slab
  781. * debugging is enabled.
  782. */
  783. static inline struct sk_buff *sky2_alloc_skb(unsigned int size, gfp_t gfp_mask)
  784. {
  785. struct sk_buff *skb;
  786. skb = alloc_skb(size + RX_SKB_ALIGN, gfp_mask);
  787. if (likely(skb)) {
  788. unsigned long p = (unsigned long) skb->data;
  789. skb_reserve(skb,
  790. ((p + RX_SKB_ALIGN - 1) & ~(RX_SKB_ALIGN - 1)) - p);
  791. }
  792. return skb;
  793. }
  794. /*
  795. * Allocate and setup receiver buffer pool.
  796. * In case of 64 bit dma, there are 2X as many list elements
  797. * available as ring entries
  798. * and need to reserve one list element so we don't wrap around.
  799. */
  800. static int sky2_rx_start(struct sky2_port *sky2)
  801. {
  802. struct sky2_hw *hw = sky2->hw;
  803. unsigned rxq = rxqaddr[sky2->port];
  804. int i;
  805. sky2->rx_put = sky2->rx_next = 0;
  806. sky2_qset(hw, rxq);
  807. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
  808. /* MAC Rx RAM Read is controlled by hardware */
  809. sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
  810. }
  811. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  812. rx_set_checksum(sky2);
  813. for (i = 0; i < sky2->rx_pending; i++) {
  814. struct ring_info *re = sky2->rx_ring + i;
  815. re->skb = sky2_alloc_skb(sky2->rx_bufsize, GFP_KERNEL);
  816. if (!re->skb)
  817. goto nomem;
  818. re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
  819. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  820. sky2_rx_add(sky2, re->mapaddr);
  821. }
  822. /* Tell chip about available buffers */
  823. sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
  824. sky2->rx_last_put = sky2_read16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX));
  825. return 0;
  826. nomem:
  827. sky2_rx_clean(sky2);
  828. return -ENOMEM;
  829. }
  830. /* Bring up network interface. */
  831. static int sky2_up(struct net_device *dev)
  832. {
  833. struct sky2_port *sky2 = netdev_priv(dev);
  834. struct sky2_hw *hw = sky2->hw;
  835. unsigned port = sky2->port;
  836. u32 ramsize, rxspace;
  837. int err = -ENOMEM;
  838. if (netif_msg_ifup(sky2))
  839. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  840. /* must be power of 2 */
  841. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  842. TX_RING_SIZE *
  843. sizeof(struct sky2_tx_le),
  844. &sky2->tx_le_map);
  845. if (!sky2->tx_le)
  846. goto err_out;
  847. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  848. GFP_KERNEL);
  849. if (!sky2->tx_ring)
  850. goto err_out;
  851. sky2->tx_prod = sky2->tx_cons = 0;
  852. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  853. &sky2->rx_le_map);
  854. if (!sky2->rx_le)
  855. goto err_out;
  856. memset(sky2->rx_le, 0, RX_LE_BYTES);
  857. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct ring_info),
  858. GFP_KERNEL);
  859. if (!sky2->rx_ring)
  860. goto err_out;
  861. sky2_mac_init(hw, port);
  862. /* Determine available ram buffer space (in 4K blocks).
  863. * Note: not sure about the FE setting below yet
  864. */
  865. if (hw->chip_id == CHIP_ID_YUKON_FE)
  866. ramsize = 4;
  867. else
  868. ramsize = sky2_read8(hw, B2_E_0);
  869. /* Give transmitter one third (rounded up) */
  870. rxspace = ramsize - (ramsize + 2) / 3;
  871. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  872. sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
  873. /* Make sure SyncQ is disabled */
  874. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  875. RB_RST_SET);
  876. sky2_qset(hw, txqaddr[port]);
  877. /* Set almost empty threshold */
  878. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == 1)
  879. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
  880. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  881. TX_RING_SIZE - 1);
  882. err = sky2_rx_start(sky2);
  883. if (err)
  884. goto err_out;
  885. /* Enable interrupts from phy/mac for port */
  886. hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
  887. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  888. return 0;
  889. err_out:
  890. if (sky2->rx_le) {
  891. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  892. sky2->rx_le, sky2->rx_le_map);
  893. sky2->rx_le = NULL;
  894. }
  895. if (sky2->tx_le) {
  896. pci_free_consistent(hw->pdev,
  897. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  898. sky2->tx_le, sky2->tx_le_map);
  899. sky2->tx_le = NULL;
  900. }
  901. kfree(sky2->tx_ring);
  902. kfree(sky2->rx_ring);
  903. sky2->tx_ring = NULL;
  904. sky2->rx_ring = NULL;
  905. return err;
  906. }
  907. /* Modular subtraction in ring */
  908. static inline int tx_dist(unsigned tail, unsigned head)
  909. {
  910. return (head - tail) % TX_RING_SIZE;
  911. }
  912. /* Number of list elements available for next tx */
  913. static inline int tx_avail(const struct sky2_port *sky2)
  914. {
  915. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  916. }
  917. /* Estimate of number of transmit list elements required */
  918. static unsigned tx_le_req(const struct sk_buff *skb)
  919. {
  920. unsigned count;
  921. count = sizeof(dma_addr_t) / sizeof(u32);
  922. count += skb_shinfo(skb)->nr_frags * count;
  923. if (skb_shinfo(skb)->tso_size)
  924. ++count;
  925. if (skb->ip_summed == CHECKSUM_HW)
  926. ++count;
  927. return count;
  928. }
  929. /*
  930. * Put one packet in ring for transmit.
  931. * A single packet can generate multiple list elements, and
  932. * the number of ring elements will probably be less than the number
  933. * of list elements used.
  934. *
  935. * No BH disabling for tx_lock here (like tg3)
  936. */
  937. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  938. {
  939. struct sky2_port *sky2 = netdev_priv(dev);
  940. struct sky2_hw *hw = sky2->hw;
  941. struct sky2_tx_le *le = NULL;
  942. struct tx_ring_info *re;
  943. unsigned i, len;
  944. dma_addr_t mapping;
  945. u32 addr64;
  946. u16 mss;
  947. u8 ctrl;
  948. /* No BH disabling for tx_lock here. We are running in BH disabled
  949. * context and TX reclaim runs via poll inside of a software
  950. * interrupt, and no related locks in IRQ processing.
  951. */
  952. if (!spin_trylock(&sky2->tx_lock))
  953. return NETDEV_TX_LOCKED;
  954. if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
  955. /* There is a known but harmless race with lockless tx
  956. * and netif_stop_queue.
  957. */
  958. if (!netif_queue_stopped(dev)) {
  959. netif_stop_queue(dev);
  960. if (net_ratelimit())
  961. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  962. dev->name);
  963. }
  964. spin_unlock(&sky2->tx_lock);
  965. return NETDEV_TX_BUSY;
  966. }
  967. if (unlikely(netif_msg_tx_queued(sky2)))
  968. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  969. dev->name, sky2->tx_prod, skb->len);
  970. len = skb_headlen(skb);
  971. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  972. addr64 = high32(mapping);
  973. re = sky2->tx_ring + sky2->tx_prod;
  974. /* Send high bits if changed or crosses boundary */
  975. if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
  976. le = get_tx_le(sky2);
  977. le->tx.addr = cpu_to_le32(addr64);
  978. le->ctrl = 0;
  979. le->opcode = OP_ADDR64 | HW_OWNER;
  980. sky2->tx_addr64 = high32(mapping + len);
  981. }
  982. /* Check for TCP Segmentation Offload */
  983. mss = skb_shinfo(skb)->tso_size;
  984. if (mss != 0) {
  985. /* just drop the packet if non-linear expansion fails */
  986. if (skb_header_cloned(skb) &&
  987. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  988. dev_kfree_skb_any(skb);
  989. goto out_unlock;
  990. }
  991. mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
  992. mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  993. mss += ETH_HLEN;
  994. }
  995. if (mss != sky2->tx_last_mss) {
  996. le = get_tx_le(sky2);
  997. le->tx.tso.size = cpu_to_le16(mss);
  998. le->tx.tso.rsvd = 0;
  999. le->opcode = OP_LRGLEN | HW_OWNER;
  1000. le->ctrl = 0;
  1001. sky2->tx_last_mss = mss;
  1002. }
  1003. ctrl = 0;
  1004. #ifdef SKY2_VLAN_TAG_USED
  1005. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1006. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1007. if (!le) {
  1008. le = get_tx_le(sky2);
  1009. le->tx.addr = 0;
  1010. le->opcode = OP_VLAN|HW_OWNER;
  1011. le->ctrl = 0;
  1012. } else
  1013. le->opcode |= OP_VLAN;
  1014. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1015. ctrl |= INS_VLAN;
  1016. }
  1017. #endif
  1018. /* Handle TCP checksum offload */
  1019. if (skb->ip_summed == CHECKSUM_HW) {
  1020. u16 hdr = skb->h.raw - skb->data;
  1021. u16 offset = hdr + skb->csum;
  1022. ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1023. if (skb->nh.iph->protocol == IPPROTO_UDP)
  1024. ctrl |= UDPTCP;
  1025. le = get_tx_le(sky2);
  1026. le->tx.csum.start = cpu_to_le16(hdr);
  1027. le->tx.csum.offset = cpu_to_le16(offset);
  1028. le->length = 0; /* initial checksum value */
  1029. le->ctrl = 1; /* one packet */
  1030. le->opcode = OP_TCPLISW | HW_OWNER;
  1031. }
  1032. le = get_tx_le(sky2);
  1033. le->tx.addr = cpu_to_le32((u32) mapping);
  1034. le->length = cpu_to_le16(len);
  1035. le->ctrl = ctrl;
  1036. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1037. /* Record the transmit mapping info */
  1038. re->skb = skb;
  1039. pci_unmap_addr_set(re, mapaddr, mapping);
  1040. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1041. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1042. struct tx_ring_info *fre;
  1043. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1044. frag->size, PCI_DMA_TODEVICE);
  1045. addr64 = high32(mapping);
  1046. if (addr64 != sky2->tx_addr64) {
  1047. le = get_tx_le(sky2);
  1048. le->tx.addr = cpu_to_le32(addr64);
  1049. le->ctrl = 0;
  1050. le->opcode = OP_ADDR64 | HW_OWNER;
  1051. sky2->tx_addr64 = addr64;
  1052. }
  1053. le = get_tx_le(sky2);
  1054. le->tx.addr = cpu_to_le32((u32) mapping);
  1055. le->length = cpu_to_le16(frag->size);
  1056. le->ctrl = ctrl;
  1057. le->opcode = OP_BUFFER | HW_OWNER;
  1058. fre = sky2->tx_ring
  1059. + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
  1060. pci_unmap_addr_set(fre, mapaddr, mapping);
  1061. }
  1062. re->idx = sky2->tx_prod;
  1063. le->ctrl |= EOP;
  1064. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod,
  1065. &sky2->tx_last_put, TX_RING_SIZE);
  1066. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1067. netif_stop_queue(dev);
  1068. out_unlock:
  1069. spin_unlock(&sky2->tx_lock);
  1070. dev->trans_start = jiffies;
  1071. return NETDEV_TX_OK;
  1072. }
  1073. /*
  1074. * Free ring elements from starting at tx_cons until "done"
  1075. *
  1076. * NB: the hardware will tell us about partial completion of multi-part
  1077. * buffers; these are deferred until completion.
  1078. */
  1079. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1080. {
  1081. struct net_device *dev = sky2->netdev;
  1082. struct pci_dev *pdev = sky2->hw->pdev;
  1083. u16 nxt, put;
  1084. unsigned i;
  1085. BUG_ON(done >= TX_RING_SIZE);
  1086. if (unlikely(netif_msg_tx_done(sky2)))
  1087. printk(KERN_DEBUG "%s: tx done, up to %u\n",
  1088. dev->name, done);
  1089. for (put = sky2->tx_cons; put != done; put = nxt) {
  1090. struct tx_ring_info *re = sky2->tx_ring + put;
  1091. struct sk_buff *skb = re->skb;
  1092. nxt = re->idx;
  1093. BUG_ON(nxt >= TX_RING_SIZE);
  1094. prefetch(sky2->tx_ring + nxt);
  1095. /* Check for partial status */
  1096. if (tx_dist(put, done) < tx_dist(put, nxt))
  1097. break;
  1098. skb = re->skb;
  1099. pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
  1100. skb_headlen(skb), PCI_DMA_TODEVICE);
  1101. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1102. struct tx_ring_info *fre;
  1103. fre = sky2->tx_ring + (put + i + 1) % TX_RING_SIZE;
  1104. pci_unmap_page(pdev, pci_unmap_addr(fre, mapaddr),
  1105. skb_shinfo(skb)->frags[i].size,
  1106. PCI_DMA_TODEVICE);
  1107. }
  1108. dev_kfree_skb_any(skb);
  1109. }
  1110. sky2->tx_cons = put;
  1111. if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
  1112. netif_wake_queue(dev);
  1113. }
  1114. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1115. static void sky2_tx_clean(struct sky2_port *sky2)
  1116. {
  1117. spin_lock_bh(&sky2->tx_lock);
  1118. sky2_tx_complete(sky2, sky2->tx_prod);
  1119. spin_unlock_bh(&sky2->tx_lock);
  1120. }
  1121. /* Network shutdown */
  1122. static int sky2_down(struct net_device *dev)
  1123. {
  1124. struct sky2_port *sky2 = netdev_priv(dev);
  1125. struct sky2_hw *hw = sky2->hw;
  1126. unsigned port = sky2->port;
  1127. u16 ctrl;
  1128. /* Never really got started! */
  1129. if (!sky2->tx_le)
  1130. return 0;
  1131. if (netif_msg_ifdown(sky2))
  1132. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1133. /* Stop more packets from being queued */
  1134. netif_stop_queue(dev);
  1135. /* Disable port IRQ */
  1136. local_irq_disable();
  1137. hw->intr_mask &= ~((sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
  1138. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1139. local_irq_enable();
  1140. flush_scheduled_work();
  1141. sky2_phy_reset(hw, port);
  1142. /* Stop transmitter */
  1143. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1144. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1145. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1146. RB_RST_SET | RB_DIS_OP_MD);
  1147. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1148. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1149. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1150. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1151. /* Workaround shared GMAC reset */
  1152. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1153. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1154. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1155. /* Disable Force Sync bit and Enable Alloc bit */
  1156. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1157. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1158. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1159. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1160. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1161. /* Reset the PCI FIFO of the async Tx queue */
  1162. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1163. BMU_RST_SET | BMU_FIFO_RST);
  1164. /* Reset the Tx prefetch units */
  1165. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1166. PREF_UNIT_RST_SET);
  1167. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1168. sky2_rx_stop(sky2);
  1169. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1170. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1171. /* turn off LED's */
  1172. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1173. synchronize_irq(hw->pdev->irq);
  1174. sky2_tx_clean(sky2);
  1175. sky2_rx_clean(sky2);
  1176. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1177. sky2->rx_le, sky2->rx_le_map);
  1178. kfree(sky2->rx_ring);
  1179. pci_free_consistent(hw->pdev,
  1180. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1181. sky2->tx_le, sky2->tx_le_map);
  1182. kfree(sky2->tx_ring);
  1183. sky2->tx_le = NULL;
  1184. sky2->rx_le = NULL;
  1185. sky2->rx_ring = NULL;
  1186. sky2->tx_ring = NULL;
  1187. return 0;
  1188. }
  1189. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1190. {
  1191. if (!hw->copper)
  1192. return SPEED_1000;
  1193. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1194. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1195. switch (aux & PHY_M_PS_SPEED_MSK) {
  1196. case PHY_M_PS_SPEED_1000:
  1197. return SPEED_1000;
  1198. case PHY_M_PS_SPEED_100:
  1199. return SPEED_100;
  1200. default:
  1201. return SPEED_10;
  1202. }
  1203. }
  1204. static void sky2_link_up(struct sky2_port *sky2)
  1205. {
  1206. struct sky2_hw *hw = sky2->hw;
  1207. unsigned port = sky2->port;
  1208. u16 reg;
  1209. /* Enable Transmit FIFO Underrun */
  1210. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1211. reg = gma_read16(hw, port, GM_GP_CTRL);
  1212. if (sky2->autoneg == AUTONEG_DISABLE) {
  1213. reg |= GM_GPCR_AU_ALL_DIS;
  1214. /* Is write/read necessary? Copied from sky2_mac_init */
  1215. gma_write16(hw, port, GM_GP_CTRL, reg);
  1216. gma_read16(hw, port, GM_GP_CTRL);
  1217. switch (sky2->speed) {
  1218. case SPEED_1000:
  1219. reg &= ~GM_GPCR_SPEED_100;
  1220. reg |= GM_GPCR_SPEED_1000;
  1221. break;
  1222. case SPEED_100:
  1223. reg &= ~GM_GPCR_SPEED_1000;
  1224. reg |= GM_GPCR_SPEED_100;
  1225. break;
  1226. case SPEED_10:
  1227. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  1228. break;
  1229. }
  1230. } else
  1231. reg &= ~GM_GPCR_AU_ALL_DIS;
  1232. if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
  1233. reg |= GM_GPCR_DUP_FULL;
  1234. /* enable Rx/Tx */
  1235. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1236. gma_write16(hw, port, GM_GP_CTRL, reg);
  1237. gma_read16(hw, port, GM_GP_CTRL);
  1238. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1239. netif_carrier_on(sky2->netdev);
  1240. netif_wake_queue(sky2->netdev);
  1241. /* Turn on link LED */
  1242. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1243. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1244. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  1245. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1246. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1247. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  1248. PHY_M_LEDC_INIT_CTRL(sky2->speed ==
  1249. SPEED_10 ? 7 : 0) |
  1250. PHY_M_LEDC_STA1_CTRL(sky2->speed ==
  1251. SPEED_100 ? 7 : 0) |
  1252. PHY_M_LEDC_STA0_CTRL(sky2->speed ==
  1253. SPEED_1000 ? 7 : 0));
  1254. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1255. }
  1256. if (netif_msg_link(sky2))
  1257. printk(KERN_INFO PFX
  1258. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1259. sky2->netdev->name, sky2->speed,
  1260. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1261. (sky2->tx_pause && sky2->rx_pause) ? "both" :
  1262. sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
  1263. }
  1264. static void sky2_link_down(struct sky2_port *sky2)
  1265. {
  1266. struct sky2_hw *hw = sky2->hw;
  1267. unsigned port = sky2->port;
  1268. u16 reg;
  1269. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1270. reg = gma_read16(hw, port, GM_GP_CTRL);
  1271. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1272. gma_write16(hw, port, GM_GP_CTRL, reg);
  1273. gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
  1274. if (sky2->rx_pause && !sky2->tx_pause) {
  1275. /* restore Asymmetric Pause bit */
  1276. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1277. gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
  1278. | PHY_M_AN_ASP);
  1279. }
  1280. netif_carrier_off(sky2->netdev);
  1281. netif_stop_queue(sky2->netdev);
  1282. /* Turn on link LED */
  1283. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1284. if (netif_msg_link(sky2))
  1285. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1286. sky2_phy_init(hw, port);
  1287. }
  1288. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1289. {
  1290. struct sky2_hw *hw = sky2->hw;
  1291. unsigned port = sky2->port;
  1292. u16 lpa;
  1293. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1294. if (lpa & PHY_M_AN_RF) {
  1295. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1296. return -1;
  1297. }
  1298. if (hw->chip_id != CHIP_ID_YUKON_FE &&
  1299. gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1300. printk(KERN_ERR PFX "%s: master/slave fault",
  1301. sky2->netdev->name);
  1302. return -1;
  1303. }
  1304. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1305. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1306. sky2->netdev->name);
  1307. return -1;
  1308. }
  1309. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1310. sky2->speed = sky2_phy_speed(hw, aux);
  1311. /* Pause bits are offset (9..8) */
  1312. if (hw->chip_id == CHIP_ID_YUKON_XL)
  1313. aux >>= 6;
  1314. sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
  1315. sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
  1316. if ((sky2->tx_pause || sky2->rx_pause)
  1317. && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
  1318. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1319. else
  1320. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1321. return 0;
  1322. }
  1323. /*
  1324. * Interrupt from PHY are handled outside of interrupt context
  1325. * because accessing phy registers requires spin wait which might
  1326. * cause excess interrupt latency.
  1327. */
  1328. static void sky2_phy_task(void *arg)
  1329. {
  1330. struct sky2_port *sky2 = arg;
  1331. struct sky2_hw *hw = sky2->hw;
  1332. u16 istatus, phystat;
  1333. down(&sky2->phy_sema);
  1334. istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
  1335. phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
  1336. if (netif_msg_intr(sky2))
  1337. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1338. sky2->netdev->name, istatus, phystat);
  1339. if (istatus & PHY_M_IS_AN_COMPL) {
  1340. if (sky2_autoneg_done(sky2, phystat) == 0)
  1341. sky2_link_up(sky2);
  1342. goto out;
  1343. }
  1344. if (istatus & PHY_M_IS_LSP_CHANGE)
  1345. sky2->speed = sky2_phy_speed(hw, phystat);
  1346. if (istatus & PHY_M_IS_DUP_CHANGE)
  1347. sky2->duplex =
  1348. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1349. if (istatus & PHY_M_IS_LST_CHANGE) {
  1350. if (phystat & PHY_M_PS_LINK_UP)
  1351. sky2_link_up(sky2);
  1352. else
  1353. sky2_link_down(sky2);
  1354. }
  1355. out:
  1356. up(&sky2->phy_sema);
  1357. local_irq_disable();
  1358. hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
  1359. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1360. local_irq_enable();
  1361. }
  1362. /* Transmit timeout is only called if we are running, carries is up
  1363. * and tx queue is full (stopped).
  1364. */
  1365. static void sky2_tx_timeout(struct net_device *dev)
  1366. {
  1367. struct sky2_port *sky2 = netdev_priv(dev);
  1368. struct sky2_hw *hw = sky2->hw;
  1369. unsigned txq = txqaddr[sky2->port];
  1370. u16 ridx;
  1371. /* Maybe we just missed an status interrupt */
  1372. spin_lock(&sky2->tx_lock);
  1373. ridx = sky2_read16(hw,
  1374. sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
  1375. sky2_tx_complete(sky2, ridx);
  1376. spin_unlock(&sky2->tx_lock);
  1377. if (!netif_queue_stopped(dev)) {
  1378. if (net_ratelimit())
  1379. pr_info(PFX "transmit interrupt missed? recovered\n");
  1380. return;
  1381. }
  1382. if (netif_msg_timer(sky2))
  1383. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1384. sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
  1385. sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1386. sky2_tx_clean(sky2);
  1387. sky2_qset(hw, txq);
  1388. sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
  1389. }
  1390. #define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
  1391. /* Want receive buffer size to be multiple of 64 bits, and incl room for vlan */
  1392. static inline unsigned sky2_buf_size(int mtu)
  1393. {
  1394. return roundup(mtu + ETH_HLEN + 4, 8);
  1395. }
  1396. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1397. {
  1398. struct sky2_port *sky2 = netdev_priv(dev);
  1399. struct sky2_hw *hw = sky2->hw;
  1400. int err;
  1401. u16 ctl, mode;
  1402. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1403. return -EINVAL;
  1404. if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
  1405. return -EINVAL;
  1406. if (!netif_running(dev)) {
  1407. dev->mtu = new_mtu;
  1408. return 0;
  1409. }
  1410. sky2_write32(hw, B0_IMSK, 0);
  1411. dev->trans_start = jiffies; /* prevent tx timeout */
  1412. netif_stop_queue(dev);
  1413. netif_poll_disable(hw->dev[0]);
  1414. ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
  1415. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1416. sky2_rx_stop(sky2);
  1417. sky2_rx_clean(sky2);
  1418. dev->mtu = new_mtu;
  1419. sky2->rx_bufsize = sky2_buf_size(new_mtu);
  1420. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1421. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1422. if (dev->mtu > ETH_DATA_LEN)
  1423. mode |= GM_SMOD_JUMBO_ENA;
  1424. gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
  1425. sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
  1426. err = sky2_rx_start(sky2);
  1427. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1428. if (err)
  1429. dev_close(dev);
  1430. else {
  1431. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
  1432. netif_poll_enable(hw->dev[0]);
  1433. netif_wake_queue(dev);
  1434. }
  1435. return err;
  1436. }
  1437. /*
  1438. * Receive one packet.
  1439. * For small packets or errors, just reuse existing skb.
  1440. * For larger packets, get new buffer.
  1441. */
  1442. static struct sk_buff *sky2_receive(struct sky2_port *sky2,
  1443. u16 length, u32 status)
  1444. {
  1445. struct ring_info *re = sky2->rx_ring + sky2->rx_next;
  1446. struct sk_buff *skb = NULL;
  1447. if (unlikely(netif_msg_rx_status(sky2)))
  1448. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1449. sky2->netdev->name, sky2->rx_next, status, length);
  1450. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1451. prefetch(sky2->rx_ring + sky2->rx_next);
  1452. if (status & GMR_FS_ANY_ERR)
  1453. goto error;
  1454. if (!(status & GMR_FS_RX_OK))
  1455. goto resubmit;
  1456. if ((status >> 16) != length || length > sky2->rx_bufsize)
  1457. goto oversize;
  1458. if (length < copybreak) {
  1459. skb = alloc_skb(length + 2, GFP_ATOMIC);
  1460. if (!skb)
  1461. goto resubmit;
  1462. skb_reserve(skb, 2);
  1463. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
  1464. length, PCI_DMA_FROMDEVICE);
  1465. memcpy(skb->data, re->skb->data, length);
  1466. skb->ip_summed = re->skb->ip_summed;
  1467. skb->csum = re->skb->csum;
  1468. pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
  1469. length, PCI_DMA_FROMDEVICE);
  1470. } else {
  1471. struct sk_buff *nskb;
  1472. nskb = sky2_alloc_skb(sky2->rx_bufsize, GFP_ATOMIC);
  1473. if (!nskb)
  1474. goto resubmit;
  1475. skb = re->skb;
  1476. re->skb = nskb;
  1477. pci_unmap_single(sky2->hw->pdev, re->mapaddr,
  1478. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  1479. prefetch(skb->data);
  1480. re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
  1481. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  1482. }
  1483. skb_put(skb, length);
  1484. resubmit:
  1485. re->skb->ip_summed = CHECKSUM_NONE;
  1486. sky2_rx_add(sky2, re->mapaddr);
  1487. /* Tell receiver about new buffers. */
  1488. sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
  1489. &sky2->rx_last_put, RX_LE_SIZE);
  1490. return skb;
  1491. oversize:
  1492. ++sky2->net_stats.rx_over_errors;
  1493. goto resubmit;
  1494. error:
  1495. ++sky2->net_stats.rx_errors;
  1496. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1497. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1498. sky2->netdev->name, status, length);
  1499. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1500. sky2->net_stats.rx_length_errors++;
  1501. if (status & GMR_FS_FRAGMENT)
  1502. sky2->net_stats.rx_frame_errors++;
  1503. if (status & GMR_FS_CRC_ERR)
  1504. sky2->net_stats.rx_crc_errors++;
  1505. if (status & GMR_FS_RX_FF_OV)
  1506. sky2->net_stats.rx_fifo_errors++;
  1507. goto resubmit;
  1508. }
  1509. /*
  1510. * Check for transmit complete
  1511. */
  1512. #define TX_NO_STATUS 0xffff
  1513. static void sky2_tx_check(struct sky2_hw *hw, int port, u16 last)
  1514. {
  1515. if (last != TX_NO_STATUS) {
  1516. struct net_device *dev = hw->dev[port];
  1517. if (dev && netif_running(dev)) {
  1518. struct sky2_port *sky2 = netdev_priv(dev);
  1519. spin_lock(&sky2->tx_lock);
  1520. sky2_tx_complete(sky2, last);
  1521. spin_unlock(&sky2->tx_lock);
  1522. }
  1523. }
  1524. }
  1525. /*
  1526. * Both ports share the same status interrupt, therefore there is only
  1527. * one poll routine.
  1528. */
  1529. static int sky2_poll(struct net_device *dev0, int *budget)
  1530. {
  1531. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  1532. unsigned int to_do = min(dev0->quota, *budget);
  1533. unsigned int work_done = 0;
  1534. u16 hwidx;
  1535. u16 tx_done[2] = { TX_NO_STATUS, TX_NO_STATUS };
  1536. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1537. /*
  1538. * Kick the STAT_LEV_TIMER_CTRL timer.
  1539. * This fixes my hangs on Yukon-EC (0xb6) rev 1.
  1540. * The if clause is there to start the timer only if it has been
  1541. * configured correctly and not been disabled via ethtool.
  1542. */
  1543. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_START) {
  1544. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  1545. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  1546. }
  1547. hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1548. BUG_ON(hwidx >= STATUS_RING_SIZE);
  1549. rmb();
  1550. while (hwidx != hw->st_idx) {
  1551. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1552. struct net_device *dev;
  1553. struct sky2_port *sky2;
  1554. struct sk_buff *skb;
  1555. u32 status;
  1556. u16 length;
  1557. le = hw->st_le + hw->st_idx;
  1558. hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
  1559. prefetch(hw->st_le + hw->st_idx);
  1560. BUG_ON(le->link >= 2);
  1561. dev = hw->dev[le->link];
  1562. if (dev == NULL || !netif_running(dev))
  1563. continue;
  1564. sky2 = netdev_priv(dev);
  1565. status = le32_to_cpu(le->status);
  1566. length = le16_to_cpu(le->length);
  1567. switch (le->opcode & ~HW_OWNER) {
  1568. case OP_RXSTAT:
  1569. skb = sky2_receive(sky2, length, status);
  1570. if (!skb)
  1571. break;
  1572. skb->dev = dev;
  1573. skb->protocol = eth_type_trans(skb, dev);
  1574. dev->last_rx = jiffies;
  1575. #ifdef SKY2_VLAN_TAG_USED
  1576. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1577. vlan_hwaccel_receive_skb(skb,
  1578. sky2->vlgrp,
  1579. be16_to_cpu(sky2->rx_tag));
  1580. } else
  1581. #endif
  1582. netif_receive_skb(skb);
  1583. if (++work_done >= to_do)
  1584. goto exit_loop;
  1585. break;
  1586. #ifdef SKY2_VLAN_TAG_USED
  1587. case OP_RXVLAN:
  1588. sky2->rx_tag = length;
  1589. break;
  1590. case OP_RXCHKSVLAN:
  1591. sky2->rx_tag = length;
  1592. /* fall through */
  1593. #endif
  1594. case OP_RXCHKS:
  1595. skb = sky2->rx_ring[sky2->rx_next].skb;
  1596. skb->ip_summed = CHECKSUM_HW;
  1597. skb->csum = le16_to_cpu(status);
  1598. break;
  1599. case OP_TXINDEXLE:
  1600. /* TX index reports status for both ports */
  1601. tx_done[0] = status & 0xffff;
  1602. tx_done[1] = ((status >> 24) & 0xff)
  1603. | (u16)(length & 0xf) << 8;
  1604. break;
  1605. default:
  1606. if (net_ratelimit())
  1607. printk(KERN_WARNING PFX
  1608. "unknown status opcode 0x%x\n", le->opcode);
  1609. break;
  1610. }
  1611. }
  1612. exit_loop:
  1613. sky2_tx_check(hw, 0, tx_done[0]);
  1614. sky2_tx_check(hw, 1, tx_done[1]);
  1615. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  1616. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  1617. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1618. }
  1619. if (likely(work_done < to_do)) {
  1620. netif_rx_complete(dev0);
  1621. hw->intr_mask |= Y2_IS_STAT_BMU;
  1622. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1623. return 0;
  1624. } else {
  1625. *budget -= work_done;
  1626. dev0->quota -= work_done;
  1627. return 1;
  1628. }
  1629. }
  1630. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1631. {
  1632. struct net_device *dev = hw->dev[port];
  1633. if (net_ratelimit())
  1634. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1635. dev->name, status);
  1636. if (status & Y2_IS_PAR_RD1) {
  1637. if (net_ratelimit())
  1638. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1639. dev->name);
  1640. /* Clear IRQ */
  1641. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1642. }
  1643. if (status & Y2_IS_PAR_WR1) {
  1644. if (net_ratelimit())
  1645. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1646. dev->name);
  1647. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1648. }
  1649. if (status & Y2_IS_PAR_MAC1) {
  1650. if (net_ratelimit())
  1651. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1652. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1653. }
  1654. if (status & Y2_IS_PAR_RX1) {
  1655. if (net_ratelimit())
  1656. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1657. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1658. }
  1659. if (status & Y2_IS_TCP_TXA1) {
  1660. if (net_ratelimit())
  1661. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1662. dev->name);
  1663. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1664. }
  1665. }
  1666. static void sky2_hw_intr(struct sky2_hw *hw)
  1667. {
  1668. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1669. if (status & Y2_IS_TIST_OV)
  1670. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1671. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1672. u16 pci_err;
  1673. pci_read_config_word(hw->pdev, PCI_STATUS, &pci_err);
  1674. if (net_ratelimit())
  1675. printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
  1676. pci_name(hw->pdev), pci_err);
  1677. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1678. pci_write_config_word(hw->pdev, PCI_STATUS,
  1679. pci_err | PCI_STATUS_ERROR_BITS);
  1680. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1681. }
  1682. if (status & Y2_IS_PCI_EXP) {
  1683. /* PCI-Express uncorrectable Error occurred */
  1684. u32 pex_err;
  1685. pci_read_config_dword(hw->pdev, PEX_UNC_ERR_STAT, &pex_err);
  1686. if (net_ratelimit())
  1687. printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
  1688. pci_name(hw->pdev), pex_err);
  1689. /* clear the interrupt */
  1690. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1691. pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
  1692. 0xffffffffUL);
  1693. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1694. if (pex_err & PEX_FATAL_ERRORS) {
  1695. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1696. hwmsk &= ~Y2_IS_PCI_EXP;
  1697. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1698. }
  1699. }
  1700. if (status & Y2_HWE_L1_MASK)
  1701. sky2_hw_error(hw, 0, status);
  1702. status >>= 8;
  1703. if (status & Y2_HWE_L1_MASK)
  1704. sky2_hw_error(hw, 1, status);
  1705. }
  1706. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1707. {
  1708. struct net_device *dev = hw->dev[port];
  1709. struct sky2_port *sky2 = netdev_priv(dev);
  1710. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1711. if (netif_msg_intr(sky2))
  1712. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1713. dev->name, status);
  1714. if (status & GM_IS_RX_FF_OR) {
  1715. ++sky2->net_stats.rx_fifo_errors;
  1716. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1717. }
  1718. if (status & GM_IS_TX_FF_UR) {
  1719. ++sky2->net_stats.tx_fifo_errors;
  1720. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1721. }
  1722. }
  1723. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1724. {
  1725. struct net_device *dev = hw->dev[port];
  1726. struct sky2_port *sky2 = netdev_priv(dev);
  1727. hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
  1728. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1729. schedule_work(&sky2->phy_task);
  1730. }
  1731. static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
  1732. {
  1733. struct sky2_hw *hw = dev_id;
  1734. struct net_device *dev0 = hw->dev[0];
  1735. u32 status;
  1736. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  1737. if (status == 0 || status == ~0)
  1738. return IRQ_NONE;
  1739. if (status & Y2_IS_HW_ERR)
  1740. sky2_hw_intr(hw);
  1741. /* Do NAPI for Rx and Tx status */
  1742. if (status & Y2_IS_STAT_BMU) {
  1743. hw->intr_mask &= ~Y2_IS_STAT_BMU;
  1744. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1745. if (likely(__netif_rx_schedule_prep(dev0))) {
  1746. prefetch(&hw->st_le[hw->st_idx]);
  1747. __netif_rx_schedule(dev0);
  1748. }
  1749. }
  1750. if (status & Y2_IS_IRQ_PHY1)
  1751. sky2_phy_intr(hw, 0);
  1752. if (status & Y2_IS_IRQ_PHY2)
  1753. sky2_phy_intr(hw, 1);
  1754. if (status & Y2_IS_IRQ_MAC1)
  1755. sky2_mac_intr(hw, 0);
  1756. if (status & Y2_IS_IRQ_MAC2)
  1757. sky2_mac_intr(hw, 1);
  1758. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  1759. sky2_read32(hw, B0_IMSK);
  1760. return IRQ_HANDLED;
  1761. }
  1762. #ifdef CONFIG_NET_POLL_CONTROLLER
  1763. static void sky2_netpoll(struct net_device *dev)
  1764. {
  1765. struct sky2_port *sky2 = netdev_priv(dev);
  1766. sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
  1767. }
  1768. #endif
  1769. /* Chip internal frequency for clock calculations */
  1770. static inline u32 sky2_mhz(const struct sky2_hw *hw)
  1771. {
  1772. switch (hw->chip_id) {
  1773. case CHIP_ID_YUKON_EC:
  1774. case CHIP_ID_YUKON_EC_U:
  1775. return 125; /* 125 Mhz */
  1776. case CHIP_ID_YUKON_FE:
  1777. return 100; /* 100 Mhz */
  1778. default: /* YUKON_XL */
  1779. return 156; /* 156 Mhz */
  1780. }
  1781. }
  1782. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  1783. {
  1784. return sky2_mhz(hw) * us;
  1785. }
  1786. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  1787. {
  1788. return clk / sky2_mhz(hw);
  1789. }
  1790. static int sky2_reset(struct sky2_hw *hw)
  1791. {
  1792. u16 status;
  1793. u8 t8, pmd_type;
  1794. int i, err;
  1795. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1796. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  1797. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  1798. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  1799. pci_name(hw->pdev), hw->chip_id);
  1800. return -EOPNOTSUPP;
  1801. }
  1802. /* disable ASF */
  1803. if (hw->chip_id <= CHIP_ID_YUKON_EC) {
  1804. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  1805. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  1806. }
  1807. /* do a SW reset */
  1808. sky2_write8(hw, B0_CTST, CS_RST_SET);
  1809. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1810. /* clear PCI errors, if any */
  1811. err = pci_read_config_word(hw->pdev, PCI_STATUS, &status);
  1812. if (err)
  1813. goto pci_err;
  1814. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1815. err = pci_write_config_word(hw->pdev, PCI_STATUS,
  1816. status | PCI_STATUS_ERROR_BITS);
  1817. if (err)
  1818. goto pci_err;
  1819. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  1820. /* clear any PEX errors */
  1821. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP)) {
  1822. err = pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
  1823. 0xffffffffUL);
  1824. if (err)
  1825. goto pci_err;
  1826. }
  1827. pmd_type = sky2_read8(hw, B2_PMD_TYP);
  1828. hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
  1829. hw->ports = 1;
  1830. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  1831. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  1832. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  1833. ++hw->ports;
  1834. }
  1835. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  1836. sky2_set_power_state(hw, PCI_D0);
  1837. for (i = 0; i < hw->ports; i++) {
  1838. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  1839. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  1840. }
  1841. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1842. /* Clear I2C IRQ noise */
  1843. sky2_write32(hw, B2_I2C_IRQ, 1);
  1844. /* turn off hardware timer (unused) */
  1845. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  1846. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  1847. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  1848. /* Turn off descriptor polling */
  1849. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  1850. /* Turn off receive timestamp */
  1851. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  1852. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1853. /* enable the Tx Arbiters */
  1854. for (i = 0; i < hw->ports; i++)
  1855. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  1856. /* Initialize ram interface */
  1857. for (i = 0; i < hw->ports; i++) {
  1858. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  1859. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  1860. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  1861. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  1862. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  1863. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  1864. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  1865. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  1866. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  1867. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  1868. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  1869. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  1870. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  1871. }
  1872. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  1873. for (i = 0; i < hw->ports; i++)
  1874. sky2_phy_reset(hw, i);
  1875. memset(hw->st_le, 0, STATUS_LE_BYTES);
  1876. hw->st_idx = 0;
  1877. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  1878. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  1879. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  1880. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  1881. /* Set the list last index */
  1882. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  1883. /* These status setup values are copied from SysKonnect's driver */
  1884. if (is_ec_a1(hw)) {
  1885. /* WA for dev. #4.3 */
  1886. sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
  1887. /* set Status-FIFO watermark */
  1888. sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
  1889. /* set Status-FIFO ISR watermark */
  1890. sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
  1891. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 10000));
  1892. } else {
  1893. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  1894. sky2_write8(hw, STAT_FIFO_WM, 16);
  1895. /* set Status-FIFO ISR watermark */
  1896. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  1897. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  1898. else
  1899. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  1900. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  1901. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 7));
  1902. }
  1903. /* enable status unit */
  1904. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  1905. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1906. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  1907. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  1908. return 0;
  1909. pci_err:
  1910. /* This is to catch a BIOS bug workaround where
  1911. * mmconfig table doesn't have other buses.
  1912. */
  1913. printk(KERN_ERR PFX "%s: can't access PCI config space\n",
  1914. pci_name(hw->pdev));
  1915. return err;
  1916. }
  1917. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  1918. {
  1919. u32 modes;
  1920. if (hw->copper) {
  1921. modes = SUPPORTED_10baseT_Half
  1922. | SUPPORTED_10baseT_Full
  1923. | SUPPORTED_100baseT_Half
  1924. | SUPPORTED_100baseT_Full
  1925. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1926. if (hw->chip_id != CHIP_ID_YUKON_FE)
  1927. modes |= SUPPORTED_1000baseT_Half
  1928. | SUPPORTED_1000baseT_Full;
  1929. } else
  1930. modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  1931. | SUPPORTED_Autoneg;
  1932. return modes;
  1933. }
  1934. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1935. {
  1936. struct sky2_port *sky2 = netdev_priv(dev);
  1937. struct sky2_hw *hw = sky2->hw;
  1938. ecmd->transceiver = XCVR_INTERNAL;
  1939. ecmd->supported = sky2_supported_modes(hw);
  1940. ecmd->phy_address = PHY_ADDR_MARV;
  1941. if (hw->copper) {
  1942. ecmd->supported = SUPPORTED_10baseT_Half
  1943. | SUPPORTED_10baseT_Full
  1944. | SUPPORTED_100baseT_Half
  1945. | SUPPORTED_100baseT_Full
  1946. | SUPPORTED_1000baseT_Half
  1947. | SUPPORTED_1000baseT_Full
  1948. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1949. ecmd->port = PORT_TP;
  1950. } else
  1951. ecmd->port = PORT_FIBRE;
  1952. ecmd->advertising = sky2->advertising;
  1953. ecmd->autoneg = sky2->autoneg;
  1954. ecmd->speed = sky2->speed;
  1955. ecmd->duplex = sky2->duplex;
  1956. return 0;
  1957. }
  1958. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1959. {
  1960. struct sky2_port *sky2 = netdev_priv(dev);
  1961. const struct sky2_hw *hw = sky2->hw;
  1962. u32 supported = sky2_supported_modes(hw);
  1963. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1964. ecmd->advertising = supported;
  1965. sky2->duplex = -1;
  1966. sky2->speed = -1;
  1967. } else {
  1968. u32 setting;
  1969. switch (ecmd->speed) {
  1970. case SPEED_1000:
  1971. if (ecmd->duplex == DUPLEX_FULL)
  1972. setting = SUPPORTED_1000baseT_Full;
  1973. else if (ecmd->duplex == DUPLEX_HALF)
  1974. setting = SUPPORTED_1000baseT_Half;
  1975. else
  1976. return -EINVAL;
  1977. break;
  1978. case SPEED_100:
  1979. if (ecmd->duplex == DUPLEX_FULL)
  1980. setting = SUPPORTED_100baseT_Full;
  1981. else if (ecmd->duplex == DUPLEX_HALF)
  1982. setting = SUPPORTED_100baseT_Half;
  1983. else
  1984. return -EINVAL;
  1985. break;
  1986. case SPEED_10:
  1987. if (ecmd->duplex == DUPLEX_FULL)
  1988. setting = SUPPORTED_10baseT_Full;
  1989. else if (ecmd->duplex == DUPLEX_HALF)
  1990. setting = SUPPORTED_10baseT_Half;
  1991. else
  1992. return -EINVAL;
  1993. break;
  1994. default:
  1995. return -EINVAL;
  1996. }
  1997. if ((setting & supported) == 0)
  1998. return -EINVAL;
  1999. sky2->speed = ecmd->speed;
  2000. sky2->duplex = ecmd->duplex;
  2001. }
  2002. sky2->autoneg = ecmd->autoneg;
  2003. sky2->advertising = ecmd->advertising;
  2004. if (netif_running(dev))
  2005. sky2_phy_reinit(sky2);
  2006. return 0;
  2007. }
  2008. static void sky2_get_drvinfo(struct net_device *dev,
  2009. struct ethtool_drvinfo *info)
  2010. {
  2011. struct sky2_port *sky2 = netdev_priv(dev);
  2012. strcpy(info->driver, DRV_NAME);
  2013. strcpy(info->version, DRV_VERSION);
  2014. strcpy(info->fw_version, "N/A");
  2015. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2016. }
  2017. static const struct sky2_stat {
  2018. char name[ETH_GSTRING_LEN];
  2019. u16 offset;
  2020. } sky2_stats[] = {
  2021. { "tx_bytes", GM_TXO_OK_HI },
  2022. { "rx_bytes", GM_RXO_OK_HI },
  2023. { "tx_broadcast", GM_TXF_BC_OK },
  2024. { "rx_broadcast", GM_RXF_BC_OK },
  2025. { "tx_multicast", GM_TXF_MC_OK },
  2026. { "rx_multicast", GM_RXF_MC_OK },
  2027. { "tx_unicast", GM_TXF_UC_OK },
  2028. { "rx_unicast", GM_RXF_UC_OK },
  2029. { "tx_mac_pause", GM_TXF_MPAUSE },
  2030. { "rx_mac_pause", GM_RXF_MPAUSE },
  2031. { "collisions", GM_TXF_SNG_COL },
  2032. { "late_collision",GM_TXF_LAT_COL },
  2033. { "aborted", GM_TXF_ABO_COL },
  2034. { "multi_collisions", GM_TXF_MUL_COL },
  2035. { "fifo_underrun", GM_TXE_FIFO_UR },
  2036. { "fifo_overflow", GM_RXE_FIFO_OV },
  2037. { "rx_toolong", GM_RXF_LNG_ERR },
  2038. { "rx_jabber", GM_RXF_JAB_PKT },
  2039. { "rx_runt", GM_RXE_FRAG },
  2040. { "rx_too_long", GM_RXF_LNG_ERR },
  2041. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2042. };
  2043. static u32 sky2_get_rx_csum(struct net_device *dev)
  2044. {
  2045. struct sky2_port *sky2 = netdev_priv(dev);
  2046. return sky2->rx_csum;
  2047. }
  2048. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2049. {
  2050. struct sky2_port *sky2 = netdev_priv(dev);
  2051. sky2->rx_csum = data;
  2052. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2053. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2054. return 0;
  2055. }
  2056. static u32 sky2_get_msglevel(struct net_device *netdev)
  2057. {
  2058. struct sky2_port *sky2 = netdev_priv(netdev);
  2059. return sky2->msg_enable;
  2060. }
  2061. static int sky2_nway_reset(struct net_device *dev)
  2062. {
  2063. struct sky2_port *sky2 = netdev_priv(dev);
  2064. if (sky2->autoneg != AUTONEG_ENABLE)
  2065. return -EINVAL;
  2066. sky2_phy_reinit(sky2);
  2067. return 0;
  2068. }
  2069. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2070. {
  2071. struct sky2_hw *hw = sky2->hw;
  2072. unsigned port = sky2->port;
  2073. int i;
  2074. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2075. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2076. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2077. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2078. for (i = 2; i < count; i++)
  2079. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2080. }
  2081. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2082. {
  2083. struct sky2_port *sky2 = netdev_priv(netdev);
  2084. sky2->msg_enable = value;
  2085. }
  2086. static int sky2_get_stats_count(struct net_device *dev)
  2087. {
  2088. return ARRAY_SIZE(sky2_stats);
  2089. }
  2090. static void sky2_get_ethtool_stats(struct net_device *dev,
  2091. struct ethtool_stats *stats, u64 * data)
  2092. {
  2093. struct sky2_port *sky2 = netdev_priv(dev);
  2094. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2095. }
  2096. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2097. {
  2098. int i;
  2099. switch (stringset) {
  2100. case ETH_SS_STATS:
  2101. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2102. memcpy(data + i * ETH_GSTRING_LEN,
  2103. sky2_stats[i].name, ETH_GSTRING_LEN);
  2104. break;
  2105. }
  2106. }
  2107. /* Use hardware MIB variables for critical path statistics and
  2108. * transmit feedback not reported at interrupt.
  2109. * Other errors are accounted for in interrupt handler.
  2110. */
  2111. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2112. {
  2113. struct sky2_port *sky2 = netdev_priv(dev);
  2114. u64 data[13];
  2115. sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
  2116. sky2->net_stats.tx_bytes = data[0];
  2117. sky2->net_stats.rx_bytes = data[1];
  2118. sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
  2119. sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
  2120. sky2->net_stats.multicast = data[5] + data[7];
  2121. sky2->net_stats.collisions = data[10];
  2122. sky2->net_stats.tx_aborted_errors = data[12];
  2123. return &sky2->net_stats;
  2124. }
  2125. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2126. {
  2127. struct sky2_port *sky2 = netdev_priv(dev);
  2128. struct sky2_hw *hw = sky2->hw;
  2129. unsigned port = sky2->port;
  2130. const struct sockaddr *addr = p;
  2131. if (!is_valid_ether_addr(addr->sa_data))
  2132. return -EADDRNOTAVAIL;
  2133. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2134. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2135. dev->dev_addr, ETH_ALEN);
  2136. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2137. dev->dev_addr, ETH_ALEN);
  2138. /* virtual address for data */
  2139. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2140. /* physical address: used for pause frames */
  2141. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2142. return 0;
  2143. }
  2144. static void sky2_set_multicast(struct net_device *dev)
  2145. {
  2146. struct sky2_port *sky2 = netdev_priv(dev);
  2147. struct sky2_hw *hw = sky2->hw;
  2148. unsigned port = sky2->port;
  2149. struct dev_mc_list *list = dev->mc_list;
  2150. u16 reg;
  2151. u8 filter[8];
  2152. memset(filter, 0, sizeof(filter));
  2153. reg = gma_read16(hw, port, GM_RX_CTRL);
  2154. reg |= GM_RXCR_UCF_ENA;
  2155. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2156. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2157. else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
  2158. memset(filter, 0xff, sizeof(filter));
  2159. else if (dev->mc_count == 0) /* no multicast */
  2160. reg &= ~GM_RXCR_MCF_ENA;
  2161. else {
  2162. int i;
  2163. reg |= GM_RXCR_MCF_ENA;
  2164. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  2165. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  2166. filter[bit / 8] |= 1 << (bit % 8);
  2167. }
  2168. }
  2169. gma_write16(hw, port, GM_MC_ADDR_H1,
  2170. (u16) filter[0] | ((u16) filter[1] << 8));
  2171. gma_write16(hw, port, GM_MC_ADDR_H2,
  2172. (u16) filter[2] | ((u16) filter[3] << 8));
  2173. gma_write16(hw, port, GM_MC_ADDR_H3,
  2174. (u16) filter[4] | ((u16) filter[5] << 8));
  2175. gma_write16(hw, port, GM_MC_ADDR_H4,
  2176. (u16) filter[6] | ((u16) filter[7] << 8));
  2177. gma_write16(hw, port, GM_RX_CTRL, reg);
  2178. }
  2179. /* Can have one global because blinking is controlled by
  2180. * ethtool and that is always under RTNL mutex
  2181. */
  2182. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2183. {
  2184. u16 pg;
  2185. switch (hw->chip_id) {
  2186. case CHIP_ID_YUKON_XL:
  2187. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2188. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2189. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2190. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2191. PHY_M_LEDC_INIT_CTRL(7) |
  2192. PHY_M_LEDC_STA1_CTRL(7) |
  2193. PHY_M_LEDC_STA0_CTRL(7))
  2194. : 0);
  2195. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2196. break;
  2197. default:
  2198. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2199. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2200. on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
  2201. PHY_M_LED_MO_10(MO_LED_ON) |
  2202. PHY_M_LED_MO_100(MO_LED_ON) |
  2203. PHY_M_LED_MO_1000(MO_LED_ON) |
  2204. PHY_M_LED_MO_RX(MO_LED_ON)
  2205. : PHY_M_LED_MO_DUP(MO_LED_OFF) |
  2206. PHY_M_LED_MO_10(MO_LED_OFF) |
  2207. PHY_M_LED_MO_100(MO_LED_OFF) |
  2208. PHY_M_LED_MO_1000(MO_LED_OFF) |
  2209. PHY_M_LED_MO_RX(MO_LED_OFF));
  2210. }
  2211. }
  2212. /* blink LED's for finding board */
  2213. static int sky2_phys_id(struct net_device *dev, u32 data)
  2214. {
  2215. struct sky2_port *sky2 = netdev_priv(dev);
  2216. struct sky2_hw *hw = sky2->hw;
  2217. unsigned port = sky2->port;
  2218. u16 ledctrl, ledover = 0;
  2219. long ms;
  2220. int interrupted;
  2221. int onoff = 1;
  2222. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2223. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2224. else
  2225. ms = data * 1000;
  2226. /* save initial values */
  2227. down(&sky2->phy_sema);
  2228. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2229. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2230. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2231. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2232. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2233. } else {
  2234. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2235. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2236. }
  2237. interrupted = 0;
  2238. while (!interrupted && ms > 0) {
  2239. sky2_led(hw, port, onoff);
  2240. onoff = !onoff;
  2241. up(&sky2->phy_sema);
  2242. interrupted = msleep_interruptible(250);
  2243. down(&sky2->phy_sema);
  2244. ms -= 250;
  2245. }
  2246. /* resume regularly scheduled programming */
  2247. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2248. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2249. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2250. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2251. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2252. } else {
  2253. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2254. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2255. }
  2256. up(&sky2->phy_sema);
  2257. return 0;
  2258. }
  2259. static void sky2_get_pauseparam(struct net_device *dev,
  2260. struct ethtool_pauseparam *ecmd)
  2261. {
  2262. struct sky2_port *sky2 = netdev_priv(dev);
  2263. ecmd->tx_pause = sky2->tx_pause;
  2264. ecmd->rx_pause = sky2->rx_pause;
  2265. ecmd->autoneg = sky2->autoneg;
  2266. }
  2267. static int sky2_set_pauseparam(struct net_device *dev,
  2268. struct ethtool_pauseparam *ecmd)
  2269. {
  2270. struct sky2_port *sky2 = netdev_priv(dev);
  2271. int err = 0;
  2272. sky2->autoneg = ecmd->autoneg;
  2273. sky2->tx_pause = ecmd->tx_pause != 0;
  2274. sky2->rx_pause = ecmd->rx_pause != 0;
  2275. sky2_phy_reinit(sky2);
  2276. return err;
  2277. }
  2278. #ifdef CONFIG_PM
  2279. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2280. {
  2281. struct sky2_port *sky2 = netdev_priv(dev);
  2282. wol->supported = WAKE_MAGIC;
  2283. wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
  2284. }
  2285. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2286. {
  2287. struct sky2_port *sky2 = netdev_priv(dev);
  2288. struct sky2_hw *hw = sky2->hw;
  2289. if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
  2290. return -EOPNOTSUPP;
  2291. sky2->wol = wol->wolopts == WAKE_MAGIC;
  2292. if (sky2->wol) {
  2293. memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
  2294. sky2_write16(hw, WOL_CTRL_STAT,
  2295. WOL_CTL_ENA_PME_ON_MAGIC_PKT |
  2296. WOL_CTL_ENA_MAGIC_PKT_UNIT);
  2297. } else
  2298. sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
  2299. return 0;
  2300. }
  2301. #endif
  2302. static int sky2_get_coalesce(struct net_device *dev,
  2303. struct ethtool_coalesce *ecmd)
  2304. {
  2305. struct sky2_port *sky2 = netdev_priv(dev);
  2306. struct sky2_hw *hw = sky2->hw;
  2307. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2308. ecmd->tx_coalesce_usecs = 0;
  2309. else {
  2310. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2311. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2312. }
  2313. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2314. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2315. ecmd->rx_coalesce_usecs = 0;
  2316. else {
  2317. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2318. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2319. }
  2320. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2321. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2322. ecmd->rx_coalesce_usecs_irq = 0;
  2323. else {
  2324. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2325. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2326. }
  2327. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2328. return 0;
  2329. }
  2330. /* Note: this affect both ports */
  2331. static int sky2_set_coalesce(struct net_device *dev,
  2332. struct ethtool_coalesce *ecmd)
  2333. {
  2334. struct sky2_port *sky2 = netdev_priv(dev);
  2335. struct sky2_hw *hw = sky2->hw;
  2336. const u32 tmin = sky2_clk2us(hw, 1);
  2337. const u32 tmax = 5000;
  2338. if (ecmd->tx_coalesce_usecs != 0 &&
  2339. (ecmd->tx_coalesce_usecs < tmin || ecmd->tx_coalesce_usecs > tmax))
  2340. return -EINVAL;
  2341. if (ecmd->rx_coalesce_usecs != 0 &&
  2342. (ecmd->rx_coalesce_usecs < tmin || ecmd->rx_coalesce_usecs > tmax))
  2343. return -EINVAL;
  2344. if (ecmd->rx_coalesce_usecs_irq != 0 &&
  2345. (ecmd->rx_coalesce_usecs_irq < tmin || ecmd->rx_coalesce_usecs_irq > tmax))
  2346. return -EINVAL;
  2347. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2348. return -EINVAL;
  2349. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2350. return -EINVAL;
  2351. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2352. return -EINVAL;
  2353. if (ecmd->tx_coalesce_usecs == 0)
  2354. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2355. else {
  2356. sky2_write32(hw, STAT_TX_TIMER_INI,
  2357. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2358. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2359. }
  2360. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2361. if (ecmd->rx_coalesce_usecs == 0)
  2362. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2363. else {
  2364. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2365. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2366. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2367. }
  2368. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2369. if (ecmd->rx_coalesce_usecs_irq == 0)
  2370. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2371. else {
  2372. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2373. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2374. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2375. }
  2376. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2377. return 0;
  2378. }
  2379. static void sky2_get_ringparam(struct net_device *dev,
  2380. struct ethtool_ringparam *ering)
  2381. {
  2382. struct sky2_port *sky2 = netdev_priv(dev);
  2383. ering->rx_max_pending = RX_MAX_PENDING;
  2384. ering->rx_mini_max_pending = 0;
  2385. ering->rx_jumbo_max_pending = 0;
  2386. ering->tx_max_pending = TX_RING_SIZE - 1;
  2387. ering->rx_pending = sky2->rx_pending;
  2388. ering->rx_mini_pending = 0;
  2389. ering->rx_jumbo_pending = 0;
  2390. ering->tx_pending = sky2->tx_pending;
  2391. }
  2392. static int sky2_set_ringparam(struct net_device *dev,
  2393. struct ethtool_ringparam *ering)
  2394. {
  2395. struct sky2_port *sky2 = netdev_priv(dev);
  2396. int err = 0;
  2397. if (ering->rx_pending > RX_MAX_PENDING ||
  2398. ering->rx_pending < 8 ||
  2399. ering->tx_pending < MAX_SKB_TX_LE ||
  2400. ering->tx_pending > TX_RING_SIZE - 1)
  2401. return -EINVAL;
  2402. if (netif_running(dev))
  2403. sky2_down(dev);
  2404. sky2->rx_pending = ering->rx_pending;
  2405. sky2->tx_pending = ering->tx_pending;
  2406. if (netif_running(dev)) {
  2407. err = sky2_up(dev);
  2408. if (err)
  2409. dev_close(dev);
  2410. else
  2411. sky2_set_multicast(dev);
  2412. }
  2413. return err;
  2414. }
  2415. static int sky2_get_regs_len(struct net_device *dev)
  2416. {
  2417. return 0x4000;
  2418. }
  2419. /*
  2420. * Returns copy of control register region
  2421. * Note: access to the RAM address register set will cause timeouts.
  2422. */
  2423. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2424. void *p)
  2425. {
  2426. const struct sky2_port *sky2 = netdev_priv(dev);
  2427. const void __iomem *io = sky2->hw->regs;
  2428. BUG_ON(regs->len < B3_RI_WTO_R1);
  2429. regs->version = 1;
  2430. memset(p, 0, regs->len);
  2431. memcpy_fromio(p, io, B3_RAM_ADDR);
  2432. memcpy_fromio(p + B3_RI_WTO_R1,
  2433. io + B3_RI_WTO_R1,
  2434. regs->len - B3_RI_WTO_R1);
  2435. }
  2436. static struct ethtool_ops sky2_ethtool_ops = {
  2437. .get_settings = sky2_get_settings,
  2438. .set_settings = sky2_set_settings,
  2439. .get_drvinfo = sky2_get_drvinfo,
  2440. .get_msglevel = sky2_get_msglevel,
  2441. .set_msglevel = sky2_set_msglevel,
  2442. .nway_reset = sky2_nway_reset,
  2443. .get_regs_len = sky2_get_regs_len,
  2444. .get_regs = sky2_get_regs,
  2445. .get_link = ethtool_op_get_link,
  2446. .get_sg = ethtool_op_get_sg,
  2447. .set_sg = ethtool_op_set_sg,
  2448. .get_tx_csum = ethtool_op_get_tx_csum,
  2449. .set_tx_csum = ethtool_op_set_tx_csum,
  2450. .get_tso = ethtool_op_get_tso,
  2451. .set_tso = ethtool_op_set_tso,
  2452. .get_rx_csum = sky2_get_rx_csum,
  2453. .set_rx_csum = sky2_set_rx_csum,
  2454. .get_strings = sky2_get_strings,
  2455. .get_coalesce = sky2_get_coalesce,
  2456. .set_coalesce = sky2_set_coalesce,
  2457. .get_ringparam = sky2_get_ringparam,
  2458. .set_ringparam = sky2_set_ringparam,
  2459. .get_pauseparam = sky2_get_pauseparam,
  2460. .set_pauseparam = sky2_set_pauseparam,
  2461. #ifdef CONFIG_PM
  2462. .get_wol = sky2_get_wol,
  2463. .set_wol = sky2_set_wol,
  2464. #endif
  2465. .phys_id = sky2_phys_id,
  2466. .get_stats_count = sky2_get_stats_count,
  2467. .get_ethtool_stats = sky2_get_ethtool_stats,
  2468. .get_perm_addr = ethtool_op_get_perm_addr,
  2469. };
  2470. /* Initialize network device */
  2471. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2472. unsigned port, int highmem)
  2473. {
  2474. struct sky2_port *sky2;
  2475. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2476. if (!dev) {
  2477. printk(KERN_ERR "sky2 etherdev alloc failed");
  2478. return NULL;
  2479. }
  2480. SET_MODULE_OWNER(dev);
  2481. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2482. dev->irq = hw->pdev->irq;
  2483. dev->open = sky2_up;
  2484. dev->stop = sky2_down;
  2485. dev->do_ioctl = sky2_ioctl;
  2486. dev->hard_start_xmit = sky2_xmit_frame;
  2487. dev->get_stats = sky2_get_stats;
  2488. dev->set_multicast_list = sky2_set_multicast;
  2489. dev->set_mac_address = sky2_set_mac_address;
  2490. dev->change_mtu = sky2_change_mtu;
  2491. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2492. dev->tx_timeout = sky2_tx_timeout;
  2493. dev->watchdog_timeo = TX_WATCHDOG;
  2494. if (port == 0)
  2495. dev->poll = sky2_poll;
  2496. dev->weight = NAPI_WEIGHT;
  2497. #ifdef CONFIG_NET_POLL_CONTROLLER
  2498. dev->poll_controller = sky2_netpoll;
  2499. #endif
  2500. sky2 = netdev_priv(dev);
  2501. sky2->netdev = dev;
  2502. sky2->hw = hw;
  2503. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2504. spin_lock_init(&sky2->tx_lock);
  2505. /* Auto speed and flow control */
  2506. sky2->autoneg = AUTONEG_ENABLE;
  2507. sky2->tx_pause = 1;
  2508. sky2->rx_pause = 1;
  2509. sky2->duplex = -1;
  2510. sky2->speed = -1;
  2511. sky2->advertising = sky2_supported_modes(hw);
  2512. /* Receive checksum disabled for Yukon XL
  2513. * because of observed problems with incorrect
  2514. * values when multiple packets are received in one interrupt
  2515. */
  2516. sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
  2517. INIT_WORK(&sky2->phy_task, sky2_phy_task, sky2);
  2518. init_MUTEX(&sky2->phy_sema);
  2519. sky2->tx_pending = TX_DEF_PENDING;
  2520. sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
  2521. sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN);
  2522. hw->dev[port] = dev;
  2523. sky2->port = port;
  2524. dev->features |= NETIF_F_LLTX;
  2525. if (hw->chip_id != CHIP_ID_YUKON_EC_U)
  2526. dev->features |= NETIF_F_TSO;
  2527. if (highmem)
  2528. dev->features |= NETIF_F_HIGHDMA;
  2529. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2530. #ifdef SKY2_VLAN_TAG_USED
  2531. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  2532. dev->vlan_rx_register = sky2_vlan_rx_register;
  2533. dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
  2534. #endif
  2535. /* read the mac address */
  2536. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2537. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2538. /* device is off until link detection */
  2539. netif_carrier_off(dev);
  2540. netif_stop_queue(dev);
  2541. return dev;
  2542. }
  2543. static void __devinit sky2_show_addr(struct net_device *dev)
  2544. {
  2545. const struct sky2_port *sky2 = netdev_priv(dev);
  2546. if (netif_msg_probe(sky2))
  2547. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2548. dev->name,
  2549. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2550. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2551. }
  2552. /* Handle software interrupt used during MSI test */
  2553. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id,
  2554. struct pt_regs *regs)
  2555. {
  2556. struct sky2_hw *hw = dev_id;
  2557. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2558. if (status == 0)
  2559. return IRQ_NONE;
  2560. if (status & Y2_IS_IRQ_SW) {
  2561. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2562. hw->msi = 1;
  2563. }
  2564. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  2565. sky2_read32(hw, B0_IMSK);
  2566. return IRQ_HANDLED;
  2567. }
  2568. /* Test interrupt path by forcing a a software IRQ */
  2569. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  2570. {
  2571. struct pci_dev *pdev = hw->pdev;
  2572. int i, err;
  2573. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  2574. err = request_irq(pdev->irq, sky2_test_intr, SA_SHIRQ, DRV_NAME, hw);
  2575. if (err) {
  2576. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2577. pci_name(pdev), pdev->irq);
  2578. return err;
  2579. }
  2580. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  2581. wmb();
  2582. for (i = 0; i < 10; i++) {
  2583. barrier();
  2584. if (hw->msi)
  2585. goto found;
  2586. mdelay(1);
  2587. }
  2588. err = -EOPNOTSUPP;
  2589. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2590. found:
  2591. sky2_write32(hw, B0_IMSK, 0);
  2592. free_irq(pdev->irq, hw);
  2593. return err;
  2594. }
  2595. static int __devinit sky2_probe(struct pci_dev *pdev,
  2596. const struct pci_device_id *ent)
  2597. {
  2598. struct net_device *dev, *dev1 = NULL;
  2599. struct sky2_hw *hw;
  2600. int err, pm_cap, using_dac = 0;
  2601. err = pci_enable_device(pdev);
  2602. if (err) {
  2603. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2604. pci_name(pdev));
  2605. goto err_out;
  2606. }
  2607. err = pci_request_regions(pdev, DRV_NAME);
  2608. if (err) {
  2609. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2610. pci_name(pdev));
  2611. goto err_out;
  2612. }
  2613. pci_set_master(pdev);
  2614. /* Find power-management capability. */
  2615. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  2616. if (pm_cap == 0) {
  2617. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  2618. "aborting.\n");
  2619. err = -EIO;
  2620. goto err_out_free_regions;
  2621. }
  2622. if (sizeof(dma_addr_t) > sizeof(u32) &&
  2623. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  2624. using_dac = 1;
  2625. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2626. if (err < 0) {
  2627. printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
  2628. "for consistent allocations\n", pci_name(pdev));
  2629. goto err_out_free_regions;
  2630. }
  2631. } else {
  2632. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2633. if (err) {
  2634. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2635. pci_name(pdev));
  2636. goto err_out_free_regions;
  2637. }
  2638. }
  2639. #ifdef __BIG_ENDIAN
  2640. /* byte swap descriptors in hardware */
  2641. {
  2642. u32 reg;
  2643. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  2644. reg |= PCI_REV_DESC;
  2645. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  2646. }
  2647. #endif
  2648. err = -ENOMEM;
  2649. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  2650. if (!hw) {
  2651. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2652. pci_name(pdev));
  2653. goto err_out_free_regions;
  2654. }
  2655. hw->pdev = pdev;
  2656. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2657. if (!hw->regs) {
  2658. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2659. pci_name(pdev));
  2660. goto err_out_free_hw;
  2661. }
  2662. hw->pm_cap = pm_cap;
  2663. /* ring for status responses */
  2664. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  2665. &hw->st_dma);
  2666. if (!hw->st_le)
  2667. goto err_out_iounmap;
  2668. err = sky2_reset(hw);
  2669. if (err)
  2670. goto err_out_iounmap;
  2671. printk(KERN_INFO PFX "v%s addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
  2672. DRV_VERSION, pci_resource_start(pdev, 0), pdev->irq,
  2673. yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2674. hw->chip_id, hw->chip_rev);
  2675. dev = sky2_init_netdev(hw, 0, using_dac);
  2676. if (!dev)
  2677. goto err_out_free_pci;
  2678. err = register_netdev(dev);
  2679. if (err) {
  2680. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2681. pci_name(pdev));
  2682. goto err_out_free_netdev;
  2683. }
  2684. sky2_show_addr(dev);
  2685. if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
  2686. if (register_netdev(dev1) == 0)
  2687. sky2_show_addr(dev1);
  2688. else {
  2689. /* Failure to register second port need not be fatal */
  2690. printk(KERN_WARNING PFX
  2691. "register of second port failed\n");
  2692. hw->dev[1] = NULL;
  2693. free_netdev(dev1);
  2694. }
  2695. }
  2696. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  2697. err = sky2_test_msi(hw);
  2698. if (err == -EOPNOTSUPP) {
  2699. /* MSI test failed, go back to INTx mode */
  2700. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  2701. "switching to INTx mode. Please report this failure to "
  2702. "the PCI maintainer and include system chipset information.\n",
  2703. pci_name(pdev));
  2704. pci_disable_msi(pdev);
  2705. }
  2706. else if (err)
  2707. goto err_out_unregister;
  2708. }
  2709. err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ | SA_SAMPLE_RANDOM,
  2710. DRV_NAME, hw);
  2711. if (err) {
  2712. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2713. pci_name(pdev), pdev->irq);
  2714. goto err_out_unregister;
  2715. }
  2716. hw->intr_mask = Y2_IS_BASE;
  2717. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  2718. pci_set_drvdata(pdev, hw);
  2719. return 0;
  2720. err_out_unregister:
  2721. if (hw->msi)
  2722. pci_disable_msi(pdev);
  2723. if (dev1) {
  2724. unregister_netdev(dev1);
  2725. free_netdev(dev1);
  2726. }
  2727. unregister_netdev(dev);
  2728. err_out_free_netdev:
  2729. free_netdev(dev);
  2730. err_out_free_pci:
  2731. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2732. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2733. err_out_iounmap:
  2734. iounmap(hw->regs);
  2735. err_out_free_hw:
  2736. kfree(hw);
  2737. err_out_free_regions:
  2738. pci_release_regions(pdev);
  2739. pci_disable_device(pdev);
  2740. err_out:
  2741. return err;
  2742. }
  2743. static void __devexit sky2_remove(struct pci_dev *pdev)
  2744. {
  2745. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2746. struct net_device *dev0, *dev1;
  2747. if (!hw)
  2748. return;
  2749. dev0 = hw->dev[0];
  2750. dev1 = hw->dev[1];
  2751. if (dev1)
  2752. unregister_netdev(dev1);
  2753. unregister_netdev(dev0);
  2754. sky2_write32(hw, B0_IMSK, 0);
  2755. sky2_set_power_state(hw, PCI_D3hot);
  2756. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  2757. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2758. sky2_read8(hw, B0_CTST);
  2759. free_irq(pdev->irq, hw);
  2760. if (hw->msi)
  2761. pci_disable_msi(pdev);
  2762. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2763. pci_release_regions(pdev);
  2764. pci_disable_device(pdev);
  2765. if (dev1)
  2766. free_netdev(dev1);
  2767. free_netdev(dev0);
  2768. iounmap(hw->regs);
  2769. kfree(hw);
  2770. pci_set_drvdata(pdev, NULL);
  2771. }
  2772. #ifdef CONFIG_PM
  2773. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  2774. {
  2775. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2776. int i;
  2777. for (i = 0; i < 2; i++) {
  2778. struct net_device *dev = hw->dev[i];
  2779. if (dev) {
  2780. if (!netif_running(dev))
  2781. continue;
  2782. sky2_down(dev);
  2783. netif_device_detach(dev);
  2784. }
  2785. }
  2786. return sky2_set_power_state(hw, pci_choose_state(pdev, state));
  2787. }
  2788. static int sky2_resume(struct pci_dev *pdev)
  2789. {
  2790. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2791. int i, err;
  2792. pci_restore_state(pdev);
  2793. pci_enable_wake(pdev, PCI_D0, 0);
  2794. err = sky2_set_power_state(hw, PCI_D0);
  2795. if (err)
  2796. goto out;
  2797. err = sky2_reset(hw);
  2798. if (err)
  2799. goto out;
  2800. for (i = 0; i < 2; i++) {
  2801. struct net_device *dev = hw->dev[i];
  2802. if (dev && netif_running(dev)) {
  2803. netif_device_attach(dev);
  2804. err = sky2_up(dev);
  2805. if (err) {
  2806. printk(KERN_ERR PFX "%s: could not up: %d\n",
  2807. dev->name, err);
  2808. dev_close(dev);
  2809. break;
  2810. }
  2811. }
  2812. }
  2813. out:
  2814. return err;
  2815. }
  2816. #endif
  2817. static struct pci_driver sky2_driver = {
  2818. .name = DRV_NAME,
  2819. .id_table = sky2_id_table,
  2820. .probe = sky2_probe,
  2821. .remove = __devexit_p(sky2_remove),
  2822. #ifdef CONFIG_PM
  2823. .suspend = sky2_suspend,
  2824. .resume = sky2_resume,
  2825. #endif
  2826. };
  2827. static int __init sky2_init_module(void)
  2828. {
  2829. return pci_register_driver(&sky2_driver);
  2830. }
  2831. static void __exit sky2_cleanup_module(void)
  2832. {
  2833. pci_unregister_driver(&sky2_driver);
  2834. }
  2835. module_init(sky2_init_module);
  2836. module_exit(sky2_cleanup_module);
  2837. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  2838. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  2839. MODULE_LICENSE("GPL");
  2840. MODULE_VERSION(DRV_VERSION);