clock24xx.h 88 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916
  1. /*
  2. * linux/arch/arm/mach-omap2/clock24xx.h
  3. *
  4. * Copyright (C) 2005-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2008 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
  16. #define __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
  17. #include "clock.h"
  18. #include "prm.h"
  19. #include "cm.h"
  20. #include "prm-regbits-24xx.h"
  21. #include "cm-regbits-24xx.h"
  22. #include "sdrc.h"
  23. static void omap2_table_mpu_recalc(struct clk *clk);
  24. static int omap2_select_table_rate(struct clk *clk, unsigned long rate);
  25. static long omap2_round_to_table_rate(struct clk *clk, unsigned long rate);
  26. static void omap2_sys_clk_recalc(struct clk *clk);
  27. static void omap2_osc_clk_recalc(struct clk *clk);
  28. static void omap2_sys_clk_recalc(struct clk *clk);
  29. static void omap2_dpllcore_recalc(struct clk *clk);
  30. static int omap2_reprogram_dpllcore(struct clk *clk, unsigned long rate);
  31. /* Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
  32. * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,CM_CLKSEL_DSP
  33. * CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL CM_CLKSEL2_PLL, CM_CLKSEL_MDM
  34. */
  35. struct prcm_config {
  36. unsigned long xtal_speed; /* crystal rate */
  37. unsigned long dpll_speed; /* dpll: out*xtal*M/(N-1)table_recalc */
  38. unsigned long mpu_speed; /* speed of MPU */
  39. unsigned long cm_clksel_mpu; /* mpu divider */
  40. unsigned long cm_clksel_dsp; /* dsp+iva1 div(2420), iva2.1(2430) */
  41. unsigned long cm_clksel_gfx; /* gfx dividers */
  42. unsigned long cm_clksel1_core; /* major subsystem dividers */
  43. unsigned long cm_clksel1_pll; /* m,n */
  44. unsigned long cm_clksel2_pll; /* dpllx1 or x2 out */
  45. unsigned long cm_clksel_mdm; /* modem dividers 2430 only */
  46. unsigned long base_sdrc_rfr; /* base refresh timing for a set */
  47. unsigned char flags;
  48. };
  49. /*
  50. * The OMAP2 processor can be run at several discrete 'PRCM configurations'.
  51. * These configurations are characterized by voltage and speed for clocks.
  52. * The device is only validated for certain combinations. One way to express
  53. * these combinations is via the 'ratio's' which the clocks operate with
  54. * respect to each other. These ratio sets are for a given voltage/DPLL
  55. * setting. All configurations can be described by a DPLL setting and a ratio
  56. * There are 3 ratio sets for the 2430 and X ratio sets for 2420.
  57. *
  58. * 2430 differs from 2420 in that there are no more phase synchronizers used.
  59. * They both have a slightly different clock domain setup. 2420(iva1,dsp) vs
  60. * 2430 (iva2.1, NOdsp, mdm)
  61. */
  62. /* Core fields for cm_clksel, not ratio governed */
  63. #define RX_CLKSEL_DSS1 (0x10 << 8)
  64. #define RX_CLKSEL_DSS2 (0x0 << 13)
  65. #define RX_CLKSEL_SSI (0x5 << 20)
  66. /*-------------------------------------------------------------------------
  67. * Voltage/DPLL ratios
  68. *-------------------------------------------------------------------------*/
  69. /* 2430 Ratio's, 2430-Ratio Config 1 */
  70. #define R1_CLKSEL_L3 (4 << 0)
  71. #define R1_CLKSEL_L4 (2 << 5)
  72. #define R1_CLKSEL_USB (4 << 25)
  73. #define R1_CM_CLKSEL1_CORE_VAL R1_CLKSEL_USB | RX_CLKSEL_SSI | \
  74. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  75. R1_CLKSEL_L4 | R1_CLKSEL_L3
  76. #define R1_CLKSEL_MPU (2 << 0)
  77. #define R1_CM_CLKSEL_MPU_VAL R1_CLKSEL_MPU
  78. #define R1_CLKSEL_DSP (2 << 0)
  79. #define R1_CLKSEL_DSP_IF (2 << 5)
  80. #define R1_CM_CLKSEL_DSP_VAL R1_CLKSEL_DSP | R1_CLKSEL_DSP_IF
  81. #define R1_CLKSEL_GFX (2 << 0)
  82. #define R1_CM_CLKSEL_GFX_VAL R1_CLKSEL_GFX
  83. #define R1_CLKSEL_MDM (4 << 0)
  84. #define R1_CM_CLKSEL_MDM_VAL R1_CLKSEL_MDM
  85. /* 2430-Ratio Config 2 */
  86. #define R2_CLKSEL_L3 (6 << 0)
  87. #define R2_CLKSEL_L4 (2 << 5)
  88. #define R2_CLKSEL_USB (2 << 25)
  89. #define R2_CM_CLKSEL1_CORE_VAL R2_CLKSEL_USB | RX_CLKSEL_SSI | \
  90. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  91. R2_CLKSEL_L4 | R2_CLKSEL_L3
  92. #define R2_CLKSEL_MPU (2 << 0)
  93. #define R2_CM_CLKSEL_MPU_VAL R2_CLKSEL_MPU
  94. #define R2_CLKSEL_DSP (2 << 0)
  95. #define R2_CLKSEL_DSP_IF (3 << 5)
  96. #define R2_CM_CLKSEL_DSP_VAL R2_CLKSEL_DSP | R2_CLKSEL_DSP_IF
  97. #define R2_CLKSEL_GFX (2 << 0)
  98. #define R2_CM_CLKSEL_GFX_VAL R2_CLKSEL_GFX
  99. #define R2_CLKSEL_MDM (6 << 0)
  100. #define R2_CM_CLKSEL_MDM_VAL R2_CLKSEL_MDM
  101. /* 2430-Ratio Bootm (BYPASS) */
  102. #define RB_CLKSEL_L3 (1 << 0)
  103. #define RB_CLKSEL_L4 (1 << 5)
  104. #define RB_CLKSEL_USB (1 << 25)
  105. #define RB_CM_CLKSEL1_CORE_VAL RB_CLKSEL_USB | RX_CLKSEL_SSI | \
  106. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  107. RB_CLKSEL_L4 | RB_CLKSEL_L3
  108. #define RB_CLKSEL_MPU (1 << 0)
  109. #define RB_CM_CLKSEL_MPU_VAL RB_CLKSEL_MPU
  110. #define RB_CLKSEL_DSP (1 << 0)
  111. #define RB_CLKSEL_DSP_IF (1 << 5)
  112. #define RB_CM_CLKSEL_DSP_VAL RB_CLKSEL_DSP | RB_CLKSEL_DSP_IF
  113. #define RB_CLKSEL_GFX (1 << 0)
  114. #define RB_CM_CLKSEL_GFX_VAL RB_CLKSEL_GFX
  115. #define RB_CLKSEL_MDM (1 << 0)
  116. #define RB_CM_CLKSEL_MDM_VAL RB_CLKSEL_MDM
  117. /* 2420 Ratio Equivalents */
  118. #define RXX_CLKSEL_VLYNQ (0x12 << 15)
  119. #define RXX_CLKSEL_SSI (0x8 << 20)
  120. /* 2420-PRCM III 532MHz core */
  121. #define RIII_CLKSEL_L3 (4 << 0) /* 133MHz */
  122. #define RIII_CLKSEL_L4 (2 << 5) /* 66.5MHz */
  123. #define RIII_CLKSEL_USB (4 << 25) /* 33.25MHz */
  124. #define RIII_CM_CLKSEL1_CORE_VAL RIII_CLKSEL_USB | RXX_CLKSEL_SSI | \
  125. RXX_CLKSEL_VLYNQ | RX_CLKSEL_DSS2 | \
  126. RX_CLKSEL_DSS1 | RIII_CLKSEL_L4 | \
  127. RIII_CLKSEL_L3
  128. #define RIII_CLKSEL_MPU (2 << 0) /* 266MHz */
  129. #define RIII_CM_CLKSEL_MPU_VAL RIII_CLKSEL_MPU
  130. #define RIII_CLKSEL_DSP (3 << 0) /* c5x - 177.3MHz */
  131. #define RIII_CLKSEL_DSP_IF (2 << 5) /* c5x - 88.67MHz */
  132. #define RIII_SYNC_DSP (1 << 7) /* Enable sync */
  133. #define RIII_CLKSEL_IVA (6 << 8) /* iva1 - 88.67MHz */
  134. #define RIII_SYNC_IVA (1 << 13) /* Enable sync */
  135. #define RIII_CM_CLKSEL_DSP_VAL RIII_SYNC_IVA | RIII_CLKSEL_IVA | \
  136. RIII_SYNC_DSP | RIII_CLKSEL_DSP_IF | \
  137. RIII_CLKSEL_DSP
  138. #define RIII_CLKSEL_GFX (2 << 0) /* 66.5MHz */
  139. #define RIII_CM_CLKSEL_GFX_VAL RIII_CLKSEL_GFX
  140. /* 2420-PRCM II 600MHz core */
  141. #define RII_CLKSEL_L3 (6 << 0) /* 100MHz */
  142. #define RII_CLKSEL_L4 (2 << 5) /* 50MHz */
  143. #define RII_CLKSEL_USB (2 << 25) /* 50MHz */
  144. #define RII_CM_CLKSEL1_CORE_VAL RII_CLKSEL_USB | \
  145. RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
  146. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  147. RII_CLKSEL_L4 | RII_CLKSEL_L3
  148. #define RII_CLKSEL_MPU (2 << 0) /* 300MHz */
  149. #define RII_CM_CLKSEL_MPU_VAL RII_CLKSEL_MPU
  150. #define RII_CLKSEL_DSP (3 << 0) /* c5x - 200MHz */
  151. #define RII_CLKSEL_DSP_IF (2 << 5) /* c5x - 100MHz */
  152. #define RII_SYNC_DSP (0 << 7) /* Bypass sync */
  153. #define RII_CLKSEL_IVA (3 << 8) /* iva1 - 200MHz */
  154. #define RII_SYNC_IVA (0 << 13) /* Bypass sync */
  155. #define RII_CM_CLKSEL_DSP_VAL RII_SYNC_IVA | RII_CLKSEL_IVA | \
  156. RII_SYNC_DSP | RII_CLKSEL_DSP_IF | \
  157. RII_CLKSEL_DSP
  158. #define RII_CLKSEL_GFX (2 << 0) /* 50MHz */
  159. #define RII_CM_CLKSEL_GFX_VAL RII_CLKSEL_GFX
  160. /* 2420-PRCM I 660MHz core */
  161. #define RI_CLKSEL_L3 (4 << 0) /* 165MHz */
  162. #define RI_CLKSEL_L4 (2 << 5) /* 82.5MHz */
  163. #define RI_CLKSEL_USB (4 << 25) /* 41.25MHz */
  164. #define RI_CM_CLKSEL1_CORE_VAL RI_CLKSEL_USB | \
  165. RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
  166. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  167. RI_CLKSEL_L4 | RI_CLKSEL_L3
  168. #define RI_CLKSEL_MPU (2 << 0) /* 330MHz */
  169. #define RI_CM_CLKSEL_MPU_VAL RI_CLKSEL_MPU
  170. #define RI_CLKSEL_DSP (3 << 0) /* c5x - 220MHz */
  171. #define RI_CLKSEL_DSP_IF (2 << 5) /* c5x - 110MHz */
  172. #define RI_SYNC_DSP (1 << 7) /* Activate sync */
  173. #define RI_CLKSEL_IVA (4 << 8) /* iva1 - 165MHz */
  174. #define RI_SYNC_IVA (0 << 13) /* Bypass sync */
  175. #define RI_CM_CLKSEL_DSP_VAL RI_SYNC_IVA | RI_CLKSEL_IVA | \
  176. RI_SYNC_DSP | RI_CLKSEL_DSP_IF | \
  177. RI_CLKSEL_DSP
  178. #define RI_CLKSEL_GFX (1 << 0) /* 165MHz */
  179. #define RI_CM_CLKSEL_GFX_VAL RI_CLKSEL_GFX
  180. /* 2420-PRCM VII (boot) */
  181. #define RVII_CLKSEL_L3 (1 << 0)
  182. #define RVII_CLKSEL_L4 (1 << 5)
  183. #define RVII_CLKSEL_DSS1 (1 << 8)
  184. #define RVII_CLKSEL_DSS2 (0 << 13)
  185. #define RVII_CLKSEL_VLYNQ (1 << 15)
  186. #define RVII_CLKSEL_SSI (1 << 20)
  187. #define RVII_CLKSEL_USB (1 << 25)
  188. #define RVII_CM_CLKSEL1_CORE_VAL RVII_CLKSEL_USB | RVII_CLKSEL_SSI | \
  189. RVII_CLKSEL_VLYNQ | RVII_CLKSEL_DSS2 | \
  190. RVII_CLKSEL_DSS1 | RVII_CLKSEL_L4 | RVII_CLKSEL_L3
  191. #define RVII_CLKSEL_MPU (1 << 0) /* all divide by 1 */
  192. #define RVII_CM_CLKSEL_MPU_VAL RVII_CLKSEL_MPU
  193. #define RVII_CLKSEL_DSP (1 << 0)
  194. #define RVII_CLKSEL_DSP_IF (1 << 5)
  195. #define RVII_SYNC_DSP (0 << 7)
  196. #define RVII_CLKSEL_IVA (1 << 8)
  197. #define RVII_SYNC_IVA (0 << 13)
  198. #define RVII_CM_CLKSEL_DSP_VAL RVII_SYNC_IVA | RVII_CLKSEL_IVA | RVII_SYNC_DSP | \
  199. RVII_CLKSEL_DSP_IF | RVII_CLKSEL_DSP
  200. #define RVII_CLKSEL_GFX (1 << 0)
  201. #define RVII_CM_CLKSEL_GFX_VAL RVII_CLKSEL_GFX
  202. /*-------------------------------------------------------------------------
  203. * 2430 Target modes: Along with each configuration the CPU has several
  204. * modes which goes along with them. Modes mainly are the addition of
  205. * describe DPLL combinations to go along with a ratio.
  206. *-------------------------------------------------------------------------*/
  207. /* Hardware governed */
  208. #define MX_48M_SRC (0 << 3)
  209. #define MX_54M_SRC (0 << 5)
  210. #define MX_APLLS_CLIKIN_12 (3 << 23)
  211. #define MX_APLLS_CLIKIN_13 (2 << 23)
  212. #define MX_APLLS_CLIKIN_19_2 (0 << 23)
  213. /*
  214. * 2430 - standalone, 2*ref*M/(n+1), M/N is for exactness not relock speed
  215. * #5a (ratio1) baseport-target, target DPLL = 266*2 = 532MHz
  216. */
  217. #define M5A_DPLL_MULT_12 (133 << 12)
  218. #define M5A_DPLL_DIV_12 (5 << 8)
  219. #define M5A_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  220. M5A_DPLL_DIV_12 | M5A_DPLL_MULT_12 | \
  221. MX_APLLS_CLIKIN_12
  222. #define M5A_DPLL_MULT_13 (61 << 12)
  223. #define M5A_DPLL_DIV_13 (2 << 8)
  224. #define M5A_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  225. M5A_DPLL_DIV_13 | M5A_DPLL_MULT_13 | \
  226. MX_APLLS_CLIKIN_13
  227. #define M5A_DPLL_MULT_19 (55 << 12)
  228. #define M5A_DPLL_DIV_19 (3 << 8)
  229. #define M5A_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  230. M5A_DPLL_DIV_19 | M5A_DPLL_MULT_19 | \
  231. MX_APLLS_CLIKIN_19_2
  232. /* #5b (ratio1) target DPLL = 200*2 = 400MHz */
  233. #define M5B_DPLL_MULT_12 (50 << 12)
  234. #define M5B_DPLL_DIV_12 (2 << 8)
  235. #define M5B_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  236. M5B_DPLL_DIV_12 | M5B_DPLL_MULT_12 | \
  237. MX_APLLS_CLIKIN_12
  238. #define M5B_DPLL_MULT_13 (200 << 12)
  239. #define M5B_DPLL_DIV_13 (12 << 8)
  240. #define M5B_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  241. M5B_DPLL_DIV_13 | M5B_DPLL_MULT_13 | \
  242. MX_APLLS_CLIKIN_13
  243. #define M5B_DPLL_MULT_19 (125 << 12)
  244. #define M5B_DPLL_DIV_19 (31 << 8)
  245. #define M5B_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  246. M5B_DPLL_DIV_19 | M5B_DPLL_MULT_19 | \
  247. MX_APLLS_CLIKIN_19_2
  248. /*
  249. * #4 (ratio2), DPLL = 399*2 = 798MHz, L3=133MHz
  250. */
  251. #define M4_DPLL_MULT_12 (133 << 12)
  252. #define M4_DPLL_DIV_12 (3 << 8)
  253. #define M4_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  254. M4_DPLL_DIV_12 | M4_DPLL_MULT_12 | \
  255. MX_APLLS_CLIKIN_12
  256. #define M4_DPLL_MULT_13 (399 << 12)
  257. #define M4_DPLL_DIV_13 (12 << 8)
  258. #define M4_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  259. M4_DPLL_DIV_13 | M4_DPLL_MULT_13 | \
  260. MX_APLLS_CLIKIN_13
  261. #define M4_DPLL_MULT_19 (145 << 12)
  262. #define M4_DPLL_DIV_19 (6 << 8)
  263. #define M4_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  264. M4_DPLL_DIV_19 | M4_DPLL_MULT_19 | \
  265. MX_APLLS_CLIKIN_19_2
  266. /*
  267. * #3 (ratio2) baseport-target, target DPLL = 330*2 = 660MHz
  268. */
  269. #define M3_DPLL_MULT_12 (55 << 12)
  270. #define M3_DPLL_DIV_12 (1 << 8)
  271. #define M3_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  272. M3_DPLL_DIV_12 | M3_DPLL_MULT_12 | \
  273. MX_APLLS_CLIKIN_12
  274. #define M3_DPLL_MULT_13 (76 << 12)
  275. #define M3_DPLL_DIV_13 (2 << 8)
  276. #define M3_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  277. M3_DPLL_DIV_13 | M3_DPLL_MULT_13 | \
  278. MX_APLLS_CLIKIN_13
  279. #define M3_DPLL_MULT_19 (17 << 12)
  280. #define M3_DPLL_DIV_19 (0 << 8)
  281. #define M3_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  282. M3_DPLL_DIV_19 | M3_DPLL_MULT_19 | \
  283. MX_APLLS_CLIKIN_19_2
  284. /*
  285. * #2 (ratio1) DPLL = 330*2 = 660MHz, L3=165MHz
  286. */
  287. #define M2_DPLL_MULT_12 (55 << 12)
  288. #define M2_DPLL_DIV_12 (1 << 8)
  289. #define M2_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  290. M2_DPLL_DIV_12 | M2_DPLL_MULT_12 | \
  291. MX_APLLS_CLIKIN_12
  292. /* Speed changes - Used 658.7MHz instead of 660MHz for LP-Refresh M=76 N=2,
  293. * relock time issue */
  294. /* Core frequency changed from 330/165 to 329/164 MHz*/
  295. #define M2_DPLL_MULT_13 (76 << 12)
  296. #define M2_DPLL_DIV_13 (2 << 8)
  297. #define M2_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  298. M2_DPLL_DIV_13 | M2_DPLL_MULT_13 | \
  299. MX_APLLS_CLIKIN_13
  300. #define M2_DPLL_MULT_19 (17 << 12)
  301. #define M2_DPLL_DIV_19 (0 << 8)
  302. #define M2_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  303. M2_DPLL_DIV_19 | M2_DPLL_MULT_19 | \
  304. MX_APLLS_CLIKIN_19_2
  305. /* boot (boot) */
  306. #define MB_DPLL_MULT (1 << 12)
  307. #define MB_DPLL_DIV (0 << 8)
  308. #define MB_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
  309. MB_DPLL_MULT | MX_APLLS_CLIKIN_12
  310. #define MB_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
  311. MB_DPLL_MULT | MX_APLLS_CLIKIN_13
  312. #define MB_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
  313. MB_DPLL_MULT | MX_APLLS_CLIKIN_19
  314. /*
  315. * 2430 - chassis (sedna)
  316. * 165 (ratio1) same as above #2
  317. * 150 (ratio1)
  318. * 133 (ratio2) same as above #4
  319. * 110 (ratio2) same as above #3
  320. * 104 (ratio2)
  321. * boot (boot)
  322. */
  323. /* PRCM I target DPLL = 2*330MHz = 660MHz */
  324. #define MI_DPLL_MULT_12 (55 << 12)
  325. #define MI_DPLL_DIV_12 (1 << 8)
  326. #define MI_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  327. MI_DPLL_DIV_12 | MI_DPLL_MULT_12 | \
  328. MX_APLLS_CLIKIN_12
  329. /*
  330. * 2420 Equivalent - mode registers
  331. * PRCM II , target DPLL = 2*300MHz = 600MHz
  332. */
  333. #define MII_DPLL_MULT_12 (50 << 12)
  334. #define MII_DPLL_DIV_12 (1 << 8)
  335. #define MII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  336. MII_DPLL_DIV_12 | MII_DPLL_MULT_12 | \
  337. MX_APLLS_CLIKIN_12
  338. #define MII_DPLL_MULT_13 (300 << 12)
  339. #define MII_DPLL_DIV_13 (12 << 8)
  340. #define MII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  341. MII_DPLL_DIV_13 | MII_DPLL_MULT_13 | \
  342. MX_APLLS_CLIKIN_13
  343. /* PRCM III target DPLL = 2*266 = 532MHz*/
  344. #define MIII_DPLL_MULT_12 (133 << 12)
  345. #define MIII_DPLL_DIV_12 (5 << 8)
  346. #define MIII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  347. MIII_DPLL_DIV_12 | MIII_DPLL_MULT_12 | \
  348. MX_APLLS_CLIKIN_12
  349. #define MIII_DPLL_MULT_13 (266 << 12)
  350. #define MIII_DPLL_DIV_13 (12 << 8)
  351. #define MIII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  352. MIII_DPLL_DIV_13 | MIII_DPLL_MULT_13 | \
  353. MX_APLLS_CLIKIN_13
  354. /* PRCM VII (boot bypass) */
  355. #define MVII_CM_CLKSEL1_PLL_12_VAL MB_CM_CLKSEL1_PLL_12_VAL
  356. #define MVII_CM_CLKSEL1_PLL_13_VAL MB_CM_CLKSEL1_PLL_13_VAL
  357. /* High and low operation value */
  358. #define MX_CLKSEL2_PLL_2x_VAL (2 << 0)
  359. #define MX_CLKSEL2_PLL_1x_VAL (1 << 0)
  360. /* MPU speed defines */
  361. #define S12M 12000000
  362. #define S13M 13000000
  363. #define S19M 19200000
  364. #define S26M 26000000
  365. #define S100M 100000000
  366. #define S133M 133000000
  367. #define S150M 150000000
  368. #define S164M 164000000
  369. #define S165M 165000000
  370. #define S199M 199000000
  371. #define S200M 200000000
  372. #define S266M 266000000
  373. #define S300M 300000000
  374. #define S329M 329000000
  375. #define S330M 330000000
  376. #define S399M 399000000
  377. #define S400M 400000000
  378. #define S532M 532000000
  379. #define S600M 600000000
  380. #define S658M 658000000
  381. #define S660M 660000000
  382. #define S798M 798000000
  383. /*-------------------------------------------------------------------------
  384. * Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
  385. * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,
  386. * CM_CLKSEL_DSP, CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL,
  387. * CM_CLKSEL2_PLL, CM_CLKSEL_MDM
  388. *
  389. * Filling in table based on H4 boards and 2430-SDPs variants available.
  390. * There are quite a few more rates combinations which could be defined.
  391. *
  392. * When multiple values are defined the start up will try and choose the
  393. * fastest one. If a 'fast' value is defined, then automatically, the /2
  394. * one should be included as it can be used. Generally having more that
  395. * one fast set does not make sense, as static timings need to be changed
  396. * to change the set. The exception is the bypass setting which is
  397. * availble for low power bypass.
  398. *
  399. * Note: This table needs to be sorted, fastest to slowest.
  400. *-------------------------------------------------------------------------*/
  401. static struct prcm_config rate_table[] = {
  402. /* PRCM I - FAST */
  403. {S12M, S660M, S330M, RI_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */
  404. RI_CM_CLKSEL_DSP_VAL, RI_CM_CLKSEL_GFX_VAL,
  405. RI_CM_CLKSEL1_CORE_VAL, MI_CM_CLKSEL1_PLL_12_VAL,
  406. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_165MHz,
  407. RATE_IN_242X},
  408. /* PRCM II - FAST */
  409. {S12M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
  410. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  411. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
  412. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  413. RATE_IN_242X},
  414. {S13M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
  415. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  416. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
  417. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  418. RATE_IN_242X},
  419. /* PRCM III - FAST */
  420. {S12M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
  421. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  422. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
  423. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  424. RATE_IN_242X},
  425. {S13M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
  426. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  427. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
  428. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  429. RATE_IN_242X},
  430. /* PRCM II - SLOW */
  431. {S12M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
  432. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  433. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
  434. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  435. RATE_IN_242X},
  436. {S13M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
  437. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  438. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
  439. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  440. RATE_IN_242X},
  441. /* PRCM III - SLOW */
  442. {S12M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
  443. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  444. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
  445. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  446. RATE_IN_242X},
  447. {S13M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
  448. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  449. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
  450. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  451. RATE_IN_242X},
  452. /* PRCM-VII (boot-bypass) */
  453. {S12M, S12M, S12M, RVII_CM_CLKSEL_MPU_VAL, /* 12MHz ARM*/
  454. RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
  455. RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_12_VAL,
  456. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
  457. RATE_IN_242X},
  458. /* PRCM-VII (boot-bypass) */
  459. {S13M, S13M, S13M, RVII_CM_CLKSEL_MPU_VAL, /* 13MHz ARM */
  460. RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
  461. RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_13_VAL,
  462. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
  463. RATE_IN_242X},
  464. /* PRCM #4 - ratio2 (ES2.1) - FAST */
  465. {S13M, S798M, S399M, R2_CM_CLKSEL_MPU_VAL, /* 399MHz ARM */
  466. R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
  467. R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
  468. MX_CLKSEL2_PLL_2x_VAL, R2_CM_CLKSEL_MDM_VAL,
  469. SDRC_RFR_CTRL_133MHz,
  470. RATE_IN_243X},
  471. /* PRCM #2 - ratio1 (ES2) - FAST */
  472. {S13M, S658M, S329M, R1_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */
  473. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  474. R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
  475. MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
  476. SDRC_RFR_CTRL_165MHz,
  477. RATE_IN_243X},
  478. /* PRCM #5a - ratio1 - FAST */
  479. {S13M, S532M, S266M, R1_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
  480. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  481. R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
  482. MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
  483. SDRC_RFR_CTRL_133MHz,
  484. RATE_IN_243X},
  485. /* PRCM #5b - ratio1 - FAST */
  486. {S13M, S400M, S200M, R1_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */
  487. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  488. R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
  489. MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
  490. SDRC_RFR_CTRL_100MHz,
  491. RATE_IN_243X},
  492. /* PRCM #4 - ratio1 (ES2.1) - SLOW */
  493. {S13M, S399M, S199M, R2_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */
  494. R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
  495. R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
  496. MX_CLKSEL2_PLL_1x_VAL, R2_CM_CLKSEL_MDM_VAL,
  497. SDRC_RFR_CTRL_133MHz,
  498. RATE_IN_243X},
  499. /* PRCM #2 - ratio1 (ES2) - SLOW */
  500. {S13M, S329M, S164M, R1_CM_CLKSEL_MPU_VAL, /* 165MHz ARM */
  501. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  502. R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
  503. MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
  504. SDRC_RFR_CTRL_165MHz,
  505. RATE_IN_243X},
  506. /* PRCM #5a - ratio1 - SLOW */
  507. {S13M, S266M, S133M, R1_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
  508. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  509. R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
  510. MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
  511. SDRC_RFR_CTRL_133MHz,
  512. RATE_IN_243X},
  513. /* PRCM #5b - ratio1 - SLOW*/
  514. {S13M, S200M, S100M, R1_CM_CLKSEL_MPU_VAL, /* 100MHz ARM */
  515. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  516. R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
  517. MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
  518. SDRC_RFR_CTRL_100MHz,
  519. RATE_IN_243X},
  520. /* PRCM-boot/bypass */
  521. {S13M, S13M, S13M, RB_CM_CLKSEL_MPU_VAL, /* 13Mhz */
  522. RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
  523. RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_13_VAL,
  524. MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
  525. SDRC_RFR_CTRL_BYPASS,
  526. RATE_IN_243X},
  527. /* PRCM-boot/bypass */
  528. {S12M, S12M, S12M, RB_CM_CLKSEL_MPU_VAL, /* 12Mhz */
  529. RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
  530. RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_12_VAL,
  531. MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
  532. SDRC_RFR_CTRL_BYPASS,
  533. RATE_IN_243X},
  534. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  535. };
  536. /*-------------------------------------------------------------------------
  537. * 24xx clock tree.
  538. *
  539. * NOTE:In many cases here we are assigning a 'default' parent. In many
  540. * cases the parent is selectable. The get/set parent calls will also
  541. * switch sources.
  542. *
  543. * Many some clocks say always_enabled, but they can be auto idled for
  544. * power savings. They will always be available upon clock request.
  545. *
  546. * Several sources are given initial rates which may be wrong, this will
  547. * be fixed up in the init func.
  548. *
  549. * Things are broadly separated below by clock domains. It is
  550. * noteworthy that most periferals have dependencies on multiple clock
  551. * domains. Many get their interface clocks from the L4 domain, but get
  552. * functional clocks from fixed sources or other core domain derived
  553. * clocks.
  554. *-------------------------------------------------------------------------*/
  555. /* Base external input clocks */
  556. static struct clk func_32k_ck = {
  557. .name = "func_32k_ck",
  558. .ops = &clkops_null,
  559. .rate = 32000,
  560. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  561. RATE_FIXED | RATE_PROPAGATES,
  562. .clkdm_name = "wkup_clkdm",
  563. };
  564. /* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
  565. static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
  566. .name = "osc_ck",
  567. .ops = &clkops_oscck,
  568. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  569. RATE_PROPAGATES,
  570. .clkdm_name = "wkup_clkdm",
  571. .recalc = &omap2_osc_clk_recalc,
  572. };
  573. /* Without modem likely 12MHz, with modem likely 13MHz */
  574. static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
  575. .name = "sys_ck", /* ~ ref_clk also */
  576. .ops = &clkops_null,
  577. .parent = &osc_ck,
  578. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  579. RATE_PROPAGATES,
  580. .clkdm_name = "wkup_clkdm",
  581. .recalc = &omap2_sys_clk_recalc,
  582. };
  583. static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
  584. .name = "alt_ck",
  585. .ops = &clkops_null,
  586. .rate = 54000000,
  587. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  588. RATE_FIXED | RATE_PROPAGATES,
  589. .clkdm_name = "wkup_clkdm",
  590. };
  591. /*
  592. * Analog domain root source clocks
  593. */
  594. /* dpll_ck, is broken out in to special cases through clksel */
  595. /* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
  596. * deal with this
  597. */
  598. static struct dpll_data dpll_dd = {
  599. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  600. .mult_mask = OMAP24XX_DPLL_MULT_MASK,
  601. .div1_mask = OMAP24XX_DPLL_DIV_MASK,
  602. .max_multiplier = 1024,
  603. .max_divider = 16,
  604. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  605. };
  606. /*
  607. * XXX Cannot add round_rate here yet, as this is still a composite clock,
  608. * not just a DPLL
  609. */
  610. static struct clk dpll_ck = {
  611. .name = "dpll_ck",
  612. .ops = &clkops_null,
  613. .parent = &sys_ck, /* Can be func_32k also */
  614. .dpll_data = &dpll_dd,
  615. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  616. RATE_PROPAGATES,
  617. .clkdm_name = "wkup_clkdm",
  618. .recalc = &omap2_dpllcore_recalc,
  619. .set_rate = &omap2_reprogram_dpllcore,
  620. };
  621. static struct clk apll96_ck = {
  622. .name = "apll96_ck",
  623. .ops = &clkops_fixed,
  624. .parent = &sys_ck,
  625. .rate = 96000000,
  626. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  627. RATE_FIXED | RATE_PROPAGATES | ENABLE_ON_INIT,
  628. .clkdm_name = "wkup_clkdm",
  629. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  630. .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
  631. };
  632. static struct clk apll54_ck = {
  633. .name = "apll54_ck",
  634. .ops = &clkops_fixed,
  635. .parent = &sys_ck,
  636. .rate = 54000000,
  637. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  638. RATE_FIXED | RATE_PROPAGATES | ENABLE_ON_INIT,
  639. .clkdm_name = "wkup_clkdm",
  640. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  641. .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
  642. };
  643. /*
  644. * PRCM digital base sources
  645. */
  646. /* func_54m_ck */
  647. static const struct clksel_rate func_54m_apll54_rates[] = {
  648. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  649. { .div = 0 },
  650. };
  651. static const struct clksel_rate func_54m_alt_rates[] = {
  652. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  653. { .div = 0 },
  654. };
  655. static const struct clksel func_54m_clksel[] = {
  656. { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
  657. { .parent = &alt_ck, .rates = func_54m_alt_rates, },
  658. { .parent = NULL },
  659. };
  660. static struct clk func_54m_ck = {
  661. .name = "func_54m_ck",
  662. .ops = &clkops_null,
  663. .parent = &apll54_ck, /* can also be alt_clk */
  664. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  665. RATE_PROPAGATES,
  666. .clkdm_name = "wkup_clkdm",
  667. .init = &omap2_init_clksel_parent,
  668. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  669. .clksel_mask = OMAP24XX_54M_SOURCE,
  670. .clksel = func_54m_clksel,
  671. .recalc = &omap2_clksel_recalc,
  672. };
  673. static struct clk core_ck = {
  674. .name = "core_ck",
  675. .ops = &clkops_null,
  676. .parent = &dpll_ck, /* can also be 32k */
  677. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  678. RATE_PROPAGATES,
  679. .clkdm_name = "wkup_clkdm",
  680. .recalc = &followparent_recalc,
  681. };
  682. /* func_96m_ck */
  683. static const struct clksel_rate func_96m_apll96_rates[] = {
  684. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  685. { .div = 0 },
  686. };
  687. static const struct clksel_rate func_96m_alt_rates[] = {
  688. { .div = 1, .val = 1, .flags = RATE_IN_243X | DEFAULT_RATE },
  689. { .div = 0 },
  690. };
  691. static const struct clksel func_96m_clksel[] = {
  692. { .parent = &apll96_ck, .rates = func_96m_apll96_rates },
  693. { .parent = &alt_ck, .rates = func_96m_alt_rates },
  694. { .parent = NULL }
  695. };
  696. /* The parent of this clock is not selectable on 2420. */
  697. static struct clk func_96m_ck = {
  698. .name = "func_96m_ck",
  699. .ops = &clkops_null,
  700. .parent = &apll96_ck,
  701. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  702. RATE_PROPAGATES,
  703. .clkdm_name = "wkup_clkdm",
  704. .init = &omap2_init_clksel_parent,
  705. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  706. .clksel_mask = OMAP2430_96M_SOURCE,
  707. .clksel = func_96m_clksel,
  708. .recalc = &omap2_clksel_recalc,
  709. .round_rate = &omap2_clksel_round_rate,
  710. .set_rate = &omap2_clksel_set_rate
  711. };
  712. /* func_48m_ck */
  713. static const struct clksel_rate func_48m_apll96_rates[] = {
  714. { .div = 2, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  715. { .div = 0 },
  716. };
  717. static const struct clksel_rate func_48m_alt_rates[] = {
  718. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  719. { .div = 0 },
  720. };
  721. static const struct clksel func_48m_clksel[] = {
  722. { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
  723. { .parent = &alt_ck, .rates = func_48m_alt_rates },
  724. { .parent = NULL }
  725. };
  726. static struct clk func_48m_ck = {
  727. .name = "func_48m_ck",
  728. .ops = &clkops_null,
  729. .parent = &apll96_ck, /* 96M or Alt */
  730. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  731. RATE_PROPAGATES,
  732. .clkdm_name = "wkup_clkdm",
  733. .init = &omap2_init_clksel_parent,
  734. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  735. .clksel_mask = OMAP24XX_48M_SOURCE,
  736. .clksel = func_48m_clksel,
  737. .recalc = &omap2_clksel_recalc,
  738. .round_rate = &omap2_clksel_round_rate,
  739. .set_rate = &omap2_clksel_set_rate
  740. };
  741. static struct clk func_12m_ck = {
  742. .name = "func_12m_ck",
  743. .ops = &clkops_null,
  744. .parent = &func_48m_ck,
  745. .fixed_div = 4,
  746. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  747. RATE_PROPAGATES,
  748. .clkdm_name = "wkup_clkdm",
  749. .recalc = &omap2_fixed_divisor_recalc,
  750. };
  751. /* Secure timer, only available in secure mode */
  752. static struct clk wdt1_osc_ck = {
  753. .name = "ck_wdt1_osc",
  754. .ops = &clkops_null, /* RMK: missing? */
  755. .parent = &osc_ck,
  756. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  757. .recalc = &followparent_recalc,
  758. };
  759. /*
  760. * The common_clkout* clksel_rate structs are common to
  761. * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
  762. * sys_clkout2_* are 2420-only, so the
  763. * clksel_rate flags fields are inaccurate for those clocks. This is
  764. * harmless since access to those clocks are gated by the struct clk
  765. * flags fields, which mark them as 2420-only.
  766. */
  767. static const struct clksel_rate common_clkout_src_core_rates[] = {
  768. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  769. { .div = 0 }
  770. };
  771. static const struct clksel_rate common_clkout_src_sys_rates[] = {
  772. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  773. { .div = 0 }
  774. };
  775. static const struct clksel_rate common_clkout_src_96m_rates[] = {
  776. { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  777. { .div = 0 }
  778. };
  779. static const struct clksel_rate common_clkout_src_54m_rates[] = {
  780. { .div = 1, .val = 3, .flags = RATE_IN_24XX | DEFAULT_RATE },
  781. { .div = 0 }
  782. };
  783. static const struct clksel common_clkout_src_clksel[] = {
  784. { .parent = &core_ck, .rates = common_clkout_src_core_rates },
  785. { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
  786. { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
  787. { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
  788. { .parent = NULL }
  789. };
  790. static struct clk sys_clkout_src = {
  791. .name = "sys_clkout_src",
  792. .ops = &clkops_omap2_dflt,
  793. .parent = &func_54m_ck,
  794. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  795. RATE_PROPAGATES,
  796. .clkdm_name = "wkup_clkdm",
  797. .enable_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  798. .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
  799. .init = &omap2_init_clksel_parent,
  800. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  801. .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
  802. .clksel = common_clkout_src_clksel,
  803. .recalc = &omap2_clksel_recalc,
  804. .round_rate = &omap2_clksel_round_rate,
  805. .set_rate = &omap2_clksel_set_rate
  806. };
  807. static const struct clksel_rate common_clkout_rates[] = {
  808. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  809. { .div = 2, .val = 1, .flags = RATE_IN_24XX },
  810. { .div = 4, .val = 2, .flags = RATE_IN_24XX },
  811. { .div = 8, .val = 3, .flags = RATE_IN_24XX },
  812. { .div = 16, .val = 4, .flags = RATE_IN_24XX },
  813. { .div = 0 },
  814. };
  815. static const struct clksel sys_clkout_clksel[] = {
  816. { .parent = &sys_clkout_src, .rates = common_clkout_rates },
  817. { .parent = NULL }
  818. };
  819. static struct clk sys_clkout = {
  820. .name = "sys_clkout",
  821. .ops = &clkops_null,
  822. .parent = &sys_clkout_src,
  823. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  824. .clkdm_name = "wkup_clkdm",
  825. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  826. .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
  827. .clksel = sys_clkout_clksel,
  828. .recalc = &omap2_clksel_recalc,
  829. .round_rate = &omap2_clksel_round_rate,
  830. .set_rate = &omap2_clksel_set_rate
  831. };
  832. /* In 2430, new in 2420 ES2 */
  833. static struct clk sys_clkout2_src = {
  834. .name = "sys_clkout2_src",
  835. .ops = &clkops_omap2_dflt,
  836. .parent = &func_54m_ck,
  837. .flags = CLOCK_IN_OMAP242X | RATE_PROPAGATES,
  838. .clkdm_name = "wkup_clkdm",
  839. .enable_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  840. .enable_bit = OMAP2420_CLKOUT2_EN_SHIFT,
  841. .init = &omap2_init_clksel_parent,
  842. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  843. .clksel_mask = OMAP2420_CLKOUT2_SOURCE_MASK,
  844. .clksel = common_clkout_src_clksel,
  845. .recalc = &omap2_clksel_recalc,
  846. .round_rate = &omap2_clksel_round_rate,
  847. .set_rate = &omap2_clksel_set_rate
  848. };
  849. static const struct clksel sys_clkout2_clksel[] = {
  850. { .parent = &sys_clkout2_src, .rates = common_clkout_rates },
  851. { .parent = NULL }
  852. };
  853. /* In 2430, new in 2420 ES2 */
  854. static struct clk sys_clkout2 = {
  855. .name = "sys_clkout2",
  856. .ops = &clkops_null,
  857. .parent = &sys_clkout2_src,
  858. .flags = CLOCK_IN_OMAP242X,
  859. .clkdm_name = "wkup_clkdm",
  860. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  861. .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
  862. .clksel = sys_clkout2_clksel,
  863. .recalc = &omap2_clksel_recalc,
  864. .round_rate = &omap2_clksel_round_rate,
  865. .set_rate = &omap2_clksel_set_rate
  866. };
  867. static struct clk emul_ck = {
  868. .name = "emul_ck",
  869. .ops = &clkops_omap2_dflt,
  870. .parent = &func_54m_ck,
  871. .flags = CLOCK_IN_OMAP242X,
  872. .clkdm_name = "wkup_clkdm",
  873. .enable_reg = OMAP24XX_PRCM_CLKEMUL_CTRL,
  874. .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
  875. .recalc = &followparent_recalc,
  876. };
  877. /*
  878. * MPU clock domain
  879. * Clocks:
  880. * MPU_FCLK, MPU_ICLK
  881. * INT_M_FCLK, INT_M_I_CLK
  882. *
  883. * - Individual clocks are hardware managed.
  884. * - Base divider comes from: CM_CLKSEL_MPU
  885. *
  886. */
  887. static const struct clksel_rate mpu_core_rates[] = {
  888. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  889. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  890. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  891. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  892. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  893. { .div = 0 },
  894. };
  895. static const struct clksel mpu_clksel[] = {
  896. { .parent = &core_ck, .rates = mpu_core_rates },
  897. { .parent = NULL }
  898. };
  899. static struct clk mpu_ck = { /* Control cpu */
  900. .name = "mpu_ck",
  901. .ops = &clkops_null,
  902. .parent = &core_ck,
  903. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  904. DELAYED_APP |
  905. CONFIG_PARTICIPANT | RATE_PROPAGATES,
  906. .clkdm_name = "mpu_clkdm",
  907. .init = &omap2_init_clksel_parent,
  908. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
  909. .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
  910. .clksel = mpu_clksel,
  911. .recalc = &omap2_clksel_recalc,
  912. .round_rate = &omap2_clksel_round_rate,
  913. .set_rate = &omap2_clksel_set_rate
  914. };
  915. /*
  916. * DSP (2430-IVA2.1) (2420-UMA+IVA1) clock domain
  917. * Clocks:
  918. * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
  919. * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
  920. *
  921. * Won't be too specific here. The core clock comes into this block
  922. * it is divided then tee'ed. One branch goes directly to xyz enable
  923. * controls. The other branch gets further divided by 2 then possibly
  924. * routed into a synchronizer and out of clocks abc.
  925. */
  926. static const struct clksel_rate dsp_fck_core_rates[] = {
  927. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  928. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  929. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  930. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  931. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  932. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  933. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  934. { .div = 0 },
  935. };
  936. static const struct clksel dsp_fck_clksel[] = {
  937. { .parent = &core_ck, .rates = dsp_fck_core_rates },
  938. { .parent = NULL }
  939. };
  940. static struct clk dsp_fck = {
  941. .name = "dsp_fck",
  942. .ops = &clkops_omap2_dflt_wait,
  943. .parent = &core_ck,
  944. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X | DELAYED_APP |
  945. CONFIG_PARTICIPANT | RATE_PROPAGATES,
  946. .clkdm_name = "dsp_clkdm",
  947. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  948. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  949. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  950. .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
  951. .clksel = dsp_fck_clksel,
  952. .recalc = &omap2_clksel_recalc,
  953. .round_rate = &omap2_clksel_round_rate,
  954. .set_rate = &omap2_clksel_set_rate
  955. };
  956. /* DSP interface clock */
  957. static const struct clksel_rate dsp_irate_ick_rates[] = {
  958. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  959. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  960. { .div = 3, .val = 3, .flags = RATE_IN_243X },
  961. { .div = 0 },
  962. };
  963. static const struct clksel dsp_irate_ick_clksel[] = {
  964. { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
  965. { .parent = NULL }
  966. };
  967. /* This clock does not exist as such in the TRM. */
  968. static struct clk dsp_irate_ick = {
  969. .name = "dsp_irate_ick",
  970. .ops = &clkops_null,
  971. .parent = &dsp_fck,
  972. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X | DELAYED_APP |
  973. CONFIG_PARTICIPANT,
  974. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  975. .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
  976. .clksel = dsp_irate_ick_clksel,
  977. .recalc = &omap2_clksel_recalc,
  978. .round_rate = &omap2_clksel_round_rate,
  979. .set_rate = &omap2_clksel_set_rate
  980. };
  981. /* 2420 only */
  982. static struct clk dsp_ick = {
  983. .name = "dsp_ick", /* apparently ipi and isp */
  984. .ops = &clkops_omap2_dflt_wait,
  985. .parent = &dsp_irate_ick,
  986. .flags = CLOCK_IN_OMAP242X | DELAYED_APP | CONFIG_PARTICIPANT,
  987. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
  988. .enable_bit = OMAP2420_EN_DSP_IPI_SHIFT, /* for ipi */
  989. };
  990. /* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
  991. static struct clk iva2_1_ick = {
  992. .name = "iva2_1_ick",
  993. .ops = &clkops_omap2_dflt_wait,
  994. .parent = &dsp_irate_ick,
  995. .flags = CLOCK_IN_OMAP243X | DELAYED_APP | CONFIG_PARTICIPANT,
  996. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  997. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  998. };
  999. /*
  1000. * The IVA1 is an ARM7 core on the 2420 that has nothing to do with
  1001. * the C54x, but which is contained in the DSP powerdomain. Does not
  1002. * exist on later OMAPs.
  1003. */
  1004. static struct clk iva1_ifck = {
  1005. .name = "iva1_ifck",
  1006. .ops = &clkops_omap2_dflt_wait,
  1007. .parent = &core_ck,
  1008. .flags = CLOCK_IN_OMAP242X | CONFIG_PARTICIPANT |
  1009. RATE_PROPAGATES | DELAYED_APP,
  1010. .clkdm_name = "iva1_clkdm",
  1011. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  1012. .enable_bit = OMAP2420_EN_IVA_COP_SHIFT,
  1013. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  1014. .clksel_mask = OMAP2420_CLKSEL_IVA_MASK,
  1015. .clksel = dsp_fck_clksel,
  1016. .recalc = &omap2_clksel_recalc,
  1017. .round_rate = &omap2_clksel_round_rate,
  1018. .set_rate = &omap2_clksel_set_rate
  1019. };
  1020. /* IVA1 mpu/int/i/f clocks are /2 of parent */
  1021. static struct clk iva1_mpu_int_ifck = {
  1022. .name = "iva1_mpu_int_ifck",
  1023. .ops = &clkops_omap2_dflt_wait,
  1024. .parent = &iva1_ifck,
  1025. .flags = CLOCK_IN_OMAP242X,
  1026. .clkdm_name = "iva1_clkdm",
  1027. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  1028. .enable_bit = OMAP2420_EN_IVA_MPU_SHIFT,
  1029. .fixed_div = 2,
  1030. .recalc = &omap2_fixed_divisor_recalc,
  1031. };
  1032. /*
  1033. * L3 clock domain
  1034. * L3 clocks are used for both interface and functional clocks to
  1035. * multiple entities. Some of these clocks are completely managed
  1036. * by hardware, and some others allow software control. Hardware
  1037. * managed ones general are based on directly CLK_REQ signals and
  1038. * various auto idle settings. The functional spec sets many of these
  1039. * as 'tie-high' for their enables.
  1040. *
  1041. * I-CLOCKS:
  1042. * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
  1043. * CAM, HS-USB.
  1044. * F-CLOCK
  1045. * SSI.
  1046. *
  1047. * GPMC memories and SDRC have timing and clock sensitive registers which
  1048. * may very well need notification when the clock changes. Currently for low
  1049. * operating points, these are taken care of in sleep.S.
  1050. */
  1051. static const struct clksel_rate core_l3_core_rates[] = {
  1052. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1053. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  1054. { .div = 4, .val = 4, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1055. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  1056. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  1057. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  1058. { .div = 16, .val = 16, .flags = RATE_IN_242X },
  1059. { .div = 0 }
  1060. };
  1061. static const struct clksel core_l3_clksel[] = {
  1062. { .parent = &core_ck, .rates = core_l3_core_rates },
  1063. { .parent = NULL }
  1064. };
  1065. static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
  1066. .name = "core_l3_ck",
  1067. .ops = &clkops_null,
  1068. .parent = &core_ck,
  1069. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1070. DELAYED_APP |
  1071. CONFIG_PARTICIPANT | RATE_PROPAGATES,
  1072. .clkdm_name = "core_l3_clkdm",
  1073. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1074. .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
  1075. .clksel = core_l3_clksel,
  1076. .recalc = &omap2_clksel_recalc,
  1077. .round_rate = &omap2_clksel_round_rate,
  1078. .set_rate = &omap2_clksel_set_rate
  1079. };
  1080. /* usb_l4_ick */
  1081. static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
  1082. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1083. { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1084. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1085. { .div = 0 }
  1086. };
  1087. static const struct clksel usb_l4_ick_clksel[] = {
  1088. { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
  1089. { .parent = NULL },
  1090. };
  1091. /* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
  1092. static struct clk usb_l4_ick = { /* FS-USB interface clock */
  1093. .name = "usb_l4_ick",
  1094. .ops = &clkops_omap2_dflt_wait,
  1095. .parent = &core_l3_ck,
  1096. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1097. DELAYED_APP | CONFIG_PARTICIPANT,
  1098. .clkdm_name = "core_l4_clkdm",
  1099. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1100. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  1101. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1102. .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
  1103. .clksel = usb_l4_ick_clksel,
  1104. .recalc = &omap2_clksel_recalc,
  1105. .round_rate = &omap2_clksel_round_rate,
  1106. .set_rate = &omap2_clksel_set_rate
  1107. };
  1108. /*
  1109. * L4 clock management domain
  1110. *
  1111. * This domain contains lots of interface clocks from the L4 interface, some
  1112. * functional clocks. Fixed APLL functional source clocks are managed in
  1113. * this domain.
  1114. */
  1115. static const struct clksel_rate l4_core_l3_rates[] = {
  1116. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1117. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  1118. { .div = 0 }
  1119. };
  1120. static const struct clksel l4_clksel[] = {
  1121. { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
  1122. { .parent = NULL }
  1123. };
  1124. static struct clk l4_ck = { /* used both as an ick and fck */
  1125. .name = "l4_ck",
  1126. .ops = &clkops_null,
  1127. .parent = &core_l3_ck,
  1128. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1129. DELAYED_APP | RATE_PROPAGATES,
  1130. .clkdm_name = "core_l4_clkdm",
  1131. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1132. .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
  1133. .clksel = l4_clksel,
  1134. .recalc = &omap2_clksel_recalc,
  1135. .round_rate = &omap2_clksel_round_rate,
  1136. .set_rate = &omap2_clksel_set_rate
  1137. };
  1138. /*
  1139. * SSI is in L3 management domain, its direct parent is core not l3,
  1140. * many core power domain entities are grouped into the L3 clock
  1141. * domain.
  1142. * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
  1143. *
  1144. * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
  1145. */
  1146. static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
  1147. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1148. { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1149. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  1150. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1151. { .div = 5, .val = 5, .flags = RATE_IN_243X },
  1152. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  1153. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  1154. { .div = 0 }
  1155. };
  1156. static const struct clksel ssi_ssr_sst_fck_clksel[] = {
  1157. { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
  1158. { .parent = NULL }
  1159. };
  1160. static struct clk ssi_ssr_sst_fck = {
  1161. .name = "ssi_fck",
  1162. .ops = &clkops_omap2_dflt_wait,
  1163. .parent = &core_ck,
  1164. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1165. DELAYED_APP,
  1166. .clkdm_name = "core_l3_clkdm",
  1167. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1168. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  1169. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1170. .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
  1171. .clksel = ssi_ssr_sst_fck_clksel,
  1172. .recalc = &omap2_clksel_recalc,
  1173. .round_rate = &omap2_clksel_round_rate,
  1174. .set_rate = &omap2_clksel_set_rate
  1175. };
  1176. /*
  1177. * GFX clock domain
  1178. * Clocks:
  1179. * GFX_FCLK, GFX_ICLK
  1180. * GFX_CG1(2d), GFX_CG2(3d)
  1181. *
  1182. * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
  1183. * The 2d and 3d clocks run at a hardware determined
  1184. * divided value of fclk.
  1185. *
  1186. */
  1187. /* XXX REVISIT: GFX clock is part of CONFIG_PARTICIPANT, no? doublecheck. */
  1188. /* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
  1189. static const struct clksel gfx_fck_clksel[] = {
  1190. { .parent = &core_l3_ck, .rates = gfx_l3_rates },
  1191. { .parent = NULL },
  1192. };
  1193. static struct clk gfx_3d_fck = {
  1194. .name = "gfx_3d_fck",
  1195. .ops = &clkops_omap2_dflt_wait,
  1196. .parent = &core_l3_ck,
  1197. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1198. .clkdm_name = "gfx_clkdm",
  1199. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1200. .enable_bit = OMAP24XX_EN_3D_SHIFT,
  1201. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1202. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1203. .clksel = gfx_fck_clksel,
  1204. .recalc = &omap2_clksel_recalc,
  1205. .round_rate = &omap2_clksel_round_rate,
  1206. .set_rate = &omap2_clksel_set_rate
  1207. };
  1208. static struct clk gfx_2d_fck = {
  1209. .name = "gfx_2d_fck",
  1210. .ops = &clkops_omap2_dflt_wait,
  1211. .parent = &core_l3_ck,
  1212. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1213. .clkdm_name = "gfx_clkdm",
  1214. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1215. .enable_bit = OMAP24XX_EN_2D_SHIFT,
  1216. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1217. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1218. .clksel = gfx_fck_clksel,
  1219. .recalc = &omap2_clksel_recalc,
  1220. .round_rate = &omap2_clksel_round_rate,
  1221. .set_rate = &omap2_clksel_set_rate
  1222. };
  1223. static struct clk gfx_ick = {
  1224. .name = "gfx_ick", /* From l3 */
  1225. .ops = &clkops_omap2_dflt_wait,
  1226. .parent = &core_l3_ck,
  1227. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1228. .clkdm_name = "gfx_clkdm",
  1229. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  1230. .enable_bit = OMAP_EN_GFX_SHIFT,
  1231. .recalc = &followparent_recalc,
  1232. };
  1233. /*
  1234. * Modem clock domain (2430)
  1235. * CLOCKS:
  1236. * MDM_OSC_CLK
  1237. * MDM_ICLK
  1238. * These clocks are usable in chassis mode only.
  1239. */
  1240. static const struct clksel_rate mdm_ick_core_rates[] = {
  1241. { .div = 1, .val = 1, .flags = RATE_IN_243X },
  1242. { .div = 4, .val = 4, .flags = RATE_IN_243X | DEFAULT_RATE },
  1243. { .div = 6, .val = 6, .flags = RATE_IN_243X },
  1244. { .div = 9, .val = 9, .flags = RATE_IN_243X },
  1245. { .div = 0 }
  1246. };
  1247. static const struct clksel mdm_ick_clksel[] = {
  1248. { .parent = &core_ck, .rates = mdm_ick_core_rates },
  1249. { .parent = NULL }
  1250. };
  1251. static struct clk mdm_ick = { /* used both as a ick and fck */
  1252. .name = "mdm_ick",
  1253. .ops = &clkops_omap2_dflt_wait,
  1254. .parent = &core_ck,
  1255. .flags = CLOCK_IN_OMAP243X | DELAYED_APP | CONFIG_PARTICIPANT,
  1256. .clkdm_name = "mdm_clkdm",
  1257. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
  1258. .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
  1259. .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
  1260. .clksel_mask = OMAP2430_CLKSEL_MDM_MASK,
  1261. .clksel = mdm_ick_clksel,
  1262. .recalc = &omap2_clksel_recalc,
  1263. .round_rate = &omap2_clksel_round_rate,
  1264. .set_rate = &omap2_clksel_set_rate
  1265. };
  1266. static struct clk mdm_osc_ck = {
  1267. .name = "mdm_osc_ck",
  1268. .ops = &clkops_omap2_dflt_wait,
  1269. .parent = &osc_ck,
  1270. .flags = CLOCK_IN_OMAP243X,
  1271. .clkdm_name = "mdm_clkdm",
  1272. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
  1273. .enable_bit = OMAP2430_EN_OSC_SHIFT,
  1274. .recalc = &followparent_recalc,
  1275. };
  1276. /*
  1277. * DSS clock domain
  1278. * CLOCKs:
  1279. * DSS_L4_ICLK, DSS_L3_ICLK,
  1280. * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
  1281. *
  1282. * DSS is both initiator and target.
  1283. */
  1284. /* XXX Add RATE_NOT_VALIDATED */
  1285. static const struct clksel_rate dss1_fck_sys_rates[] = {
  1286. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1287. { .div = 0 }
  1288. };
  1289. static const struct clksel_rate dss1_fck_core_rates[] = {
  1290. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1291. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  1292. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  1293. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1294. { .div = 5, .val = 5, .flags = RATE_IN_24XX },
  1295. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  1296. { .div = 8, .val = 8, .flags = RATE_IN_24XX },
  1297. { .div = 9, .val = 9, .flags = RATE_IN_24XX },
  1298. { .div = 12, .val = 12, .flags = RATE_IN_24XX },
  1299. { .div = 16, .val = 16, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1300. { .div = 0 }
  1301. };
  1302. static const struct clksel dss1_fck_clksel[] = {
  1303. { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
  1304. { .parent = &core_ck, .rates = dss1_fck_core_rates },
  1305. { .parent = NULL },
  1306. };
  1307. static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
  1308. .name = "dss_ick",
  1309. .ops = &clkops_omap2_dflt,
  1310. .parent = &l4_ck, /* really both l3 and l4 */
  1311. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1312. .clkdm_name = "dss_clkdm",
  1313. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1314. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  1315. .recalc = &followparent_recalc,
  1316. };
  1317. static struct clk dss1_fck = {
  1318. .name = "dss1_fck",
  1319. .ops = &clkops_omap2_dflt,
  1320. .parent = &core_ck, /* Core or sys */
  1321. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1322. DELAYED_APP,
  1323. .clkdm_name = "dss_clkdm",
  1324. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1325. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  1326. .init = &omap2_init_clksel_parent,
  1327. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1328. .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
  1329. .clksel = dss1_fck_clksel,
  1330. .recalc = &omap2_clksel_recalc,
  1331. .round_rate = &omap2_clksel_round_rate,
  1332. .set_rate = &omap2_clksel_set_rate
  1333. };
  1334. static const struct clksel_rate dss2_fck_sys_rates[] = {
  1335. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1336. { .div = 0 }
  1337. };
  1338. static const struct clksel_rate dss2_fck_48m_rates[] = {
  1339. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1340. { .div = 0 }
  1341. };
  1342. static const struct clksel dss2_fck_clksel[] = {
  1343. { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
  1344. { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
  1345. { .parent = NULL }
  1346. };
  1347. static struct clk dss2_fck = { /* Alt clk used in power management */
  1348. .name = "dss2_fck",
  1349. .ops = &clkops_omap2_dflt,
  1350. .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
  1351. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1352. DELAYED_APP,
  1353. .clkdm_name = "dss_clkdm",
  1354. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1355. .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
  1356. .init = &omap2_init_clksel_parent,
  1357. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1358. .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
  1359. .clksel = dss2_fck_clksel,
  1360. .recalc = &followparent_recalc,
  1361. };
  1362. static struct clk dss_54m_fck = { /* Alt clk used in power management */
  1363. .name = "dss_54m_fck", /* 54m tv clk */
  1364. .ops = &clkops_omap2_dflt_wait,
  1365. .parent = &func_54m_ck,
  1366. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1367. .clkdm_name = "dss_clkdm",
  1368. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1369. .enable_bit = OMAP24XX_EN_TV_SHIFT,
  1370. .recalc = &followparent_recalc,
  1371. };
  1372. /*
  1373. * CORE power domain ICLK & FCLK defines.
  1374. * Many of the these can have more than one possible parent. Entries
  1375. * here will likely have an L4 interface parent, and may have multiple
  1376. * functional clock parents.
  1377. */
  1378. static const struct clksel_rate gpt_alt_rates[] = {
  1379. { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1380. { .div = 0 }
  1381. };
  1382. static const struct clksel omap24xx_gpt_clksel[] = {
  1383. { .parent = &func_32k_ck, .rates = gpt_32k_rates },
  1384. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1385. { .parent = &alt_ck, .rates = gpt_alt_rates },
  1386. { .parent = NULL },
  1387. };
  1388. static struct clk gpt1_ick = {
  1389. .name = "gpt1_ick",
  1390. .ops = &clkops_omap2_dflt_wait,
  1391. .parent = &l4_ck,
  1392. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1393. .clkdm_name = "core_l4_clkdm",
  1394. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1395. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  1396. .recalc = &followparent_recalc,
  1397. };
  1398. static struct clk gpt1_fck = {
  1399. .name = "gpt1_fck",
  1400. .ops = &clkops_omap2_dflt_wait,
  1401. .parent = &func_32k_ck,
  1402. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1403. .clkdm_name = "core_l4_clkdm",
  1404. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1405. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  1406. .init = &omap2_init_clksel_parent,
  1407. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
  1408. .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
  1409. .clksel = omap24xx_gpt_clksel,
  1410. .recalc = &omap2_clksel_recalc,
  1411. .round_rate = &omap2_clksel_round_rate,
  1412. .set_rate = &omap2_clksel_set_rate
  1413. };
  1414. static struct clk gpt2_ick = {
  1415. .name = "gpt2_ick",
  1416. .ops = &clkops_omap2_dflt_wait,
  1417. .parent = &l4_ck,
  1418. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1419. .clkdm_name = "core_l4_clkdm",
  1420. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1421. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  1422. .recalc = &followparent_recalc,
  1423. };
  1424. static struct clk gpt2_fck = {
  1425. .name = "gpt2_fck",
  1426. .ops = &clkops_omap2_dflt_wait,
  1427. .parent = &func_32k_ck,
  1428. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1429. .clkdm_name = "core_l4_clkdm",
  1430. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1431. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  1432. .init = &omap2_init_clksel_parent,
  1433. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1434. .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
  1435. .clksel = omap24xx_gpt_clksel,
  1436. .recalc = &omap2_clksel_recalc,
  1437. };
  1438. static struct clk gpt3_ick = {
  1439. .name = "gpt3_ick",
  1440. .ops = &clkops_omap2_dflt_wait,
  1441. .parent = &l4_ck,
  1442. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1443. .clkdm_name = "core_l4_clkdm",
  1444. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1445. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  1446. .recalc = &followparent_recalc,
  1447. };
  1448. static struct clk gpt3_fck = {
  1449. .name = "gpt3_fck",
  1450. .ops = &clkops_omap2_dflt_wait,
  1451. .parent = &func_32k_ck,
  1452. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1453. .clkdm_name = "core_l4_clkdm",
  1454. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1455. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  1456. .init = &omap2_init_clksel_parent,
  1457. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1458. .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
  1459. .clksel = omap24xx_gpt_clksel,
  1460. .recalc = &omap2_clksel_recalc,
  1461. };
  1462. static struct clk gpt4_ick = {
  1463. .name = "gpt4_ick",
  1464. .ops = &clkops_omap2_dflt_wait,
  1465. .parent = &l4_ck,
  1466. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1467. .clkdm_name = "core_l4_clkdm",
  1468. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1469. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  1470. .recalc = &followparent_recalc,
  1471. };
  1472. static struct clk gpt4_fck = {
  1473. .name = "gpt4_fck",
  1474. .ops = &clkops_omap2_dflt_wait,
  1475. .parent = &func_32k_ck,
  1476. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1477. .clkdm_name = "core_l4_clkdm",
  1478. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1479. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  1480. .init = &omap2_init_clksel_parent,
  1481. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1482. .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
  1483. .clksel = omap24xx_gpt_clksel,
  1484. .recalc = &omap2_clksel_recalc,
  1485. };
  1486. static struct clk gpt5_ick = {
  1487. .name = "gpt5_ick",
  1488. .ops = &clkops_omap2_dflt_wait,
  1489. .parent = &l4_ck,
  1490. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1491. .clkdm_name = "core_l4_clkdm",
  1492. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1493. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  1494. .recalc = &followparent_recalc,
  1495. };
  1496. static struct clk gpt5_fck = {
  1497. .name = "gpt5_fck",
  1498. .ops = &clkops_omap2_dflt_wait,
  1499. .parent = &func_32k_ck,
  1500. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1501. .clkdm_name = "core_l4_clkdm",
  1502. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1503. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  1504. .init = &omap2_init_clksel_parent,
  1505. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1506. .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
  1507. .clksel = omap24xx_gpt_clksel,
  1508. .recalc = &omap2_clksel_recalc,
  1509. };
  1510. static struct clk gpt6_ick = {
  1511. .name = "gpt6_ick",
  1512. .ops = &clkops_omap2_dflt_wait,
  1513. .parent = &l4_ck,
  1514. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1515. .clkdm_name = "core_l4_clkdm",
  1516. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1517. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  1518. .recalc = &followparent_recalc,
  1519. };
  1520. static struct clk gpt6_fck = {
  1521. .name = "gpt6_fck",
  1522. .ops = &clkops_omap2_dflt_wait,
  1523. .parent = &func_32k_ck,
  1524. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1525. .clkdm_name = "core_l4_clkdm",
  1526. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1527. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  1528. .init = &omap2_init_clksel_parent,
  1529. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1530. .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
  1531. .clksel = omap24xx_gpt_clksel,
  1532. .recalc = &omap2_clksel_recalc,
  1533. };
  1534. static struct clk gpt7_ick = {
  1535. .name = "gpt7_ick",
  1536. .ops = &clkops_omap2_dflt_wait,
  1537. .parent = &l4_ck,
  1538. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1539. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1540. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  1541. .recalc = &followparent_recalc,
  1542. };
  1543. static struct clk gpt7_fck = {
  1544. .name = "gpt7_fck",
  1545. .ops = &clkops_omap2_dflt_wait,
  1546. .parent = &func_32k_ck,
  1547. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1548. .clkdm_name = "core_l4_clkdm",
  1549. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1550. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  1551. .init = &omap2_init_clksel_parent,
  1552. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1553. .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
  1554. .clksel = omap24xx_gpt_clksel,
  1555. .recalc = &omap2_clksel_recalc,
  1556. };
  1557. static struct clk gpt8_ick = {
  1558. .name = "gpt8_ick",
  1559. .ops = &clkops_omap2_dflt_wait,
  1560. .parent = &l4_ck,
  1561. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1562. .clkdm_name = "core_l4_clkdm",
  1563. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1564. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  1565. .recalc = &followparent_recalc,
  1566. };
  1567. static struct clk gpt8_fck = {
  1568. .name = "gpt8_fck",
  1569. .ops = &clkops_omap2_dflt_wait,
  1570. .parent = &func_32k_ck,
  1571. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1572. .clkdm_name = "core_l4_clkdm",
  1573. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1574. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  1575. .init = &omap2_init_clksel_parent,
  1576. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1577. .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
  1578. .clksel = omap24xx_gpt_clksel,
  1579. .recalc = &omap2_clksel_recalc,
  1580. };
  1581. static struct clk gpt9_ick = {
  1582. .name = "gpt9_ick",
  1583. .ops = &clkops_omap2_dflt_wait,
  1584. .parent = &l4_ck,
  1585. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1586. .clkdm_name = "core_l4_clkdm",
  1587. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1588. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  1589. .recalc = &followparent_recalc,
  1590. };
  1591. static struct clk gpt9_fck = {
  1592. .name = "gpt9_fck",
  1593. .ops = &clkops_omap2_dflt_wait,
  1594. .parent = &func_32k_ck,
  1595. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1596. .clkdm_name = "core_l4_clkdm",
  1597. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1598. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  1599. .init = &omap2_init_clksel_parent,
  1600. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1601. .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
  1602. .clksel = omap24xx_gpt_clksel,
  1603. .recalc = &omap2_clksel_recalc,
  1604. };
  1605. static struct clk gpt10_ick = {
  1606. .name = "gpt10_ick",
  1607. .ops = &clkops_omap2_dflt_wait,
  1608. .parent = &l4_ck,
  1609. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1610. .clkdm_name = "core_l4_clkdm",
  1611. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1612. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  1613. .recalc = &followparent_recalc,
  1614. };
  1615. static struct clk gpt10_fck = {
  1616. .name = "gpt10_fck",
  1617. .ops = &clkops_omap2_dflt_wait,
  1618. .parent = &func_32k_ck,
  1619. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1620. .clkdm_name = "core_l4_clkdm",
  1621. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1622. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  1623. .init = &omap2_init_clksel_parent,
  1624. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1625. .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
  1626. .clksel = omap24xx_gpt_clksel,
  1627. .recalc = &omap2_clksel_recalc,
  1628. };
  1629. static struct clk gpt11_ick = {
  1630. .name = "gpt11_ick",
  1631. .ops = &clkops_omap2_dflt_wait,
  1632. .parent = &l4_ck,
  1633. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1634. .clkdm_name = "core_l4_clkdm",
  1635. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1636. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  1637. .recalc = &followparent_recalc,
  1638. };
  1639. static struct clk gpt11_fck = {
  1640. .name = "gpt11_fck",
  1641. .ops = &clkops_omap2_dflt_wait,
  1642. .parent = &func_32k_ck,
  1643. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1644. .clkdm_name = "core_l4_clkdm",
  1645. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1646. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  1647. .init = &omap2_init_clksel_parent,
  1648. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1649. .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
  1650. .clksel = omap24xx_gpt_clksel,
  1651. .recalc = &omap2_clksel_recalc,
  1652. };
  1653. static struct clk gpt12_ick = {
  1654. .name = "gpt12_ick",
  1655. .ops = &clkops_omap2_dflt_wait,
  1656. .parent = &l4_ck,
  1657. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1658. .clkdm_name = "core_l4_clkdm",
  1659. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1660. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1661. .recalc = &followparent_recalc,
  1662. };
  1663. static struct clk gpt12_fck = {
  1664. .name = "gpt12_fck",
  1665. .ops = &clkops_omap2_dflt_wait,
  1666. .parent = &func_32k_ck,
  1667. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1668. .clkdm_name = "core_l4_clkdm",
  1669. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1670. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1671. .init = &omap2_init_clksel_parent,
  1672. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1673. .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
  1674. .clksel = omap24xx_gpt_clksel,
  1675. .recalc = &omap2_clksel_recalc,
  1676. };
  1677. static struct clk mcbsp1_ick = {
  1678. .name = "mcbsp_ick",
  1679. .ops = &clkops_omap2_dflt_wait,
  1680. .id = 1,
  1681. .parent = &l4_ck,
  1682. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1683. .clkdm_name = "core_l4_clkdm",
  1684. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1685. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1686. .recalc = &followparent_recalc,
  1687. };
  1688. static struct clk mcbsp1_fck = {
  1689. .name = "mcbsp_fck",
  1690. .ops = &clkops_omap2_dflt_wait,
  1691. .id = 1,
  1692. .parent = &func_96m_ck,
  1693. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1694. .clkdm_name = "core_l4_clkdm",
  1695. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1696. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1697. .recalc = &followparent_recalc,
  1698. };
  1699. static struct clk mcbsp2_ick = {
  1700. .name = "mcbsp_ick",
  1701. .ops = &clkops_omap2_dflt_wait,
  1702. .id = 2,
  1703. .parent = &l4_ck,
  1704. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1705. .clkdm_name = "core_l4_clkdm",
  1706. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1707. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1708. .recalc = &followparent_recalc,
  1709. };
  1710. static struct clk mcbsp2_fck = {
  1711. .name = "mcbsp_fck",
  1712. .ops = &clkops_omap2_dflt_wait,
  1713. .id = 2,
  1714. .parent = &func_96m_ck,
  1715. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1716. .clkdm_name = "core_l4_clkdm",
  1717. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1718. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1719. .recalc = &followparent_recalc,
  1720. };
  1721. static struct clk mcbsp3_ick = {
  1722. .name = "mcbsp_ick",
  1723. .ops = &clkops_omap2_dflt_wait,
  1724. .id = 3,
  1725. .parent = &l4_ck,
  1726. .flags = CLOCK_IN_OMAP243X,
  1727. .clkdm_name = "core_l4_clkdm",
  1728. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1729. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1730. .recalc = &followparent_recalc,
  1731. };
  1732. static struct clk mcbsp3_fck = {
  1733. .name = "mcbsp_fck",
  1734. .ops = &clkops_omap2_dflt_wait,
  1735. .id = 3,
  1736. .parent = &func_96m_ck,
  1737. .flags = CLOCK_IN_OMAP243X,
  1738. .clkdm_name = "core_l4_clkdm",
  1739. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1740. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1741. .recalc = &followparent_recalc,
  1742. };
  1743. static struct clk mcbsp4_ick = {
  1744. .name = "mcbsp_ick",
  1745. .ops = &clkops_omap2_dflt_wait,
  1746. .id = 4,
  1747. .parent = &l4_ck,
  1748. .flags = CLOCK_IN_OMAP243X,
  1749. .clkdm_name = "core_l4_clkdm",
  1750. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1751. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1752. .recalc = &followparent_recalc,
  1753. };
  1754. static struct clk mcbsp4_fck = {
  1755. .name = "mcbsp_fck",
  1756. .ops = &clkops_omap2_dflt_wait,
  1757. .id = 4,
  1758. .parent = &func_96m_ck,
  1759. .flags = CLOCK_IN_OMAP243X,
  1760. .clkdm_name = "core_l4_clkdm",
  1761. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1762. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1763. .recalc = &followparent_recalc,
  1764. };
  1765. static struct clk mcbsp5_ick = {
  1766. .name = "mcbsp_ick",
  1767. .ops = &clkops_omap2_dflt_wait,
  1768. .id = 5,
  1769. .parent = &l4_ck,
  1770. .flags = CLOCK_IN_OMAP243X,
  1771. .clkdm_name = "core_l4_clkdm",
  1772. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1773. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1774. .recalc = &followparent_recalc,
  1775. };
  1776. static struct clk mcbsp5_fck = {
  1777. .name = "mcbsp_fck",
  1778. .ops = &clkops_omap2_dflt_wait,
  1779. .id = 5,
  1780. .parent = &func_96m_ck,
  1781. .flags = CLOCK_IN_OMAP243X,
  1782. .clkdm_name = "core_l4_clkdm",
  1783. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1784. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1785. .recalc = &followparent_recalc,
  1786. };
  1787. static struct clk mcspi1_ick = {
  1788. .name = "mcspi_ick",
  1789. .ops = &clkops_omap2_dflt_wait,
  1790. .id = 1,
  1791. .parent = &l4_ck,
  1792. .clkdm_name = "core_l4_clkdm",
  1793. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1794. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1795. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1796. .recalc = &followparent_recalc,
  1797. };
  1798. static struct clk mcspi1_fck = {
  1799. .name = "mcspi_fck",
  1800. .ops = &clkops_omap2_dflt_wait,
  1801. .id = 1,
  1802. .parent = &func_48m_ck,
  1803. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1804. .clkdm_name = "core_l4_clkdm",
  1805. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1806. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1807. .recalc = &followparent_recalc,
  1808. };
  1809. static struct clk mcspi2_ick = {
  1810. .name = "mcspi_ick",
  1811. .ops = &clkops_omap2_dflt_wait,
  1812. .id = 2,
  1813. .parent = &l4_ck,
  1814. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1815. .clkdm_name = "core_l4_clkdm",
  1816. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1817. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1818. .recalc = &followparent_recalc,
  1819. };
  1820. static struct clk mcspi2_fck = {
  1821. .name = "mcspi_fck",
  1822. .ops = &clkops_omap2_dflt_wait,
  1823. .id = 2,
  1824. .parent = &func_48m_ck,
  1825. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1826. .clkdm_name = "core_l4_clkdm",
  1827. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1828. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1829. .recalc = &followparent_recalc,
  1830. };
  1831. static struct clk mcspi3_ick = {
  1832. .name = "mcspi_ick",
  1833. .ops = &clkops_omap2_dflt_wait,
  1834. .id = 3,
  1835. .parent = &l4_ck,
  1836. .flags = CLOCK_IN_OMAP243X,
  1837. .clkdm_name = "core_l4_clkdm",
  1838. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1839. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1840. .recalc = &followparent_recalc,
  1841. };
  1842. static struct clk mcspi3_fck = {
  1843. .name = "mcspi_fck",
  1844. .ops = &clkops_omap2_dflt_wait,
  1845. .id = 3,
  1846. .parent = &func_48m_ck,
  1847. .flags = CLOCK_IN_OMAP243X,
  1848. .clkdm_name = "core_l4_clkdm",
  1849. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1850. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1851. .recalc = &followparent_recalc,
  1852. };
  1853. static struct clk uart1_ick = {
  1854. .name = "uart1_ick",
  1855. .ops = &clkops_omap2_dflt_wait,
  1856. .parent = &l4_ck,
  1857. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1858. .clkdm_name = "core_l4_clkdm",
  1859. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1860. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1861. .recalc = &followparent_recalc,
  1862. };
  1863. static struct clk uart1_fck = {
  1864. .name = "uart1_fck",
  1865. .ops = &clkops_omap2_dflt_wait,
  1866. .parent = &func_48m_ck,
  1867. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1868. .clkdm_name = "core_l4_clkdm",
  1869. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1870. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1871. .recalc = &followparent_recalc,
  1872. };
  1873. static struct clk uart2_ick = {
  1874. .name = "uart2_ick",
  1875. .ops = &clkops_omap2_dflt_wait,
  1876. .parent = &l4_ck,
  1877. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1878. .clkdm_name = "core_l4_clkdm",
  1879. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1880. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1881. .recalc = &followparent_recalc,
  1882. };
  1883. static struct clk uart2_fck = {
  1884. .name = "uart2_fck",
  1885. .ops = &clkops_omap2_dflt_wait,
  1886. .parent = &func_48m_ck,
  1887. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1888. .clkdm_name = "core_l4_clkdm",
  1889. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1890. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1891. .recalc = &followparent_recalc,
  1892. };
  1893. static struct clk uart3_ick = {
  1894. .name = "uart3_ick",
  1895. .ops = &clkops_omap2_dflt_wait,
  1896. .parent = &l4_ck,
  1897. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1898. .clkdm_name = "core_l4_clkdm",
  1899. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1900. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1901. .recalc = &followparent_recalc,
  1902. };
  1903. static struct clk uart3_fck = {
  1904. .name = "uart3_fck",
  1905. .ops = &clkops_omap2_dflt_wait,
  1906. .parent = &func_48m_ck,
  1907. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1908. .clkdm_name = "core_l4_clkdm",
  1909. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1910. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1911. .recalc = &followparent_recalc,
  1912. };
  1913. static struct clk gpios_ick = {
  1914. .name = "gpios_ick",
  1915. .ops = &clkops_omap2_dflt_wait,
  1916. .parent = &l4_ck,
  1917. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1918. .clkdm_name = "core_l4_clkdm",
  1919. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1920. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1921. .recalc = &followparent_recalc,
  1922. };
  1923. static struct clk gpios_fck = {
  1924. .name = "gpios_fck",
  1925. .ops = &clkops_omap2_dflt_wait,
  1926. .parent = &func_32k_ck,
  1927. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1928. .clkdm_name = "wkup_clkdm",
  1929. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1930. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1931. .recalc = &followparent_recalc,
  1932. };
  1933. static struct clk mpu_wdt_ick = {
  1934. .name = "mpu_wdt_ick",
  1935. .ops = &clkops_omap2_dflt_wait,
  1936. .parent = &l4_ck,
  1937. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1938. .clkdm_name = "core_l4_clkdm",
  1939. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1940. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1941. .recalc = &followparent_recalc,
  1942. };
  1943. static struct clk mpu_wdt_fck = {
  1944. .name = "mpu_wdt_fck",
  1945. .ops = &clkops_omap2_dflt_wait,
  1946. .parent = &func_32k_ck,
  1947. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1948. .clkdm_name = "wkup_clkdm",
  1949. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1950. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1951. .recalc = &followparent_recalc,
  1952. };
  1953. static struct clk sync_32k_ick = {
  1954. .name = "sync_32k_ick",
  1955. .ops = &clkops_omap2_dflt_wait,
  1956. .parent = &l4_ck,
  1957. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1958. ENABLE_ON_INIT,
  1959. .clkdm_name = "core_l4_clkdm",
  1960. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1961. .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
  1962. .recalc = &followparent_recalc,
  1963. };
  1964. static struct clk wdt1_ick = {
  1965. .name = "wdt1_ick",
  1966. .ops = &clkops_omap2_dflt_wait,
  1967. .parent = &l4_ck,
  1968. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1969. .clkdm_name = "core_l4_clkdm",
  1970. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1971. .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
  1972. .recalc = &followparent_recalc,
  1973. };
  1974. static struct clk omapctrl_ick = {
  1975. .name = "omapctrl_ick",
  1976. .ops = &clkops_omap2_dflt_wait,
  1977. .parent = &l4_ck,
  1978. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1979. ENABLE_ON_INIT,
  1980. .clkdm_name = "core_l4_clkdm",
  1981. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1982. .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
  1983. .recalc = &followparent_recalc,
  1984. };
  1985. static struct clk icr_ick = {
  1986. .name = "icr_ick",
  1987. .ops = &clkops_omap2_dflt_wait,
  1988. .parent = &l4_ck,
  1989. .flags = CLOCK_IN_OMAP243X,
  1990. .clkdm_name = "core_l4_clkdm",
  1991. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1992. .enable_bit = OMAP2430_EN_ICR_SHIFT,
  1993. .recalc = &followparent_recalc,
  1994. };
  1995. static struct clk cam_ick = {
  1996. .name = "cam_ick",
  1997. .ops = &clkops_omap2_dflt,
  1998. .parent = &l4_ck,
  1999. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2000. .clkdm_name = "core_l4_clkdm",
  2001. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2002. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  2003. .recalc = &followparent_recalc,
  2004. };
  2005. /*
  2006. * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
  2007. * split into two separate clocks, since the parent clocks are different
  2008. * and the clockdomains are also different.
  2009. */
  2010. static struct clk cam_fck = {
  2011. .name = "cam_fck",
  2012. .ops = &clkops_omap2_dflt,
  2013. .parent = &func_96m_ck,
  2014. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2015. .clkdm_name = "core_l3_clkdm",
  2016. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2017. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  2018. .recalc = &followparent_recalc,
  2019. };
  2020. static struct clk mailboxes_ick = {
  2021. .name = "mailboxes_ick",
  2022. .ops = &clkops_omap2_dflt_wait,
  2023. .parent = &l4_ck,
  2024. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2025. .clkdm_name = "core_l4_clkdm",
  2026. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2027. .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  2028. .recalc = &followparent_recalc,
  2029. };
  2030. static struct clk wdt4_ick = {
  2031. .name = "wdt4_ick",
  2032. .ops = &clkops_omap2_dflt_wait,
  2033. .parent = &l4_ck,
  2034. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2035. .clkdm_name = "core_l4_clkdm",
  2036. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2037. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  2038. .recalc = &followparent_recalc,
  2039. };
  2040. static struct clk wdt4_fck = {
  2041. .name = "wdt4_fck",
  2042. .ops = &clkops_omap2_dflt_wait,
  2043. .parent = &func_32k_ck,
  2044. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2045. .clkdm_name = "core_l4_clkdm",
  2046. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2047. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  2048. .recalc = &followparent_recalc,
  2049. };
  2050. static struct clk wdt3_ick = {
  2051. .name = "wdt3_ick",
  2052. .ops = &clkops_omap2_dflt_wait,
  2053. .parent = &l4_ck,
  2054. .flags = CLOCK_IN_OMAP242X,
  2055. .clkdm_name = "core_l4_clkdm",
  2056. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2057. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  2058. .recalc = &followparent_recalc,
  2059. };
  2060. static struct clk wdt3_fck = {
  2061. .name = "wdt3_fck",
  2062. .ops = &clkops_omap2_dflt_wait,
  2063. .parent = &func_32k_ck,
  2064. .flags = CLOCK_IN_OMAP242X,
  2065. .clkdm_name = "core_l4_clkdm",
  2066. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2067. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  2068. .recalc = &followparent_recalc,
  2069. };
  2070. static struct clk mspro_ick = {
  2071. .name = "mspro_ick",
  2072. .ops = &clkops_omap2_dflt_wait,
  2073. .parent = &l4_ck,
  2074. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2075. .clkdm_name = "core_l4_clkdm",
  2076. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2077. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  2078. .recalc = &followparent_recalc,
  2079. };
  2080. static struct clk mspro_fck = {
  2081. .name = "mspro_fck",
  2082. .ops = &clkops_omap2_dflt_wait,
  2083. .parent = &func_96m_ck,
  2084. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2085. .clkdm_name = "core_l4_clkdm",
  2086. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2087. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  2088. .recalc = &followparent_recalc,
  2089. };
  2090. static struct clk mmc_ick = {
  2091. .name = "mmc_ick",
  2092. .ops = &clkops_omap2_dflt_wait,
  2093. .parent = &l4_ck,
  2094. .flags = CLOCK_IN_OMAP242X,
  2095. .clkdm_name = "core_l4_clkdm",
  2096. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2097. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  2098. .recalc = &followparent_recalc,
  2099. };
  2100. static struct clk mmc_fck = {
  2101. .name = "mmc_fck",
  2102. .ops = &clkops_omap2_dflt_wait,
  2103. .parent = &func_96m_ck,
  2104. .flags = CLOCK_IN_OMAP242X,
  2105. .clkdm_name = "core_l4_clkdm",
  2106. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2107. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  2108. .recalc = &followparent_recalc,
  2109. };
  2110. static struct clk fac_ick = {
  2111. .name = "fac_ick",
  2112. .ops = &clkops_omap2_dflt_wait,
  2113. .parent = &l4_ck,
  2114. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2115. .clkdm_name = "core_l4_clkdm",
  2116. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2117. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  2118. .recalc = &followparent_recalc,
  2119. };
  2120. static struct clk fac_fck = {
  2121. .name = "fac_fck",
  2122. .ops = &clkops_omap2_dflt_wait,
  2123. .parent = &func_12m_ck,
  2124. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2125. .clkdm_name = "core_l4_clkdm",
  2126. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2127. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  2128. .recalc = &followparent_recalc,
  2129. };
  2130. static struct clk eac_ick = {
  2131. .name = "eac_ick",
  2132. .ops = &clkops_omap2_dflt_wait,
  2133. .parent = &l4_ck,
  2134. .flags = CLOCK_IN_OMAP242X,
  2135. .clkdm_name = "core_l4_clkdm",
  2136. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2137. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  2138. .recalc = &followparent_recalc,
  2139. };
  2140. static struct clk eac_fck = {
  2141. .name = "eac_fck",
  2142. .ops = &clkops_omap2_dflt_wait,
  2143. .parent = &func_96m_ck,
  2144. .flags = CLOCK_IN_OMAP242X,
  2145. .clkdm_name = "core_l4_clkdm",
  2146. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2147. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  2148. .recalc = &followparent_recalc,
  2149. };
  2150. static struct clk hdq_ick = {
  2151. .name = "hdq_ick",
  2152. .ops = &clkops_omap2_dflt_wait,
  2153. .parent = &l4_ck,
  2154. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2155. .clkdm_name = "core_l4_clkdm",
  2156. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2157. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  2158. .recalc = &followparent_recalc,
  2159. };
  2160. static struct clk hdq_fck = {
  2161. .name = "hdq_fck",
  2162. .ops = &clkops_omap2_dflt_wait,
  2163. .parent = &func_12m_ck,
  2164. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2165. .clkdm_name = "core_l4_clkdm",
  2166. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2167. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  2168. .recalc = &followparent_recalc,
  2169. };
  2170. static struct clk i2c2_ick = {
  2171. .name = "i2c_ick",
  2172. .ops = &clkops_omap2_dflt_wait,
  2173. .id = 2,
  2174. .parent = &l4_ck,
  2175. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2176. .clkdm_name = "core_l4_clkdm",
  2177. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2178. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  2179. .recalc = &followparent_recalc,
  2180. };
  2181. static struct clk i2c2_fck = {
  2182. .name = "i2c_fck",
  2183. .ops = &clkops_omap2_dflt_wait,
  2184. .id = 2,
  2185. .parent = &func_12m_ck,
  2186. .flags = CLOCK_IN_OMAP242X,
  2187. .clkdm_name = "core_l4_clkdm",
  2188. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2189. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  2190. .recalc = &followparent_recalc,
  2191. };
  2192. static struct clk i2chs2_fck = {
  2193. .name = "i2c_fck",
  2194. .ops = &clkops_omap2_dflt_wait,
  2195. .id = 2,
  2196. .parent = &func_96m_ck,
  2197. .flags = CLOCK_IN_OMAP243X,
  2198. .clkdm_name = "core_l4_clkdm",
  2199. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2200. .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
  2201. .recalc = &followparent_recalc,
  2202. };
  2203. static struct clk i2c1_ick = {
  2204. .name = "i2c_ick",
  2205. .ops = &clkops_omap2_dflt_wait,
  2206. .id = 1,
  2207. .parent = &l4_ck,
  2208. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2209. .clkdm_name = "core_l4_clkdm",
  2210. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2211. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  2212. .recalc = &followparent_recalc,
  2213. };
  2214. static struct clk i2c1_fck = {
  2215. .name = "i2c_fck",
  2216. .ops = &clkops_omap2_dflt_wait,
  2217. .id = 1,
  2218. .parent = &func_12m_ck,
  2219. .flags = CLOCK_IN_OMAP242X,
  2220. .clkdm_name = "core_l4_clkdm",
  2221. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2222. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  2223. .recalc = &followparent_recalc,
  2224. };
  2225. static struct clk i2chs1_fck = {
  2226. .name = "i2c_fck",
  2227. .ops = &clkops_omap2_dflt_wait,
  2228. .id = 1,
  2229. .parent = &func_96m_ck,
  2230. .flags = CLOCK_IN_OMAP243X,
  2231. .clkdm_name = "core_l4_clkdm",
  2232. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2233. .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
  2234. .recalc = &followparent_recalc,
  2235. };
  2236. static struct clk gpmc_fck = {
  2237. .name = "gpmc_fck",
  2238. .ops = &clkops_null, /* RMK: missing? */
  2239. .parent = &core_l3_ck,
  2240. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  2241. ENABLE_ON_INIT,
  2242. .clkdm_name = "core_l3_clkdm",
  2243. .recalc = &followparent_recalc,
  2244. };
  2245. static struct clk sdma_fck = {
  2246. .name = "sdma_fck",
  2247. .ops = &clkops_null, /* RMK: missing? */
  2248. .parent = &core_l3_ck,
  2249. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2250. .clkdm_name = "core_l3_clkdm",
  2251. .recalc = &followparent_recalc,
  2252. };
  2253. static struct clk sdma_ick = {
  2254. .name = "sdma_ick",
  2255. .ops = &clkops_null, /* RMK: missing? */
  2256. .parent = &l4_ck,
  2257. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2258. .clkdm_name = "core_l3_clkdm",
  2259. .recalc = &followparent_recalc,
  2260. };
  2261. static struct clk vlynq_ick = {
  2262. .name = "vlynq_ick",
  2263. .ops = &clkops_omap2_dflt_wait,
  2264. .parent = &core_l3_ck,
  2265. .flags = CLOCK_IN_OMAP242X,
  2266. .clkdm_name = "core_l3_clkdm",
  2267. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2268. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  2269. .recalc = &followparent_recalc,
  2270. };
  2271. static const struct clksel_rate vlynq_fck_96m_rates[] = {
  2272. { .div = 1, .val = 0, .flags = RATE_IN_242X | DEFAULT_RATE },
  2273. { .div = 0 }
  2274. };
  2275. static const struct clksel_rate vlynq_fck_core_rates[] = {
  2276. { .div = 1, .val = 1, .flags = RATE_IN_242X },
  2277. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  2278. { .div = 3, .val = 3, .flags = RATE_IN_242X },
  2279. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  2280. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  2281. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  2282. { .div = 9, .val = 9, .flags = RATE_IN_242X },
  2283. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  2284. { .div = 16, .val = 16, .flags = RATE_IN_242X | DEFAULT_RATE },
  2285. { .div = 18, .val = 18, .flags = RATE_IN_242X },
  2286. { .div = 0 }
  2287. };
  2288. static const struct clksel vlynq_fck_clksel[] = {
  2289. { .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
  2290. { .parent = &core_ck, .rates = vlynq_fck_core_rates },
  2291. { .parent = NULL }
  2292. };
  2293. static struct clk vlynq_fck = {
  2294. .name = "vlynq_fck",
  2295. .ops = &clkops_omap2_dflt_wait,
  2296. .parent = &func_96m_ck,
  2297. .flags = CLOCK_IN_OMAP242X | DELAYED_APP,
  2298. .clkdm_name = "core_l3_clkdm",
  2299. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2300. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  2301. .init = &omap2_init_clksel_parent,
  2302. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  2303. .clksel_mask = OMAP2420_CLKSEL_VLYNQ_MASK,
  2304. .clksel = vlynq_fck_clksel,
  2305. .recalc = &omap2_clksel_recalc,
  2306. .round_rate = &omap2_clksel_round_rate,
  2307. .set_rate = &omap2_clksel_set_rate
  2308. };
  2309. static struct clk sdrc_ick = {
  2310. .name = "sdrc_ick",
  2311. .ops = &clkops_omap2_dflt_wait,
  2312. .parent = &l4_ck,
  2313. .flags = CLOCK_IN_OMAP243X | ENABLE_ON_INIT,
  2314. .clkdm_name = "core_l4_clkdm",
  2315. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  2316. .enable_bit = OMAP2430_EN_SDRC_SHIFT,
  2317. .recalc = &followparent_recalc,
  2318. };
  2319. static struct clk des_ick = {
  2320. .name = "des_ick",
  2321. .ops = &clkops_omap2_dflt_wait,
  2322. .parent = &l4_ck,
  2323. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2324. .clkdm_name = "core_l4_clkdm",
  2325. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2326. .enable_bit = OMAP24XX_EN_DES_SHIFT,
  2327. .recalc = &followparent_recalc,
  2328. };
  2329. static struct clk sha_ick = {
  2330. .name = "sha_ick",
  2331. .ops = &clkops_omap2_dflt_wait,
  2332. .parent = &l4_ck,
  2333. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2334. .clkdm_name = "core_l4_clkdm",
  2335. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2336. .enable_bit = OMAP24XX_EN_SHA_SHIFT,
  2337. .recalc = &followparent_recalc,
  2338. };
  2339. static struct clk rng_ick = {
  2340. .name = "rng_ick",
  2341. .ops = &clkops_omap2_dflt_wait,
  2342. .parent = &l4_ck,
  2343. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2344. .clkdm_name = "core_l4_clkdm",
  2345. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2346. .enable_bit = OMAP24XX_EN_RNG_SHIFT,
  2347. .recalc = &followparent_recalc,
  2348. };
  2349. static struct clk aes_ick = {
  2350. .name = "aes_ick",
  2351. .ops = &clkops_omap2_dflt_wait,
  2352. .parent = &l4_ck,
  2353. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2354. .clkdm_name = "core_l4_clkdm",
  2355. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2356. .enable_bit = OMAP24XX_EN_AES_SHIFT,
  2357. .recalc = &followparent_recalc,
  2358. };
  2359. static struct clk pka_ick = {
  2360. .name = "pka_ick",
  2361. .ops = &clkops_omap2_dflt_wait,
  2362. .parent = &l4_ck,
  2363. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2364. .clkdm_name = "core_l4_clkdm",
  2365. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2366. .enable_bit = OMAP24XX_EN_PKA_SHIFT,
  2367. .recalc = &followparent_recalc,
  2368. };
  2369. static struct clk usb_fck = {
  2370. .name = "usb_fck",
  2371. .ops = &clkops_omap2_dflt_wait,
  2372. .parent = &func_48m_ck,
  2373. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2374. .clkdm_name = "core_l3_clkdm",
  2375. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2376. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  2377. .recalc = &followparent_recalc,
  2378. };
  2379. static struct clk usbhs_ick = {
  2380. .name = "usbhs_ick",
  2381. .ops = &clkops_omap2_dflt_wait,
  2382. .parent = &core_l3_ck,
  2383. .flags = CLOCK_IN_OMAP243X,
  2384. .clkdm_name = "core_l3_clkdm",
  2385. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2386. .enable_bit = OMAP2430_EN_USBHS_SHIFT,
  2387. .recalc = &followparent_recalc,
  2388. };
  2389. static struct clk mmchs1_ick = {
  2390. .name = "mmchs_ick",
  2391. .ops = &clkops_omap2_dflt_wait,
  2392. .parent = &l4_ck,
  2393. .flags = CLOCK_IN_OMAP243X,
  2394. .clkdm_name = "core_l4_clkdm",
  2395. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2396. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  2397. .recalc = &followparent_recalc,
  2398. };
  2399. static struct clk mmchs1_fck = {
  2400. .name = "mmchs_fck",
  2401. .ops = &clkops_omap2_dflt_wait,
  2402. .parent = &func_96m_ck,
  2403. .flags = CLOCK_IN_OMAP243X,
  2404. .clkdm_name = "core_l3_clkdm",
  2405. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2406. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  2407. .recalc = &followparent_recalc,
  2408. };
  2409. static struct clk mmchs2_ick = {
  2410. .name = "mmchs_ick",
  2411. .ops = &clkops_omap2_dflt_wait,
  2412. .id = 1,
  2413. .parent = &l4_ck,
  2414. .flags = CLOCK_IN_OMAP243X,
  2415. .clkdm_name = "core_l4_clkdm",
  2416. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2417. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  2418. .recalc = &followparent_recalc,
  2419. };
  2420. static struct clk mmchs2_fck = {
  2421. .name = "mmchs_fck",
  2422. .ops = &clkops_omap2_dflt_wait,
  2423. .id = 1,
  2424. .parent = &func_96m_ck,
  2425. .flags = CLOCK_IN_OMAP243X,
  2426. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2427. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  2428. .recalc = &followparent_recalc,
  2429. };
  2430. static struct clk gpio5_ick = {
  2431. .name = "gpio5_ick",
  2432. .ops = &clkops_omap2_dflt_wait,
  2433. .parent = &l4_ck,
  2434. .flags = CLOCK_IN_OMAP243X,
  2435. .clkdm_name = "core_l4_clkdm",
  2436. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2437. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  2438. .recalc = &followparent_recalc,
  2439. };
  2440. static struct clk gpio5_fck = {
  2441. .name = "gpio5_fck",
  2442. .ops = &clkops_omap2_dflt_wait,
  2443. .parent = &func_32k_ck,
  2444. .flags = CLOCK_IN_OMAP243X,
  2445. .clkdm_name = "core_l4_clkdm",
  2446. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2447. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  2448. .recalc = &followparent_recalc,
  2449. };
  2450. static struct clk mdm_intc_ick = {
  2451. .name = "mdm_intc_ick",
  2452. .ops = &clkops_omap2_dflt_wait,
  2453. .parent = &l4_ck,
  2454. .flags = CLOCK_IN_OMAP243X,
  2455. .clkdm_name = "core_l4_clkdm",
  2456. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2457. .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
  2458. .recalc = &followparent_recalc,
  2459. };
  2460. static struct clk mmchsdb1_fck = {
  2461. .name = "mmchsdb_fck",
  2462. .ops = &clkops_omap2_dflt_wait,
  2463. .parent = &func_32k_ck,
  2464. .flags = CLOCK_IN_OMAP243X,
  2465. .clkdm_name = "core_l4_clkdm",
  2466. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2467. .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
  2468. .recalc = &followparent_recalc,
  2469. };
  2470. static struct clk mmchsdb2_fck = {
  2471. .name = "mmchsdb_fck",
  2472. .ops = &clkops_omap2_dflt_wait,
  2473. .id = 1,
  2474. .parent = &func_32k_ck,
  2475. .flags = CLOCK_IN_OMAP243X,
  2476. .clkdm_name = "core_l4_clkdm",
  2477. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2478. .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
  2479. .recalc = &followparent_recalc,
  2480. };
  2481. /*
  2482. * This clock is a composite clock which does entire set changes then
  2483. * forces a rebalance. It keys on the MPU speed, but it really could
  2484. * be any key speed part of a set in the rate table.
  2485. *
  2486. * to really change a set, you need memory table sets which get changed
  2487. * in sram, pre-notifiers & post notifiers, changing the top set, without
  2488. * having low level display recalc's won't work... this is why dpm notifiers
  2489. * work, isr's off, walk a list of clocks already _off_ and not messing with
  2490. * the bus.
  2491. *
  2492. * This clock should have no parent. It embodies the entire upper level
  2493. * active set. A parent will mess up some of the init also.
  2494. */
  2495. static struct clk virt_prcm_set = {
  2496. .name = "virt_prcm_set",
  2497. .ops = &clkops_null,
  2498. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  2499. DELAYED_APP,
  2500. .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
  2501. .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
  2502. .set_rate = &omap2_select_table_rate,
  2503. .round_rate = &omap2_round_to_table_rate,
  2504. };
  2505. static struct clk *onchip_24xx_clks[] __initdata = {
  2506. /* external root sources */
  2507. &func_32k_ck,
  2508. &osc_ck,
  2509. &sys_ck,
  2510. &alt_ck,
  2511. /* internal analog sources */
  2512. &dpll_ck,
  2513. &apll96_ck,
  2514. &apll54_ck,
  2515. /* internal prcm root sources */
  2516. &func_54m_ck,
  2517. &core_ck,
  2518. &func_96m_ck,
  2519. &func_48m_ck,
  2520. &func_12m_ck,
  2521. &wdt1_osc_ck,
  2522. &sys_clkout_src,
  2523. &sys_clkout,
  2524. &sys_clkout2_src,
  2525. &sys_clkout2,
  2526. &emul_ck,
  2527. /* mpu domain clocks */
  2528. &mpu_ck,
  2529. /* dsp domain clocks */
  2530. &dsp_fck,
  2531. &dsp_irate_ick,
  2532. &dsp_ick, /* 242x */
  2533. &iva2_1_ick, /* 243x */
  2534. &iva1_ifck, /* 242x */
  2535. &iva1_mpu_int_ifck, /* 242x */
  2536. /* GFX domain clocks */
  2537. &gfx_3d_fck,
  2538. &gfx_2d_fck,
  2539. &gfx_ick,
  2540. /* Modem domain clocks */
  2541. &mdm_ick,
  2542. &mdm_osc_ck,
  2543. /* DSS domain clocks */
  2544. &dss_ick,
  2545. &dss1_fck,
  2546. &dss2_fck,
  2547. &dss_54m_fck,
  2548. /* L3 domain clocks */
  2549. &core_l3_ck,
  2550. &ssi_ssr_sst_fck,
  2551. &usb_l4_ick,
  2552. /* L4 domain clocks */
  2553. &l4_ck, /* used as both core_l4 and wu_l4 */
  2554. /* virtual meta-group clock */
  2555. &virt_prcm_set,
  2556. /* general l4 interface ck, multi-parent functional clk */
  2557. &gpt1_ick,
  2558. &gpt1_fck,
  2559. &gpt2_ick,
  2560. &gpt2_fck,
  2561. &gpt3_ick,
  2562. &gpt3_fck,
  2563. &gpt4_ick,
  2564. &gpt4_fck,
  2565. &gpt5_ick,
  2566. &gpt5_fck,
  2567. &gpt6_ick,
  2568. &gpt6_fck,
  2569. &gpt7_ick,
  2570. &gpt7_fck,
  2571. &gpt8_ick,
  2572. &gpt8_fck,
  2573. &gpt9_ick,
  2574. &gpt9_fck,
  2575. &gpt10_ick,
  2576. &gpt10_fck,
  2577. &gpt11_ick,
  2578. &gpt11_fck,
  2579. &gpt12_ick,
  2580. &gpt12_fck,
  2581. &mcbsp1_ick,
  2582. &mcbsp1_fck,
  2583. &mcbsp2_ick,
  2584. &mcbsp2_fck,
  2585. &mcbsp3_ick,
  2586. &mcbsp3_fck,
  2587. &mcbsp4_ick,
  2588. &mcbsp4_fck,
  2589. &mcbsp5_ick,
  2590. &mcbsp5_fck,
  2591. &mcspi1_ick,
  2592. &mcspi1_fck,
  2593. &mcspi2_ick,
  2594. &mcspi2_fck,
  2595. &mcspi3_ick,
  2596. &mcspi3_fck,
  2597. &uart1_ick,
  2598. &uart1_fck,
  2599. &uart2_ick,
  2600. &uart2_fck,
  2601. &uart3_ick,
  2602. &uart3_fck,
  2603. &gpios_ick,
  2604. &gpios_fck,
  2605. &mpu_wdt_ick,
  2606. &mpu_wdt_fck,
  2607. &sync_32k_ick,
  2608. &wdt1_ick,
  2609. &omapctrl_ick,
  2610. &icr_ick,
  2611. &cam_fck,
  2612. &cam_ick,
  2613. &mailboxes_ick,
  2614. &wdt4_ick,
  2615. &wdt4_fck,
  2616. &wdt3_ick,
  2617. &wdt3_fck,
  2618. &mspro_ick,
  2619. &mspro_fck,
  2620. &mmc_ick,
  2621. &mmc_fck,
  2622. &fac_ick,
  2623. &fac_fck,
  2624. &eac_ick,
  2625. &eac_fck,
  2626. &hdq_ick,
  2627. &hdq_fck,
  2628. &i2c1_ick,
  2629. &i2c1_fck,
  2630. &i2chs1_fck,
  2631. &i2c2_ick,
  2632. &i2c2_fck,
  2633. &i2chs2_fck,
  2634. &gpmc_fck,
  2635. &sdma_fck,
  2636. &sdma_ick,
  2637. &vlynq_ick,
  2638. &vlynq_fck,
  2639. &sdrc_ick,
  2640. &des_ick,
  2641. &sha_ick,
  2642. &rng_ick,
  2643. &aes_ick,
  2644. &pka_ick,
  2645. &usb_fck,
  2646. &usbhs_ick,
  2647. &mmchs1_ick,
  2648. &mmchs1_fck,
  2649. &mmchs2_ick,
  2650. &mmchs2_fck,
  2651. &gpio5_ick,
  2652. &gpio5_fck,
  2653. &mdm_intc_ick,
  2654. &mmchsdb1_fck,
  2655. &mmchsdb2_fck,
  2656. };
  2657. #endif