clock.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840
  1. /*
  2. * linux/arch/arm/mach-omap1/clock.c
  3. *
  4. * Copyright (C) 2004 - 2005 Nokia corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. *
  7. * Modified to use omap shared clock framework by
  8. * Tony Lindgren <tony@atomide.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/list.h>
  17. #include <linux/errno.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <asm/mach-types.h>
  22. #include <mach/cpu.h>
  23. #include <mach/usb.h>
  24. #include <mach/clock.h>
  25. #include <mach/sram.h>
  26. static const struct clkops clkops_generic;
  27. static const struct clkops clkops_uart;
  28. static const struct clkops clkops_dspck;
  29. #include "clock.h"
  30. static int omap1_clk_enable_generic(struct clk * clk);
  31. static int omap1_clk_enable(struct clk *clk);
  32. static void omap1_clk_disable_generic(struct clk * clk);
  33. static void omap1_clk_disable(struct clk *clk);
  34. __u32 arm_idlect1_mask;
  35. /*-------------------------------------------------------------------------
  36. * Omap1 specific clock functions
  37. *-------------------------------------------------------------------------*/
  38. static void omap1_watchdog_recalc(struct clk * clk)
  39. {
  40. clk->rate = clk->parent->rate / 14;
  41. }
  42. static void omap1_uart_recalc(struct clk * clk)
  43. {
  44. unsigned int val = omap_readl(clk->enable_reg);
  45. if (val & clk->enable_bit)
  46. clk->rate = 48000000;
  47. else
  48. clk->rate = 12000000;
  49. }
  50. static void omap1_sossi_recalc(struct clk *clk)
  51. {
  52. u32 div = omap_readl(MOD_CONF_CTRL_1);
  53. div = (div >> 17) & 0x7;
  54. div++;
  55. clk->rate = clk->parent->rate / div;
  56. }
  57. static int omap1_clk_enable_dsp_domain(struct clk *clk)
  58. {
  59. int retval;
  60. retval = omap1_clk_enable(&api_ck.clk);
  61. if (!retval) {
  62. retval = omap1_clk_enable_generic(clk);
  63. omap1_clk_disable(&api_ck.clk);
  64. }
  65. return retval;
  66. }
  67. static void omap1_clk_disable_dsp_domain(struct clk *clk)
  68. {
  69. if (omap1_clk_enable(&api_ck.clk) == 0) {
  70. omap1_clk_disable_generic(clk);
  71. omap1_clk_disable(&api_ck.clk);
  72. }
  73. }
  74. static const struct clkops clkops_dspck = {
  75. .enable = &omap1_clk_enable_dsp_domain,
  76. .disable = &omap1_clk_disable_dsp_domain,
  77. };
  78. static int omap1_clk_enable_uart_functional(struct clk *clk)
  79. {
  80. int ret;
  81. struct uart_clk *uclk;
  82. ret = omap1_clk_enable_generic(clk);
  83. if (ret == 0) {
  84. /* Set smart idle acknowledgement mode */
  85. uclk = (struct uart_clk *)clk;
  86. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8,
  87. uclk->sysc_addr);
  88. }
  89. return ret;
  90. }
  91. static void omap1_clk_disable_uart_functional(struct clk *clk)
  92. {
  93. struct uart_clk *uclk;
  94. /* Set force idle acknowledgement mode */
  95. uclk = (struct uart_clk *)clk;
  96. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr);
  97. omap1_clk_disable_generic(clk);
  98. }
  99. static const struct clkops clkops_uart = {
  100. .enable = &omap1_clk_enable_uart_functional,
  101. .disable = &omap1_clk_disable_uart_functional,
  102. };
  103. static void omap1_clk_allow_idle(struct clk *clk)
  104. {
  105. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  106. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  107. return;
  108. if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count))
  109. arm_idlect1_mask |= 1 << iclk->idlect_shift;
  110. }
  111. static void omap1_clk_deny_idle(struct clk *clk)
  112. {
  113. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  114. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  115. return;
  116. if (iclk->no_idle_count++ == 0)
  117. arm_idlect1_mask &= ~(1 << iclk->idlect_shift);
  118. }
  119. static __u16 verify_ckctl_value(__u16 newval)
  120. {
  121. /* This function checks for following limitations set
  122. * by the hardware (all conditions must be true):
  123. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  124. * ARM_CK >= TC_CK
  125. * DSP_CK >= TC_CK
  126. * DSPMMU_CK >= TC_CK
  127. *
  128. * In addition following rules are enforced:
  129. * LCD_CK <= TC_CK
  130. * ARMPER_CK <= TC_CK
  131. *
  132. * However, maximum frequencies are not checked for!
  133. */
  134. __u8 per_exp;
  135. __u8 lcd_exp;
  136. __u8 arm_exp;
  137. __u8 dsp_exp;
  138. __u8 tc_exp;
  139. __u8 dspmmu_exp;
  140. per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3;
  141. lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3;
  142. arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3;
  143. dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3;
  144. tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3;
  145. dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3;
  146. if (dspmmu_exp < dsp_exp)
  147. dspmmu_exp = dsp_exp;
  148. if (dspmmu_exp > dsp_exp+1)
  149. dspmmu_exp = dsp_exp+1;
  150. if (tc_exp < arm_exp)
  151. tc_exp = arm_exp;
  152. if (tc_exp < dspmmu_exp)
  153. tc_exp = dspmmu_exp;
  154. if (tc_exp > lcd_exp)
  155. lcd_exp = tc_exp;
  156. if (tc_exp > per_exp)
  157. per_exp = tc_exp;
  158. newval &= 0xf000;
  159. newval |= per_exp << CKCTL_PERDIV_OFFSET;
  160. newval |= lcd_exp << CKCTL_LCDDIV_OFFSET;
  161. newval |= arm_exp << CKCTL_ARMDIV_OFFSET;
  162. newval |= dsp_exp << CKCTL_DSPDIV_OFFSET;
  163. newval |= tc_exp << CKCTL_TCDIV_OFFSET;
  164. newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET;
  165. return newval;
  166. }
  167. static int calc_dsor_exp(struct clk *clk, unsigned long rate)
  168. {
  169. /* Note: If target frequency is too low, this function will return 4,
  170. * which is invalid value. Caller must check for this value and act
  171. * accordingly.
  172. *
  173. * Note: This function does not check for following limitations set
  174. * by the hardware (all conditions must be true):
  175. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  176. * ARM_CK >= TC_CK
  177. * DSP_CK >= TC_CK
  178. * DSPMMU_CK >= TC_CK
  179. */
  180. unsigned long realrate;
  181. struct clk * parent;
  182. unsigned dsor_exp;
  183. if (unlikely(!(clk->flags & RATE_CKCTL)))
  184. return -EINVAL;
  185. parent = clk->parent;
  186. if (unlikely(parent == NULL))
  187. return -EIO;
  188. realrate = parent->rate;
  189. for (dsor_exp=0; dsor_exp<4; dsor_exp++) {
  190. if (realrate <= rate)
  191. break;
  192. realrate /= 2;
  193. }
  194. return dsor_exp;
  195. }
  196. static void omap1_ckctl_recalc(struct clk * clk)
  197. {
  198. int dsor;
  199. /* Calculate divisor encoded as 2-bit exponent */
  200. dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset));
  201. if (unlikely(clk->rate == clk->parent->rate / dsor))
  202. return; /* No change, quick exit */
  203. clk->rate = clk->parent->rate / dsor;
  204. }
  205. static void omap1_ckctl_recalc_dsp_domain(struct clk * clk)
  206. {
  207. int dsor;
  208. /* Calculate divisor encoded as 2-bit exponent
  209. *
  210. * The clock control bits are in DSP domain,
  211. * so api_ck is needed for access.
  212. * Note that DSP_CKCTL virt addr = phys addr, so
  213. * we must use __raw_readw() instead of omap_readw().
  214. */
  215. omap1_clk_enable(&api_ck.clk);
  216. dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset));
  217. omap1_clk_disable(&api_ck.clk);
  218. if (unlikely(clk->rate == clk->parent->rate / dsor))
  219. return; /* No change, quick exit */
  220. clk->rate = clk->parent->rate / dsor;
  221. }
  222. /* MPU virtual clock functions */
  223. static int omap1_select_table_rate(struct clk * clk, unsigned long rate)
  224. {
  225. /* Find the highest supported frequency <= rate and switch to it */
  226. struct mpu_rate * ptr;
  227. if (clk != &virtual_ck_mpu)
  228. return -EINVAL;
  229. for (ptr = rate_table; ptr->rate; ptr++) {
  230. if (ptr->xtal != ck_ref.rate)
  231. continue;
  232. /* DPLL1 cannot be reprogrammed without risking system crash */
  233. if (likely(ck_dpll1.rate!=0) && ptr->pll_rate != ck_dpll1.rate)
  234. continue;
  235. /* Can check only after xtal frequency check */
  236. if (ptr->rate <= rate)
  237. break;
  238. }
  239. if (!ptr->rate)
  240. return -EINVAL;
  241. /*
  242. * In most cases we should not need to reprogram DPLL.
  243. * Reprogramming the DPLL is tricky, it must be done from SRAM.
  244. * (on 730, bit 13 must always be 1)
  245. */
  246. if (cpu_is_omap730())
  247. omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val | 0x2000);
  248. else
  249. omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val);
  250. ck_dpll1.rate = ptr->pll_rate;
  251. return 0;
  252. }
  253. static int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate)
  254. {
  255. int ret = -EINVAL;
  256. int dsor_exp;
  257. __u16 regval;
  258. if (clk->flags & RATE_CKCTL) {
  259. dsor_exp = calc_dsor_exp(clk, rate);
  260. if (dsor_exp > 3)
  261. dsor_exp = -EINVAL;
  262. if (dsor_exp < 0)
  263. return dsor_exp;
  264. regval = __raw_readw(DSP_CKCTL);
  265. regval &= ~(3 << clk->rate_offset);
  266. regval |= dsor_exp << clk->rate_offset;
  267. __raw_writew(regval, DSP_CKCTL);
  268. clk->rate = clk->parent->rate / (1 << dsor_exp);
  269. ret = 0;
  270. }
  271. return ret;
  272. }
  273. static long omap1_round_to_table_rate(struct clk * clk, unsigned long rate)
  274. {
  275. /* Find the highest supported frequency <= rate */
  276. struct mpu_rate * ptr;
  277. long highest_rate;
  278. if (clk != &virtual_ck_mpu)
  279. return -EINVAL;
  280. highest_rate = -EINVAL;
  281. for (ptr = rate_table; ptr->rate; ptr++) {
  282. if (ptr->xtal != ck_ref.rate)
  283. continue;
  284. highest_rate = ptr->rate;
  285. /* Can check only after xtal frequency check */
  286. if (ptr->rate <= rate)
  287. break;
  288. }
  289. return highest_rate;
  290. }
  291. static unsigned calc_ext_dsor(unsigned long rate)
  292. {
  293. unsigned dsor;
  294. /* MCLK and BCLK divisor selection is not linear:
  295. * freq = 96MHz / dsor
  296. *
  297. * RATIO_SEL range: dsor <-> RATIO_SEL
  298. * 0..6: (RATIO_SEL+2) <-> (dsor-2)
  299. * 6..48: (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
  300. * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
  301. * can not be used.
  302. */
  303. for (dsor = 2; dsor < 96; ++dsor) {
  304. if ((dsor & 1) && dsor > 8)
  305. continue;
  306. if (rate >= 96000000 / dsor)
  307. break;
  308. }
  309. return dsor;
  310. }
  311. /* Only needed on 1510 */
  312. static int omap1_set_uart_rate(struct clk * clk, unsigned long rate)
  313. {
  314. unsigned int val;
  315. val = omap_readl(clk->enable_reg);
  316. if (rate == 12000000)
  317. val &= ~(1 << clk->enable_bit);
  318. else if (rate == 48000000)
  319. val |= (1 << clk->enable_bit);
  320. else
  321. return -EINVAL;
  322. omap_writel(val, clk->enable_reg);
  323. clk->rate = rate;
  324. return 0;
  325. }
  326. /* External clock (MCLK & BCLK) functions */
  327. static int omap1_set_ext_clk_rate(struct clk * clk, unsigned long rate)
  328. {
  329. unsigned dsor;
  330. __u16 ratio_bits;
  331. dsor = calc_ext_dsor(rate);
  332. clk->rate = 96000000 / dsor;
  333. if (dsor > 8)
  334. ratio_bits = ((dsor - 8) / 2 + 6) << 2;
  335. else
  336. ratio_bits = (dsor - 2) << 2;
  337. ratio_bits |= omap_readw(clk->enable_reg) & ~0xfd;
  338. omap_writew(ratio_bits, clk->enable_reg);
  339. return 0;
  340. }
  341. static int omap1_set_sossi_rate(struct clk *clk, unsigned long rate)
  342. {
  343. u32 l;
  344. int div;
  345. unsigned long p_rate;
  346. p_rate = clk->parent->rate;
  347. /* Round towards slower frequency */
  348. div = (p_rate + rate - 1) / rate;
  349. div--;
  350. if (div < 0 || div > 7)
  351. return -EINVAL;
  352. l = omap_readl(MOD_CONF_CTRL_1);
  353. l &= ~(7 << 17);
  354. l |= div << 17;
  355. omap_writel(l, MOD_CONF_CTRL_1);
  356. clk->rate = p_rate / (div + 1);
  357. return 0;
  358. }
  359. static long omap1_round_ext_clk_rate(struct clk * clk, unsigned long rate)
  360. {
  361. return 96000000 / calc_ext_dsor(rate);
  362. }
  363. static void omap1_init_ext_clk(struct clk * clk)
  364. {
  365. unsigned dsor;
  366. __u16 ratio_bits;
  367. /* Determine current rate and ensure clock is based on 96MHz APLL */
  368. ratio_bits = omap_readw(clk->enable_reg) & ~1;
  369. omap_writew(ratio_bits, clk->enable_reg);
  370. ratio_bits = (ratio_bits & 0xfc) >> 2;
  371. if (ratio_bits > 6)
  372. dsor = (ratio_bits - 6) * 2 + 8;
  373. else
  374. dsor = ratio_bits + 2;
  375. clk-> rate = 96000000 / dsor;
  376. }
  377. static int omap1_clk_enable(struct clk *clk)
  378. {
  379. int ret = 0;
  380. if (clk->usecount++ == 0) {
  381. if (likely(clk->parent)) {
  382. ret = omap1_clk_enable(clk->parent);
  383. if (unlikely(ret != 0)) {
  384. clk->usecount--;
  385. return ret;
  386. }
  387. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  388. omap1_clk_deny_idle(clk->parent);
  389. }
  390. ret = clk->ops->enable(clk);
  391. if (unlikely(ret != 0) && clk->parent) {
  392. omap1_clk_disable(clk->parent);
  393. clk->usecount--;
  394. }
  395. }
  396. return ret;
  397. }
  398. static void omap1_clk_disable(struct clk *clk)
  399. {
  400. if (clk->usecount > 0 && !(--clk->usecount)) {
  401. clk->ops->disable(clk);
  402. if (likely(clk->parent)) {
  403. omap1_clk_disable(clk->parent);
  404. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  405. omap1_clk_allow_idle(clk->parent);
  406. }
  407. }
  408. }
  409. static int omap1_clk_enable_generic(struct clk *clk)
  410. {
  411. __u16 regval16;
  412. __u32 regval32;
  413. if (unlikely(clk->enable_reg == NULL)) {
  414. printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
  415. clk->name);
  416. return -EINVAL;
  417. }
  418. if (clk->flags & ENABLE_REG_32BIT) {
  419. if (clk->flags & VIRTUAL_IO_ADDRESS) {
  420. regval32 = __raw_readl(clk->enable_reg);
  421. regval32 |= (1 << clk->enable_bit);
  422. __raw_writel(regval32, clk->enable_reg);
  423. } else {
  424. regval32 = omap_readl(clk->enable_reg);
  425. regval32 |= (1 << clk->enable_bit);
  426. omap_writel(regval32, clk->enable_reg);
  427. }
  428. } else {
  429. if (clk->flags & VIRTUAL_IO_ADDRESS) {
  430. regval16 = __raw_readw(clk->enable_reg);
  431. regval16 |= (1 << clk->enable_bit);
  432. __raw_writew(regval16, clk->enable_reg);
  433. } else {
  434. regval16 = omap_readw(clk->enable_reg);
  435. regval16 |= (1 << clk->enable_bit);
  436. omap_writew(regval16, clk->enable_reg);
  437. }
  438. }
  439. return 0;
  440. }
  441. static void omap1_clk_disable_generic(struct clk *clk)
  442. {
  443. __u16 regval16;
  444. __u32 regval32;
  445. if (clk->enable_reg == NULL)
  446. return;
  447. if (clk->flags & ENABLE_REG_32BIT) {
  448. if (clk->flags & VIRTUAL_IO_ADDRESS) {
  449. regval32 = __raw_readl(clk->enable_reg);
  450. regval32 &= ~(1 << clk->enable_bit);
  451. __raw_writel(regval32, clk->enable_reg);
  452. } else {
  453. regval32 = omap_readl(clk->enable_reg);
  454. regval32 &= ~(1 << clk->enable_bit);
  455. omap_writel(regval32, clk->enable_reg);
  456. }
  457. } else {
  458. if (clk->flags & VIRTUAL_IO_ADDRESS) {
  459. regval16 = __raw_readw(clk->enable_reg);
  460. regval16 &= ~(1 << clk->enable_bit);
  461. __raw_writew(regval16, clk->enable_reg);
  462. } else {
  463. regval16 = omap_readw(clk->enable_reg);
  464. regval16 &= ~(1 << clk->enable_bit);
  465. omap_writew(regval16, clk->enable_reg);
  466. }
  467. }
  468. }
  469. static const struct clkops clkops_generic = {
  470. .enable = &omap1_clk_enable_generic,
  471. .disable = &omap1_clk_disable_generic,
  472. };
  473. static long omap1_clk_round_rate(struct clk *clk, unsigned long rate)
  474. {
  475. int dsor_exp;
  476. if (clk->flags & RATE_FIXED)
  477. return clk->rate;
  478. if (clk->flags & RATE_CKCTL) {
  479. dsor_exp = calc_dsor_exp(clk, rate);
  480. if (dsor_exp < 0)
  481. return dsor_exp;
  482. if (dsor_exp > 3)
  483. dsor_exp = 3;
  484. return clk->parent->rate / (1 << dsor_exp);
  485. }
  486. if (clk->round_rate != NULL)
  487. return clk->round_rate(clk, rate);
  488. return clk->rate;
  489. }
  490. static int omap1_clk_set_rate(struct clk *clk, unsigned long rate)
  491. {
  492. int ret = -EINVAL;
  493. int dsor_exp;
  494. __u16 regval;
  495. if (clk->set_rate)
  496. ret = clk->set_rate(clk, rate);
  497. else if (clk->flags & RATE_CKCTL) {
  498. dsor_exp = calc_dsor_exp(clk, rate);
  499. if (dsor_exp > 3)
  500. dsor_exp = -EINVAL;
  501. if (dsor_exp < 0)
  502. return dsor_exp;
  503. regval = omap_readw(ARM_CKCTL);
  504. regval &= ~(3 << clk->rate_offset);
  505. regval |= dsor_exp << clk->rate_offset;
  506. regval = verify_ckctl_value(regval);
  507. omap_writew(regval, ARM_CKCTL);
  508. clk->rate = clk->parent->rate / (1 << dsor_exp);
  509. ret = 0;
  510. }
  511. return ret;
  512. }
  513. /*-------------------------------------------------------------------------
  514. * Omap1 clock reset and init functions
  515. *-------------------------------------------------------------------------*/
  516. #ifdef CONFIG_OMAP_RESET_CLOCKS
  517. static void __init omap1_clk_disable_unused(struct clk *clk)
  518. {
  519. __u32 regval32;
  520. /* Clocks in the DSP domain need api_ck. Just assume bootloader
  521. * has not enabled any DSP clocks */
  522. if (clk->enable_reg == DSP_IDLECT2) {
  523. printk(KERN_INFO "Skipping reset check for DSP domain "
  524. "clock \"%s\"\n", clk->name);
  525. return;
  526. }
  527. /* Is the clock already disabled? */
  528. if (clk->flags & ENABLE_REG_32BIT) {
  529. if (clk->flags & VIRTUAL_IO_ADDRESS)
  530. regval32 = __raw_readl(clk->enable_reg);
  531. else
  532. regval32 = omap_readl(clk->enable_reg);
  533. } else {
  534. if (clk->flags & VIRTUAL_IO_ADDRESS)
  535. regval32 = __raw_readw(clk->enable_reg);
  536. else
  537. regval32 = omap_readw(clk->enable_reg);
  538. }
  539. if ((regval32 & (1 << clk->enable_bit)) == 0)
  540. return;
  541. /* FIXME: This clock seems to be necessary but no-one
  542. * has asked for its activation. */
  543. if (clk == &tc2_ck /* FIX: pm.c (SRAM), CCP, Camera */
  544. || clk == &ck_dpll1out.clk /* FIX: SoSSI, SSR */
  545. || clk == &arm_gpio_ck /* FIX: GPIO code for 1510 */
  546. ) {
  547. printk(KERN_INFO "FIXME: Clock \"%s\" seems unused\n",
  548. clk->name);
  549. return;
  550. }
  551. printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name);
  552. clk->ops->disable(clk);
  553. printk(" done\n");
  554. }
  555. #else
  556. #define omap1_clk_disable_unused NULL
  557. #endif
  558. static struct clk_functions omap1_clk_functions = {
  559. .clk_enable = omap1_clk_enable,
  560. .clk_disable = omap1_clk_disable,
  561. .clk_round_rate = omap1_clk_round_rate,
  562. .clk_set_rate = omap1_clk_set_rate,
  563. .clk_disable_unused = omap1_clk_disable_unused,
  564. };
  565. int __init omap1_clk_init(void)
  566. {
  567. struct clk ** clkp;
  568. const struct omap_clock_config *info;
  569. int crystal_type = 0; /* Default 12 MHz */
  570. u32 reg;
  571. #ifdef CONFIG_DEBUG_LL
  572. /* Resets some clocks that may be left on from bootloader,
  573. * but leaves serial clocks on.
  574. */
  575. omap_writel(0x3 << 29, MOD_CONF_CTRL_0);
  576. #endif
  577. /* USB_REQ_EN will be disabled later if necessary (usb_dc_ck) */
  578. reg = omap_readw(SOFT_REQ_REG) & (1 << 4);
  579. omap_writew(reg, SOFT_REQ_REG);
  580. if (!cpu_is_omap15xx())
  581. omap_writew(0, SOFT_REQ_REG2);
  582. clk_init(&omap1_clk_functions);
  583. /* By default all idlect1 clocks are allowed to idle */
  584. arm_idlect1_mask = ~0;
  585. for (clkp = onchip_clks; clkp < onchip_clks+ARRAY_SIZE(onchip_clks); clkp++) {
  586. if (((*clkp)->flags &CLOCK_IN_OMAP1510) && cpu_is_omap1510()) {
  587. clk_register(*clkp);
  588. continue;
  589. }
  590. if (((*clkp)->flags &CLOCK_IN_OMAP16XX) && cpu_is_omap16xx()) {
  591. clk_register(*clkp);
  592. continue;
  593. }
  594. if (((*clkp)->flags &CLOCK_IN_OMAP730) && cpu_is_omap730()) {
  595. clk_register(*clkp);
  596. continue;
  597. }
  598. if (((*clkp)->flags &CLOCK_IN_OMAP310) && cpu_is_omap310()) {
  599. clk_register(*clkp);
  600. continue;
  601. }
  602. }
  603. info = omap_get_config(OMAP_TAG_CLOCK, struct omap_clock_config);
  604. if (info != NULL) {
  605. if (!cpu_is_omap15xx())
  606. crystal_type = info->system_clock_type;
  607. }
  608. #if defined(CONFIG_ARCH_OMAP730)
  609. ck_ref.rate = 13000000;
  610. #elif defined(CONFIG_ARCH_OMAP16XX)
  611. if (crystal_type == 2)
  612. ck_ref.rate = 19200000;
  613. #endif
  614. printk("Clocks: ARM_SYSST: 0x%04x DPLL_CTL: 0x%04x ARM_CKCTL: 0x%04x\n",
  615. omap_readw(ARM_SYSST), omap_readw(DPLL_CTL),
  616. omap_readw(ARM_CKCTL));
  617. /* We want to be in syncronous scalable mode */
  618. omap_writew(0x1000, ARM_SYSST);
  619. #ifdef CONFIG_OMAP_CLOCKS_SET_BY_BOOTLOADER
  620. /* Use values set by bootloader. Determine PLL rate and recalculate
  621. * dependent clocks as if kernel had changed PLL or divisors.
  622. */
  623. {
  624. unsigned pll_ctl_val = omap_readw(DPLL_CTL);
  625. ck_dpll1.rate = ck_ref.rate; /* Base xtal rate */
  626. if (pll_ctl_val & 0x10) {
  627. /* PLL enabled, apply multiplier and divisor */
  628. if (pll_ctl_val & 0xf80)
  629. ck_dpll1.rate *= (pll_ctl_val & 0xf80) >> 7;
  630. ck_dpll1.rate /= ((pll_ctl_val & 0x60) >> 5) + 1;
  631. } else {
  632. /* PLL disabled, apply bypass divisor */
  633. switch (pll_ctl_val & 0xc) {
  634. case 0:
  635. break;
  636. case 0x4:
  637. ck_dpll1.rate /= 2;
  638. break;
  639. default:
  640. ck_dpll1.rate /= 4;
  641. break;
  642. }
  643. }
  644. }
  645. #else
  646. /* Find the highest supported frequency and enable it */
  647. if (omap1_select_table_rate(&virtual_ck_mpu, ~0)) {
  648. printk(KERN_ERR "System frequencies not set. Check your config.\n");
  649. /* Guess sane values (60MHz) */
  650. omap_writew(0x2290, DPLL_CTL);
  651. omap_writew(cpu_is_omap730() ? 0x3005 : 0x1005, ARM_CKCTL);
  652. ck_dpll1.rate = 60000000;
  653. }
  654. #endif
  655. propagate_rate(&ck_dpll1);
  656. /* Cache rates for clocks connected to ck_ref (not dpll1) */
  657. propagate_rate(&ck_ref);
  658. printk(KERN_INFO "Clocking rate (xtal/DPLL1/MPU): "
  659. "%ld.%01ld/%ld.%01ld/%ld.%01ld MHz\n",
  660. ck_ref.rate / 1000000, (ck_ref.rate / 100000) % 10,
  661. ck_dpll1.rate / 1000000, (ck_dpll1.rate / 100000) % 10,
  662. arm_ck.rate / 1000000, (arm_ck.rate / 100000) % 10);
  663. #if defined(CONFIG_MACH_OMAP_PERSEUS2) || defined(CONFIG_MACH_OMAP_FSAMPLE)
  664. /* Select slicer output as OMAP input clock */
  665. omap_writew(omap_readw(OMAP730_PCC_UPLD_CTRL) & ~0x1, OMAP730_PCC_UPLD_CTRL);
  666. #endif
  667. /* Amstrad Delta wants BCLK high when inactive */
  668. if (machine_is_ams_delta())
  669. omap_writel(omap_readl(ULPD_CLOCK_CTRL) |
  670. (1 << SDW_MCLK_INV_BIT),
  671. ULPD_CLOCK_CTRL);
  672. /* Turn off DSP and ARM_TIMXO. Make sure ARM_INTHCK is not divided */
  673. /* (on 730, bit 13 must not be cleared) */
  674. if (cpu_is_omap730())
  675. omap_writew(omap_readw(ARM_CKCTL) & 0x2fff, ARM_CKCTL);
  676. else
  677. omap_writew(omap_readw(ARM_CKCTL) & 0x0fff, ARM_CKCTL);
  678. /* Put DSP/MPUI into reset until needed */
  679. omap_writew(0, ARM_RSTCT1);
  680. omap_writew(1, ARM_RSTCT2);
  681. omap_writew(0x400, ARM_IDLECT1);
  682. /*
  683. * According to OMAP5910 Erratum SYS_DMA_1, bit DMACK_REQ (bit 8)
  684. * of the ARM_IDLECT2 register must be set to zero. The power-on
  685. * default value of this bit is one.
  686. */
  687. omap_writew(0x0000, ARM_IDLECT2); /* Turn LCD clock off also */
  688. /*
  689. * Only enable those clocks we will need, let the drivers
  690. * enable other clocks as necessary
  691. */
  692. clk_enable(&armper_ck.clk);
  693. clk_enable(&armxor_ck.clk);
  694. clk_enable(&armtim_ck.clk); /* This should be done by timer code */
  695. if (cpu_is_omap15xx())
  696. clk_enable(&arm_gpio_ck);
  697. return 0;
  698. }