ehci-hcd.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261
  1. /*
  2. * Copyright (c) 2000-2004 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #include <linux/config.h>
  19. #ifdef CONFIG_USB_DEBUG
  20. #define DEBUG
  21. #else
  22. #undef DEBUG
  23. #endif
  24. #include <linux/module.h>
  25. #include <linux/pci.h>
  26. #include <linux/dmapool.h>
  27. #include <linux/kernel.h>
  28. #include <linux/delay.h>
  29. #include <linux/ioport.h>
  30. #include <linux/sched.h>
  31. #include <linux/slab.h>
  32. #include <linux/smp_lock.h>
  33. #include <linux/errno.h>
  34. #include <linux/init.h>
  35. #include <linux/timer.h>
  36. #include <linux/list.h>
  37. #include <linux/interrupt.h>
  38. #include <linux/reboot.h>
  39. #include <linux/usb.h>
  40. #include <linux/moduleparam.h>
  41. #include <linux/dma-mapping.h>
  42. #include "../core/hcd.h"
  43. #include <asm/byteorder.h>
  44. #include <asm/io.h>
  45. #include <asm/irq.h>
  46. #include <asm/system.h>
  47. #include <asm/unaligned.h>
  48. /*-------------------------------------------------------------------------*/
  49. /*
  50. * EHCI hc_driver implementation ... experimental, incomplete.
  51. * Based on the final 1.0 register interface specification.
  52. *
  53. * USB 2.0 shows up in upcoming www.pcmcia.org technology.
  54. * First was PCMCIA, like ISA; then CardBus, which is PCI.
  55. * Next comes "CardBay", using USB 2.0 signals.
  56. *
  57. * Contains additional contributions by Brad Hards, Rory Bolt, and others.
  58. * Special thanks to Intel and VIA for providing host controllers to
  59. * test this driver on, and Cypress (including In-System Design) for
  60. * providing early devices for those host controllers to talk to!
  61. *
  62. * HISTORY:
  63. *
  64. * 2004-05-10 Root hub and PCI suspend/resume support; remote wakeup. (db)
  65. * 2004-02-24 Replace pci_* with generic dma_* API calls (dsaxena@plexity.net)
  66. * 2003-12-29 Rewritten high speed iso transfer support (by Michal Sojka,
  67. * <sojkam@centrum.cz>, updates by DB).
  68. *
  69. * 2002-11-29 Correct handling for hw async_next register.
  70. * 2002-08-06 Handling for bulk and interrupt transfers is mostly shared;
  71. * only scheduling is different, no arbitrary limitations.
  72. * 2002-07-25 Sanity check PCI reads, mostly for better cardbus support,
  73. * clean up HC run state handshaking.
  74. * 2002-05-24 Preliminary FS/LS interrupts, using scheduling shortcuts
  75. * 2002-05-11 Clear TT errors for FS/LS ctrl/bulk. Fill in some other
  76. * missing pieces: enabling 64bit dma, handoff from BIOS/SMM.
  77. * 2002-05-07 Some error path cleanups to report better errors; wmb();
  78. * use non-CVS version id; better iso bandwidth claim.
  79. * 2002-04-19 Control/bulk/interrupt submit no longer uses giveback() on
  80. * errors in submit path. Bugfixes to interrupt scheduling/processing.
  81. * 2002-03-05 Initial high-speed ISO support; reduce ITD memory; shift
  82. * more checking to generic hcd framework (db). Make it work with
  83. * Philips EHCI; reduce PCI traffic; shorten IRQ path (Rory Bolt).
  84. * 2002-01-14 Minor cleanup; version synch.
  85. * 2002-01-08 Fix roothub handoff of FS/LS to companion controllers.
  86. * 2002-01-04 Control/Bulk queuing behaves.
  87. *
  88. * 2001-12-12 Initial patch version for Linux 2.5.1 kernel.
  89. * 2001-June Works with usb-storage and NEC EHCI on 2.4
  90. */
  91. #define DRIVER_VERSION "10 Dec 2004"
  92. #define DRIVER_AUTHOR "David Brownell"
  93. #define DRIVER_DESC "USB 2.0 'Enhanced' Host Controller (EHCI) Driver"
  94. static const char hcd_name [] = "ehci_hcd";
  95. #undef EHCI_VERBOSE_DEBUG
  96. #undef EHCI_URB_TRACE
  97. #ifdef DEBUG
  98. #define EHCI_STATS
  99. #endif
  100. /* magic numbers that can affect system performance */
  101. #define EHCI_TUNE_CERR 3 /* 0-3 qtd retries; 0 == don't stop */
  102. #define EHCI_TUNE_RL_HS 4 /* nak throttle; see 4.9 */
  103. #define EHCI_TUNE_RL_TT 0
  104. #define EHCI_TUNE_MULT_HS 1 /* 1-3 transactions/uframe; 4.10.3 */
  105. #define EHCI_TUNE_MULT_TT 1
  106. #define EHCI_TUNE_FLS 2 /* (small) 256 frame schedule */
  107. #define EHCI_IAA_JIFFIES (HZ/100) /* arbitrary; ~10 msec */
  108. #define EHCI_IO_JIFFIES (HZ/10) /* io watchdog > irq_thresh */
  109. #define EHCI_ASYNC_JIFFIES (HZ/20) /* async idle timeout */
  110. #define EHCI_SHRINK_JIFFIES (HZ/200) /* async qh unlink delay */
  111. /* Initial IRQ latency: faster than hw default */
  112. static int log2_irq_thresh = 0; // 0 to 6
  113. module_param (log2_irq_thresh, int, S_IRUGO);
  114. MODULE_PARM_DESC (log2_irq_thresh, "log2 IRQ latency, 1-64 microframes");
  115. /* initial park setting: slower than hw default */
  116. static unsigned park = 0;
  117. module_param (park, uint, S_IRUGO);
  118. MODULE_PARM_DESC (park, "park setting; 1-3 back-to-back async packets");
  119. #define INTR_MASK (STS_IAA | STS_FATAL | STS_PCD | STS_ERR | STS_INT)
  120. /*-------------------------------------------------------------------------*/
  121. #include "ehci.h"
  122. #include "ehci-dbg.c"
  123. /*-------------------------------------------------------------------------*/
  124. /*
  125. * handshake - spin reading hc until handshake completes or fails
  126. * @ptr: address of hc register to be read
  127. * @mask: bits to look at in result of read
  128. * @done: value of those bits when handshake succeeds
  129. * @usec: timeout in microseconds
  130. *
  131. * Returns negative errno, or zero on success
  132. *
  133. * Success happens when the "mask" bits have the specified value (hardware
  134. * handshake done). There are two failure modes: "usec" have passed (major
  135. * hardware flakeout), or the register reads as all-ones (hardware removed).
  136. *
  137. * That last failure should_only happen in cases like physical cardbus eject
  138. * before driver shutdown. But it also seems to be caused by bugs in cardbus
  139. * bridge shutdown: shutting down the bridge before the devices using it.
  140. */
  141. static int handshake (void __iomem *ptr, u32 mask, u32 done, int usec)
  142. {
  143. u32 result;
  144. do {
  145. result = readl (ptr);
  146. if (result == ~(u32)0) /* card removed */
  147. return -ENODEV;
  148. result &= mask;
  149. if (result == done)
  150. return 0;
  151. udelay (1);
  152. usec--;
  153. } while (usec > 0);
  154. return -ETIMEDOUT;
  155. }
  156. /* force HC to halt state from unknown (EHCI spec section 2.3) */
  157. static int ehci_halt (struct ehci_hcd *ehci)
  158. {
  159. u32 temp = readl (&ehci->regs->status);
  160. if ((temp & STS_HALT) != 0)
  161. return 0;
  162. temp = readl (&ehci->regs->command);
  163. temp &= ~CMD_RUN;
  164. writel (temp, &ehci->regs->command);
  165. return handshake (&ehci->regs->status, STS_HALT, STS_HALT, 16 * 125);
  166. }
  167. /* put TDI/ARC silicon into EHCI mode */
  168. static void tdi_reset (struct ehci_hcd *ehci)
  169. {
  170. u32 __iomem *reg_ptr;
  171. u32 tmp;
  172. reg_ptr = (u32 __iomem *)(((u8 __iomem *)ehci->regs) + 0x68);
  173. tmp = readl (reg_ptr);
  174. tmp |= 0x3;
  175. writel (tmp, reg_ptr);
  176. }
  177. /* reset a non-running (STS_HALT == 1) controller */
  178. static int ehci_reset (struct ehci_hcd *ehci)
  179. {
  180. int retval;
  181. u32 command = readl (&ehci->regs->command);
  182. command |= CMD_RESET;
  183. dbg_cmd (ehci, "reset", command);
  184. writel (command, &ehci->regs->command);
  185. ehci_to_hcd(ehci)->state = HC_STATE_HALT;
  186. ehci->next_statechange = jiffies;
  187. retval = handshake (&ehci->regs->command, CMD_RESET, 0, 250 * 1000);
  188. if (retval)
  189. return retval;
  190. if (ehci_is_TDI(ehci))
  191. tdi_reset (ehci);
  192. return retval;
  193. }
  194. /* idle the controller (from running) */
  195. static void ehci_quiesce (struct ehci_hcd *ehci)
  196. {
  197. u32 temp;
  198. #ifdef DEBUG
  199. if (!HC_IS_RUNNING (ehci_to_hcd(ehci)->state))
  200. BUG ();
  201. #endif
  202. /* wait for any schedule enables/disables to take effect */
  203. temp = readl (&ehci->regs->command) << 10;
  204. temp &= STS_ASS | STS_PSS;
  205. if (handshake (&ehci->regs->status, STS_ASS | STS_PSS,
  206. temp, 16 * 125) != 0) {
  207. ehci_to_hcd(ehci)->state = HC_STATE_HALT;
  208. return;
  209. }
  210. /* then disable anything that's still active */
  211. temp = readl (&ehci->regs->command);
  212. temp &= ~(CMD_ASE | CMD_IAAD | CMD_PSE);
  213. writel (temp, &ehci->regs->command);
  214. /* hardware can take 16 microframes to turn off ... */
  215. if (handshake (&ehci->regs->status, STS_ASS | STS_PSS,
  216. 0, 16 * 125) != 0) {
  217. ehci_to_hcd(ehci)->state = HC_STATE_HALT;
  218. return;
  219. }
  220. }
  221. /*-------------------------------------------------------------------------*/
  222. static void ehci_work(struct ehci_hcd *ehci, struct pt_regs *regs);
  223. #include "ehci-hub.c"
  224. #include "ehci-mem.c"
  225. #include "ehci-q.c"
  226. #include "ehci-sched.c"
  227. /*-------------------------------------------------------------------------*/
  228. static void ehci_watchdog (unsigned long param)
  229. {
  230. struct ehci_hcd *ehci = (struct ehci_hcd *) param;
  231. unsigned long flags;
  232. spin_lock_irqsave (&ehci->lock, flags);
  233. /* lost IAA irqs wedge things badly; seen with a vt8235 */
  234. if (ehci->reclaim) {
  235. u32 status = readl (&ehci->regs->status);
  236. if (status & STS_IAA) {
  237. ehci_vdbg (ehci, "lost IAA\n");
  238. COUNT (ehci->stats.lost_iaa);
  239. writel (STS_IAA, &ehci->regs->status);
  240. ehci->reclaim_ready = 1;
  241. }
  242. }
  243. /* stop async processing after it's idled a bit */
  244. if (test_bit (TIMER_ASYNC_OFF, &ehci->actions))
  245. start_unlink_async (ehci, ehci->async);
  246. /* ehci could run by timer, without IRQs ... */
  247. ehci_work (ehci, NULL);
  248. spin_unlock_irqrestore (&ehci->lock, flags);
  249. }
  250. #ifdef CONFIG_PCI
  251. /* EHCI 0.96 (and later) section 5.1 says how to kick BIOS/SMM/...
  252. * off the controller (maybe it can boot from highspeed USB disks).
  253. */
  254. static int bios_handoff (struct ehci_hcd *ehci, int where, u32 cap)
  255. {
  256. if (cap & (1 << 16)) {
  257. int msec = 5000;
  258. struct pci_dev *pdev =
  259. to_pci_dev(ehci_to_hcd(ehci)->self.controller);
  260. /* request handoff to OS */
  261. cap |= 1 << 24;
  262. pci_write_config_dword(pdev, where, cap);
  263. /* and wait a while for it to happen */
  264. do {
  265. msleep(10);
  266. msec -= 10;
  267. pci_read_config_dword(pdev, where, &cap);
  268. } while ((cap & (1 << 16)) && msec);
  269. if (cap & (1 << 16)) {
  270. ehci_err (ehci, "BIOS handoff failed (%d, %04x)\n",
  271. where, cap);
  272. // some BIOS versions seem buggy...
  273. // return 1;
  274. ehci_warn (ehci, "continuing after BIOS bug...\n");
  275. return 0;
  276. }
  277. ehci_dbg (ehci, "BIOS handoff succeeded\n");
  278. }
  279. return 0;
  280. }
  281. #endif
  282. static int
  283. ehci_reboot (struct notifier_block *self, unsigned long code, void *null)
  284. {
  285. struct ehci_hcd *ehci;
  286. ehci = container_of (self, struct ehci_hcd, reboot_notifier);
  287. /* make BIOS/etc use companion controller during reboot */
  288. writel (0, &ehci->regs->configured_flag);
  289. return 0;
  290. }
  291. /* called by khubd or root hub init threads */
  292. static int ehci_hc_reset (struct usb_hcd *hcd)
  293. {
  294. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  295. u32 temp;
  296. unsigned count = 256/4;
  297. spin_lock_init (&ehci->lock);
  298. ehci->caps = hcd->regs;
  299. ehci->regs = hcd->regs + HC_LENGTH (readl (&ehci->caps->hc_capbase));
  300. dbg_hcs_params (ehci, "reset");
  301. dbg_hcc_params (ehci, "reset");
  302. #ifdef CONFIG_PCI
  303. /* EHCI 0.96 and later may have "extended capabilities" */
  304. if (hcd->self.controller->bus == &pci_bus_type) {
  305. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  306. switch (pdev->vendor) {
  307. case PCI_VENDOR_ID_TDI:
  308. if (pdev->device == PCI_DEVICE_ID_TDI_EHCI) {
  309. ehci->is_tdi_rh_tt = 1;
  310. tdi_reset (ehci);
  311. }
  312. break;
  313. case PCI_VENDOR_ID_AMD:
  314. /* AMD8111 EHCI doesn't work, according to AMD errata */
  315. if (pdev->device == 0x7463) {
  316. ehci_info (ehci, "ignoring AMD8111 (errata)\n");
  317. return -EIO;
  318. }
  319. break;
  320. }
  321. temp = HCC_EXT_CAPS (readl (&ehci->caps->hcc_params));
  322. } else
  323. temp = 0;
  324. while (temp && count--) {
  325. u32 cap;
  326. pci_read_config_dword (to_pci_dev(hcd->self.controller),
  327. temp, &cap);
  328. ehci_dbg (ehci, "capability %04x at %02x\n", cap, temp);
  329. switch (cap & 0xff) {
  330. case 1: /* BIOS/SMM/... handoff */
  331. if (bios_handoff (ehci, temp, cap) != 0)
  332. return -EOPNOTSUPP;
  333. break;
  334. case 0: /* illegal reserved capability */
  335. ehci_warn (ehci, "illegal capability!\n");
  336. cap = 0;
  337. /* FALLTHROUGH */
  338. default: /* unknown */
  339. break;
  340. }
  341. temp = (cap >> 8) & 0xff;
  342. }
  343. if (!count) {
  344. ehci_err (ehci, "bogus capabilities ... PCI problems!\n");
  345. return -EIO;
  346. }
  347. if (ehci_is_TDI(ehci))
  348. ehci_reset (ehci);
  349. #endif
  350. /* cache this readonly data; minimize PCI reads */
  351. ehci->hcs_params = readl (&ehci->caps->hcs_params);
  352. /* at least the Genesys GL880S needs fixup here */
  353. temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params);
  354. temp &= 0x0f;
  355. if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) {
  356. ehci_dbg (ehci, "bogus port configuration: "
  357. "cc=%d x pcc=%d < ports=%d\n",
  358. HCS_N_CC(ehci->hcs_params),
  359. HCS_N_PCC(ehci->hcs_params),
  360. HCS_N_PORTS(ehci->hcs_params));
  361. #ifdef CONFIG_PCI
  362. if (hcd->self.controller->bus == &pci_bus_type) {
  363. struct pci_dev *pdev;
  364. pdev = to_pci_dev(hcd->self.controller);
  365. switch (pdev->vendor) {
  366. case 0x17a0: /* GENESYS */
  367. /* GL880S: should be PORTS=2 */
  368. temp |= (ehci->hcs_params & ~0xf);
  369. ehci->hcs_params = temp;
  370. break;
  371. case PCI_VENDOR_ID_NVIDIA:
  372. /* NF4: should be PCC=10 */
  373. break;
  374. }
  375. }
  376. #endif
  377. }
  378. /* force HC to halt state */
  379. return ehci_halt (ehci);
  380. }
  381. static int ehci_start (struct usb_hcd *hcd)
  382. {
  383. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  384. u32 temp;
  385. struct usb_device *udev;
  386. struct usb_bus *bus;
  387. int retval;
  388. u32 hcc_params;
  389. u8 sbrn = 0;
  390. int first;
  391. /* skip some things on restart paths */
  392. first = (ehci->watchdog.data == 0);
  393. if (first) {
  394. init_timer (&ehci->watchdog);
  395. ehci->watchdog.function = ehci_watchdog;
  396. ehci->watchdog.data = (unsigned long) ehci;
  397. }
  398. /*
  399. * hw default: 1K periodic list heads, one per frame.
  400. * periodic_size can shrink by USBCMD update if hcc_params allows.
  401. */
  402. ehci->periodic_size = DEFAULT_I_TDPS;
  403. if (first && (retval = ehci_mem_init (ehci, GFP_KERNEL)) < 0)
  404. return retval;
  405. /* controllers may cache some of the periodic schedule ... */
  406. hcc_params = readl (&ehci->caps->hcc_params);
  407. if (HCC_ISOC_CACHE (hcc_params)) // full frame cache
  408. ehci->i_thresh = 8;
  409. else // N microframes cached
  410. ehci->i_thresh = 2 + HCC_ISOC_THRES (hcc_params);
  411. ehci->reclaim = NULL;
  412. ehci->reclaim_ready = 0;
  413. ehci->next_uframe = -1;
  414. /* controller state: unknown --> reset */
  415. /* EHCI spec section 4.1 */
  416. if ((retval = ehci_reset (ehci)) != 0) {
  417. ehci_mem_cleanup (ehci);
  418. return retval;
  419. }
  420. writel (ehci->periodic_dma, &ehci->regs->frame_list);
  421. #ifdef CONFIG_PCI
  422. if (hcd->self.controller->bus == &pci_bus_type) {
  423. struct pci_dev *pdev;
  424. u16 port_wake;
  425. pdev = to_pci_dev(hcd->self.controller);
  426. /* Serial Bus Release Number is at PCI 0x60 offset */
  427. pci_read_config_byte(pdev, 0x60, &sbrn);
  428. /* port wake capability, reported by boot firmware */
  429. pci_read_config_word(pdev, 0x62, &port_wake);
  430. hcd->can_wakeup = (port_wake & 1) != 0;
  431. /* help hc dma work well with cachelines */
  432. pci_set_mwi (pdev);
  433. }
  434. #endif
  435. /*
  436. * dedicate a qh for the async ring head, since we couldn't unlink
  437. * a 'real' qh without stopping the async schedule [4.8]. use it
  438. * as the 'reclamation list head' too.
  439. * its dummy is used in hw_alt_next of many tds, to prevent the qh
  440. * from automatically advancing to the next td after short reads.
  441. */
  442. if (first) {
  443. ehci->async->qh_next.qh = NULL;
  444. ehci->async->hw_next = QH_NEXT (ehci->async->qh_dma);
  445. ehci->async->hw_info1 = cpu_to_le32 (QH_HEAD);
  446. ehci->async->hw_token = cpu_to_le32 (QTD_STS_HALT);
  447. ehci->async->hw_qtd_next = EHCI_LIST_END;
  448. ehci->async->qh_state = QH_STATE_LINKED;
  449. ehci->async->hw_alt_next = QTD_NEXT (ehci->async->dummy->qtd_dma);
  450. }
  451. writel ((u32)ehci->async->qh_dma, &ehci->regs->async_next);
  452. /*
  453. * hcc_params controls whether ehci->regs->segment must (!!!)
  454. * be used; it constrains QH/ITD/SITD and QTD locations.
  455. * pci_pool consistent memory always uses segment zero.
  456. * streaming mappings for I/O buffers, like pci_map_single(),
  457. * can return segments above 4GB, if the device allows.
  458. *
  459. * NOTE: the dma mask is visible through dma_supported(), so
  460. * drivers can pass this info along ... like NETIF_F_HIGHDMA,
  461. * Scsi_Host.highmem_io, and so forth. It's readonly to all
  462. * host side drivers though.
  463. */
  464. if (HCC_64BIT_ADDR (hcc_params)) {
  465. writel (0, &ehci->regs->segment);
  466. #if 0
  467. // this is deeply broken on almost all architectures
  468. if (!pci_set_dma_mask (to_pci_dev(hcd->self.controller), 0xffffffffffffffffULL))
  469. ehci_info (ehci, "enabled 64bit PCI DMA\n");
  470. #endif
  471. }
  472. /* clear interrupt enables, set irq latency */
  473. if (log2_irq_thresh < 0 || log2_irq_thresh > 6)
  474. log2_irq_thresh = 0;
  475. temp = 1 << (16 + log2_irq_thresh);
  476. if (HCC_CANPARK(hcc_params)) {
  477. /* HW default park == 3, on hardware that supports it (like
  478. * NVidia and ALI silicon), maximizes throughput on the async
  479. * schedule by avoiding QH fetches between transfers.
  480. *
  481. * With fast usb storage devices and NForce2, "park" seems to
  482. * make problems: throughput reduction (!), data errors...
  483. */
  484. if (park) {
  485. park = min (park, (unsigned) 3);
  486. temp |= CMD_PARK;
  487. temp |= park << 8;
  488. }
  489. ehci_info (ehci, "park %d\n", park);
  490. }
  491. if (HCC_PGM_FRAMELISTLEN (hcc_params)) {
  492. /* periodic schedule size can be smaller than default */
  493. temp &= ~(3 << 2);
  494. temp |= (EHCI_TUNE_FLS << 2);
  495. switch (EHCI_TUNE_FLS) {
  496. case 0: ehci->periodic_size = 1024; break;
  497. case 1: ehci->periodic_size = 512; break;
  498. case 2: ehci->periodic_size = 256; break;
  499. default: BUG ();
  500. }
  501. }
  502. // Philips, Intel, and maybe others need CMD_RUN before the
  503. // root hub will detect new devices (why?); NEC doesn't
  504. temp |= CMD_RUN;
  505. writel (temp, &ehci->regs->command);
  506. dbg_cmd (ehci, "init", temp);
  507. /* set async sleep time = 10 us ... ? */
  508. /* wire up the root hub */
  509. bus = hcd_to_bus (hcd);
  510. udev = first ? usb_alloc_dev (NULL, bus, 0) : bus->root_hub;
  511. if (!udev) {
  512. done2:
  513. ehci_mem_cleanup (ehci);
  514. return -ENOMEM;
  515. }
  516. udev->speed = USB_SPEED_HIGH;
  517. udev->state = first ? USB_STATE_ATTACHED : USB_STATE_CONFIGURED;
  518. /*
  519. * Start, enabling full USB 2.0 functionality ... usb 1.1 devices
  520. * are explicitly handed to companion controller(s), so no TT is
  521. * involved with the root hub. (Except where one is integrated,
  522. * and there's no companion controller unless maybe for USB OTG.)
  523. */
  524. if (first) {
  525. ehci->reboot_notifier.notifier_call = ehci_reboot;
  526. register_reboot_notifier (&ehci->reboot_notifier);
  527. }
  528. hcd->state = HC_STATE_RUNNING;
  529. writel (FLAG_CF, &ehci->regs->configured_flag);
  530. readl (&ehci->regs->command); /* unblock posted write */
  531. temp = HC_VERSION(readl (&ehci->caps->hc_capbase));
  532. ehci_info (ehci,
  533. "USB %x.%x %s, EHCI %x.%02x, driver %s\n",
  534. ((sbrn & 0xf0)>>4), (sbrn & 0x0f),
  535. first ? "initialized" : "restarted",
  536. temp >> 8, temp & 0xff, DRIVER_VERSION);
  537. /*
  538. * From here on, khubd concurrently accesses the root
  539. * hub; drivers will be talking to enumerated devices.
  540. * (On restart paths, khubd already knows about the root
  541. * hub and could find work as soon as we wrote FLAG_CF.)
  542. *
  543. * Before this point the HC was idle/ready. After, khubd
  544. * and device drivers may start it running.
  545. */
  546. if (first && usb_hcd_register_root_hub (udev, hcd) != 0) {
  547. if (hcd->state == HC_STATE_RUNNING)
  548. ehci_quiesce (ehci);
  549. ehci_reset (ehci);
  550. usb_put_dev (udev);
  551. retval = -ENODEV;
  552. goto done2;
  553. }
  554. writel (INTR_MASK, &ehci->regs->intr_enable); /* Turn On Interrupts */
  555. if (first)
  556. create_debug_files (ehci);
  557. return 0;
  558. }
  559. /* always called by thread; normally rmmod */
  560. static void ehci_stop (struct usb_hcd *hcd)
  561. {
  562. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  563. u8 rh_ports, port;
  564. ehci_dbg (ehci, "stop\n");
  565. /* Turn off port power on all root hub ports. */
  566. rh_ports = HCS_N_PORTS (ehci->hcs_params);
  567. for (port = 1; port <= rh_ports; port++)
  568. (void) ehci_hub_control(hcd,
  569. ClearPortFeature, USB_PORT_FEAT_POWER,
  570. port, NULL, 0);
  571. /* no more interrupts ... */
  572. del_timer_sync (&ehci->watchdog);
  573. spin_lock_irq(&ehci->lock);
  574. if (HC_IS_RUNNING (hcd->state))
  575. ehci_quiesce (ehci);
  576. ehci_reset (ehci);
  577. writel (0, &ehci->regs->intr_enable);
  578. spin_unlock_irq(&ehci->lock);
  579. /* let companion controllers work when we aren't */
  580. writel (0, &ehci->regs->configured_flag);
  581. unregister_reboot_notifier (&ehci->reboot_notifier);
  582. remove_debug_files (ehci);
  583. /* root hub is shut down separately (first, when possible) */
  584. spin_lock_irq (&ehci->lock);
  585. if (ehci->async)
  586. ehci_work (ehci, NULL);
  587. spin_unlock_irq (&ehci->lock);
  588. ehci_mem_cleanup (ehci);
  589. #ifdef EHCI_STATS
  590. ehci_dbg (ehci, "irq normal %ld err %ld reclaim %ld (lost %ld)\n",
  591. ehci->stats.normal, ehci->stats.error, ehci->stats.reclaim,
  592. ehci->stats.lost_iaa);
  593. ehci_dbg (ehci, "complete %ld unlink %ld\n",
  594. ehci->stats.complete, ehci->stats.unlink);
  595. #endif
  596. dbg_status (ehci, "ehci_stop completed", readl (&ehci->regs->status));
  597. }
  598. static int ehci_get_frame (struct usb_hcd *hcd)
  599. {
  600. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  601. return (readl (&ehci->regs->frame_index) >> 3) % ehci->periodic_size;
  602. }
  603. /*-------------------------------------------------------------------------*/
  604. #ifdef CONFIG_PM
  605. /* suspend/resume, section 4.3 */
  606. /* These routines rely on the bus (pci, platform, etc)
  607. * to handle powerdown and wakeup, and currently also on
  608. * transceivers that don't need any software attention to set up
  609. * the right sort of wakeup.
  610. */
  611. static int ehci_suspend (struct usb_hcd *hcd, pm_message_t message)
  612. {
  613. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  614. if (time_before (jiffies, ehci->next_statechange))
  615. msleep (100);
  616. #ifdef CONFIG_USB_SUSPEND
  617. (void) usb_suspend_device (hcd->self.root_hub, message);
  618. #else
  619. usb_lock_device (hcd->self.root_hub);
  620. (void) ehci_hub_suspend (hcd);
  621. usb_unlock_device (hcd->self.root_hub);
  622. #endif
  623. // save (PCI) FLADJ in case of Vaux power loss
  624. // ... we'd only use it to handle clock skew
  625. return 0;
  626. }
  627. static int ehci_resume (struct usb_hcd *hcd)
  628. {
  629. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  630. unsigned port;
  631. struct usb_device *root = hcd->self.root_hub;
  632. int retval = -EINVAL;
  633. int powerup = 0;
  634. // maybe restore (PCI) FLADJ
  635. if (time_before (jiffies, ehci->next_statechange))
  636. msleep (100);
  637. /* If any port is suspended, we know we can/must resume the HC. */
  638. for (port = HCS_N_PORTS (ehci->hcs_params); port > 0; ) {
  639. u32 status;
  640. port--;
  641. status = readl (&ehci->regs->port_status [port]);
  642. if (status & PORT_SUSPEND) {
  643. down (&hcd->self.root_hub->serialize);
  644. retval = ehci_hub_resume (hcd);
  645. up (&hcd->self.root_hub->serialize);
  646. break;
  647. }
  648. if ((status & PORT_POWER) == 0)
  649. powerup = 1;
  650. if (!root->children [port])
  651. continue;
  652. dbg_port (ehci, __FUNCTION__, port + 1, status);
  653. usb_set_device_state (root->children[port],
  654. USB_STATE_NOTATTACHED);
  655. }
  656. /* Else reset, to cope with power loss or flush-to-storage
  657. * style "resume" having activated BIOS during reboot.
  658. */
  659. if (port == 0) {
  660. (void) ehci_halt (ehci);
  661. (void) ehci_reset (ehci);
  662. (void) ehci_hc_reset (hcd);
  663. /* emptying the schedule aborts any urbs */
  664. spin_lock_irq (&ehci->lock);
  665. if (ehci->reclaim)
  666. ehci->reclaim_ready = 1;
  667. ehci_work (ehci, NULL);
  668. spin_unlock_irq (&ehci->lock);
  669. /* restart; khubd will disconnect devices */
  670. retval = ehci_start (hcd);
  671. /* here we "know" root ports should always stay powered;
  672. * but some controllers may lost all power.
  673. */
  674. if (powerup) {
  675. ehci_dbg (ehci, "...powerup ports...\n");
  676. for (port = HCS_N_PORTS (ehci->hcs_params); port > 0; )
  677. (void) ehci_hub_control(hcd,
  678. SetPortFeature, USB_PORT_FEAT_POWER,
  679. port--, NULL, 0);
  680. msleep(20);
  681. }
  682. }
  683. return retval;
  684. }
  685. #endif
  686. /*-------------------------------------------------------------------------*/
  687. /*
  688. * ehci_work is called from some interrupts, timers, and so on.
  689. * it calls driver completion functions, after dropping ehci->lock.
  690. */
  691. static void ehci_work (struct ehci_hcd *ehci, struct pt_regs *regs)
  692. {
  693. timer_action_done (ehci, TIMER_IO_WATCHDOG);
  694. if (ehci->reclaim_ready)
  695. end_unlink_async (ehci, regs);
  696. /* another CPU may drop ehci->lock during a schedule scan while
  697. * it reports urb completions. this flag guards against bogus
  698. * attempts at re-entrant schedule scanning.
  699. */
  700. if (ehci->scanning)
  701. return;
  702. ehci->scanning = 1;
  703. scan_async (ehci, regs);
  704. if (ehci->next_uframe != -1)
  705. scan_periodic (ehci, regs);
  706. ehci->scanning = 0;
  707. /* the IO watchdog guards against hardware or driver bugs that
  708. * misplace IRQs, and should let us run completely without IRQs.
  709. * such lossage has been observed on both VT6202 and VT8235.
  710. */
  711. if (HC_IS_RUNNING (ehci_to_hcd(ehci)->state) &&
  712. (ehci->async->qh_next.ptr != NULL ||
  713. ehci->periodic_sched != 0))
  714. timer_action (ehci, TIMER_IO_WATCHDOG);
  715. }
  716. /*-------------------------------------------------------------------------*/
  717. static irqreturn_t ehci_irq (struct usb_hcd *hcd, struct pt_regs *regs)
  718. {
  719. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  720. u32 status;
  721. int bh;
  722. spin_lock (&ehci->lock);
  723. status = readl (&ehci->regs->status);
  724. /* e.g. cardbus physical eject */
  725. if (status == ~(u32) 0) {
  726. ehci_dbg (ehci, "device removed\n");
  727. goto dead;
  728. }
  729. status &= INTR_MASK;
  730. if (!status) { /* irq sharing? */
  731. spin_unlock(&ehci->lock);
  732. return IRQ_NONE;
  733. }
  734. /* clear (just) interrupts */
  735. writel (status, &ehci->regs->status);
  736. readl (&ehci->regs->command); /* unblock posted write */
  737. bh = 0;
  738. #ifdef EHCI_VERBOSE_DEBUG
  739. /* unrequested/ignored: Frame List Rollover */
  740. dbg_status (ehci, "irq", status);
  741. #endif
  742. /* INT, ERR, and IAA interrupt rates can be throttled */
  743. /* normal [4.15.1.2] or error [4.15.1.1] completion */
  744. if (likely ((status & (STS_INT|STS_ERR)) != 0)) {
  745. if (likely ((status & STS_ERR) == 0))
  746. COUNT (ehci->stats.normal);
  747. else
  748. COUNT (ehci->stats.error);
  749. bh = 1;
  750. }
  751. /* complete the unlinking of some qh [4.15.2.3] */
  752. if (status & STS_IAA) {
  753. COUNT (ehci->stats.reclaim);
  754. ehci->reclaim_ready = 1;
  755. bh = 1;
  756. }
  757. /* remote wakeup [4.3.1] */
  758. if ((status & STS_PCD) && hcd->remote_wakeup) {
  759. unsigned i = HCS_N_PORTS (ehci->hcs_params);
  760. /* resume root hub? */
  761. status = readl (&ehci->regs->command);
  762. if (!(status & CMD_RUN))
  763. writel (status | CMD_RUN, &ehci->regs->command);
  764. while (i--) {
  765. status = readl (&ehci->regs->port_status [i]);
  766. if (status & PORT_OWNER)
  767. continue;
  768. if (!(status & PORT_RESUME)
  769. || ehci->reset_done [i] != 0)
  770. continue;
  771. /* start 20 msec resume signaling from this port,
  772. * and make khubd collect PORT_STAT_C_SUSPEND to
  773. * stop that signaling.
  774. */
  775. ehci->reset_done [i] = jiffies + msecs_to_jiffies (20);
  776. mod_timer (&hcd->rh_timer,
  777. ehci->reset_done [i] + 1);
  778. ehci_dbg (ehci, "port %d remote wakeup\n", i + 1);
  779. }
  780. }
  781. /* PCI errors [4.15.2.4] */
  782. if (unlikely ((status & STS_FATAL) != 0)) {
  783. /* bogus "fatal" IRQs appear on some chips... why? */
  784. status = readl (&ehci->regs->status);
  785. dbg_cmd (ehci, "fatal", readl (&ehci->regs->command));
  786. dbg_status (ehci, "fatal", status);
  787. if (status & STS_HALT) {
  788. ehci_err (ehci, "fatal error\n");
  789. dead:
  790. ehci_reset (ehci);
  791. writel (0, &ehci->regs->configured_flag);
  792. /* generic layer kills/unlinks all urbs, then
  793. * uses ehci_stop to clean up the rest
  794. */
  795. bh = 1;
  796. }
  797. }
  798. if (bh)
  799. ehci_work (ehci, regs);
  800. spin_unlock (&ehci->lock);
  801. return IRQ_HANDLED;
  802. }
  803. /*-------------------------------------------------------------------------*/
  804. /*
  805. * non-error returns are a promise to giveback() the urb later
  806. * we drop ownership so next owner (or urb unlink) can get it
  807. *
  808. * urb + dev is in hcd.self.controller.urb_list
  809. * we're queueing TDs onto software and hardware lists
  810. *
  811. * hcd-specific init for hcpriv hasn't been done yet
  812. *
  813. * NOTE: control, bulk, and interrupt share the same code to append TDs
  814. * to a (possibly active) QH, and the same QH scanning code.
  815. */
  816. static int ehci_urb_enqueue (
  817. struct usb_hcd *hcd,
  818. struct usb_host_endpoint *ep,
  819. struct urb *urb,
  820. int mem_flags
  821. ) {
  822. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  823. struct list_head qtd_list;
  824. INIT_LIST_HEAD (&qtd_list);
  825. switch (usb_pipetype (urb->pipe)) {
  826. // case PIPE_CONTROL:
  827. // case PIPE_BULK:
  828. default:
  829. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  830. return -ENOMEM;
  831. return submit_async (ehci, ep, urb, &qtd_list, mem_flags);
  832. case PIPE_INTERRUPT:
  833. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  834. return -ENOMEM;
  835. return intr_submit (ehci, ep, urb, &qtd_list, mem_flags);
  836. case PIPE_ISOCHRONOUS:
  837. if (urb->dev->speed == USB_SPEED_HIGH)
  838. return itd_submit (ehci, urb, mem_flags);
  839. else
  840. return sitd_submit (ehci, urb, mem_flags);
  841. }
  842. }
  843. static void unlink_async (struct ehci_hcd *ehci, struct ehci_qh *qh)
  844. {
  845. /* if we need to use IAA and it's busy, defer */
  846. if (qh->qh_state == QH_STATE_LINKED
  847. && ehci->reclaim
  848. && HC_IS_RUNNING (ehci_to_hcd(ehci)->state)) {
  849. struct ehci_qh *last;
  850. for (last = ehci->reclaim;
  851. last->reclaim;
  852. last = last->reclaim)
  853. continue;
  854. qh->qh_state = QH_STATE_UNLINK_WAIT;
  855. last->reclaim = qh;
  856. /* bypass IAA if the hc can't care */
  857. } else if (!HC_IS_RUNNING (ehci_to_hcd(ehci)->state) && ehci->reclaim)
  858. end_unlink_async (ehci, NULL);
  859. /* something else might have unlinked the qh by now */
  860. if (qh->qh_state == QH_STATE_LINKED)
  861. start_unlink_async (ehci, qh);
  862. }
  863. /* remove from hardware lists
  864. * completions normally happen asynchronously
  865. */
  866. static int ehci_urb_dequeue (struct usb_hcd *hcd, struct urb *urb)
  867. {
  868. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  869. struct ehci_qh *qh;
  870. unsigned long flags;
  871. spin_lock_irqsave (&ehci->lock, flags);
  872. switch (usb_pipetype (urb->pipe)) {
  873. // case PIPE_CONTROL:
  874. // case PIPE_BULK:
  875. default:
  876. qh = (struct ehci_qh *) urb->hcpriv;
  877. if (!qh)
  878. break;
  879. unlink_async (ehci, qh);
  880. break;
  881. case PIPE_INTERRUPT:
  882. qh = (struct ehci_qh *) urb->hcpriv;
  883. if (!qh)
  884. break;
  885. switch (qh->qh_state) {
  886. case QH_STATE_LINKED:
  887. intr_deschedule (ehci, qh);
  888. /* FALL THROUGH */
  889. case QH_STATE_IDLE:
  890. qh_completions (ehci, qh, NULL);
  891. break;
  892. default:
  893. ehci_dbg (ehci, "bogus qh %p state %d\n",
  894. qh, qh->qh_state);
  895. goto done;
  896. }
  897. /* reschedule QH iff another request is queued */
  898. if (!list_empty (&qh->qtd_list)
  899. && HC_IS_RUNNING (hcd->state)) {
  900. int status;
  901. status = qh_schedule (ehci, qh);
  902. spin_unlock_irqrestore (&ehci->lock, flags);
  903. if (status != 0) {
  904. // shouldn't happen often, but ...
  905. // FIXME kill those tds' urbs
  906. err ("can't reschedule qh %p, err %d",
  907. qh, status);
  908. }
  909. return status;
  910. }
  911. break;
  912. case PIPE_ISOCHRONOUS:
  913. // itd or sitd ...
  914. // wait till next completion, do it then.
  915. // completion irqs can wait up to 1024 msec,
  916. break;
  917. }
  918. done:
  919. spin_unlock_irqrestore (&ehci->lock, flags);
  920. return 0;
  921. }
  922. /*-------------------------------------------------------------------------*/
  923. // bulk qh holds the data toggle
  924. static void
  925. ehci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
  926. {
  927. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  928. unsigned long flags;
  929. struct ehci_qh *qh, *tmp;
  930. /* ASSERT: any requests/urbs are being unlinked */
  931. /* ASSERT: nobody can be submitting urbs for this any more */
  932. rescan:
  933. spin_lock_irqsave (&ehci->lock, flags);
  934. qh = ep->hcpriv;
  935. if (!qh)
  936. goto done;
  937. /* endpoints can be iso streams. for now, we don't
  938. * accelerate iso completions ... so spin a while.
  939. */
  940. if (qh->hw_info1 == 0) {
  941. ehci_vdbg (ehci, "iso delay\n");
  942. goto idle_timeout;
  943. }
  944. if (!HC_IS_RUNNING (hcd->state))
  945. qh->qh_state = QH_STATE_IDLE;
  946. switch (qh->qh_state) {
  947. case QH_STATE_LINKED:
  948. for (tmp = ehci->async->qh_next.qh;
  949. tmp && tmp != qh;
  950. tmp = tmp->qh_next.qh)
  951. continue;
  952. /* periodic qh self-unlinks on empty */
  953. if (!tmp)
  954. goto nogood;
  955. unlink_async (ehci, qh);
  956. /* FALL THROUGH */
  957. case QH_STATE_UNLINK: /* wait for hw to finish? */
  958. idle_timeout:
  959. spin_unlock_irqrestore (&ehci->lock, flags);
  960. set_current_state (TASK_UNINTERRUPTIBLE);
  961. schedule_timeout (1);
  962. goto rescan;
  963. case QH_STATE_IDLE: /* fully unlinked */
  964. if (list_empty (&qh->qtd_list)) {
  965. qh_put (qh);
  966. break;
  967. }
  968. /* else FALL THROUGH */
  969. default:
  970. nogood:
  971. /* caller was supposed to have unlinked any requests;
  972. * that's not our job. just leak this memory.
  973. */
  974. ehci_err (ehci, "qh %p (#%02x) state %d%s\n",
  975. qh, ep->desc.bEndpointAddress, qh->qh_state,
  976. list_empty (&qh->qtd_list) ? "" : "(has tds)");
  977. break;
  978. }
  979. ep->hcpriv = NULL;
  980. done:
  981. spin_unlock_irqrestore (&ehci->lock, flags);
  982. return;
  983. }
  984. /*-------------------------------------------------------------------------*/
  985. static const struct hc_driver ehci_driver = {
  986. .description = hcd_name,
  987. .product_desc = "EHCI Host Controller",
  988. .hcd_priv_size = sizeof(struct ehci_hcd),
  989. /*
  990. * generic hardware linkage
  991. */
  992. .irq = ehci_irq,
  993. .flags = HCD_MEMORY | HCD_USB2,
  994. /*
  995. * basic lifecycle operations
  996. */
  997. .reset = ehci_hc_reset,
  998. .start = ehci_start,
  999. #ifdef CONFIG_PM
  1000. .suspend = ehci_suspend,
  1001. .resume = ehci_resume,
  1002. #endif
  1003. .stop = ehci_stop,
  1004. /*
  1005. * managing i/o requests and associated device resources
  1006. */
  1007. .urb_enqueue = ehci_urb_enqueue,
  1008. .urb_dequeue = ehci_urb_dequeue,
  1009. .endpoint_disable = ehci_endpoint_disable,
  1010. /*
  1011. * scheduling support
  1012. */
  1013. .get_frame_number = ehci_get_frame,
  1014. /*
  1015. * root hub support
  1016. */
  1017. .hub_status_data = ehci_hub_status_data,
  1018. .hub_control = ehci_hub_control,
  1019. .hub_suspend = ehci_hub_suspend,
  1020. .hub_resume = ehci_hub_resume,
  1021. };
  1022. /*-------------------------------------------------------------------------*/
  1023. /* EHCI 1.0 doesn't require PCI */
  1024. #ifdef CONFIG_PCI
  1025. /* PCI driver selection metadata; PCI hotplugging uses this */
  1026. static const struct pci_device_id pci_ids [] = { {
  1027. /* handle any USB 2.0 EHCI controller */
  1028. PCI_DEVICE_CLASS(((PCI_CLASS_SERIAL_USB << 8) | 0x20), ~0),
  1029. .driver_data = (unsigned long) &ehci_driver,
  1030. },
  1031. { /* end: all zeroes */ }
  1032. };
  1033. MODULE_DEVICE_TABLE (pci, pci_ids);
  1034. /* pci driver glue; this is a "new style" PCI driver module */
  1035. static struct pci_driver ehci_pci_driver = {
  1036. .name = (char *) hcd_name,
  1037. .id_table = pci_ids,
  1038. .probe = usb_hcd_pci_probe,
  1039. .remove = usb_hcd_pci_remove,
  1040. #ifdef CONFIG_PM
  1041. .suspend = usb_hcd_pci_suspend,
  1042. .resume = usb_hcd_pci_resume,
  1043. #endif
  1044. };
  1045. #endif /* PCI */
  1046. #define DRIVER_INFO DRIVER_VERSION " " DRIVER_DESC
  1047. MODULE_DESCRIPTION (DRIVER_INFO);
  1048. MODULE_AUTHOR (DRIVER_AUTHOR);
  1049. MODULE_LICENSE ("GPL");
  1050. static int __init init (void)
  1051. {
  1052. if (usb_disabled())
  1053. return -ENODEV;
  1054. pr_debug ("%s: block sizes: qh %Zd qtd %Zd itd %Zd sitd %Zd\n",
  1055. hcd_name,
  1056. sizeof (struct ehci_qh), sizeof (struct ehci_qtd),
  1057. sizeof (struct ehci_itd), sizeof (struct ehci_sitd));
  1058. return pci_register_driver (&ehci_pci_driver);
  1059. }
  1060. module_init (init);
  1061. static void __exit cleanup (void)
  1062. {
  1063. pci_unregister_driver (&ehci_pci_driver);
  1064. }
  1065. module_exit (cleanup);