processor.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888
  1. #ifndef __ASM_X86_PROCESSOR_H
  2. #define __ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. #include <asm/vm86.h>
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeature.h>
  14. #include <asm/system.h>
  15. #include <asm/page.h>
  16. #include <asm/percpu.h>
  17. #include <asm/msr.h>
  18. #include <asm/desc_defs.h>
  19. #include <asm/nops.h>
  20. #include <linux/personality.h>
  21. #include <linux/cpumask.h>
  22. #include <linux/cache.h>
  23. #include <linux/threads.h>
  24. #include <linux/init.h>
  25. /*
  26. * Default implementation of macro that returns current
  27. * instruction pointer ("program counter").
  28. */
  29. static inline void *current_text_addr(void)
  30. {
  31. void *pc;
  32. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  33. return pc;
  34. }
  35. #ifdef CONFIG_X86_VSMP
  36. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  37. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  38. #else
  39. # define ARCH_MIN_TASKALIGN 16
  40. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  41. #endif
  42. /*
  43. * CPU type and hardware bug flags. Kept separately for each CPU.
  44. * Members of this structure are referenced in head.S, so think twice
  45. * before touching them. [mj]
  46. */
  47. struct cpuinfo_x86 {
  48. __u8 x86; /* CPU family */
  49. __u8 x86_vendor; /* CPU vendor */
  50. __u8 x86_model;
  51. __u8 x86_mask;
  52. #ifdef CONFIG_X86_32
  53. char wp_works_ok; /* It doesn't on 386's */
  54. /* Problems on some 486Dx4's and old 386's: */
  55. char hlt_works_ok;
  56. char hard_math;
  57. char rfu;
  58. char fdiv_bug;
  59. char f00f_bug;
  60. char coma_bug;
  61. char pad0;
  62. #else
  63. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  64. int x86_tlbsize;
  65. __u8 x86_virt_bits;
  66. __u8 x86_phys_bits;
  67. /* CPUID returned core id bits: */
  68. __u8 x86_coreid_bits;
  69. /* Max extended CPUID function supported: */
  70. __u32 extended_cpuid_level;
  71. #endif
  72. /* Maximum supported CPUID level, -1=no CPUID: */
  73. int cpuid_level;
  74. __u32 x86_capability[NCAPINTS];
  75. char x86_vendor_id[16];
  76. char x86_model_id[64];
  77. /* in KB - valid for CPUS which support this call: */
  78. int x86_cache_size;
  79. int x86_cache_alignment; /* In bytes */
  80. int x86_power;
  81. unsigned long loops_per_jiffy;
  82. #ifdef CONFIG_SMP
  83. /* cpus sharing the last level cache: */
  84. cpumask_t llc_shared_map;
  85. #endif
  86. /* cpuid returned max cores value: */
  87. u16 x86_max_cores;
  88. u16 apicid;
  89. u16 initial_apicid;
  90. u16 x86_clflush_size;
  91. #ifdef CONFIG_SMP
  92. /* number of cores as seen by the OS: */
  93. u16 booted_cores;
  94. /* Physical processor id: */
  95. u16 phys_proc_id;
  96. /* Core id: */
  97. u16 cpu_core_id;
  98. /* Index into per_cpu list: */
  99. u16 cpu_index;
  100. #endif
  101. } __attribute__((__aligned__(SMP_CACHE_BYTES)));
  102. #define X86_VENDOR_INTEL 0
  103. #define X86_VENDOR_CYRIX 1
  104. #define X86_VENDOR_AMD 2
  105. #define X86_VENDOR_UMC 3
  106. #define X86_VENDOR_CENTAUR 5
  107. #define X86_VENDOR_TRANSMETA 7
  108. #define X86_VENDOR_NSC 8
  109. #define X86_VENDOR_NUM 9
  110. #define X86_VENDOR_UNKNOWN 0xff
  111. /*
  112. * capabilities of CPUs
  113. */
  114. extern struct cpuinfo_x86 boot_cpu_data;
  115. extern struct cpuinfo_x86 new_cpu_data;
  116. extern struct tss_struct doublefault_tss;
  117. extern __u32 cleared_cpu_caps[NCAPINTS];
  118. #ifdef CONFIG_SMP
  119. DECLARE_PER_CPU(struct cpuinfo_x86, cpu_info);
  120. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  121. #define current_cpu_data __get_cpu_var(cpu_info)
  122. #else
  123. #define cpu_data(cpu) boot_cpu_data
  124. #define current_cpu_data boot_cpu_data
  125. #endif
  126. static inline int hlt_works(int cpu)
  127. {
  128. #ifdef CONFIG_X86_32
  129. return cpu_data(cpu).hlt_works_ok;
  130. #else
  131. return 1;
  132. #endif
  133. }
  134. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  135. extern void cpu_detect(struct cpuinfo_x86 *c);
  136. extern void early_cpu_init(void);
  137. extern void identify_boot_cpu(void);
  138. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  139. extern void print_cpu_info(struct cpuinfo_x86 *);
  140. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  141. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  142. extern unsigned short num_cache_leaves;
  143. #if defined(CONFIG_X86_HT) || defined(CONFIG_X86_64)
  144. extern void detect_ht(struct cpuinfo_x86 *c);
  145. #else
  146. static inline void detect_ht(struct cpuinfo_x86 *c) {}
  147. #endif
  148. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  149. unsigned int *ecx, unsigned int *edx)
  150. {
  151. /* ecx is often an input as well as an output. */
  152. asm("cpuid"
  153. : "=a" (*eax),
  154. "=b" (*ebx),
  155. "=c" (*ecx),
  156. "=d" (*edx)
  157. : "0" (*eax), "2" (*ecx));
  158. }
  159. static inline void load_cr3(pgd_t *pgdir)
  160. {
  161. write_cr3(__pa(pgdir));
  162. }
  163. #ifdef CONFIG_X86_32
  164. /* This is the TSS defined by the hardware. */
  165. struct x86_hw_tss {
  166. unsigned short back_link, __blh;
  167. unsigned long sp0;
  168. unsigned short ss0, __ss0h;
  169. unsigned long sp1;
  170. /* ss1 caches MSR_IA32_SYSENTER_CS: */
  171. unsigned short ss1, __ss1h;
  172. unsigned long sp2;
  173. unsigned short ss2, __ss2h;
  174. unsigned long __cr3;
  175. unsigned long ip;
  176. unsigned long flags;
  177. unsigned long ax;
  178. unsigned long cx;
  179. unsigned long dx;
  180. unsigned long bx;
  181. unsigned long sp;
  182. unsigned long bp;
  183. unsigned long si;
  184. unsigned long di;
  185. unsigned short es, __esh;
  186. unsigned short cs, __csh;
  187. unsigned short ss, __ssh;
  188. unsigned short ds, __dsh;
  189. unsigned short fs, __fsh;
  190. unsigned short gs, __gsh;
  191. unsigned short ldt, __ldth;
  192. unsigned short trace;
  193. unsigned short io_bitmap_base;
  194. } __attribute__((packed));
  195. #else
  196. struct x86_hw_tss {
  197. u32 reserved1;
  198. u64 sp0;
  199. u64 sp1;
  200. u64 sp2;
  201. u64 reserved2;
  202. u64 ist[7];
  203. u32 reserved3;
  204. u32 reserved4;
  205. u16 reserved5;
  206. u16 io_bitmap_base;
  207. } __attribute__((packed)) ____cacheline_aligned;
  208. #endif
  209. /*
  210. * IO-bitmap sizes:
  211. */
  212. #define IO_BITMAP_BITS 65536
  213. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  214. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  215. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  216. #define INVALID_IO_BITMAP_OFFSET 0x8000
  217. #define INVALID_IO_BITMAP_OFFSET_LAZY 0x9000
  218. struct tss_struct {
  219. /*
  220. * The hardware state:
  221. */
  222. struct x86_hw_tss x86_tss;
  223. /*
  224. * The extra 1 is there because the CPU will access an
  225. * additional byte beyond the end of the IO permission
  226. * bitmap. The extra byte must be all 1 bits, and must
  227. * be within the limit.
  228. */
  229. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  230. /*
  231. * Cache the current maximum and the last task that used the bitmap:
  232. */
  233. unsigned long io_bitmap_max;
  234. struct thread_struct *io_bitmap_owner;
  235. /*
  236. * .. and then another 0x100 bytes for the emergency kernel stack:
  237. */
  238. unsigned long stack[64];
  239. } ____cacheline_aligned;
  240. DECLARE_PER_CPU(struct tss_struct, init_tss);
  241. /*
  242. * Save the original ist values for checking stack pointers during debugging
  243. */
  244. struct orig_ist {
  245. unsigned long ist[7];
  246. };
  247. #define MXCSR_DEFAULT 0x1f80
  248. struct i387_fsave_struct {
  249. u32 cwd; /* FPU Control Word */
  250. u32 swd; /* FPU Status Word */
  251. u32 twd; /* FPU Tag Word */
  252. u32 fip; /* FPU IP Offset */
  253. u32 fcs; /* FPU IP Selector */
  254. u32 foo; /* FPU Operand Pointer Offset */
  255. u32 fos; /* FPU Operand Pointer Selector */
  256. /* 8*10 bytes for each FP-reg = 80 bytes: */
  257. u32 st_space[20];
  258. /* Software status information [not touched by FSAVE ]: */
  259. u32 status;
  260. };
  261. struct i387_fxsave_struct {
  262. u16 cwd; /* Control Word */
  263. u16 swd; /* Status Word */
  264. u16 twd; /* Tag Word */
  265. u16 fop; /* Last Instruction Opcode */
  266. union {
  267. struct {
  268. u64 rip; /* Instruction Pointer */
  269. u64 rdp; /* Data Pointer */
  270. };
  271. struct {
  272. u32 fip; /* FPU IP Offset */
  273. u32 fcs; /* FPU IP Selector */
  274. u32 foo; /* FPU Operand Offset */
  275. u32 fos; /* FPU Operand Selector */
  276. };
  277. };
  278. u32 mxcsr; /* MXCSR Register State */
  279. u32 mxcsr_mask; /* MXCSR Mask */
  280. /* 8*16 bytes for each FP-reg = 128 bytes: */
  281. u32 st_space[32];
  282. /* 16*16 bytes for each XMM-reg = 256 bytes: */
  283. u32 xmm_space[64];
  284. u32 padding[24];
  285. } __attribute__((aligned(16)));
  286. struct i387_soft_struct {
  287. u32 cwd;
  288. u32 swd;
  289. u32 twd;
  290. u32 fip;
  291. u32 fcs;
  292. u32 foo;
  293. u32 fos;
  294. /* 8*10 bytes for each FP-reg = 80 bytes: */
  295. u32 st_space[20];
  296. u8 ftop;
  297. u8 changed;
  298. u8 lookahead;
  299. u8 no_update;
  300. u8 rm;
  301. u8 alimit;
  302. struct info *info;
  303. u32 entry_eip;
  304. };
  305. union thread_xstate {
  306. struct i387_fsave_struct fsave;
  307. struct i387_fxsave_struct fxsave;
  308. struct i387_soft_struct soft;
  309. };
  310. #ifdef CONFIG_X86_64
  311. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  312. #endif
  313. extern void print_cpu_info(struct cpuinfo_x86 *);
  314. extern unsigned int xstate_size;
  315. extern void free_thread_xstate(struct task_struct *);
  316. extern struct kmem_cache *task_xstate_cachep;
  317. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  318. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  319. extern unsigned short num_cache_leaves;
  320. struct thread_struct {
  321. /* Cached TLS descriptors: */
  322. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  323. unsigned long sp0;
  324. unsigned long sp;
  325. #ifdef CONFIG_X86_32
  326. unsigned long sysenter_cs;
  327. #else
  328. unsigned long usersp; /* Copy from PDA */
  329. unsigned short es;
  330. unsigned short ds;
  331. unsigned short fsindex;
  332. unsigned short gsindex;
  333. #endif
  334. unsigned long ip;
  335. unsigned long fs;
  336. unsigned long gs;
  337. /* Hardware debugging registers: */
  338. unsigned long debugreg0;
  339. unsigned long debugreg1;
  340. unsigned long debugreg2;
  341. unsigned long debugreg3;
  342. unsigned long debugreg6;
  343. unsigned long debugreg7;
  344. /* Fault info: */
  345. unsigned long cr2;
  346. unsigned long trap_no;
  347. unsigned long error_code;
  348. /* floating point and extended processor state */
  349. union thread_xstate *xstate;
  350. #ifdef CONFIG_X86_32
  351. /* Virtual 86 mode info */
  352. struct vm86_struct __user *vm86_info;
  353. unsigned long screen_bitmap;
  354. unsigned long v86flags;
  355. unsigned long v86mask;
  356. unsigned long saved_sp0;
  357. unsigned int saved_fs;
  358. unsigned int saved_gs;
  359. #endif
  360. /* IO permissions: */
  361. unsigned long *io_bitmap_ptr;
  362. unsigned long iopl;
  363. /* Max allowed port in the bitmap, in bytes: */
  364. unsigned io_bitmap_max;
  365. /* MSR_IA32_DEBUGCTLMSR value to switch in if TIF_DEBUGCTLMSR is set. */
  366. unsigned long debugctlmsr;
  367. /* Debug Store - if not 0 points to a DS Save Area configuration;
  368. * goes into MSR_IA32_DS_AREA */
  369. unsigned long ds_area_msr;
  370. };
  371. static inline unsigned long native_get_debugreg(int regno)
  372. {
  373. unsigned long val = 0; /* Damn you, gcc! */
  374. switch (regno) {
  375. case 0:
  376. asm("mov %%db0, %0" :"=r" (val));
  377. break;
  378. case 1:
  379. asm("mov %%db1, %0" :"=r" (val));
  380. break;
  381. case 2:
  382. asm("mov %%db2, %0" :"=r" (val));
  383. break;
  384. case 3:
  385. asm("mov %%db3, %0" :"=r" (val));
  386. break;
  387. case 6:
  388. asm("mov %%db6, %0" :"=r" (val));
  389. break;
  390. case 7:
  391. asm("mov %%db7, %0" :"=r" (val));
  392. break;
  393. default:
  394. BUG();
  395. }
  396. return val;
  397. }
  398. static inline void native_set_debugreg(int regno, unsigned long value)
  399. {
  400. switch (regno) {
  401. case 0:
  402. asm("mov %0, %%db0" ::"r" (value));
  403. break;
  404. case 1:
  405. asm("mov %0, %%db1" ::"r" (value));
  406. break;
  407. case 2:
  408. asm("mov %0, %%db2" ::"r" (value));
  409. break;
  410. case 3:
  411. asm("mov %0, %%db3" ::"r" (value));
  412. break;
  413. case 6:
  414. asm("mov %0, %%db6" ::"r" (value));
  415. break;
  416. case 7:
  417. asm("mov %0, %%db7" ::"r" (value));
  418. break;
  419. default:
  420. BUG();
  421. }
  422. }
  423. /*
  424. * Set IOPL bits in EFLAGS from given mask
  425. */
  426. static inline void native_set_iopl_mask(unsigned mask)
  427. {
  428. #ifdef CONFIG_X86_32
  429. unsigned int reg;
  430. asm volatile ("pushfl;"
  431. "popl %0;"
  432. "andl %1, %0;"
  433. "orl %2, %0;"
  434. "pushl %0;"
  435. "popfl"
  436. : "=&r" (reg)
  437. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  438. #endif
  439. }
  440. static inline void
  441. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  442. {
  443. tss->x86_tss.sp0 = thread->sp0;
  444. #ifdef CONFIG_X86_32
  445. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  446. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  447. tss->x86_tss.ss1 = thread->sysenter_cs;
  448. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  449. }
  450. #endif
  451. }
  452. static inline void native_swapgs(void)
  453. {
  454. #ifdef CONFIG_X86_64
  455. asm volatile("swapgs" ::: "memory");
  456. #endif
  457. }
  458. #ifdef CONFIG_PARAVIRT
  459. #include <asm/paravirt.h>
  460. #else
  461. #define __cpuid native_cpuid
  462. #define paravirt_enabled() 0
  463. /*
  464. * These special macros can be used to get or set a debugging register
  465. */
  466. #define get_debugreg(var, register) \
  467. (var) = native_get_debugreg(register)
  468. #define set_debugreg(value, register) \
  469. native_set_debugreg(register, value)
  470. static inline void load_sp0(struct tss_struct *tss,
  471. struct thread_struct *thread)
  472. {
  473. native_load_sp0(tss, thread);
  474. }
  475. #define set_iopl_mask native_set_iopl_mask
  476. #endif /* CONFIG_PARAVIRT */
  477. /*
  478. * Save the cr4 feature set we're using (ie
  479. * Pentium 4MB enable and PPro Global page
  480. * enable), so that any CPU's that boot up
  481. * after us can get the correct flags.
  482. */
  483. extern unsigned long mmu_cr4_features;
  484. static inline void set_in_cr4(unsigned long mask)
  485. {
  486. unsigned cr4;
  487. mmu_cr4_features |= mask;
  488. cr4 = read_cr4();
  489. cr4 |= mask;
  490. write_cr4(cr4);
  491. }
  492. static inline void clear_in_cr4(unsigned long mask)
  493. {
  494. unsigned cr4;
  495. mmu_cr4_features &= ~mask;
  496. cr4 = read_cr4();
  497. cr4 &= ~mask;
  498. write_cr4(cr4);
  499. }
  500. typedef struct {
  501. unsigned long seg;
  502. } mm_segment_t;
  503. /*
  504. * create a kernel thread without removing it from tasklists
  505. */
  506. extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
  507. /* Free all resources held by a thread. */
  508. extern void release_thread(struct task_struct *);
  509. /* Prepare to copy thread state - unlazy all lazy state */
  510. extern void prepare_to_copy(struct task_struct *tsk);
  511. unsigned long get_wchan(struct task_struct *p);
  512. /*
  513. * Generic CPUID function
  514. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  515. * resulting in stale register contents being returned.
  516. */
  517. static inline void cpuid(unsigned int op,
  518. unsigned int *eax, unsigned int *ebx,
  519. unsigned int *ecx, unsigned int *edx)
  520. {
  521. *eax = op;
  522. *ecx = 0;
  523. __cpuid(eax, ebx, ecx, edx);
  524. }
  525. /* Some CPUID calls want 'count' to be placed in ecx */
  526. static inline void cpuid_count(unsigned int op, int count,
  527. unsigned int *eax, unsigned int *ebx,
  528. unsigned int *ecx, unsigned int *edx)
  529. {
  530. *eax = op;
  531. *ecx = count;
  532. __cpuid(eax, ebx, ecx, edx);
  533. }
  534. /*
  535. * CPUID functions returning a single datum
  536. */
  537. static inline unsigned int cpuid_eax(unsigned int op)
  538. {
  539. unsigned int eax, ebx, ecx, edx;
  540. cpuid(op, &eax, &ebx, &ecx, &edx);
  541. return eax;
  542. }
  543. static inline unsigned int cpuid_ebx(unsigned int op)
  544. {
  545. unsigned int eax, ebx, ecx, edx;
  546. cpuid(op, &eax, &ebx, &ecx, &edx);
  547. return ebx;
  548. }
  549. static inline unsigned int cpuid_ecx(unsigned int op)
  550. {
  551. unsigned int eax, ebx, ecx, edx;
  552. cpuid(op, &eax, &ebx, &ecx, &edx);
  553. return ecx;
  554. }
  555. static inline unsigned int cpuid_edx(unsigned int op)
  556. {
  557. unsigned int eax, ebx, ecx, edx;
  558. cpuid(op, &eax, &ebx, &ecx, &edx);
  559. return edx;
  560. }
  561. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  562. static inline void rep_nop(void)
  563. {
  564. asm volatile("rep; nop" ::: "memory");
  565. }
  566. static inline void cpu_relax(void)
  567. {
  568. rep_nop();
  569. }
  570. /* Stop speculative execution: */
  571. static inline void sync_core(void)
  572. {
  573. int tmp;
  574. asm volatile("cpuid" : "=a" (tmp) : "0" (1)
  575. : "ebx", "ecx", "edx", "memory");
  576. }
  577. static inline void __monitor(const void *eax, unsigned long ecx,
  578. unsigned long edx)
  579. {
  580. /* "monitor %eax, %ecx, %edx;" */
  581. asm volatile(".byte 0x0f, 0x01, 0xc8;"
  582. :: "a" (eax), "c" (ecx), "d"(edx));
  583. }
  584. static inline void __mwait(unsigned long eax, unsigned long ecx)
  585. {
  586. /* "mwait %eax, %ecx;" */
  587. asm volatile(".byte 0x0f, 0x01, 0xc9;"
  588. :: "a" (eax), "c" (ecx));
  589. }
  590. static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
  591. {
  592. trace_hardirqs_on();
  593. /* "mwait %eax, %ecx;" */
  594. asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
  595. :: "a" (eax), "c" (ecx));
  596. }
  597. extern void mwait_idle_with_hints(unsigned long eax, unsigned long ecx);
  598. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  599. extern unsigned long boot_option_idle_override;
  600. extern unsigned long idle_halt;
  601. extern unsigned long idle_nomwait;
  602. extern void enable_sep_cpu(void);
  603. extern int sysenter_setup(void);
  604. /* Defined in head.S */
  605. extern struct desc_ptr early_gdt_descr;
  606. extern void cpu_set_gdt(int);
  607. extern void switch_to_new_gdt(void);
  608. extern void cpu_init(void);
  609. extern void init_gdt(int cpu);
  610. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  611. {
  612. #ifndef CONFIG_X86_DEBUGCTLMSR
  613. if (boot_cpu_data.x86 < 6)
  614. return;
  615. #endif
  616. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  617. }
  618. /*
  619. * from system description table in BIOS. Mostly for MCA use, but
  620. * others may find it useful:
  621. */
  622. extern unsigned int machine_id;
  623. extern unsigned int machine_submodel_id;
  624. extern unsigned int BIOS_revision;
  625. /* Boot loader type from the setup header: */
  626. extern int bootloader_type;
  627. extern char ignore_fpu_irq;
  628. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  629. #define ARCH_HAS_PREFETCHW
  630. #define ARCH_HAS_SPINLOCK_PREFETCH
  631. #ifdef CONFIG_X86_32
  632. # define BASE_PREFETCH ASM_NOP4
  633. # define ARCH_HAS_PREFETCH
  634. #else
  635. # define BASE_PREFETCH "prefetcht0 (%1)"
  636. #endif
  637. /*
  638. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  639. *
  640. * It's not worth to care about 3dnow prefetches for the K6
  641. * because they are microcoded there and very slow.
  642. */
  643. static inline void prefetch(const void *x)
  644. {
  645. alternative_input(BASE_PREFETCH,
  646. "prefetchnta (%1)",
  647. X86_FEATURE_XMM,
  648. "r" (x));
  649. }
  650. /*
  651. * 3dnow prefetch to get an exclusive cache line.
  652. * Useful for spinlocks to avoid one state transition in the
  653. * cache coherency protocol:
  654. */
  655. static inline void prefetchw(const void *x)
  656. {
  657. alternative_input(BASE_PREFETCH,
  658. "prefetchw (%1)",
  659. X86_FEATURE_3DNOW,
  660. "r" (x));
  661. }
  662. static inline void spin_lock_prefetch(const void *x)
  663. {
  664. prefetchw(x);
  665. }
  666. #ifdef CONFIG_X86_32
  667. /*
  668. * User space process size: 3GB (default).
  669. */
  670. #define TASK_SIZE PAGE_OFFSET
  671. #define STACK_TOP TASK_SIZE
  672. #define STACK_TOP_MAX STACK_TOP
  673. #define INIT_THREAD { \
  674. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  675. .vm86_info = NULL, \
  676. .sysenter_cs = __KERNEL_CS, \
  677. .io_bitmap_ptr = NULL, \
  678. .fs = __KERNEL_PERCPU, \
  679. }
  680. /*
  681. * Note that the .io_bitmap member must be extra-big. This is because
  682. * the CPU will access an additional byte beyond the end of the IO
  683. * permission bitmap. The extra byte must be all 1 bits, and must
  684. * be within the limit.
  685. */
  686. #define INIT_TSS { \
  687. .x86_tss = { \
  688. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  689. .ss0 = __KERNEL_DS, \
  690. .ss1 = __KERNEL_CS, \
  691. .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
  692. }, \
  693. .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
  694. }
  695. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  696. #define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
  697. #define KSTK_TOP(info) \
  698. ({ \
  699. unsigned long *__ptr = (unsigned long *)(info); \
  700. (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
  701. })
  702. /*
  703. * The below -8 is to reserve 8 bytes on top of the ring0 stack.
  704. * This is necessary to guarantee that the entire "struct pt_regs"
  705. * is accessable even if the CPU haven't stored the SS/ESP registers
  706. * on the stack (interrupt gate does not save these registers
  707. * when switching to the same priv ring).
  708. * Therefore beware: accessing the ss/esp fields of the
  709. * "struct pt_regs" is possible, but they may contain the
  710. * completely wrong values.
  711. */
  712. #define task_pt_regs(task) \
  713. ({ \
  714. struct pt_regs *__regs__; \
  715. __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
  716. __regs__ - 1; \
  717. })
  718. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  719. #else
  720. /*
  721. * User space process size. 47bits minus one guard page.
  722. */
  723. #define TASK_SIZE64 ((1UL << 47) - PAGE_SIZE)
  724. /* This decides where the kernel will search for a free chunk of vm
  725. * space during mmap's.
  726. */
  727. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  728. 0xc0000000 : 0xFFFFe000)
  729. #define TASK_SIZE (test_thread_flag(TIF_IA32) ? \
  730. IA32_PAGE_OFFSET : TASK_SIZE64)
  731. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_IA32)) ? \
  732. IA32_PAGE_OFFSET : TASK_SIZE64)
  733. #define STACK_TOP TASK_SIZE
  734. #define STACK_TOP_MAX TASK_SIZE64
  735. #define INIT_THREAD { \
  736. .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  737. }
  738. #define INIT_TSS { \
  739. .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  740. }
  741. /*
  742. * Return saved PC of a blocked thread.
  743. * What is this good for? it will be always the scheduler or ret_from_fork.
  744. */
  745. #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
  746. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  747. #define KSTK_ESP(tsk) -1 /* sorry. doesn't work for syscall. */
  748. #endif /* CONFIG_X86_64 */
  749. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  750. unsigned long new_sp);
  751. /*
  752. * This decides where the kernel will search for a free chunk of vm
  753. * space during mmap's.
  754. */
  755. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
  756. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  757. /* Get/set a process' ability to use the timestamp counter instruction */
  758. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  759. #define SET_TSC_CTL(val) set_tsc_mode((val))
  760. extern int get_tsc_mode(unsigned long adr);
  761. extern int set_tsc_mode(unsigned int val);
  762. #endif