sh_eth.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299
  1. /*
  2. * SuperH Ethernet device driver
  3. *
  4. * Copyright (C) 2006-2008 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008 Renesas Solutions Corp.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program; if not, write to the Free Software Foundation, Inc.,
  17. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  18. *
  19. * The full GNU General Public License is included in this distribution in
  20. * the file called "COPYING".
  21. */
  22. #include <linux/version.h>
  23. #include <linux/init.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/delay.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/mdio-bitbang.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/phy.h>
  31. #include <linux/cache.h>
  32. #include <linux/io.h>
  33. #include "sh_eth.h"
  34. /*
  35. * Program the hardware MAC address from dev->dev_addr.
  36. */
  37. static void update_mac_address(struct net_device *ndev)
  38. {
  39. u32 ioaddr = ndev->base_addr;
  40. ctrl_outl((ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  41. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]),
  42. ioaddr + MAHR);
  43. ctrl_outl((ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]),
  44. ioaddr + MALR);
  45. }
  46. /*
  47. * Get MAC address from SuperH MAC address register
  48. *
  49. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  50. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  51. * When you want use this device, you must set MAC address in bootloader.
  52. *
  53. */
  54. static void read_mac_address(struct net_device *ndev)
  55. {
  56. u32 ioaddr = ndev->base_addr;
  57. ndev->dev_addr[0] = (ctrl_inl(ioaddr + MAHR) >> 24);
  58. ndev->dev_addr[1] = (ctrl_inl(ioaddr + MAHR) >> 16) & 0xFF;
  59. ndev->dev_addr[2] = (ctrl_inl(ioaddr + MAHR) >> 8) & 0xFF;
  60. ndev->dev_addr[3] = (ctrl_inl(ioaddr + MAHR) & 0xFF);
  61. ndev->dev_addr[4] = (ctrl_inl(ioaddr + MALR) >> 8) & 0xFF;
  62. ndev->dev_addr[5] = (ctrl_inl(ioaddr + MALR) & 0xFF);
  63. }
  64. struct bb_info {
  65. struct mdiobb_ctrl ctrl;
  66. u32 addr;
  67. u32 mmd_msk;/* MMD */
  68. u32 mdo_msk;
  69. u32 mdi_msk;
  70. u32 mdc_msk;
  71. };
  72. /* PHY bit set */
  73. static void bb_set(u32 addr, u32 msk)
  74. {
  75. ctrl_outl(ctrl_inl(addr) | msk, addr);
  76. }
  77. /* PHY bit clear */
  78. static void bb_clr(u32 addr, u32 msk)
  79. {
  80. ctrl_outl((ctrl_inl(addr) & ~msk), addr);
  81. }
  82. /* PHY bit read */
  83. static int bb_read(u32 addr, u32 msk)
  84. {
  85. return (ctrl_inl(addr) & msk) != 0;
  86. }
  87. /* Data I/O pin control */
  88. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  89. {
  90. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  91. if (bit)
  92. bb_set(bitbang->addr, bitbang->mmd_msk);
  93. else
  94. bb_clr(bitbang->addr, bitbang->mmd_msk);
  95. }
  96. /* Set bit data*/
  97. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  98. {
  99. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  100. if (bit)
  101. bb_set(bitbang->addr, bitbang->mdo_msk);
  102. else
  103. bb_clr(bitbang->addr, bitbang->mdo_msk);
  104. }
  105. /* Get bit data*/
  106. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  107. {
  108. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  109. return bb_read(bitbang->addr, bitbang->mdi_msk);
  110. }
  111. /* MDC pin control */
  112. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  113. {
  114. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  115. if (bit)
  116. bb_set(bitbang->addr, bitbang->mdc_msk);
  117. else
  118. bb_clr(bitbang->addr, bitbang->mdc_msk);
  119. }
  120. /* mdio bus control struct */
  121. static struct mdiobb_ops bb_ops = {
  122. .owner = THIS_MODULE,
  123. .set_mdc = sh_mdc_ctrl,
  124. .set_mdio_dir = sh_mmd_ctrl,
  125. .set_mdio_data = sh_set_mdio,
  126. .get_mdio_data = sh_get_mdio,
  127. };
  128. /* Chip Reset */
  129. static void sh_eth_reset(struct net_device *ndev)
  130. {
  131. u32 ioaddr = ndev->base_addr;
  132. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  133. int cnt = 100;
  134. ctrl_outl(EDSR_ENALL, ioaddr + EDSR);
  135. ctrl_outl(ctrl_inl(ioaddr + EDMR) | EDMR_SRST, ioaddr + EDMR);
  136. while (cnt > 0) {
  137. if (!(ctrl_inl(ioaddr + EDMR) & 0x3))
  138. break;
  139. mdelay(1);
  140. cnt--;
  141. }
  142. if (cnt < 0)
  143. printk(KERN_ERR "Device reset fail\n");
  144. /* Table Init */
  145. ctrl_outl(0x0, ioaddr + TDLAR);
  146. ctrl_outl(0x0, ioaddr + TDFAR);
  147. ctrl_outl(0x0, ioaddr + TDFXR);
  148. ctrl_outl(0x0, ioaddr + TDFFR);
  149. ctrl_outl(0x0, ioaddr + RDLAR);
  150. ctrl_outl(0x0, ioaddr + RDFAR);
  151. ctrl_outl(0x0, ioaddr + RDFXR);
  152. ctrl_outl(0x0, ioaddr + RDFFR);
  153. #else
  154. ctrl_outl(ctrl_inl(ioaddr + EDMR) | EDMR_SRST, ioaddr + EDMR);
  155. mdelay(3);
  156. ctrl_outl(ctrl_inl(ioaddr + EDMR) & ~EDMR_SRST, ioaddr + EDMR);
  157. #endif
  158. }
  159. /* free skb and descriptor buffer */
  160. static void sh_eth_ring_free(struct net_device *ndev)
  161. {
  162. struct sh_eth_private *mdp = netdev_priv(ndev);
  163. int i;
  164. /* Free Rx skb ringbuffer */
  165. if (mdp->rx_skbuff) {
  166. for (i = 0; i < RX_RING_SIZE; i++) {
  167. if (mdp->rx_skbuff[i])
  168. dev_kfree_skb(mdp->rx_skbuff[i]);
  169. }
  170. }
  171. kfree(mdp->rx_skbuff);
  172. /* Free Tx skb ringbuffer */
  173. if (mdp->tx_skbuff) {
  174. for (i = 0; i < TX_RING_SIZE; i++) {
  175. if (mdp->tx_skbuff[i])
  176. dev_kfree_skb(mdp->tx_skbuff[i]);
  177. }
  178. }
  179. kfree(mdp->tx_skbuff);
  180. }
  181. /* format skb and descriptor buffer */
  182. static void sh_eth_ring_format(struct net_device *ndev)
  183. {
  184. u32 ioaddr = ndev->base_addr, reserve = 0;
  185. struct sh_eth_private *mdp = netdev_priv(ndev);
  186. int i;
  187. struct sk_buff *skb;
  188. struct sh_eth_rxdesc *rxdesc = NULL;
  189. struct sh_eth_txdesc *txdesc = NULL;
  190. int rx_ringsize = sizeof(*rxdesc) * RX_RING_SIZE;
  191. int tx_ringsize = sizeof(*txdesc) * TX_RING_SIZE;
  192. mdp->cur_rx = mdp->cur_tx = 0;
  193. mdp->dirty_rx = mdp->dirty_tx = 0;
  194. memset(mdp->rx_ring, 0, rx_ringsize);
  195. /* build Rx ring buffer */
  196. for (i = 0; i < RX_RING_SIZE; i++) {
  197. /* skb */
  198. mdp->rx_skbuff[i] = NULL;
  199. skb = dev_alloc_skb(mdp->rx_buf_sz);
  200. mdp->rx_skbuff[i] = skb;
  201. if (skb == NULL)
  202. break;
  203. skb->dev = ndev; /* Mark as being used by this device. */
  204. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  205. reserve = SH7763_SKB_ALIGN
  206. - ((uint32_t)skb->data & (SH7763_SKB_ALIGN-1));
  207. if (reserve)
  208. skb_reserve(skb, reserve);
  209. #else
  210. skb_reserve(skb, RX_OFFSET);
  211. #endif
  212. /* RX descriptor */
  213. rxdesc = &mdp->rx_ring[i];
  214. rxdesc->addr = (u32)skb->data & ~0x3UL;
  215. rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
  216. /* The size of the buffer is 16 byte boundary. */
  217. rxdesc->buffer_length = (mdp->rx_buf_sz + 16) & ~0x0F;
  218. /* Rx descriptor address set */
  219. if (i == 0) {
  220. ctrl_outl((u32)rxdesc, ioaddr + RDLAR);
  221. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  222. ctrl_outl((u32)rxdesc, ioaddr + RDFAR);
  223. #endif
  224. }
  225. }
  226. /* Rx descriptor address set */
  227. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  228. ctrl_outl((u32)rxdesc, ioaddr + RDFXR);
  229. ctrl_outl(0x1, ioaddr + RDFFR);
  230. #endif
  231. mdp->dirty_rx = (u32) (i - RX_RING_SIZE);
  232. /* Mark the last entry as wrapping the ring. */
  233. rxdesc->status |= cpu_to_le32(RD_RDEL);
  234. memset(mdp->tx_ring, 0, tx_ringsize);
  235. /* build Tx ring buffer */
  236. for (i = 0; i < TX_RING_SIZE; i++) {
  237. mdp->tx_skbuff[i] = NULL;
  238. txdesc = &mdp->tx_ring[i];
  239. txdesc->status = cpu_to_le32(TD_TFP);
  240. txdesc->buffer_length = 0;
  241. if (i == 0) {
  242. /* Rx descriptor address set */
  243. ctrl_outl((u32)txdesc, ioaddr + TDLAR);
  244. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  245. ctrl_outl((u32)txdesc, ioaddr + TDFAR);
  246. #endif
  247. }
  248. }
  249. /* Rx descriptor address set */
  250. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  251. ctrl_outl((u32)txdesc, ioaddr + TDFXR);
  252. ctrl_outl(0x1, ioaddr + TDFFR);
  253. #endif
  254. txdesc->status |= cpu_to_le32(TD_TDLE);
  255. }
  256. /* Get skb and descriptor buffer */
  257. static int sh_eth_ring_init(struct net_device *ndev)
  258. {
  259. struct sh_eth_private *mdp = netdev_priv(ndev);
  260. int rx_ringsize, tx_ringsize, ret = 0;
  261. /*
  262. * +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  263. * card needs room to do 8 byte alignment, +2 so we can reserve
  264. * the first 2 bytes, and +16 gets room for the status word from the
  265. * card.
  266. */
  267. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  268. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  269. /* Allocate RX and TX skb rings */
  270. mdp->rx_skbuff = kmalloc(sizeof(*mdp->rx_skbuff) * RX_RING_SIZE,
  271. GFP_KERNEL);
  272. if (!mdp->rx_skbuff) {
  273. printk(KERN_ERR "%s: Cannot allocate Rx skb\n", ndev->name);
  274. ret = -ENOMEM;
  275. return ret;
  276. }
  277. mdp->tx_skbuff = kmalloc(sizeof(*mdp->tx_skbuff) * TX_RING_SIZE,
  278. GFP_KERNEL);
  279. if (!mdp->tx_skbuff) {
  280. printk(KERN_ERR "%s: Cannot allocate Tx skb\n", ndev->name);
  281. ret = -ENOMEM;
  282. goto skb_ring_free;
  283. }
  284. /* Allocate all Rx descriptors. */
  285. rx_ringsize = sizeof(struct sh_eth_rxdesc) * RX_RING_SIZE;
  286. mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
  287. GFP_KERNEL);
  288. if (!mdp->rx_ring) {
  289. printk(KERN_ERR "%s: Cannot allocate Rx Ring (size %d bytes)\n",
  290. ndev->name, rx_ringsize);
  291. ret = -ENOMEM;
  292. goto desc_ring_free;
  293. }
  294. mdp->dirty_rx = 0;
  295. /* Allocate all Tx descriptors. */
  296. tx_ringsize = sizeof(struct sh_eth_txdesc) * TX_RING_SIZE;
  297. mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
  298. GFP_KERNEL);
  299. if (!mdp->tx_ring) {
  300. printk(KERN_ERR "%s: Cannot allocate Tx Ring (size %d bytes)\n",
  301. ndev->name, tx_ringsize);
  302. ret = -ENOMEM;
  303. goto desc_ring_free;
  304. }
  305. return ret;
  306. desc_ring_free:
  307. /* free DMA buffer */
  308. dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
  309. skb_ring_free:
  310. /* Free Rx and Tx skb ring buffer */
  311. sh_eth_ring_free(ndev);
  312. return ret;
  313. }
  314. static int sh_eth_dev_init(struct net_device *ndev)
  315. {
  316. int ret = 0;
  317. struct sh_eth_private *mdp = netdev_priv(ndev);
  318. u32 ioaddr = ndev->base_addr;
  319. u_int32_t rx_int_var, tx_int_var;
  320. u32 val;
  321. /* Soft Reset */
  322. sh_eth_reset(ndev);
  323. /* Descriptor format */
  324. sh_eth_ring_format(ndev);
  325. ctrl_outl(RPADIR_INIT, ioaddr + RPADIR);
  326. /* all sh_eth int mask */
  327. ctrl_outl(0, ioaddr + EESIPR);
  328. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  329. ctrl_outl(EDMR_EL, ioaddr + EDMR);
  330. #else
  331. ctrl_outl(0, ioaddr + EDMR); /* Endian change */
  332. #endif
  333. /* FIFO size set */
  334. ctrl_outl((FIFO_SIZE_T | FIFO_SIZE_R), ioaddr + FDR);
  335. ctrl_outl(0, ioaddr + TFTR);
  336. /* Frame recv control */
  337. ctrl_outl(0, ioaddr + RMCR);
  338. rx_int_var = mdp->rx_int_var = DESC_I_RINT8 | DESC_I_RINT5;
  339. tx_int_var = mdp->tx_int_var = DESC_I_TINT2;
  340. ctrl_outl(rx_int_var | tx_int_var, ioaddr + TRSCER);
  341. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  342. /* Burst sycle set */
  343. ctrl_outl(0x800, ioaddr + BCULR);
  344. #endif
  345. ctrl_outl((FIFO_F_D_RFF | FIFO_F_D_RFD), ioaddr + FCFTR);
  346. #if !defined(CONFIG_CPU_SUBTYPE_SH7763)
  347. ctrl_outl(0, ioaddr + TRIMD);
  348. #endif
  349. /* Recv frame limit set register */
  350. ctrl_outl(RFLR_VALUE, ioaddr + RFLR);
  351. ctrl_outl(ctrl_inl(ioaddr + EESR), ioaddr + EESR);
  352. ctrl_outl((DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff), ioaddr + EESIPR);
  353. /* PAUSE Prohibition */
  354. val = (ctrl_inl(ioaddr + ECMR) & ECMR_DM) |
  355. ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
  356. ctrl_outl(val, ioaddr + ECMR);
  357. /* E-MAC Status Register clear */
  358. ctrl_outl(ECSR_INIT, ioaddr + ECSR);
  359. /* E-MAC Interrupt Enable register */
  360. ctrl_outl(ECSIPR_INIT, ioaddr + ECSIPR);
  361. /* Set MAC address */
  362. update_mac_address(ndev);
  363. /* mask reset */
  364. #if defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7763)
  365. ctrl_outl(APR_AP, ioaddr + APR);
  366. ctrl_outl(MPR_MP, ioaddr + MPR);
  367. ctrl_outl(TPAUSER_UNLIMITED, ioaddr + TPAUSER);
  368. #endif
  369. #if defined(CONFIG_CPU_SUBTYPE_SH7710)
  370. ctrl_outl(BCFR_UNLIMITED, ioaddr + BCFR);
  371. #endif
  372. /* Setting the Rx mode will start the Rx process. */
  373. ctrl_outl(EDRRR_R, ioaddr + EDRRR);
  374. netif_start_queue(ndev);
  375. return ret;
  376. }
  377. /* free Tx skb function */
  378. static int sh_eth_txfree(struct net_device *ndev)
  379. {
  380. struct sh_eth_private *mdp = netdev_priv(ndev);
  381. struct sh_eth_txdesc *txdesc;
  382. int freeNum = 0;
  383. int entry = 0;
  384. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  385. entry = mdp->dirty_tx % TX_RING_SIZE;
  386. txdesc = &mdp->tx_ring[entry];
  387. if (txdesc->status & cpu_to_le32(TD_TACT))
  388. break;
  389. /* Free the original skb. */
  390. if (mdp->tx_skbuff[entry]) {
  391. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  392. mdp->tx_skbuff[entry] = NULL;
  393. freeNum++;
  394. }
  395. txdesc->status = cpu_to_le32(TD_TFP);
  396. if (entry >= TX_RING_SIZE - 1)
  397. txdesc->status |= cpu_to_le32(TD_TDLE);
  398. mdp->stats.tx_packets++;
  399. mdp->stats.tx_bytes += txdesc->buffer_length;
  400. }
  401. return freeNum;
  402. }
  403. /* Packet receive function */
  404. static int sh_eth_rx(struct net_device *ndev)
  405. {
  406. struct sh_eth_private *mdp = netdev_priv(ndev);
  407. struct sh_eth_rxdesc *rxdesc;
  408. int entry = mdp->cur_rx % RX_RING_SIZE;
  409. int boguscnt = (mdp->dirty_rx + RX_RING_SIZE) - mdp->cur_rx;
  410. struct sk_buff *skb;
  411. u16 pkt_len = 0;
  412. u32 desc_status, reserve = 0;
  413. rxdesc = &mdp->rx_ring[entry];
  414. while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
  415. desc_status = le32_to_cpu(rxdesc->status);
  416. pkt_len = rxdesc->frame_length;
  417. if (--boguscnt < 0)
  418. break;
  419. if (!(desc_status & RDFEND))
  420. mdp->stats.rx_length_errors++;
  421. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  422. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  423. mdp->stats.rx_errors++;
  424. if (desc_status & RD_RFS1)
  425. mdp->stats.rx_crc_errors++;
  426. if (desc_status & RD_RFS2)
  427. mdp->stats.rx_frame_errors++;
  428. if (desc_status & RD_RFS3)
  429. mdp->stats.rx_length_errors++;
  430. if (desc_status & RD_RFS4)
  431. mdp->stats.rx_length_errors++;
  432. if (desc_status & RD_RFS6)
  433. mdp->stats.rx_missed_errors++;
  434. if (desc_status & RD_RFS10)
  435. mdp->stats.rx_over_errors++;
  436. } else {
  437. swaps((char *)(rxdesc->addr & ~0x3), pkt_len + 2);
  438. skb = mdp->rx_skbuff[entry];
  439. mdp->rx_skbuff[entry] = NULL;
  440. skb_put(skb, pkt_len);
  441. skb->protocol = eth_type_trans(skb, ndev);
  442. netif_rx(skb);
  443. ndev->last_rx = jiffies;
  444. mdp->stats.rx_packets++;
  445. mdp->stats.rx_bytes += pkt_len;
  446. }
  447. rxdesc->status |= cpu_to_le32(RD_RACT);
  448. entry = (++mdp->cur_rx) % RX_RING_SIZE;
  449. }
  450. /* Refill the Rx ring buffers. */
  451. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  452. entry = mdp->dirty_rx % RX_RING_SIZE;
  453. rxdesc = &mdp->rx_ring[entry];
  454. /* The size of the buffer is 16 byte boundary. */
  455. rxdesc->buffer_length = (mdp->rx_buf_sz + 16) & ~0x0F;
  456. if (mdp->rx_skbuff[entry] == NULL) {
  457. skb = dev_alloc_skb(mdp->rx_buf_sz);
  458. mdp->rx_skbuff[entry] = skb;
  459. if (skb == NULL)
  460. break; /* Better luck next round. */
  461. skb->dev = ndev;
  462. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  463. reserve = SH7763_SKB_ALIGN
  464. - ((uint32_t)skb->data & (SH7763_SKB_ALIGN-1));
  465. if (reserve)
  466. skb_reserve(skb, reserve);
  467. #else
  468. skb_reserve(skb, RX_OFFSET);
  469. #endif
  470. skb->ip_summed = CHECKSUM_NONE;
  471. rxdesc->addr = (u32)skb->data & ~0x3UL;
  472. }
  473. if (entry >= RX_RING_SIZE - 1)
  474. rxdesc->status |=
  475. cpu_to_le32(RD_RACT | RD_RFP | RD_RDEL);
  476. else
  477. rxdesc->status |=
  478. cpu_to_le32(RD_RACT | RD_RFP);
  479. }
  480. /* Restart Rx engine if stopped. */
  481. /* If we don't need to check status, don't. -KDU */
  482. if (!(ctrl_inl(ndev->base_addr + EDRRR) & EDRRR_R))
  483. ctrl_outl(EDRRR_R, ndev->base_addr + EDRRR);
  484. return 0;
  485. }
  486. /* error control function */
  487. static void sh_eth_error(struct net_device *ndev, int intr_status)
  488. {
  489. struct sh_eth_private *mdp = netdev_priv(ndev);
  490. u32 ioaddr = ndev->base_addr;
  491. u32 felic_stat;
  492. if (intr_status & EESR_ECI) {
  493. felic_stat = ctrl_inl(ioaddr + ECSR);
  494. ctrl_outl(felic_stat, ioaddr + ECSR); /* clear int */
  495. if (felic_stat & ECSR_ICD)
  496. mdp->stats.tx_carrier_errors++;
  497. if (felic_stat & ECSR_LCHNG) {
  498. /* Link Changed */
  499. u32 link_stat = (ctrl_inl(ioaddr + PSR));
  500. if (!(link_stat & PHY_ST_LINK)) {
  501. /* Link Down : disable tx and rx */
  502. ctrl_outl(ctrl_inl(ioaddr + ECMR) &
  503. ~(ECMR_RE | ECMR_TE), ioaddr + ECMR);
  504. } else {
  505. /* Link Up */
  506. ctrl_outl(ctrl_inl(ioaddr + EESIPR) &
  507. ~DMAC_M_ECI, ioaddr + EESIPR);
  508. /*clear int */
  509. ctrl_outl(ctrl_inl(ioaddr + ECSR),
  510. ioaddr + ECSR);
  511. ctrl_outl(ctrl_inl(ioaddr + EESIPR) |
  512. DMAC_M_ECI, ioaddr + EESIPR);
  513. /* enable tx and rx */
  514. ctrl_outl(ctrl_inl(ioaddr + ECMR) |
  515. (ECMR_RE | ECMR_TE), ioaddr + ECMR);
  516. }
  517. }
  518. }
  519. if (intr_status & EESR_TWB) {
  520. /* Write buck end. unused write back interrupt */
  521. if (intr_status & EESR_TABT) /* Transmit Abort int */
  522. mdp->stats.tx_aborted_errors++;
  523. }
  524. if (intr_status & EESR_RABT) {
  525. /* Receive Abort int */
  526. if (intr_status & EESR_RFRMER) {
  527. /* Receive Frame Overflow int */
  528. mdp->stats.rx_frame_errors++;
  529. printk(KERN_ERR "Receive Frame Overflow\n");
  530. }
  531. }
  532. #if !defined(CONFIG_CPU_SUBTYPE_SH7763)
  533. if (intr_status & EESR_ADE) {
  534. if (intr_status & EESR_TDE) {
  535. if (intr_status & EESR_TFE)
  536. mdp->stats.tx_fifo_errors++;
  537. }
  538. }
  539. #endif
  540. if (intr_status & EESR_RDE) {
  541. /* Receive Descriptor Empty int */
  542. mdp->stats.rx_over_errors++;
  543. if (ctrl_inl(ioaddr + EDRRR) ^ EDRRR_R)
  544. ctrl_outl(EDRRR_R, ioaddr + EDRRR);
  545. printk(KERN_ERR "Receive Descriptor Empty\n");
  546. }
  547. if (intr_status & EESR_RFE) {
  548. /* Receive FIFO Overflow int */
  549. mdp->stats.rx_fifo_errors++;
  550. printk(KERN_ERR "Receive FIFO Overflow\n");
  551. }
  552. if (intr_status & (EESR_TWB | EESR_TABT |
  553. #if !defined(CONFIG_CPU_SUBTYPE_SH7763)
  554. EESR_ADE |
  555. #endif
  556. EESR_TDE | EESR_TFE)) {
  557. /* Tx error */
  558. u32 edtrr = ctrl_inl(ndev->base_addr + EDTRR);
  559. /* dmesg */
  560. printk(KERN_ERR "%s:TX error. status=%8.8x cur_tx=%8.8x ",
  561. ndev->name, intr_status, mdp->cur_tx);
  562. printk(KERN_ERR "dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  563. mdp->dirty_tx, (u32) ndev->state, edtrr);
  564. /* dirty buffer free */
  565. sh_eth_txfree(ndev);
  566. /* SH7712 BUG */
  567. if (edtrr ^ EDTRR_TRNS) {
  568. /* tx dma start */
  569. ctrl_outl(EDTRR_TRNS, ndev->base_addr + EDTRR);
  570. }
  571. /* wakeup */
  572. netif_wake_queue(ndev);
  573. }
  574. }
  575. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  576. {
  577. struct net_device *ndev = netdev;
  578. struct sh_eth_private *mdp = netdev_priv(ndev);
  579. u32 ioaddr, boguscnt = RX_RING_SIZE;
  580. u32 intr_status = 0;
  581. ioaddr = ndev->base_addr;
  582. spin_lock(&mdp->lock);
  583. /* Get interrpt stat */
  584. intr_status = ctrl_inl(ioaddr + EESR);
  585. /* Clear interrupt */
  586. ctrl_outl(intr_status, ioaddr + EESR);
  587. if (intr_status & (EESR_FRC | /* Frame recv*/
  588. EESR_RMAF | /* Multi cast address recv*/
  589. EESR_RRF | /* Bit frame recv */
  590. EESR_RTLF | /* Long frame recv*/
  591. EESR_RTSF | /* short frame recv */
  592. EESR_PRE | /* PHY-LSI recv error */
  593. EESR_CERF)){ /* recv frame CRC error */
  594. sh_eth_rx(ndev);
  595. }
  596. /* Tx Check */
  597. if (intr_status & TX_CHECK) {
  598. sh_eth_txfree(ndev);
  599. netif_wake_queue(ndev);
  600. }
  601. if (intr_status & EESR_ERR_CHECK)
  602. sh_eth_error(ndev, intr_status);
  603. if (--boguscnt < 0) {
  604. printk(KERN_WARNING
  605. "%s: Too much work at interrupt, status=0x%4.4x.\n",
  606. ndev->name, intr_status);
  607. }
  608. spin_unlock(&mdp->lock);
  609. return IRQ_HANDLED;
  610. }
  611. static void sh_eth_timer(unsigned long data)
  612. {
  613. struct net_device *ndev = (struct net_device *)data;
  614. struct sh_eth_private *mdp = netdev_priv(ndev);
  615. mod_timer(&mdp->timer, jiffies + (10 * HZ));
  616. }
  617. /* PHY state control function */
  618. static void sh_eth_adjust_link(struct net_device *ndev)
  619. {
  620. struct sh_eth_private *mdp = netdev_priv(ndev);
  621. struct phy_device *phydev = mdp->phydev;
  622. u32 ioaddr = ndev->base_addr;
  623. int new_state = 0;
  624. if (phydev->link != PHY_DOWN) {
  625. if (phydev->duplex != mdp->duplex) {
  626. new_state = 1;
  627. mdp->duplex = phydev->duplex;
  628. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  629. if (mdp->duplex) { /* FULL */
  630. ctrl_outl(ctrl_inl(ioaddr + ECMR) | ECMR_DM,
  631. ioaddr + ECMR);
  632. } else { /* Half */
  633. ctrl_outl(ctrl_inl(ioaddr + ECMR) & ~ECMR_DM,
  634. ioaddr + ECMR);
  635. }
  636. #endif
  637. }
  638. if (phydev->speed != mdp->speed) {
  639. new_state = 1;
  640. mdp->speed = phydev->speed;
  641. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  642. switch (mdp->speed) {
  643. case 10: /* 10BASE */
  644. ctrl_outl(GECMR_10, ioaddr + GECMR); break;
  645. case 100:/* 100BASE */
  646. ctrl_outl(GECMR_100, ioaddr + GECMR); break;
  647. case 1000: /* 1000BASE */
  648. ctrl_outl(GECMR_1000, ioaddr + GECMR); break;
  649. default:
  650. break;
  651. }
  652. #endif
  653. }
  654. if (mdp->link == PHY_DOWN) {
  655. ctrl_outl((ctrl_inl(ioaddr + ECMR) & ~ECMR_TXF)
  656. | ECMR_DM, ioaddr + ECMR);
  657. new_state = 1;
  658. mdp->link = phydev->link;
  659. }
  660. } else if (mdp->link) {
  661. new_state = 1;
  662. mdp->link = PHY_DOWN;
  663. mdp->speed = 0;
  664. mdp->duplex = -1;
  665. }
  666. if (new_state)
  667. phy_print_status(phydev);
  668. }
  669. /* PHY init function */
  670. static int sh_eth_phy_init(struct net_device *ndev)
  671. {
  672. struct sh_eth_private *mdp = netdev_priv(ndev);
  673. char phy_id[BUS_ID_SIZE];
  674. struct phy_device *phydev = NULL;
  675. snprintf(phy_id, BUS_ID_SIZE, PHY_ID_FMT,
  676. mdp->mii_bus->id , mdp->phy_id);
  677. mdp->link = PHY_DOWN;
  678. mdp->speed = 0;
  679. mdp->duplex = -1;
  680. /* Try connect to PHY */
  681. phydev = phy_connect(ndev, phy_id, &sh_eth_adjust_link,
  682. 0, PHY_INTERFACE_MODE_MII);
  683. if (IS_ERR(phydev)) {
  684. dev_err(&ndev->dev, "phy_connect failed\n");
  685. return PTR_ERR(phydev);
  686. }
  687. dev_info(&ndev->dev, "attached phy %i to driver %s\n",
  688. phydev->addr, phydev->drv->name);
  689. mdp->phydev = phydev;
  690. return 0;
  691. }
  692. /* PHY control start function */
  693. static int sh_eth_phy_start(struct net_device *ndev)
  694. {
  695. struct sh_eth_private *mdp = netdev_priv(ndev);
  696. int ret;
  697. ret = sh_eth_phy_init(ndev);
  698. if (ret)
  699. return ret;
  700. /* reset phy - this also wakes it from PDOWN */
  701. phy_write(mdp->phydev, MII_BMCR, BMCR_RESET);
  702. phy_start(mdp->phydev);
  703. return 0;
  704. }
  705. /* network device open function */
  706. static int sh_eth_open(struct net_device *ndev)
  707. {
  708. int ret = 0;
  709. struct sh_eth_private *mdp = netdev_priv(ndev);
  710. ret = request_irq(ndev->irq, &sh_eth_interrupt, 0, ndev->name, ndev);
  711. if (ret) {
  712. printk(KERN_ERR "Can not assign IRQ number to %s\n", CARDNAME);
  713. return ret;
  714. }
  715. /* Descriptor set */
  716. ret = sh_eth_ring_init(ndev);
  717. if (ret)
  718. goto out_free_irq;
  719. /* device init */
  720. ret = sh_eth_dev_init(ndev);
  721. if (ret)
  722. goto out_free_irq;
  723. /* PHY control start*/
  724. ret = sh_eth_phy_start(ndev);
  725. if (ret)
  726. goto out_free_irq;
  727. /* Set the timer to check for link beat. */
  728. init_timer(&mdp->timer);
  729. mdp->timer.expires = (jiffies + (24 * HZ)) / 10;/* 2.4 sec. */
  730. setup_timer(&mdp->timer, sh_eth_timer, (unsigned long)ndev);
  731. return ret;
  732. out_free_irq:
  733. free_irq(ndev->irq, ndev);
  734. return ret;
  735. }
  736. /* Timeout function */
  737. static void sh_eth_tx_timeout(struct net_device *ndev)
  738. {
  739. struct sh_eth_private *mdp = netdev_priv(ndev);
  740. u32 ioaddr = ndev->base_addr;
  741. struct sh_eth_rxdesc *rxdesc;
  742. int i;
  743. netif_stop_queue(ndev);
  744. /* worning message out. */
  745. printk(KERN_WARNING "%s: transmit timed out, status %8.8x,"
  746. " resetting...\n", ndev->name, (int)ctrl_inl(ioaddr + EESR));
  747. /* tx_errors count up */
  748. mdp->stats.tx_errors++;
  749. /* timer off */
  750. del_timer_sync(&mdp->timer);
  751. /* Free all the skbuffs in the Rx queue. */
  752. for (i = 0; i < RX_RING_SIZE; i++) {
  753. rxdesc = &mdp->rx_ring[i];
  754. rxdesc->status = 0;
  755. rxdesc->addr = 0xBADF00D0;
  756. if (mdp->rx_skbuff[i])
  757. dev_kfree_skb(mdp->rx_skbuff[i]);
  758. mdp->rx_skbuff[i] = NULL;
  759. }
  760. for (i = 0; i < TX_RING_SIZE; i++) {
  761. if (mdp->tx_skbuff[i])
  762. dev_kfree_skb(mdp->tx_skbuff[i]);
  763. mdp->tx_skbuff[i] = NULL;
  764. }
  765. /* device init */
  766. sh_eth_dev_init(ndev);
  767. /* timer on */
  768. mdp->timer.expires = (jiffies + (24 * HZ)) / 10;/* 2.4 sec. */
  769. add_timer(&mdp->timer);
  770. }
  771. /* Packet transmit function */
  772. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  773. {
  774. struct sh_eth_private *mdp = netdev_priv(ndev);
  775. struct sh_eth_txdesc *txdesc;
  776. u32 entry;
  777. int flags;
  778. spin_lock_irqsave(&mdp->lock, flags);
  779. if ((mdp->cur_tx - mdp->dirty_tx) >= (TX_RING_SIZE - 4)) {
  780. if (!sh_eth_txfree(ndev)) {
  781. netif_stop_queue(ndev);
  782. spin_unlock_irqrestore(&mdp->lock, flags);
  783. return 1;
  784. }
  785. }
  786. spin_unlock_irqrestore(&mdp->lock, flags);
  787. entry = mdp->cur_tx % TX_RING_SIZE;
  788. mdp->tx_skbuff[entry] = skb;
  789. txdesc = &mdp->tx_ring[entry];
  790. txdesc->addr = (u32)(skb->data);
  791. /* soft swap. */
  792. swaps((char *)(txdesc->addr & ~0x3), skb->len + 2);
  793. /* write back */
  794. __flush_purge_region(skb->data, skb->len);
  795. if (skb->len < ETHERSMALL)
  796. txdesc->buffer_length = ETHERSMALL;
  797. else
  798. txdesc->buffer_length = skb->len;
  799. if (entry >= TX_RING_SIZE - 1)
  800. txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
  801. else
  802. txdesc->status |= cpu_to_le32(TD_TACT);
  803. mdp->cur_tx++;
  804. if (!(ctrl_inl(ndev->base_addr + EDTRR) & EDTRR_TRNS))
  805. ctrl_outl(EDTRR_TRNS, ndev->base_addr + EDTRR);
  806. ndev->trans_start = jiffies;
  807. return 0;
  808. }
  809. /* device close function */
  810. static int sh_eth_close(struct net_device *ndev)
  811. {
  812. struct sh_eth_private *mdp = netdev_priv(ndev);
  813. u32 ioaddr = ndev->base_addr;
  814. int ringsize;
  815. netif_stop_queue(ndev);
  816. /* Disable interrupts by clearing the interrupt mask. */
  817. ctrl_outl(0x0000, ioaddr + EESIPR);
  818. /* Stop the chip's Tx and Rx processes. */
  819. ctrl_outl(0, ioaddr + EDTRR);
  820. ctrl_outl(0, ioaddr + EDRRR);
  821. /* PHY Disconnect */
  822. if (mdp->phydev) {
  823. phy_stop(mdp->phydev);
  824. phy_disconnect(mdp->phydev);
  825. }
  826. free_irq(ndev->irq, ndev);
  827. del_timer_sync(&mdp->timer);
  828. /* Free all the skbuffs in the Rx queue. */
  829. sh_eth_ring_free(ndev);
  830. /* free DMA buffer */
  831. ringsize = sizeof(struct sh_eth_rxdesc) * RX_RING_SIZE;
  832. dma_free_coherent(NULL, ringsize, mdp->rx_ring, mdp->rx_desc_dma);
  833. /* free DMA buffer */
  834. ringsize = sizeof(struct sh_eth_txdesc) * TX_RING_SIZE;
  835. dma_free_coherent(NULL, ringsize, mdp->tx_ring, mdp->tx_desc_dma);
  836. return 0;
  837. }
  838. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  839. {
  840. struct sh_eth_private *mdp = netdev_priv(ndev);
  841. u32 ioaddr = ndev->base_addr;
  842. mdp->stats.tx_dropped += ctrl_inl(ioaddr + TROCR);
  843. ctrl_outl(0, ioaddr + TROCR); /* (write clear) */
  844. mdp->stats.collisions += ctrl_inl(ioaddr + CDCR);
  845. ctrl_outl(0, ioaddr + CDCR); /* (write clear) */
  846. mdp->stats.tx_carrier_errors += ctrl_inl(ioaddr + LCCR);
  847. ctrl_outl(0, ioaddr + LCCR); /* (write clear) */
  848. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  849. mdp->stats.tx_carrier_errors += ctrl_inl(ioaddr + CERCR);/* CERCR */
  850. ctrl_outl(0, ioaddr + CERCR); /* (write clear) */
  851. mdp->stats.tx_carrier_errors += ctrl_inl(ioaddr + CEECR);/* CEECR */
  852. ctrl_outl(0, ioaddr + CEECR); /* (write clear) */
  853. #else
  854. mdp->stats.tx_carrier_errors += ctrl_inl(ioaddr + CNDCR);
  855. ctrl_outl(0, ioaddr + CNDCR); /* (write clear) */
  856. #endif
  857. return &mdp->stats;
  858. }
  859. /* ioctl to device funciotn*/
  860. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq,
  861. int cmd)
  862. {
  863. struct sh_eth_private *mdp = netdev_priv(ndev);
  864. struct phy_device *phydev = mdp->phydev;
  865. if (!netif_running(ndev))
  866. return -EINVAL;
  867. if (!phydev)
  868. return -ENODEV;
  869. return phy_mii_ioctl(phydev, if_mii(rq), cmd);
  870. }
  871. /* Multicast reception directions set */
  872. static void sh_eth_set_multicast_list(struct net_device *ndev)
  873. {
  874. u32 ioaddr = ndev->base_addr;
  875. if (ndev->flags & IFF_PROMISC) {
  876. /* Set promiscuous. */
  877. ctrl_outl((ctrl_inl(ioaddr + ECMR) & ~ECMR_MCT) | ECMR_PRM,
  878. ioaddr + ECMR);
  879. } else {
  880. /* Normal, unicast/broadcast-only mode. */
  881. ctrl_outl((ctrl_inl(ioaddr + ECMR) & ~ECMR_PRM) | ECMR_MCT,
  882. ioaddr + ECMR);
  883. }
  884. }
  885. /* SuperH's TSU register init function */
  886. static void sh_eth_tsu_init(u32 ioaddr)
  887. {
  888. ctrl_outl(0, ioaddr + TSU_FWEN0); /* Disable forward(0->1) */
  889. ctrl_outl(0, ioaddr + TSU_FWEN1); /* Disable forward(1->0) */
  890. ctrl_outl(0, ioaddr + TSU_FCM); /* forward fifo 3k-3k */
  891. ctrl_outl(0xc, ioaddr + TSU_BSYSL0);
  892. ctrl_outl(0xc, ioaddr + TSU_BSYSL1);
  893. ctrl_outl(0, ioaddr + TSU_PRISL0);
  894. ctrl_outl(0, ioaddr + TSU_PRISL1);
  895. ctrl_outl(0, ioaddr + TSU_FWSL0);
  896. ctrl_outl(0, ioaddr + TSU_FWSL1);
  897. ctrl_outl(TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, ioaddr + TSU_FWSLC);
  898. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  899. ctrl_outl(0, ioaddr + TSU_QTAG0); /* Disable QTAG(0->1) */
  900. ctrl_outl(0, ioaddr + TSU_QTAG1); /* Disable QTAG(1->0) */
  901. #else
  902. ctrl_outl(0, ioaddr + TSU_QTAGM0); /* Disable QTAG(0->1) */
  903. ctrl_outl(0, ioaddr + TSU_QTAGM1); /* Disable QTAG(1->0) */
  904. #endif
  905. ctrl_outl(0, ioaddr + TSU_FWSR); /* all interrupt status clear */
  906. ctrl_outl(0, ioaddr + TSU_FWINMK); /* Disable all interrupt */
  907. ctrl_outl(0, ioaddr + TSU_TEN); /* Disable all CAM entry */
  908. ctrl_outl(0, ioaddr + TSU_POST1); /* Disable CAM entry [ 0- 7] */
  909. ctrl_outl(0, ioaddr + TSU_POST2); /* Disable CAM entry [ 8-15] */
  910. ctrl_outl(0, ioaddr + TSU_POST3); /* Disable CAM entry [16-23] */
  911. ctrl_outl(0, ioaddr + TSU_POST4); /* Disable CAM entry [24-31] */
  912. }
  913. /* MDIO bus release function */
  914. static int sh_mdio_release(struct net_device *ndev)
  915. {
  916. struct mii_bus *bus = dev_get_drvdata(&ndev->dev);
  917. /* unregister mdio bus */
  918. mdiobus_unregister(bus);
  919. /* remove mdio bus info from net_device */
  920. dev_set_drvdata(&ndev->dev, NULL);
  921. /* free bitbang info */
  922. free_mdio_bitbang(bus);
  923. return 0;
  924. }
  925. /* MDIO bus init function */
  926. static int sh_mdio_init(struct net_device *ndev, int id)
  927. {
  928. int ret, i;
  929. struct bb_info *bitbang;
  930. struct sh_eth_private *mdp = netdev_priv(ndev);
  931. /* create bit control struct for PHY */
  932. bitbang = kzalloc(sizeof(struct bb_info), GFP_KERNEL);
  933. if (!bitbang) {
  934. ret = -ENOMEM;
  935. goto out;
  936. }
  937. /* bitbang init */
  938. bitbang->addr = ndev->base_addr + PIR;
  939. bitbang->mdi_msk = 0x08;
  940. bitbang->mdo_msk = 0x04;
  941. bitbang->mmd_msk = 0x02;/* MMD */
  942. bitbang->mdc_msk = 0x01;
  943. bitbang->ctrl.ops = &bb_ops;
  944. /* MII contorller setting */
  945. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  946. if (!mdp->mii_bus) {
  947. ret = -ENOMEM;
  948. goto out_free_bitbang;
  949. }
  950. /* Hook up MII support for ethtool */
  951. mdp->mii_bus->name = "sh_mii";
  952. mdp->mii_bus->dev = &ndev->dev;
  953. mdp->mii_bus->id[0] = id;
  954. /* PHY IRQ */
  955. mdp->mii_bus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
  956. if (!mdp->mii_bus->irq) {
  957. ret = -ENOMEM;
  958. goto out_free_bus;
  959. }
  960. for (i = 0; i < PHY_MAX_ADDR; i++)
  961. mdp->mii_bus->irq[i] = PHY_POLL;
  962. /* regist mdio bus */
  963. ret = mdiobus_register(mdp->mii_bus);
  964. if (ret)
  965. goto out_free_irq;
  966. dev_set_drvdata(&ndev->dev, mdp->mii_bus);
  967. return 0;
  968. out_free_irq:
  969. kfree(mdp->mii_bus->irq);
  970. out_free_bus:
  971. kfree(mdp->mii_bus);
  972. out_free_bitbang:
  973. kfree(bitbang);
  974. out:
  975. return ret;
  976. }
  977. static int sh_eth_drv_probe(struct platform_device *pdev)
  978. {
  979. int ret, i, devno = 0;
  980. struct resource *res;
  981. struct net_device *ndev = NULL;
  982. struct sh_eth_private *mdp;
  983. /* get base addr */
  984. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  985. if (unlikely(res == NULL)) {
  986. dev_err(&pdev->dev, "invalid resource\n");
  987. ret = -EINVAL;
  988. goto out;
  989. }
  990. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  991. if (!ndev) {
  992. printk(KERN_ERR "%s: could not allocate device.\n", CARDNAME);
  993. ret = -ENOMEM;
  994. goto out;
  995. }
  996. /* The sh Ether-specific entries in the device structure. */
  997. ndev->base_addr = res->start;
  998. devno = pdev->id;
  999. if (devno < 0)
  1000. devno = 0;
  1001. ndev->dma = -1;
  1002. ndev->irq = platform_get_irq(pdev, 0);
  1003. if (ndev->irq < 0) {
  1004. ret = -ENODEV;
  1005. goto out_release;
  1006. }
  1007. SET_NETDEV_DEV(ndev, &pdev->dev);
  1008. /* Fill in the fields of the device structure with ethernet values. */
  1009. ether_setup(ndev);
  1010. mdp = netdev_priv(ndev);
  1011. spin_lock_init(&mdp->lock);
  1012. /* get PHY ID */
  1013. mdp->phy_id = (int)pdev->dev.platform_data;
  1014. /* set function */
  1015. ndev->open = sh_eth_open;
  1016. ndev->hard_start_xmit = sh_eth_start_xmit;
  1017. ndev->stop = sh_eth_close;
  1018. ndev->get_stats = sh_eth_get_stats;
  1019. ndev->set_multicast_list = sh_eth_set_multicast_list;
  1020. ndev->do_ioctl = sh_eth_do_ioctl;
  1021. ndev->tx_timeout = sh_eth_tx_timeout;
  1022. ndev->watchdog_timeo = TX_TIMEOUT;
  1023. mdp->post_rx = POST_RX >> (devno << 1);
  1024. mdp->post_fw = POST_FW >> (devno << 1);
  1025. /* read and set MAC address */
  1026. read_mac_address(ndev);
  1027. /* First device only init */
  1028. if (!devno) {
  1029. /* reset device */
  1030. ctrl_outl(ARSTR_ARSTR, ARSTR);
  1031. mdelay(1);
  1032. /* TSU init (Init only)*/
  1033. sh_eth_tsu_init(SH_TSU_ADDR);
  1034. }
  1035. /* network device register */
  1036. ret = register_netdev(ndev);
  1037. if (ret)
  1038. goto out_release;
  1039. /* mdio bus init */
  1040. ret = sh_mdio_init(ndev, pdev->id);
  1041. if (ret)
  1042. goto out_unregister;
  1043. /* pritnt device infomation */
  1044. printk(KERN_INFO "%s: %s at 0x%x, ",
  1045. ndev->name, CARDNAME, (u32) ndev->base_addr);
  1046. for (i = 0; i < 5; i++)
  1047. printk(KERN_INFO "%02X:", ndev->dev_addr[i]);
  1048. printk(KERN_INFO "%02X, IRQ %d.\n", ndev->dev_addr[i], ndev->irq);
  1049. platform_set_drvdata(pdev, ndev);
  1050. return ret;
  1051. out_unregister:
  1052. unregister_netdev(ndev);
  1053. out_release:
  1054. /* net_dev free */
  1055. if (ndev)
  1056. free_netdev(ndev);
  1057. out:
  1058. return ret;
  1059. }
  1060. static int sh_eth_drv_remove(struct platform_device *pdev)
  1061. {
  1062. struct net_device *ndev = platform_get_drvdata(pdev);
  1063. sh_mdio_release(ndev);
  1064. unregister_netdev(ndev);
  1065. flush_scheduled_work();
  1066. free_netdev(ndev);
  1067. platform_set_drvdata(pdev, NULL);
  1068. return 0;
  1069. }
  1070. static struct platform_driver sh_eth_driver = {
  1071. .probe = sh_eth_drv_probe,
  1072. .remove = sh_eth_drv_remove,
  1073. .driver = {
  1074. .name = CARDNAME,
  1075. },
  1076. };
  1077. static int __init sh_eth_init(void)
  1078. {
  1079. return platform_driver_register(&sh_eth_driver);
  1080. }
  1081. static void __exit sh_eth_cleanup(void)
  1082. {
  1083. platform_driver_unregister(&sh_eth_driver);
  1084. }
  1085. module_init(sh_eth_init);
  1086. module_exit(sh_eth_cleanup);
  1087. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  1088. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  1089. MODULE_LICENSE("GPL v2");